1 | Second lot of ARM changes to sneak in before freeze: | 1 | Some arm patches; my to-review queue is by no means empty, but |
---|---|---|---|
2 | * fixed version of the raspi2 sd controller patches | 2 | this is a big enough set of patches to be getting on with... |
3 | * GICv3 save/restore | ||
4 | * v7M QOMify | ||
5 | 3 | ||
6 | I've also included the Linux header update patches stolen | ||
7 | from Paolo's pullreq since it hasn't quite hit master yet. | ||
8 | |||
9 | thanks | ||
10 | -- PMM | 4 | -- PMM |
11 | 5 | ||
12 | The following changes since commit 1bbe5dc66b770d7bedd1d51d7935da948a510dd6: | 6 | The following changes since commit cb9c6a8e5ad6a1f0ce164d352e3102df46986e22: |
13 | 7 | ||
14 | Merge remote-tracking branch 'remotes/pmaydell/tags/pull-target-arm-20170228' into staging (2017-02-28 14:50:17 +0000) | 8 | .gitlab-ci.d/windows: Work-around timeout and OpenGL problems of the MSYS2 jobs (2023-01-04 18:58:33 +0000) |
15 | 9 | ||
16 | are available in the git repository at: | 10 | are available in the Git repository at: |
17 | 11 | ||
18 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170228-1 | 12 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20230105 |
19 | 13 | ||
20 | for you to fetch changes up to 1eeb5c7deacbfb4d4cad17590a16a99f3d85eabb: | 14 | for you to fetch changes up to 93c9678de9dc7d2e68f9e8477da072bac30ef132: |
21 | 15 | ||
22 | bcm2835: add sdhost and gpio controllers (2017-02-28 17:10:00 +0000) | 16 | hw/net: Fix read of uninitialized memory in imx_fec. (2023-01-05 15:33:00 +0000) |
23 | 17 | ||
24 | ---------------------------------------------------------------- | 18 | ---------------------------------------------------------------- |
25 | target-arm queue: | 19 | target-arm queue: |
26 | * raspi2: add gpio controller and sdhost controller, with | 20 | * Implement AArch32 ARMv8-R support |
27 | the wiring so the guest can switch which controller the | 21 | * Add Cortex-R52 CPU |
28 | SD card is attached to | 22 | * fix handling of HLT semihosting in system mode |
29 | (this is sufficient to get raspbian kernels to boot) | 23 | * hw/timer/ixm_epit: cleanup and fix bug in compare handling |
30 | * GICv3: support state save/restore from KVM | 24 | * target/arm: Coding style fixes |
31 | * update Linux headers to 4.11 | 25 | * target/arm: Clean up includes |
32 | * refactor and QOMify the ARMv7M container object | 26 | * nseries: minor code cleanups |
27 | * target/arm: align exposed ID registers with Linux | ||
28 | * hw/arm/smmu-common: remove unnecessary inlines | ||
29 | * i.MX7D: Handle GPT timers | ||
30 | * i.MX7D: Connect IRQs to GPIO devices | ||
31 | * i.MX6UL: Add a specific GPT timer instance | ||
32 | * hw/net: Fix read of uninitialized memory in imx_fec | ||
33 | 33 | ||
34 | ---------------------------------------------------------------- | 34 | ---------------------------------------------------------------- |
35 | Clement Deschamps (3): | 35 | Alex Bennée (1): |
36 | hw/sd: add card-reparenting function | 36 | target/arm: fix handling of HLT semihosting in system mode |
37 | bcm2835_gpio: add bcm2835 gpio controller | ||
38 | bcm2835: add sdhost and gpio controllers | ||
39 | 37 | ||
40 | Paolo Bonzini (2): | 38 | Axel Heider (8): |
41 | update-linux-headers: update for 4.11 | 39 | hw/timer/imx_epit: improve comments |
42 | update Linux headers to 4.11 | 40 | hw/timer/imx_epit: cleanup CR defines |
41 | hw/timer/imx_epit: define SR_OCIF | ||
42 | hw/timer/imx_epit: update interrupt state on CR write access | ||
43 | hw/timer/imx_epit: hard reset initializes CR with 0 | ||
44 | hw/timer/imx_epit: factor out register write handlers | ||
45 | hw/timer/imx_epit: remove explicit fields cnt and freq | ||
46 | hw/timer/imx_epit: fix compare timer handling | ||
43 | 47 | ||
44 | Peter Maydell (12): | 48 | Claudio Fontana (1): |
45 | armv7m: Abstract out the "load kernel" code | 49 | target/arm: cleanup cpu includes |
46 | armv7m: Move NVICState struct definition into header | ||
47 | armv7m: QOMify the armv7m container | ||
48 | armv7m: Use QOMified armv7m object in armv7m_init() | ||
49 | armv7m: Make ARMv7M object take memory region link | ||
50 | armv7m: Make NVIC expose a memory region rather than mapping itself | ||
51 | armv7m: Make bitband device take the address space to access | ||
52 | armv7m: Don't put core v7M devices under CONFIG_STELLARIS | ||
53 | armv7m: Split systick out from NVIC | ||
54 | stm32f205: Create armv7m object without using armv7m_init() | ||
55 | stm32f205: Rename 'nvic' local to 'armv7m' | ||
56 | qdev: Have qdev_set_parent_bus() handle devices already on a bus | ||
57 | 50 | ||
58 | Vijaya Kumar K (4): | 51 | Fabiano Rosas (5): |
59 | hw/intc/arm_gicv3_kvm: Add ICC_SRE_EL1 register to vmstate | 52 | target/arm: Fix checkpatch comment style warnings in helper.c |
60 | hw/intc/arm_gicv3_kvm: Implement get/put functions | 53 | target/arm: Fix checkpatch space errors in helper.c |
61 | target-arm: Add GICv3CPUState in CPUARMState struct | 54 | target/arm: Fix checkpatch brace errors in helper.c |
62 | hw/intc/arm_gicv3_kvm: Reset GICv3 cpu interface registers | 55 | target/arm: Remove unused includes from m_helper.c |
56 | target/arm: Remove unused includes from helper.c | ||
63 | 57 | ||
64 | hw/gpio/Makefile.objs | 1 + | 58 | Jean-Christophe Dubois (4): |
65 | hw/intc/Makefile.objs | 2 +- | 59 | i.MX7D: Connect GPT timers to IRQ |
66 | hw/timer/Makefile.objs | 1 + | 60 | i.MX7D: Compute clock frequency for the fixed frequency clocks. |
67 | hw/intc/gicv3_internal.h | 3 + | 61 | i.MX6UL: Add a specific GPT timer instance for the i.MX6UL |
68 | include/hw/arm/arm.h | 12 + | 62 | i.MX7D: Connect IRQs to GPIO devices. |
69 | include/hw/arm/armv7m.h | 63 +++ | ||
70 | include/hw/arm/armv7m_nvic.h | 62 ++ | ||
71 | include/hw/arm/bcm2835_peripherals.h | 4 + | ||
72 | include/hw/arm/stm32f205_soc.h | 4 +- | ||
73 | include/hw/gpio/bcm2835_gpio.h | 39 ++ | ||
74 | include/hw/intc/arm_gicv3_common.h | 1 + | ||
75 | include/hw/sd/sd.h | 11 + | ||
76 | include/hw/timer/armv7m_systick.h | 34 ++ | ||
77 | include/standard-headers/asm-x86/hyperv.h | 8 + | ||
78 | include/standard-headers/linux/input-event-codes.h | 2 +- | ||
79 | include/standard-headers/linux/pci_regs.h | 25 + | ||
80 | include/standard-headers/linux/virtio_ids.h | 1 + | ||
81 | linux-headers/asm-arm/kvm.h | 15 + | ||
82 | linux-headers/asm-arm/unistd-common.h | 357 ++++++++++++ | ||
83 | linux-headers/asm-arm/unistd-eabi.h | 5 + | ||
84 | linux-headers/asm-arm/unistd-oabi.h | 17 + | ||
85 | linux-headers/asm-arm/unistd.h | 419 +------------- | ||
86 | linux-headers/asm-arm64/kvm.h | 13 + | ||
87 | linux-headers/asm-powerpc/kvm.h | 27 + | ||
88 | linux-headers/asm-powerpc/unistd.h | 1 + | ||
89 | linux-headers/asm-x86/kvm_para.h | 13 +- | ||
90 | linux-headers/linux/kvm.h | 24 +- | ||
91 | linux-headers/linux/kvm_para.h | 2 + | ||
92 | linux-headers/linux/userfaultfd.h | 67 ++- | ||
93 | linux-headers/linux/vfio.h | 10 + | ||
94 | target/arm/cpu.h | 2 + | ||
95 | hw/arm/armv7m.c | 379 ++++++++----- | ||
96 | hw/arm/bcm2835_peripherals.c | 43 +- | ||
97 | hw/arm/netduino2.c | 7 +- | ||
98 | hw/arm/stm32f205_soc.c | 28 +- | ||
99 | hw/core/qdev.c | 14 + | ||
100 | hw/gpio/bcm2835_gpio.c | 353 ++++++++++++ | ||
101 | hw/intc/arm_gicv3_common.c | 38 ++ | ||
102 | hw/intc/arm_gicv3_cpuif.c | 8 + | ||
103 | hw/intc/arm_gicv3_kvm.c | 629 ++++++++++++++++++++- | ||
104 | hw/intc/armv7m_nvic.c | 214 ++----- | ||
105 | hw/sd/core.c | 27 + | ||
106 | hw/timer/armv7m_systick.c | 240 ++++++++ | ||
107 | default-configs/arm-softmmu.mak | 2 + | ||
108 | hw/timer/trace-events | 6 + | ||
109 | scripts/update-linux-headers.sh | 13 +- | ||
110 | 46 files changed, 2479 insertions(+), 767 deletions(-) | ||
111 | create mode 100644 include/hw/arm/armv7m.h | ||
112 | create mode 100644 include/hw/arm/armv7m_nvic.h | ||
113 | create mode 100644 include/hw/gpio/bcm2835_gpio.h | ||
114 | create mode 100644 include/hw/timer/armv7m_systick.h | ||
115 | create mode 100644 linux-headers/asm-arm/unistd-common.h | ||
116 | create mode 100644 linux-headers/asm-arm/unistd-eabi.h | ||
117 | create mode 100644 linux-headers/asm-arm/unistd-oabi.h | ||
118 | create mode 100644 hw/gpio/bcm2835_gpio.c | ||
119 | create mode 100644 hw/timer/armv7m_systick.c | ||
120 | 63 | ||
64 | Peter Maydell (1): | ||
65 | target/arm:Set lg_page_size to 0 if either S1 or S2 asks for it | ||
66 | |||
67 | Philippe Mathieu-Daudé (5): | ||
68 | hw/input/tsc2xxx: Constify set_transform()'s MouseTransformInfo arg | ||
69 | hw/arm/nseries: Constify various read-only arrays | ||
70 | hw/arm/nseries: Silent -Wmissing-field-initializers warning | ||
71 | hw/arm/smmu-common: Reduce smmu_inv_notifiers_mr() scope | ||
72 | hw/arm/smmu-common: Avoid using inlined functions with external linkage | ||
73 | |||
74 | Stephen Longfield (1): | ||
75 | hw/net: Fix read of uninitialized memory in imx_fec. | ||
76 | |||
77 | Tobias Röhmel (7): | ||
78 | target/arm: Don't add all MIDR aliases for cores that implement PMSA | ||
79 | target/arm: Make RVBAR available for all ARMv8 CPUs | ||
80 | target/arm: Make stage_2_format for cache attributes optional | ||
81 | target/arm: Enable TTBCR_EAE for ARMv8-R AArch32 | ||
82 | target/arm: Add PMSAv8r registers | ||
83 | target/arm: Add PMSAv8r functionality | ||
84 | target/arm: Add ARM Cortex-R52 CPU | ||
85 | |||
86 | Zhuojia Shen (1): | ||
87 | target/arm: align exposed ID registers with Linux | ||
88 | |||
89 | include/hw/arm/fsl-imx7.h | 20 + | ||
90 | include/hw/arm/smmu-common.h | 3 - | ||
91 | include/hw/input/tsc2xxx.h | 4 +- | ||
92 | include/hw/timer/imx_epit.h | 8 +- | ||
93 | include/hw/timer/imx_gpt.h | 1 + | ||
94 | target/arm/cpu.h | 6 + | ||
95 | target/arm/internals.h | 4 + | ||
96 | hw/arm/fsl-imx6ul.c | 2 +- | ||
97 | hw/arm/fsl-imx7.c | 41 +- | ||
98 | hw/arm/nseries.c | 28 +- | ||
99 | hw/arm/smmu-common.c | 15 +- | ||
100 | hw/input/tsc2005.c | 2 +- | ||
101 | hw/input/tsc210x.c | 3 +- | ||
102 | hw/misc/imx6ul_ccm.c | 6 - | ||
103 | hw/misc/imx7_ccm.c | 49 ++- | ||
104 | hw/net/imx_fec.c | 8 +- | ||
105 | hw/timer/imx_epit.c | 376 +++++++++------- | ||
106 | hw/timer/imx_gpt.c | 25 ++ | ||
107 | target/arm/cpu.c | 35 +- | ||
108 | target/arm/cpu64.c | 6 - | ||
109 | target/arm/cpu_tcg.c | 42 ++ | ||
110 | target/arm/debug_helper.c | 3 + | ||
111 | target/arm/helper.c | 871 +++++++++++++++++++++++++++++--------- | ||
112 | target/arm/m_helper.c | 16 - | ||
113 | target/arm/machine.c | 28 ++ | ||
114 | target/arm/ptw.c | 152 +++++-- | ||
115 | target/arm/tlb_helper.c | 4 + | ||
116 | target/arm/translate.c | 2 +- | ||
117 | tests/tcg/aarch64/sysregs.c | 24 +- | ||
118 | tests/tcg/aarch64/Makefile.target | 7 +- | ||
119 | 30 files changed, 1330 insertions(+), 461 deletions(-) | ||
120 | diff view generated by jsdifflib |
1 | The local variable 'nvic' in stm32f205_soc_realize() no longer | 1 | In get_phys_addr_twostage() we set the lg_page_size of the result to |
---|---|---|---|
2 | holds a direct pointer to the NVIC device; it is a pointer to | 2 | the maximum of the stage 1 and stage 2 page sizes. This works for |
3 | the ARMv7M container object. Rename it 'armv7m' accordingly. | 3 | the case where we do want to create a TLB entry, because we know the |
4 | common TLB code only creates entries of the TARGET_PAGE_SIZE and | ||
5 | asking for a size larger than that only means that invalidations | ||
6 | invalidate the whole larger area. However, if lg_page_size is | ||
7 | smaller than TARGET_PAGE_SIZE this effectively means "don't create a | ||
8 | TLB entry"; in this case if either S1 or S2 said "this covers less | ||
9 | than a page and can't go in a TLB" then the final result also should | ||
10 | be marked that way. Set the resulting page size to 0 if either | ||
11 | stage asked for a less-than-a-page entry, and expand the comment | ||
12 | to explain what's going on. | ||
13 | |||
14 | This has no effect for VMSA because currently the VMSA lookup always | ||
15 | returns results that cover at least TARGET_PAGE_SIZE; however when we | ||
16 | add v8R support it will reuse this code path, and for v8R the S1 and | ||
17 | S2 results can be smaller than TARGET_PAGE_SIZE. | ||
4 | 18 | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 21 | Message-id: 20221212142708.610090-1-peter.maydell@linaro.org |
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 1487604965-23220-12-git-send-email-peter.maydell@linaro.org | ||
10 | --- | 22 | --- |
11 | hw/arm/stm32f205_soc.c | 18 +++++++++--------- | 23 | target/arm/ptw.c | 16 +++++++++++++--- |
12 | 1 file changed, 9 insertions(+), 9 deletions(-) | 24 | 1 file changed, 13 insertions(+), 3 deletions(-) |
13 | 25 | ||
14 | diff --git a/hw/arm/stm32f205_soc.c b/hw/arm/stm32f205_soc.c | 26 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
15 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/stm32f205_soc.c | 28 | --- a/target/arm/ptw.c |
17 | +++ b/hw/arm/stm32f205_soc.c | 29 | +++ b/target/arm/ptw.c |
18 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_initfn(Object *obj) | 30 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, |
19 | static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
20 | { | ||
21 | STM32F205State *s = STM32F205_SOC(dev_soc); | ||
22 | - DeviceState *dev, *nvic; | ||
23 | + DeviceState *dev, *armv7m; | ||
24 | SysBusDevice *busdev; | ||
25 | Error *err = NULL; | ||
26 | int i; | ||
27 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
28 | vmstate_register_ram_global(sram); | ||
29 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram); | ||
30 | |||
31 | - nvic = DEVICE(&s->armv7m); | ||
32 | - qdev_prop_set_uint32(nvic, "num-irq", 96); | ||
33 | - qdev_prop_set_string(nvic, "cpu-model", s->cpu_model); | ||
34 | + armv7m = DEVICE(&s->armv7m); | ||
35 | + qdev_prop_set_uint32(armv7m, "num-irq", 96); | ||
36 | + qdev_prop_set_string(armv7m, "cpu-model", s->cpu_model); | ||
37 | object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()), | ||
38 | "memory", &error_abort); | ||
39 | object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
40 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
41 | } | 31 | } |
42 | busdev = SYS_BUS_DEVICE(dev); | 32 | |
43 | sysbus_mmio_map(busdev, 0, 0x40013800); | 33 | /* |
44 | - sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(nvic, 71)); | 34 | - * Use the maximum of the S1 & S2 page size, so that invalidation |
45 | + sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, 71)); | 35 | - * of pages > TARGET_PAGE_SIZE works correctly. |
46 | 36 | + * If either S1 or S2 returned a result smaller than TARGET_PAGE_SIZE, | |
47 | /* Attach UART (uses USART registers) and USART controllers */ | 37 | + * this means "don't put this in the TLB"; in this case, return a |
48 | for (i = 0; i < STM_NUM_USARTS; i++) { | 38 | + * result with lg_page_size == 0 to achieve that. Otherwise, |
49 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | 39 | + * use the maximum of the S1 & S2 page size, so that invalidation |
50 | } | 40 | + * of pages > TARGET_PAGE_SIZE works correctly. (This works even though |
51 | busdev = SYS_BUS_DEVICE(dev); | 41 | + * we know the combined result permissions etc only cover the minimum |
52 | sysbus_mmio_map(busdev, 0, usart_addr[i]); | 42 | + * of the S1 and S2 page size, because we know that the common TLB code |
53 | - sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(nvic, usart_irq[i])); | 43 | + * never actually creates TLB entries bigger than TARGET_PAGE_SIZE, |
54 | + sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, usart_irq[i])); | 44 | + * and passing a larger page size value only affects invalidations.) |
45 | */ | ||
46 | - if (result->f.lg_page_size < s1_lgpgsz) { | ||
47 | + if (result->f.lg_page_size < TARGET_PAGE_BITS || | ||
48 | + s1_lgpgsz < TARGET_PAGE_BITS) { | ||
49 | + result->f.lg_page_size = 0; | ||
50 | + } else if (result->f.lg_page_size < s1_lgpgsz) { | ||
51 | result->f.lg_page_size = s1_lgpgsz; | ||
55 | } | 52 | } |
56 | 53 | ||
57 | /* Timer 2 to 5 */ | ||
58 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
59 | } | ||
60 | busdev = SYS_BUS_DEVICE(dev); | ||
61 | sysbus_mmio_map(busdev, 0, timer_addr[i]); | ||
62 | - sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(nvic, timer_irq[i])); | ||
63 | + sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, timer_irq[i])); | ||
64 | } | ||
65 | |||
66 | /* ADC 1 to 3 */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
68 | return; | ||
69 | } | ||
70 | qdev_connect_gpio_out(DEVICE(s->adc_irqs), 0, | ||
71 | - qdev_get_gpio_in(nvic, ADC_IRQ)); | ||
72 | + qdev_get_gpio_in(armv7m, ADC_IRQ)); | ||
73 | |||
74 | for (i = 0; i < STM_NUM_ADCS; i++) { | ||
75 | dev = DEVICE(&(s->adc[i])); | ||
76 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
77 | } | ||
78 | busdev = SYS_BUS_DEVICE(dev); | ||
79 | sysbus_mmio_map(busdev, 0, spi_addr[i]); | ||
80 | - sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(nvic, spi_irq[i])); | ||
81 | + sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, spi_irq[i])); | ||
82 | } | ||
83 | } | ||
84 | |||
85 | -- | 54 | -- |
86 | 2.7.4 | 55 | 2.25.1 |
87 | |||
88 | diff view generated by jsdifflib |
1 | Instead of qdev_set_parent_bus() silently doing the wrong | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | thing if it's handed a device that's already on a bus, | ||
3 | have it remove the device from the old bus and add it to | ||
4 | the new one. This is useful for the raspi2 sdcard. | ||
5 | 2 | ||
3 | Cores with PMSA have the MPUIR register which has the | ||
4 | same encoding as the MIDR alias with opc2=4. So we only | ||
5 | add that alias if we are not realizing a core that | ||
6 | implements PMSA. | ||
7 | |||
8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
11 | Message-id: 20221206102504.165775-2-tobias.roehmel@rwth-aachen.de | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
8 | Message-id: 1488293711-14195-2-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 13 | --- |
10 | hw/core/qdev.c | 14 ++++++++++++++ | 14 | target/arm/helper.c | 13 +++++++++---- |
11 | 1 file changed, 14 insertions(+) | 15 | 1 file changed, 9 insertions(+), 4 deletions(-) |
12 | 16 | ||
13 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | 17 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
14 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/core/qdev.c | 19 | --- a/target/arm/helper.c |
16 | +++ b/hw/core/qdev.c | 20 | +++ b/target/arm/helper.c |
17 | @@ -XXX,XX +XXX,XX @@ static void bus_add_child(BusState *bus, DeviceState *child) | 21 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
18 | 22 | .access = PL1_R, .type = ARM_CP_NO_RAW, .resetvalue = cpu->midr, | |
19 | void qdev_set_parent_bus(DeviceState *dev, BusState *bus) | 23 | .fieldoffset = offsetof(CPUARMState, cp15.c0_cpuid), |
20 | { | 24 | .readfn = midr_read }, |
21 | + bool replugging = dev->parent_bus != NULL; | 25 | - /* crn = 0 op1 = 0 crm = 0 op2 = 4,7 : AArch32 aliases of MIDR */ |
22 | + | 26 | - { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, |
23 | + if (replugging) { | 27 | - .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4, |
24 | + /* Keep a reference to the device while it's not plugged into | 28 | - .access = PL1_R, .resetvalue = cpu->midr }, |
25 | + * any bus, to avoid it potentially evaporating when it is | 29 | + /* crn = 0 op1 = 0 crm = 0 op2 = 7 : AArch32 aliases of MIDR */ |
26 | + * dereffed in bus_remove_child(). | 30 | { .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, |
27 | + */ | 31 | .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 7, |
28 | + object_ref(OBJECT(dev)); | 32 | .access = PL1_R, .resetvalue = cpu->midr }, |
29 | + bus_remove_child(dev->parent_bus, dev); | 33 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
30 | + object_unref(OBJECT(dev->parent_bus)); | 34 | .accessfn = access_aa64_tid1, |
31 | + } | 35 | .type = ARM_CP_CONST, .resetvalue = cpu->revidr }, |
32 | dev->parent_bus = bus; | 36 | }; |
33 | object_ref(OBJECT(bus)); | 37 | + ARMCPRegInfo id_v8_midr_alias_cp_reginfo = { |
34 | bus_add_child(bus, dev); | 38 | + .name = "MIDR", .type = ARM_CP_ALIAS | ARM_CP_CONST, |
35 | + if (replugging) { | 39 | + .cp = 15, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 4, |
36 | + object_unref(OBJECT(dev)); | 40 | + .access = PL1_R, .resetvalue = cpu->midr |
37 | + } | 41 | + }; |
38 | } | 42 | ARMCPRegInfo id_cp_reginfo[] = { |
39 | 43 | /* These are common to v8 and pre-v8 */ | |
40 | /* Create a new device. This only initializes the device state | 44 | { .name = "CTR", |
45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
46 | } | ||
47 | if (arm_feature(env, ARM_FEATURE_V8)) { | ||
48 | define_arm_cp_regs(cpu, id_v8_midr_cp_reginfo); | ||
49 | + if (!arm_feature(env, ARM_FEATURE_PMSA)) { | ||
50 | + define_one_arm_cp_reg(cpu, &id_v8_midr_alias_cp_reginfo); | ||
51 | + } | ||
52 | } else { | ||
53 | define_arm_cp_regs(cpu, id_pre_v8_midr_cp_reginfo); | ||
54 | } | ||
41 | -- | 55 | -- |
42 | 2.7.4 | 56 | 2.25.1 |
43 | 57 | ||
44 | 58 | diff view generated by jsdifflib |
1 | Abstract the "load kernel" code out of armv7m_init() into its own | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | function. This includes the registration of the CPU reset function, | ||
3 | to parallel how we handle this for A profile cores. | ||
4 | 2 | ||
5 | We make the function public so that boards which choose to | 3 | RVBAR shadows RVBAR_ELx where x is the highest exception |
6 | directly instantiate an ARMv7M device object can call it. | 4 | level if the highest EL is not EL3. This patch also allows |
5 | ARMv8 CPUs to change the reset address with | ||
6 | the rvbar property. | ||
7 | 7 | ||
8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Message-id: 20221206102504.165775-3-tobias.roehmel@rwth-aachen.de | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
12 | Message-id: 1487604965-23220-2-git-send-email-peter.maydell@linaro.org | ||
13 | --- | 12 | --- |
14 | include/hw/arm/arm.h | 12 ++++++++++++ | 13 | target/arm/cpu.c | 6 +++++- |
15 | hw/arm/armv7m.c | 23 ++++++++++++++++++----- | 14 | target/arm/helper.c | 21 ++++++++++++++------- |
16 | 2 files changed, 30 insertions(+), 5 deletions(-) | 15 | 2 files changed, 19 insertions(+), 8 deletions(-) |
17 | 16 | ||
18 | diff --git a/include/hw/arm/arm.h b/include/hw/arm/arm.h | 17 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c |
19 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/arm.h | 19 | --- a/target/arm/cpu.c |
21 | +++ b/include/hw/arm/arm.h | 20 | +++ b/target/arm/cpu.c |
22 | @@ -XXX,XX +XXX,XX @@ typedef enum { | 21 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) |
23 | /* armv7m.c */ | 22 | env->cp15.cpacr_el1 = FIELD_DP64(env->cp15.cpacr_el1, |
24 | DeviceState *armv7m_init(MemoryRegion *system_memory, int mem_size, int num_irq, | 23 | CPACR, CP11, 3); |
25 | const char *kernel_filename, const char *cpu_model); | 24 | #endif |
26 | +/** | 25 | + if (arm_feature(env, ARM_FEATURE_V8)) { |
27 | + * armv7m_load_kernel: | 26 | + env->cp15.rvbar = cpu->rvbar_prop; |
28 | + * @cpu: CPU | 27 | + env->regs[15] = cpu->rvbar_prop; |
29 | + * @kernel_filename: file to load | 28 | + } |
30 | + * @mem_size: mem_size: maximum image size to load | 29 | } |
31 | + * | 30 | |
32 | + * Load the guest image for an ARMv7M system. This must be called by | 31 | #if defined(CONFIG_USER_ONLY) |
33 | + * any ARMv7M board, either directly or via armv7m_init(). (This is | 32 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_post_init(Object *obj) |
34 | + * necessary to ensure that the CPU resets correctly on system reset, | 33 | qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property); |
35 | + * as well as for kernel loading.) | 34 | } |
36 | + */ | 35 | |
37 | +void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size); | 36 | - if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { |
38 | 37 | + if (arm_feature(&cpu->env, ARM_FEATURE_V8)) { | |
39 | /* | 38 | object_property_add_uint64_ptr(obj, "rvbar", |
40 | * struct used as a parameter of the arm_load_kernel machine init | 39 | &cpu->rvbar_prop, |
41 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 40 | OBJ_PROP_FLAG_READWRITE); |
41 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | 42 | index XXXXXXX..XXXXXXX 100644 |
43 | --- a/hw/arm/armv7m.c | 43 | --- a/target/arm/helper.c |
44 | +++ b/hw/arm/armv7m.c | 44 | +++ b/target/arm/helper.c |
45 | @@ -XXX,XX +XXX,XX @@ DeviceState *armv7m_init(MemoryRegion *system_memory, int mem_size, int num_irq, | 45 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
46 | ARMCPU *cpu; | 46 | if (!arm_feature(env, ARM_FEATURE_EL3) && |
47 | CPUARMState *env; | 47 | !arm_feature(env, ARM_FEATURE_EL2)) { |
48 | DeviceState *nvic; | 48 | ARMCPRegInfo rvbar = { |
49 | - int image_size; | 49 | - .name = "RVBAR_EL1", .state = ARM_CP_STATE_AA64, |
50 | - uint64_t entry; | 50 | + .name = "RVBAR_EL1", .state = ARM_CP_STATE_BOTH, |
51 | - uint64_t lowaddr; | 51 | .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, |
52 | - int big_endian; | 52 | .access = PL1_R, |
53 | 53 | .fieldoffset = offsetof(CPUARMState, cp15.rvbar), | |
54 | if (cpu_model == NULL) { | 54 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) |
55 | cpu_model = "cortex-m3"; | 55 | } |
56 | @@ -XXX,XX +XXX,XX @@ DeviceState *armv7m_init(MemoryRegion *system_memory, int mem_size, int num_irq, | 56 | /* RVBAR_EL2 is only implemented if EL2 is the highest EL */ |
57 | qdev_init_nofail(nvic); | 57 | if (!arm_feature(env, ARM_FEATURE_EL3)) { |
58 | sysbus_connect_irq(SYS_BUS_DEVICE(nvic), 0, | 58 | - ARMCPRegInfo rvbar = { |
59 | qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); | 59 | - .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64, |
60 | + armv7m_load_kernel(cpu, kernel_filename, mem_size); | 60 | - .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1, |
61 | + return nvic; | 61 | - .access = PL2_R, |
62 | +} | 62 | - .fieldoffset = offsetof(CPUARMState, cp15.rvbar), |
63 | + | 63 | + ARMCPRegInfo rvbar[] = { |
64 | +void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size) | 64 | + { |
65 | +{ | 65 | + .name = "RVBAR_EL2", .state = ARM_CP_STATE_AA64, |
66 | + int image_size; | 66 | + .opc0 = 3, .opc1 = 4, .crn = 12, .crm = 0, .opc2 = 1, |
67 | + uint64_t entry; | 67 | + .access = PL2_R, |
68 | + uint64_t lowaddr; | 68 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), |
69 | + int big_endian; | 69 | + }, |
70 | 70 | + { .name = "RVBAR", .type = ARM_CP_ALIAS, | |
71 | #ifdef TARGET_WORDS_BIGENDIAN | 71 | + .cp = 15, .opc1 = 0, .crn = 12, .crm = 0, .opc2 = 1, |
72 | big_endian = 1; | 72 | + .access = PL2_R, |
73 | @@ -XXX,XX +XXX,XX @@ DeviceState *armv7m_init(MemoryRegion *system_memory, int mem_size, int num_irq, | 73 | + .fieldoffset = offsetof(CPUARMState, cp15.rvbar), |
74 | + }, | ||
75 | }; | ||
76 | - define_one_arm_cp_reg(cpu, &rvbar); | ||
77 | + define_arm_cp_regs(cpu, rvbar); | ||
74 | } | 78 | } |
75 | } | 79 | } |
76 | 80 | ||
77 | + /* CPU objects (unlike devices) are not automatically reset on system | ||
78 | + * reset, so we must always register a handler to do so. Unlike | ||
79 | + * A-profile CPUs, we don't need to do anything special in the | ||
80 | + * handler to arrange that it starts correctly. | ||
81 | + * This is arguably the wrong place to do this, but it matches the | ||
82 | + * way A-profile does it. Note that this means that every M profile | ||
83 | + * board must call this function! | ||
84 | + */ | ||
85 | qemu_register_reset(armv7m_reset, cpu); | ||
86 | - return nvic; | ||
87 | } | ||
88 | |||
89 | static Property bitband_properties[] = { | ||
90 | -- | 81 | -- |
91 | 2.7.4 | 82 | 2.25.1 |
92 | 83 | ||
93 | 84 | diff view generated by jsdifflib |
1 | The NVIC is a core v7M device that exists for all v7M CPUs; | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | put it under a CONFIG_ARM_V7M rather than hiding it under | ||
3 | CONFIG_STELLARIS. | ||
4 | 2 | ||
5 | (We'll use CONFIG_ARM_V7M for the SysTick device too | 3 | The v8R PMSAv8 has a two-stage MPU translation process, but, unlike |
6 | when we split it out of the NVIC.) | 4 | VMSAv8, the stage 2 attributes are in the same format as the stage 1 |
5 | attributes (8-bit MAIR format). Rather than converting the MAIR | ||
6 | format to the format used for VMSA stage 2 (bits [5:2] of a VMSA | ||
7 | stage 2 descriptor) and then converting back to do the attribute | ||
8 | combination, allow combined_attrs_nofwb() to accept s2 attributes | ||
9 | that are already in the MAIR format. | ||
7 | 10 | ||
11 | We move the assert() to combined_attrs_fwb(), because that function | ||
12 | really does require a VMSA stage 2 attribute format. (We will never | ||
13 | get there for v8R, because PMSAv8 does not implement FEAT_S2FWB.) | ||
14 | |||
15 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Message-id: 20221206102504.165775-4-tobias.roehmel@rwth-aachen.de | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 18 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Message-id: 1487604965-23220-9-git-send-email-peter.maydell@linaro.org | ||
12 | --- | 19 | --- |
13 | hw/intc/Makefile.objs | 2 +- | 20 | target/arm/ptw.c | 10 ++++++++-- |
14 | default-configs/arm-softmmu.mak | 2 ++ | 21 | 1 file changed, 8 insertions(+), 2 deletions(-) |
15 | 2 files changed, 3 insertions(+), 1 deletion(-) | ||
16 | 22 | ||
17 | diff --git a/hw/intc/Makefile.objs b/hw/intc/Makefile.objs | 23 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
18 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/intc/Makefile.objs | 25 | --- a/target/arm/ptw.c |
20 | +++ b/hw/intc/Makefile.objs | 26 | +++ b/target/arm/ptw.c |
21 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_APIC) += apic.o apic_common.o | 27 | @@ -XXX,XX +XXX,XX @@ static uint8_t combined_attrs_nofwb(uint64_t hcr, |
22 | obj-$(CONFIG_ARM_GIC_KVM) += arm_gic_kvm.o | 28 | { |
23 | obj-$(call land,$(CONFIG_ARM_GIC_KVM),$(TARGET_AARCH64)) += arm_gicv3_kvm.o | 29 | uint8_t s1lo, s2lo, s1hi, s2hi, s2_mair_attrs, ret_attrs; |
24 | obj-$(call land,$(CONFIG_ARM_GIC_KVM),$(TARGET_AARCH64)) += arm_gicv3_its_kvm.o | 30 | |
25 | -obj-$(CONFIG_STELLARIS) += armv7m_nvic.o | 31 | - s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs); |
26 | +obj-$(CONFIG_ARM_V7M) += armv7m_nvic.o | 32 | + if (s2.is_s2_format) { |
27 | obj-$(CONFIG_EXYNOS4) += exynos4210_gic.o exynos4210_combiner.o | 33 | + s2_mair_attrs = convert_stage2_attrs(hcr, s2.attrs); |
28 | obj-$(CONFIG_GRLIB) += grlib_irqmp.o | 34 | + } else { |
29 | obj-$(CONFIG_IOAPIC) += ioapic.o | 35 | + s2_mair_attrs = s2.attrs; |
30 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | 36 | + } |
31 | index XXXXXXX..XXXXXXX 100644 | 37 | |
32 | --- a/default-configs/arm-softmmu.mak | 38 | s1lo = extract32(s1.attrs, 0, 4); |
33 | +++ b/default-configs/arm-softmmu.mak | 39 | s2lo = extract32(s2_mair_attrs, 0, 4); |
34 | @@ -XXX,XX +XXX,XX @@ CONFIG_ARM11MPCORE=y | 40 | @@ -XXX,XX +XXX,XX @@ static uint8_t force_cacheattr_nibble_wb(uint8_t attr) |
35 | CONFIG_A9MPCORE=y | 41 | */ |
36 | CONFIG_A15MPCORE=y | 42 | static uint8_t combined_attrs_fwb(ARMCacheAttrs s1, ARMCacheAttrs s2) |
37 | 43 | { | |
38 | +CONFIG_ARM_V7M=y | 44 | + assert(s2.is_s2_format && !s1.is_s2_format); |
39 | + | 45 | + |
40 | CONFIG_ARM_GIC=y | 46 | switch (s2.attrs) { |
41 | CONFIG_ARM_GIC_KVM=$(CONFIG_KVM) | 47 | case 7: |
42 | CONFIG_ARM_TIMER=y | 48 | /* Use stage 1 attributes */ |
49 | @@ -XXX,XX +XXX,XX @@ static ARMCacheAttrs combine_cacheattrs(uint64_t hcr, | ||
50 | ARMCacheAttrs ret; | ||
51 | bool tagged = false; | ||
52 | |||
53 | - assert(s2.is_s2_format && !s1.is_s2_format); | ||
54 | + assert(!s1.is_s2_format); | ||
55 | ret.is_s2_format = false; | ||
56 | |||
57 | if (s1.attrs == 0xf0) { | ||
43 | -- | 58 | -- |
44 | 2.7.4 | 59 | 2.25.1 |
45 | 60 | ||
46 | 61 | diff view generated by jsdifflib |
1 | From: Paolo Bonzini <pbonzini@redhat.com> | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | The linux-headers/asm-arm/unistd.h file has been split in three | 3 | ARMv8-R AArch32 CPUs behave as if TTBCR.EAE is always 1 even |
4 | sub-files, copy them along. However, building them requires | 4 | tough they don't have the TTBCR register. |
5 | setting ARCH rather than SRCARCH. | 5 | See ARM Architecture Reference Manual Supplement - ARMv8, for the ARMv8-R |
6 | AArch32 architecture profile Version:A.c section C1.2. | ||
6 | 7 | ||
7 | SRCARCH defaults to $(ARCH) anyway; to avoid future occurrence of | 8 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
8 | the same problem use ARCH for all architectures where SRCARCH=ARCH. | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Currently these are all except x86, sparc, sh and tile. | 10 | Message-id: 20221206102504.165775-5-tobias.roehmel@rwth-aachen.de |
10 | |||
11 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> | ||
12 | Message-id: 20170221122920.16245-2-pbonzini@redhat.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 12 | --- |
15 | scripts/update-linux-headers.sh | 13 ++++++++++++- | 13 | target/arm/internals.h | 4 ++++ |
16 | 1 file changed, 12 insertions(+), 1 deletion(-) | 14 | target/arm/debug_helper.c | 3 +++ |
15 | target/arm/tlb_helper.c | 4 ++++ | ||
16 | 3 files changed, 11 insertions(+) | ||
17 | 17 | ||
18 | diff --git a/scripts/update-linux-headers.sh b/scripts/update-linux-headers.sh | 18 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
19 | index XXXXXXX..XXXXXXX 100755 | 19 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/scripts/update-linux-headers.sh | 20 | --- a/target/arm/internals.h |
21 | +++ b/scripts/update-linux-headers.sh | 21 | +++ b/target/arm/internals.h |
22 | @@ -XXX,XX +XXX,XX @@ for arch in $ARCHLIST; do | 22 | @@ -XXX,XX +XXX,XX @@ unsigned int arm_pamax(ARMCPU *cpu); |
23 | continue | 23 | static inline bool extended_addresses_enabled(CPUARMState *env) |
24 | fi | 24 | { |
25 | 25 | uint64_t tcr = env->cp15.tcr_el[arm_is_secure(env) ? 3 : 1]; | |
26 | - make -C "$linux" INSTALL_HDR_PATH="$tmpdir" SRCARCH=$arch headers_install | 26 | + if (arm_feature(env, ARM_FEATURE_PMSA) && |
27 | + if [ "$arch" = x86 ]; then | 27 | + arm_feature(env, ARM_FEATURE_V8)) { |
28 | + arch_var=SRCARCH | 28 | + return true; |
29 | + else | 29 | + } |
30 | + arch_var=ARCH | 30 | return arm_el_is_aa64(env, 1) || |
31 | + fi | 31 | (arm_feature(env, ARM_FEATURE_LPAE) && (tcr & TTBCR_EAE)); |
32 | + | 32 | } |
33 | + make -C "$linux" INSTALL_HDR_PATH="$tmpdir" $arch_var=$arch headers_install | 33 | diff --git a/target/arm/debug_helper.c b/target/arm/debug_helper.c |
34 | 34 | index XXXXXXX..XXXXXXX 100644 | |
35 | rm -rf "$output/linux-headers/asm-$arch" | 35 | --- a/target/arm/debug_helper.c |
36 | mkdir -p "$output/linux-headers/asm-$arch" | 36 | +++ b/target/arm/debug_helper.c |
37 | @@ -XXX,XX +XXX,XX @@ for arch in $ARCHLIST; do | 37 | @@ -XXX,XX +XXX,XX @@ static uint32_t arm_debug_exception_fsr(CPUARMState *env) |
38 | cp_portable "$tmpdir/include/asm/kvm_virtio.h" "$output/include/standard-headers/asm-s390/" | 38 | |
39 | cp_portable "$tmpdir/include/asm/virtio-ccw.h" "$output/include/standard-headers/asm-s390/" | 39 | if (target_el == 2 || arm_el_is_aa64(env, target_el)) { |
40 | fi | 40 | using_lpae = true; |
41 | + if [ $arch = arm ]; then | 41 | + } else if (arm_feature(env, ARM_FEATURE_PMSA) && |
42 | + cp "$tmpdir/include/asm/unistd-eabi.h" "$output/linux-headers/asm-arm/" | 42 | + arm_feature(env, ARM_FEATURE_V8)) { |
43 | + cp "$tmpdir/include/asm/unistd-oabi.h" "$output/linux-headers/asm-arm/" | 43 | + using_lpae = true; |
44 | + cp "$tmpdir/include/asm/unistd-common.h" "$output/linux-headers/asm-arm/" | 44 | } else { |
45 | + fi | 45 | if (arm_feature(env, ARM_FEATURE_LPAE) && |
46 | if [ $arch = x86 ]; then | 46 | (env->cp15.tcr_el[target_el] & TTBCR_EAE)) { |
47 | cp_portable "$tmpdir/include/asm/hyperv.h" "$output/include/standard-headers/asm-x86/" | 47 | diff --git a/target/arm/tlb_helper.c b/target/arm/tlb_helper.c |
48 | cp "$tmpdir/include/asm/unistd_32.h" "$output/linux-headers/asm-x86/" | 48 | index XXXXXXX..XXXXXXX 100644 |
49 | --- a/target/arm/tlb_helper.c | ||
50 | +++ b/target/arm/tlb_helper.c | ||
51 | @@ -XXX,XX +XXX,XX @@ bool regime_using_lpae_format(CPUARMState *env, ARMMMUIdx mmu_idx) | ||
52 | if (el == 2 || arm_el_is_aa64(env, el)) { | ||
53 | return true; | ||
54 | } | ||
55 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
56 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
57 | + return true; | ||
58 | + } | ||
59 | if (arm_feature(env, ARM_FEATURE_LPAE) | ||
60 | && (regime_tcr(env, mmu_idx) & TTBCR_EAE)) { | ||
61 | return true; | ||
49 | -- | 62 | -- |
50 | 2.7.4 | 63 | 2.25.1 |
51 | 64 | ||
52 | 65 | diff view generated by jsdifflib |
1 | From: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | To Save and Restore ICC_SRE_EL1 register introduce vmstate | 3 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
4 | subsection and load only if non-zero. | 4 | Message-id: 20221206102504.165775-6-tobias.roehmel@rwth-aachen.de |
5 | Also initialize icc_sre_el1 with to 0x7 in pre_load | ||
6 | function. | ||
7 | |||
8 | Signed-off-by: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Message-id: 1487850673-26455-3-git-send-email-vijay.kilari@gmail.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 6 | --- |
14 | include/hw/intc/arm_gicv3_common.h | 1 + | 7 | target/arm/cpu.h | 6 + |
15 | hw/intc/arm_gicv3_common.c | 36 ++++++++++++++++++++++++++++++++++++ | 8 | target/arm/cpu.c | 28 +++- |
16 | 2 files changed, 37 insertions(+) | 9 | target/arm/helper.c | 302 +++++++++++++++++++++++++++++++++++++++++++ |
10 | target/arm/machine.c | 28 ++++ | ||
11 | 4 files changed, 360 insertions(+), 4 deletions(-) | ||
17 | 12 | ||
18 | diff --git a/include/hw/intc/arm_gicv3_common.h b/include/hw/intc/arm_gicv3_common.h | 13 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
19 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/intc/arm_gicv3_common.h | 15 | --- a/target/arm/cpu.h |
21 | +++ b/include/hw/intc/arm_gicv3_common.h | 16 | +++ b/target/arm/cpu.h |
22 | @@ -XXX,XX +XXX,XX @@ struct GICv3CPUState { | 17 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
23 | uint8_t gicr_ipriorityr[GIC_INTERNAL]; | 18 | }; |
24 | 19 | uint64_t sctlr_el[4]; | |
25 | /* CPU interface */ | 20 | }; |
26 | + uint64_t icc_sre_el1; | 21 | + uint64_t vsctlr; /* Virtualization System control register. */ |
27 | uint64_t icc_ctlr_el1[2]; | 22 | uint64_t cpacr_el1; /* Architectural feature access control register */ |
28 | uint64_t icc_pmr_el1; | 23 | uint64_t cptr_el[4]; /* ARMv8 feature trap registers */ |
29 | uint64_t icc_bpr[3]; | 24 | uint32_t c1_xscaleauxcr; /* XScale auxiliary control register. */ |
30 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c | 25 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUArchState { |
26 | */ | ||
27 | uint32_t *rbar[M_REG_NUM_BANKS]; | ||
28 | uint32_t *rlar[M_REG_NUM_BANKS]; | ||
29 | + uint32_t *hprbar; | ||
30 | + uint32_t *hprlar; | ||
31 | uint32_t mair0[M_REG_NUM_BANKS]; | ||
32 | uint32_t mair1[M_REG_NUM_BANKS]; | ||
33 | + uint32_t hprselr; | ||
34 | } pmsav8; | ||
35 | |||
36 | /* v8M SAU */ | ||
37 | @@ -XXX,XX +XXX,XX @@ struct ArchCPU { | ||
38 | bool has_mpu; | ||
39 | /* PMSAv7 MPU number of supported regions */ | ||
40 | uint32_t pmsav7_dregion; | ||
41 | + /* PMSAv8 MPU number of supported hyp regions */ | ||
42 | + uint32_t pmsav8r_hdregion; | ||
43 | /* v8M SAU number of supported regions */ | ||
44 | uint32_t sau_sregion; | ||
45 | |||
46 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | 47 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/intc/arm_gicv3_common.c | 48 | --- a/target/arm/cpu.c |
33 | +++ b/hw/intc/arm_gicv3_common.c | 49 | +++ b/target/arm/cpu.c |
34 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_gicv3_cpu_virt = { | 50 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset_hold(Object *obj) |
51 | sizeof(*env->pmsav7.dracr) * cpu->pmsav7_dregion); | ||
52 | } | ||
53 | } | ||
54 | + | ||
55 | + if (cpu->pmsav8r_hdregion > 0) { | ||
56 | + memset(env->pmsav8.hprbar, 0, | ||
57 | + sizeof(*env->pmsav8.hprbar) * cpu->pmsav8r_hdregion); | ||
58 | + memset(env->pmsav8.hprlar, 0, | ||
59 | + sizeof(*env->pmsav8.hprlar) * cpu->pmsav8r_hdregion); | ||
60 | + } | ||
61 | + | ||
62 | env->pmsav7.rnr[M_REG_NS] = 0; | ||
63 | env->pmsav7.rnr[M_REG_S] = 0; | ||
64 | env->pmsav8.mair0[M_REG_NS] = 0; | ||
65 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
66 | /* MPU can be configured out of a PMSA CPU either by setting has-mpu | ||
67 | * to false or by setting pmsav7-dregion to 0. | ||
68 | */ | ||
69 | - if (!cpu->has_mpu) { | ||
70 | - cpu->pmsav7_dregion = 0; | ||
71 | - } | ||
72 | - if (cpu->pmsav7_dregion == 0) { | ||
73 | + if (!cpu->has_mpu || cpu->pmsav7_dregion == 0) { | ||
74 | cpu->has_mpu = false; | ||
75 | + cpu->pmsav7_dregion = 0; | ||
76 | + cpu->pmsav8r_hdregion = 0; | ||
35 | } | 77 | } |
36 | }; | 78 | |
37 | 79 | if (arm_feature(env, ARM_FEATURE_PMSA) && | |
38 | +static int icc_sre_el1_reg_pre_load(void *opaque) | 80 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
39 | +{ | 81 | env->pmsav7.dracr = g_new0(uint32_t, nr); |
40 | + GICv3CPUState *cs = opaque; | 82 | } |
41 | + | 83 | } |
42 | + /* | 84 | + |
43 | + * If the sre_el1 subsection is not transferred this | 85 | + if (cpu->pmsav8r_hdregion > 0xff) { |
44 | + * means SRE_EL1 is 0x7 (which might not be the same as | 86 | + error_setg(errp, "PMSAv8 MPU EL2 #regions invalid %" PRIu32, |
45 | + * our reset value). | 87 | + cpu->pmsav8r_hdregion); |
46 | + */ | 88 | + return; |
47 | + cs->icc_sre_el1 = 0x7; | 89 | + } |
48 | + return 0; | 90 | + |
49 | +} | 91 | + if (cpu->pmsav8r_hdregion) { |
50 | + | 92 | + env->pmsav8.hprbar = g_new0(uint32_t, |
51 | +static bool icc_sre_el1_reg_needed(void *opaque) | 93 | + cpu->pmsav8r_hdregion); |
52 | +{ | 94 | + env->pmsav8.hprlar = g_new0(uint32_t, |
53 | + GICv3CPUState *cs = opaque; | 95 | + cpu->pmsav8r_hdregion); |
54 | + | 96 | + } |
55 | + return cs->icc_sre_el1 != 7; | 97 | } |
56 | +} | 98 | |
57 | + | 99 | if (arm_feature(env, ARM_FEATURE_M_SECURITY)) { |
58 | +const VMStateDescription vmstate_gicv3_cpu_sre_el1 = { | 100 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
59 | + .name = "arm_gicv3_cpu/sre_el1", | 101 | index XXXXXXX..XXXXXXX 100644 |
102 | --- a/target/arm/helper.c | ||
103 | +++ b/target/arm/helper.c | ||
104 | @@ -XXX,XX +XXX,XX @@ static void pmsav7_rgnr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
105 | raw_write(env, ri, value); | ||
106 | } | ||
107 | |||
108 | +static void prbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
109 | + uint64_t value) | ||
110 | +{ | ||
111 | + ARMCPU *cpu = env_archcpu(env); | ||
112 | + | ||
113 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
114 | + env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value; | ||
115 | +} | ||
116 | + | ||
117 | +static uint64_t prbar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
118 | +{ | ||
119 | + return env->pmsav8.rbar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]]; | ||
120 | +} | ||
121 | + | ||
122 | +static void prlar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
123 | + uint64_t value) | ||
124 | +{ | ||
125 | + ARMCPU *cpu = env_archcpu(env); | ||
126 | + | ||
127 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
128 | + env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]] = value; | ||
129 | +} | ||
130 | + | ||
131 | +static uint64_t prlar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
132 | +{ | ||
133 | + return env->pmsav8.rlar[M_REG_NS][env->pmsav7.rnr[M_REG_NS]]; | ||
134 | +} | ||
135 | + | ||
136 | +static void prselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
137 | + uint64_t value) | ||
138 | +{ | ||
139 | + ARMCPU *cpu = env_archcpu(env); | ||
140 | + | ||
141 | + /* | ||
142 | + * Ignore writes that would select not implemented region. | ||
143 | + * This is architecturally UNPREDICTABLE. | ||
144 | + */ | ||
145 | + if (value >= cpu->pmsav7_dregion) { | ||
146 | + return; | ||
147 | + } | ||
148 | + | ||
149 | + env->pmsav7.rnr[M_REG_NS] = value; | ||
150 | +} | ||
151 | + | ||
152 | +static void hprbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
153 | + uint64_t value) | ||
154 | +{ | ||
155 | + ARMCPU *cpu = env_archcpu(env); | ||
156 | + | ||
157 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
158 | + env->pmsav8.hprbar[env->pmsav8.hprselr] = value; | ||
159 | +} | ||
160 | + | ||
161 | +static uint64_t hprbar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
162 | +{ | ||
163 | + return env->pmsav8.hprbar[env->pmsav8.hprselr]; | ||
164 | +} | ||
165 | + | ||
166 | +static void hprlar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
167 | + uint64_t value) | ||
168 | +{ | ||
169 | + ARMCPU *cpu = env_archcpu(env); | ||
170 | + | ||
171 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
172 | + env->pmsav8.hprlar[env->pmsav8.hprselr] = value; | ||
173 | +} | ||
174 | + | ||
175 | +static uint64_t hprlar_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
176 | +{ | ||
177 | + return env->pmsav8.hprlar[env->pmsav8.hprselr]; | ||
178 | +} | ||
179 | + | ||
180 | +static void hprenr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
181 | + uint64_t value) | ||
182 | +{ | ||
183 | + uint32_t n; | ||
184 | + uint32_t bit; | ||
185 | + ARMCPU *cpu = env_archcpu(env); | ||
186 | + | ||
187 | + /* Ignore writes to unimplemented regions */ | ||
188 | + int rmax = MIN(cpu->pmsav8r_hdregion, 32); | ||
189 | + value &= MAKE_64BIT_MASK(0, rmax); | ||
190 | + | ||
191 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
192 | + | ||
193 | + /* Register alias is only valid for first 32 indexes */ | ||
194 | + for (n = 0; n < rmax; ++n) { | ||
195 | + bit = extract32(value, n, 1); | ||
196 | + env->pmsav8.hprlar[n] = deposit32( | ||
197 | + env->pmsav8.hprlar[n], 0, 1, bit); | ||
198 | + } | ||
199 | +} | ||
200 | + | ||
201 | +static uint64_t hprenr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
202 | +{ | ||
203 | + uint32_t n; | ||
204 | + uint32_t result = 0x0; | ||
205 | + ARMCPU *cpu = env_archcpu(env); | ||
206 | + | ||
207 | + /* Register alias is only valid for first 32 indexes */ | ||
208 | + for (n = 0; n < MIN(cpu->pmsav8r_hdregion, 32); ++n) { | ||
209 | + if (env->pmsav8.hprlar[n] & 0x1) { | ||
210 | + result |= (0x1 << n); | ||
211 | + } | ||
212 | + } | ||
213 | + return result; | ||
214 | +} | ||
215 | + | ||
216 | +static void hprselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
217 | + uint64_t value) | ||
218 | +{ | ||
219 | + ARMCPU *cpu = env_archcpu(env); | ||
220 | + | ||
221 | + /* | ||
222 | + * Ignore writes that would select not implemented region. | ||
223 | + * This is architecturally UNPREDICTABLE. | ||
224 | + */ | ||
225 | + if (value >= cpu->pmsav8r_hdregion) { | ||
226 | + return; | ||
227 | + } | ||
228 | + | ||
229 | + env->pmsav8.hprselr = value; | ||
230 | +} | ||
231 | + | ||
232 | +static void pmsav8r_regn_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
233 | + uint64_t value) | ||
234 | +{ | ||
235 | + ARMCPU *cpu = env_archcpu(env); | ||
236 | + uint8_t index = (extract32(ri->opc0, 0, 1) << 4) | | ||
237 | + (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1); | ||
238 | + | ||
239 | + tlb_flush(CPU(cpu)); /* Mappings may have changed - purge! */ | ||
240 | + | ||
241 | + if (ri->opc1 & 4) { | ||
242 | + if (index >= cpu->pmsav8r_hdregion) { | ||
243 | + return; | ||
244 | + } | ||
245 | + if (ri->opc2 & 0x1) { | ||
246 | + env->pmsav8.hprlar[index] = value; | ||
247 | + } else { | ||
248 | + env->pmsav8.hprbar[index] = value; | ||
249 | + } | ||
250 | + } else { | ||
251 | + if (index >= cpu->pmsav7_dregion) { | ||
252 | + return; | ||
253 | + } | ||
254 | + if (ri->opc2 & 0x1) { | ||
255 | + env->pmsav8.rlar[M_REG_NS][index] = value; | ||
256 | + } else { | ||
257 | + env->pmsav8.rbar[M_REG_NS][index] = value; | ||
258 | + } | ||
259 | + } | ||
260 | +} | ||
261 | + | ||
262 | +static uint64_t pmsav8r_regn_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
263 | +{ | ||
264 | + ARMCPU *cpu = env_archcpu(env); | ||
265 | + uint8_t index = (extract32(ri->opc0, 0, 1) << 4) | | ||
266 | + (extract32(ri->crm, 0, 3) << 1) | extract32(ri->opc2, 2, 1); | ||
267 | + | ||
268 | + if (ri->opc1 & 4) { | ||
269 | + if (index >= cpu->pmsav8r_hdregion) { | ||
270 | + return 0x0; | ||
271 | + } | ||
272 | + if (ri->opc2 & 0x1) { | ||
273 | + return env->pmsav8.hprlar[index]; | ||
274 | + } else { | ||
275 | + return env->pmsav8.hprbar[index]; | ||
276 | + } | ||
277 | + } else { | ||
278 | + if (index >= cpu->pmsav7_dregion) { | ||
279 | + return 0x0; | ||
280 | + } | ||
281 | + if (ri->opc2 & 0x1) { | ||
282 | + return env->pmsav8.rlar[M_REG_NS][index]; | ||
283 | + } else { | ||
284 | + return env->pmsav8.rbar[M_REG_NS][index]; | ||
285 | + } | ||
286 | + } | ||
287 | +} | ||
288 | + | ||
289 | +static const ARMCPRegInfo pmsav8r_cp_reginfo[] = { | ||
290 | + { .name = "PRBAR", | ||
291 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 0, | ||
292 | + .access = PL1_RW, .type = ARM_CP_NO_RAW, | ||
293 | + .accessfn = access_tvm_trvm, | ||
294 | + .readfn = prbar_read, .writefn = prbar_write }, | ||
295 | + { .name = "PRLAR", | ||
296 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 3, .opc2 = 1, | ||
297 | + .access = PL1_RW, .type = ARM_CP_NO_RAW, | ||
298 | + .accessfn = access_tvm_trvm, | ||
299 | + .readfn = prlar_read, .writefn = prlar_write }, | ||
300 | + { .name = "PRSELR", .resetvalue = 0, | ||
301 | + .cp = 15, .opc1 = 0, .crn = 6, .crm = 2, .opc2 = 1, | ||
302 | + .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
303 | + .writefn = prselr_write, | ||
304 | + .fieldoffset = offsetof(CPUARMState, pmsav7.rnr[M_REG_NS]) }, | ||
305 | + { .name = "HPRBAR", .resetvalue = 0, | ||
306 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 0, | ||
307 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
308 | + .readfn = hprbar_read, .writefn = hprbar_write }, | ||
309 | + { .name = "HPRLAR", | ||
310 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 3, .opc2 = 1, | ||
311 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
312 | + .readfn = hprlar_read, .writefn = hprlar_write }, | ||
313 | + { .name = "HPRSELR", .resetvalue = 0, | ||
314 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 2, .opc2 = 1, | ||
315 | + .access = PL2_RW, | ||
316 | + .writefn = hprselr_write, | ||
317 | + .fieldoffset = offsetof(CPUARMState, pmsav8.hprselr) }, | ||
318 | + { .name = "HPRENR", | ||
319 | + .cp = 15, .opc1 = 4, .crn = 6, .crm = 1, .opc2 = 1, | ||
320 | + .access = PL2_RW, .type = ARM_CP_NO_RAW, | ||
321 | + .readfn = hprenr_read, .writefn = hprenr_write }, | ||
322 | +}; | ||
323 | + | ||
324 | static const ARMCPRegInfo pmsav7_cp_reginfo[] = { | ||
325 | /* Reset for all these registers is handled in arm_cpu_reset(), | ||
326 | * because the PMSAv7 is also used by M-profile CPUs, which do | ||
327 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
328 | .access = PL1_R, .type = ARM_CP_CONST, | ||
329 | .resetvalue = cpu->pmsav7_dregion << 8 | ||
330 | }; | ||
331 | + /* HMPUIR is specific to PMSA V8 */ | ||
332 | + ARMCPRegInfo id_hmpuir_reginfo = { | ||
333 | + .name = "HMPUIR", | ||
334 | + .cp = 15, .opc1 = 4, .crn = 0, .crm = 0, .opc2 = 4, | ||
335 | + .access = PL2_R, .type = ARM_CP_CONST, | ||
336 | + .resetvalue = cpu->pmsav8r_hdregion | ||
337 | + }; | ||
338 | static const ARMCPRegInfo crn0_wi_reginfo = { | ||
339 | .name = "CRN0_WI", .cp = 15, .crn = 0, .crm = CP_ANY, | ||
340 | .opc1 = CP_ANY, .opc2 = CP_ANY, .access = PL1_W, | ||
341 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
342 | define_arm_cp_regs(cpu, id_cp_reginfo); | ||
343 | if (!arm_feature(env, ARM_FEATURE_PMSA)) { | ||
344 | define_one_arm_cp_reg(cpu, &id_tlbtr_reginfo); | ||
345 | + } else if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
346 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
347 | + uint32_t i = 0; | ||
348 | + char *tmp_string; | ||
349 | + | ||
350 | + define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
351 | + define_one_arm_cp_reg(cpu, &id_hmpuir_reginfo); | ||
352 | + define_arm_cp_regs(cpu, pmsav8r_cp_reginfo); | ||
353 | + | ||
354 | + /* Register alias is only valid for first 32 indexes */ | ||
355 | + for (i = 0; i < MIN(cpu->pmsav7_dregion, 32); ++i) { | ||
356 | + uint8_t crm = 0b1000 | extract32(i, 1, 3); | ||
357 | + uint8_t opc1 = extract32(i, 4, 1); | ||
358 | + uint8_t opc2 = extract32(i, 0, 1) << 2; | ||
359 | + | ||
360 | + tmp_string = g_strdup_printf("PRBAR%u", i); | ||
361 | + ARMCPRegInfo tmp_prbarn_reginfo = { | ||
362 | + .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW, | ||
363 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
364 | + .access = PL1_RW, .resetvalue = 0, | ||
365 | + .accessfn = access_tvm_trvm, | ||
366 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
367 | + }; | ||
368 | + define_one_arm_cp_reg(cpu, &tmp_prbarn_reginfo); | ||
369 | + g_free(tmp_string); | ||
370 | + | ||
371 | + opc2 = extract32(i, 0, 1) << 2 | 0x1; | ||
372 | + tmp_string = g_strdup_printf("PRLAR%u", i); | ||
373 | + ARMCPRegInfo tmp_prlarn_reginfo = { | ||
374 | + .name = tmp_string, .type = ARM_CP_ALIAS | ARM_CP_NO_RAW, | ||
375 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
376 | + .access = PL1_RW, .resetvalue = 0, | ||
377 | + .accessfn = access_tvm_trvm, | ||
378 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
379 | + }; | ||
380 | + define_one_arm_cp_reg(cpu, &tmp_prlarn_reginfo); | ||
381 | + g_free(tmp_string); | ||
382 | + } | ||
383 | + | ||
384 | + /* Register alias is only valid for first 32 indexes */ | ||
385 | + for (i = 0; i < MIN(cpu->pmsav8r_hdregion, 32); ++i) { | ||
386 | + uint8_t crm = 0b1000 | extract32(i, 1, 3); | ||
387 | + uint8_t opc1 = 0b100 | extract32(i, 4, 1); | ||
388 | + uint8_t opc2 = extract32(i, 0, 1) << 2; | ||
389 | + | ||
390 | + tmp_string = g_strdup_printf("HPRBAR%u", i); | ||
391 | + ARMCPRegInfo tmp_hprbarn_reginfo = { | ||
392 | + .name = tmp_string, | ||
393 | + .type = ARM_CP_NO_RAW, | ||
394 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
395 | + .access = PL2_RW, .resetvalue = 0, | ||
396 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
397 | + }; | ||
398 | + define_one_arm_cp_reg(cpu, &tmp_hprbarn_reginfo); | ||
399 | + g_free(tmp_string); | ||
400 | + | ||
401 | + opc2 = extract32(i, 0, 1) << 2 | 0x1; | ||
402 | + tmp_string = g_strdup_printf("HPRLAR%u", i); | ||
403 | + ARMCPRegInfo tmp_hprlarn_reginfo = { | ||
404 | + .name = tmp_string, | ||
405 | + .type = ARM_CP_NO_RAW, | ||
406 | + .cp = 15, .opc1 = opc1, .crn = 6, .crm = crm, .opc2 = opc2, | ||
407 | + .access = PL2_RW, .resetvalue = 0, | ||
408 | + .writefn = pmsav8r_regn_write, .readfn = pmsav8r_regn_read | ||
409 | + }; | ||
410 | + define_one_arm_cp_reg(cpu, &tmp_hprlarn_reginfo); | ||
411 | + g_free(tmp_string); | ||
412 | + } | ||
413 | } else if (arm_feature(env, ARM_FEATURE_V7)) { | ||
414 | define_one_arm_cp_reg(cpu, &id_mpuir_reginfo); | ||
415 | } | ||
416 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
417 | sctlr.type |= ARM_CP_SUPPRESS_TB_END; | ||
418 | } | ||
419 | define_one_arm_cp_reg(cpu, &sctlr); | ||
420 | + | ||
421 | + if (arm_feature(env, ARM_FEATURE_PMSA) && | ||
422 | + arm_feature(env, ARM_FEATURE_V8)) { | ||
423 | + ARMCPRegInfo vsctlr = { | ||
424 | + .name = "VSCTLR", .state = ARM_CP_STATE_AA32, | ||
425 | + .cp = 15, .opc1 = 4, .crn = 2, .crm = 0, .opc2 = 0, | ||
426 | + .access = PL2_RW, .resetvalue = 0x0, | ||
427 | + .fieldoffset = offsetoflow32(CPUARMState, cp15.vsctlr), | ||
428 | + }; | ||
429 | + define_one_arm_cp_reg(cpu, &vsctlr); | ||
430 | + } | ||
431 | } | ||
432 | |||
433 | if (cpu_isar_feature(aa64_lor, cpu)) { | ||
434 | diff --git a/target/arm/machine.c b/target/arm/machine.c | ||
435 | index XXXXXXX..XXXXXXX 100644 | ||
436 | --- a/target/arm/machine.c | ||
437 | +++ b/target/arm/machine.c | ||
438 | @@ -XXX,XX +XXX,XX @@ static bool pmsav8_needed(void *opaque) | ||
439 | arm_feature(env, ARM_FEATURE_V8); | ||
440 | } | ||
441 | |||
442 | +static bool pmsav8r_needed(void *opaque) | ||
443 | +{ | ||
444 | + ARMCPU *cpu = opaque; | ||
445 | + CPUARMState *env = &cpu->env; | ||
446 | + | ||
447 | + return arm_feature(env, ARM_FEATURE_PMSA) && | ||
448 | + arm_feature(env, ARM_FEATURE_V8) && | ||
449 | + !arm_feature(env, ARM_FEATURE_M); | ||
450 | +} | ||
451 | + | ||
452 | +static const VMStateDescription vmstate_pmsav8r = { | ||
453 | + .name = "cpu/pmsav8/pmsav8r", | ||
60 | + .version_id = 1, | 454 | + .version_id = 1, |
61 | + .minimum_version_id = 1, | 455 | + .minimum_version_id = 1, |
62 | + .pre_load = icc_sre_el1_reg_pre_load, | 456 | + .needed = pmsav8r_needed, |
63 | + .needed = icc_sre_el1_reg_needed, | ||
64 | + .fields = (VMStateField[]) { | 457 | + .fields = (VMStateField[]) { |
65 | + VMSTATE_UINT64(icc_sre_el1, GICv3CPUState), | 458 | + VMSTATE_VARRAY_UINT32(env.pmsav8.hprbar, ARMCPU, |
459 | + pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t), | ||
460 | + VMSTATE_VARRAY_UINT32(env.pmsav8.hprlar, ARMCPU, | ||
461 | + pmsav8r_hdregion, 0, vmstate_info_uint32, uint32_t), | ||
66 | + VMSTATE_END_OF_LIST() | 462 | + VMSTATE_END_OF_LIST() |
67 | + } | 463 | + }, |
68 | +}; | 464 | +}; |
69 | + | 465 | + |
70 | static const VMStateDescription vmstate_gicv3_cpu = { | 466 | static const VMStateDescription vmstate_pmsav8 = { |
71 | .name = "arm_gicv3_cpu", | 467 | .name = "cpu/pmsav8", |
72 | .version_id = 1, | 468 | .version_id = 1, |
73 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_gicv3_cpu = { | 469 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_pmsav8 = { |
74 | .subsections = (const VMStateDescription * []) { | 470 | VMSTATE_UINT32(env.pmsav8.mair0[M_REG_NS], ARMCPU), |
75 | &vmstate_gicv3_cpu_virt, | 471 | VMSTATE_UINT32(env.pmsav8.mair1[M_REG_NS], ARMCPU), |
76 | NULL | 472 | VMSTATE_END_OF_LIST() |
77 | + }, | 473 | + }, |
78 | + .subsections = (const VMStateDescription * []) { | 474 | + .subsections = (const VMStateDescription * []) { |
79 | + &vmstate_gicv3_cpu_sre_el1, | 475 | + &vmstate_pmsav8r, |
80 | + NULL | 476 | + NULL |
81 | } | 477 | } |
82 | }; | 478 | }; |
83 | 479 | ||
84 | -- | 480 | -- |
85 | 2.7.4 | 481 | 2.25.1 |
86 | 482 | ||
87 | 483 | diff view generated by jsdifflib |
1 | Create a proper QOM object for the armv7m container, which | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | holds the CPU, the NVIC and the bitband regions. | 2 | |
3 | 3 | Add PMSAv8r translation. | |
4 | |||
5 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Message-id: 20221206102504.165775-7-tobias.roehmel@rwth-aachen.de | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Message-id: 1487604965-23220-4-git-send-email-peter.maydell@linaro.org | ||
7 | --- | 9 | --- |
8 | include/hw/arm/armv7m.h | 51 ++++++++++++++++++ | 10 | target/arm/ptw.c | 126 ++++++++++++++++++++++++++++++++++++++--------- |
9 | hw/arm/armv7m.c | 139 +++++++++++++++++++++++++++++++++++++++++++----- | 11 | 1 file changed, 104 insertions(+), 22 deletions(-) |
10 | 2 files changed, 178 insertions(+), 12 deletions(-) | 12 | |
11 | create mode 100644 include/hw/arm/armv7m.h | 13 | diff --git a/target/arm/ptw.c b/target/arm/ptw.c |
12 | |||
13 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | ||
14 | new file mode 100644 | ||
15 | index XXXXXXX..XXXXXXX | ||
16 | --- /dev/null | ||
17 | +++ b/include/hw/arm/armv7m.h | ||
18 | @@ -XXX,XX +XXX,XX @@ | ||
19 | +/* | ||
20 | + * ARMv7M CPU object | ||
21 | + * | ||
22 | + * Copyright (c) 2017 Linaro Ltd | ||
23 | + * Written by Peter Maydell <peter.maydell@linaro.org> | ||
24 | + * | ||
25 | + * This code is licensed under the GPL version 2 or later. | ||
26 | + */ | ||
27 | + | ||
28 | +#ifndef HW_ARM_ARMV7M_H | ||
29 | +#define HW_ARM_ARMV7M_H | ||
30 | + | ||
31 | +#include "hw/sysbus.h" | ||
32 | +#include "hw/arm/armv7m_nvic.h" | ||
33 | + | ||
34 | +#define TYPE_BITBAND "ARM,bitband-memory" | ||
35 | +#define BITBAND(obj) OBJECT_CHECK(BitBandState, (obj), TYPE_BITBAND) | ||
36 | + | ||
37 | +typedef struct { | ||
38 | + /*< private >*/ | ||
39 | + SysBusDevice parent_obj; | ||
40 | + /*< public >*/ | ||
41 | + | ||
42 | + MemoryRegion iomem; | ||
43 | + uint32_t base; | ||
44 | +} BitBandState; | ||
45 | + | ||
46 | +#define TYPE_ARMV7M "armv7m" | ||
47 | +#define ARMV7M(obj) OBJECT_CHECK(ARMv7MState, (obj), TYPE_ARMV7M) | ||
48 | + | ||
49 | +#define ARMV7M_NUM_BITBANDS 2 | ||
50 | + | ||
51 | +/* ARMv7M container object. | ||
52 | + * + Unnamed GPIO input lines: external IRQ lines for the NVIC | ||
53 | + * + Named GPIO output SYSRESETREQ: signalled for guest AIRCR.SYSRESETREQ | ||
54 | + * + Property "cpu-model": CPU model to instantiate | ||
55 | + * + Property "num-irq": number of external IRQ lines | ||
56 | + */ | ||
57 | +typedef struct ARMv7MState { | ||
58 | + /*< private >*/ | ||
59 | + SysBusDevice parent_obj; | ||
60 | + /*< public >*/ | ||
61 | + NVICState nvic; | ||
62 | + BitBandState bitband[ARMV7M_NUM_BITBANDS]; | ||
63 | + ARMCPU *cpu; | ||
64 | + | ||
65 | + /* Properties */ | ||
66 | + char *cpu_model; | ||
67 | +} ARMv7MState; | ||
68 | + | ||
69 | +#endif | ||
70 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
72 | --- a/hw/arm/armv7m.c | 15 | --- a/target/arm/ptw.c |
73 | +++ b/hw/arm/armv7m.c | 16 | +++ b/target/arm/ptw.c |
74 | @@ -XXX,XX +XXX,XX @@ | 17 | @@ -XXX,XX +XXX,XX @@ static bool pmsav7_use_background_region(ARMCPU *cpu, ARMMMUIdx mmu_idx, |
75 | */ | 18 | |
76 | 19 | if (arm_feature(env, ARM_FEATURE_M)) { | |
77 | #include "qemu/osdep.h" | 20 | return env->v7m.mpu_ctrl[is_secure] & R_V7M_MPU_CTRL_PRIVDEFENA_MASK; |
78 | +#include "hw/arm/armv7m.h" | 21 | - } else { |
79 | #include "qapi/error.h" | 22 | - return regime_sctlr(env, mmu_idx) & SCTLR_BR; |
80 | #include "qemu-common.h" | 23 | } |
81 | #include "cpu.h" | 24 | + |
82 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps bitband_ops = { | 25 | + if (mmu_idx == ARMMMUIdx_Stage2) { |
83 | .endianness = DEVICE_NATIVE_ENDIAN, | 26 | + return false; |
84 | }; | 27 | + } |
85 | 28 | + | |
86 | -#define TYPE_BITBAND "ARM,bitband-memory" | 29 | + return regime_sctlr(env, mmu_idx) & SCTLR_BR; |
87 | -#define BITBAND(obj) OBJECT_CHECK(BitBandState, (obj), TYPE_BITBAND) | 30 | } |
88 | - | 31 | |
89 | -typedef struct { | 32 | static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
90 | - /*< private >*/ | 33 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_pmsav7(CPUARMState *env, uint32_t address, |
91 | - SysBusDevice parent_obj; | 34 | return !(result->f.prot & (1 << access_type)); |
92 | - /*< public >*/ | 35 | } |
93 | - | 36 | |
94 | - MemoryRegion iomem; | 37 | +static uint32_t *regime_rbar(CPUARMState *env, ARMMMUIdx mmu_idx, |
95 | - uint32_t base; | 38 | + uint32_t secure) |
96 | -} BitBandState; | ||
97 | - | ||
98 | static void bitband_init(Object *obj) | ||
99 | { | ||
100 | BitBandState *s = BITBAND(obj); | ||
101 | @@ -XXX,XX +XXX,XX @@ static void armv7m_bitband_init(void) | ||
102 | |||
103 | /* Board init. */ | ||
104 | |||
105 | +static const hwaddr bitband_input_addr[ARMV7M_NUM_BITBANDS] = { | ||
106 | + 0x20000000, 0x40000000 | ||
107 | +}; | ||
108 | + | ||
109 | +static const hwaddr bitband_output_addr[ARMV7M_NUM_BITBANDS] = { | ||
110 | + 0x22000000, 0x42000000 | ||
111 | +}; | ||
112 | + | ||
113 | +static void armv7m_instance_init(Object *obj) | ||
114 | +{ | 39 | +{ |
115 | + ARMv7MState *s = ARMV7M(obj); | 40 | + if (regime_el(env, mmu_idx) == 2) { |
116 | + int i; | 41 | + return env->pmsav8.hprbar; |
117 | + | 42 | + } else { |
118 | + /* Can't init the cpu here, we don't yet know which model to use */ | 43 | + return env->pmsav8.rbar[secure]; |
119 | + | ||
120 | + object_initialize(&s->nvic, sizeof(s->nvic), "armv7m_nvic"); | ||
121 | + qdev_set_parent_bus(DEVICE(&s->nvic), sysbus_get_default()); | ||
122 | + object_property_add_alias(obj, "num-irq", | ||
123 | + OBJECT(&s->nvic), "num-irq", &error_abort); | ||
124 | + | ||
125 | + for (i = 0; i < ARRAY_SIZE(s->bitband); i++) { | ||
126 | + object_initialize(&s->bitband[i], sizeof(s->bitband[i]), TYPE_BITBAND); | ||
127 | + qdev_set_parent_bus(DEVICE(&s->bitband[i]), sysbus_get_default()); | ||
128 | + } | 44 | + } |
129 | +} | 45 | +} |
130 | + | 46 | + |
131 | +static void armv7m_realize(DeviceState *dev, Error **errp) | 47 | +static uint32_t *regime_rlar(CPUARMState *env, ARMMMUIdx mmu_idx, |
48 | + uint32_t secure) | ||
132 | +{ | 49 | +{ |
133 | + ARMv7MState *s = ARMV7M(dev); | 50 | + if (regime_el(env, mmu_idx) == 2) { |
134 | + Error *err = NULL; | 51 | + return env->pmsav8.hprlar; |
135 | + int i; | 52 | + } else { |
136 | + char **cpustr; | 53 | + return env->pmsav8.rlar[secure]; |
137 | + ObjectClass *oc; | ||
138 | + const char *typename; | ||
139 | + CPUClass *cc; | ||
140 | + | ||
141 | + cpustr = g_strsplit(s->cpu_model, ",", 2); | ||
142 | + | ||
143 | + oc = cpu_class_by_name(TYPE_ARM_CPU, cpustr[0]); | ||
144 | + if (!oc) { | ||
145 | + error_setg(errp, "Unknown CPU model %s", cpustr[0]); | ||
146 | + g_strfreev(cpustr); | ||
147 | + return; | ||
148 | + } | ||
149 | + | ||
150 | + cc = CPU_CLASS(oc); | ||
151 | + typename = object_class_get_name(oc); | ||
152 | + cc->parse_features(typename, cpustr[1], &err); | ||
153 | + g_strfreev(cpustr); | ||
154 | + if (err) { | ||
155 | + error_propagate(errp, err); | ||
156 | + return; | ||
157 | + } | ||
158 | + | ||
159 | + s->cpu = ARM_CPU(object_new(typename)); | ||
160 | + if (!s->cpu) { | ||
161 | + error_setg(errp, "Unknown CPU model %s", s->cpu_model); | ||
162 | + return; | ||
163 | + } | ||
164 | + | ||
165 | + object_property_set_bool(OBJECT(s->cpu), true, "realized", &err); | ||
166 | + if (err != NULL) { | ||
167 | + error_propagate(errp, err); | ||
168 | + return; | ||
169 | + } | ||
170 | + | ||
171 | + /* Note that we must realize the NVIC after the CPU */ | ||
172 | + object_property_set_bool(OBJECT(&s->nvic), true, "realized", &err); | ||
173 | + if (err != NULL) { | ||
174 | + error_propagate(errp, err); | ||
175 | + return; | ||
176 | + } | ||
177 | + | ||
178 | + /* Alias the NVIC's input and output GPIOs as our own so the board | ||
179 | + * code can wire them up. (We do this in realize because the | ||
180 | + * NVIC doesn't create the input GPIO array until realize.) | ||
181 | + */ | ||
182 | + qdev_pass_gpios(DEVICE(&s->nvic), dev, NULL); | ||
183 | + qdev_pass_gpios(DEVICE(&s->nvic), dev, "SYSRESETREQ"); | ||
184 | + | ||
185 | + /* Wire the NVIC up to the CPU */ | ||
186 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->nvic), 0, | ||
187 | + qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ)); | ||
188 | + s->cpu->env.nvic = &s->nvic; | ||
189 | + | ||
190 | + for (i = 0; i < ARRAY_SIZE(s->bitband); i++) { | ||
191 | + Object *obj = OBJECT(&s->bitband[i]); | ||
192 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->bitband[i]); | ||
193 | + | ||
194 | + object_property_set_int(obj, bitband_input_addr[i], "base", &err); | ||
195 | + if (err != NULL) { | ||
196 | + error_propagate(errp, err); | ||
197 | + return; | ||
198 | + } | ||
199 | + object_property_set_bool(obj, true, "realized", &err); | ||
200 | + if (err != NULL) { | ||
201 | + error_propagate(errp, err); | ||
202 | + return; | ||
203 | + } | ||
204 | + | ||
205 | + sysbus_mmio_map(sbd, 0, bitband_output_addr[i]); | ||
206 | + } | 54 | + } |
207 | +} | 55 | +} |
208 | + | 56 | + |
209 | +static Property armv7m_properties[] = { | 57 | bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
210 | + DEFINE_PROP_STRING("cpu-model", ARMv7MState, cpu_model), | 58 | MMUAccessType access_type, ARMMMUIdx mmu_idx, |
211 | + DEFINE_PROP_END_OF_LIST(), | 59 | bool secure, GetPhysAddrResult *result, |
212 | +}; | 60 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
213 | + | 61 | bool hit = false; |
214 | +static void armv7m_class_init(ObjectClass *klass, void *data) | 62 | uint32_t addr_page_base = address & TARGET_PAGE_MASK; |
215 | +{ | 63 | uint32_t addr_page_limit = addr_page_base + (TARGET_PAGE_SIZE - 1); |
216 | + DeviceClass *dc = DEVICE_CLASS(klass); | 64 | + int region_counter; |
217 | + | 65 | + |
218 | + dc->realize = armv7m_realize; | 66 | + if (regime_el(env, mmu_idx) == 2) { |
219 | + dc->props = armv7m_properties; | 67 | + region_counter = cpu->pmsav8r_hdregion; |
220 | +} | 68 | + } else { |
221 | + | 69 | + region_counter = cpu->pmsav7_dregion; |
222 | +static const TypeInfo armv7m_info = { | 70 | + } |
223 | + .name = TYPE_ARMV7M, | 71 | |
224 | + .parent = TYPE_SYS_BUS_DEVICE, | 72 | result->f.lg_page_size = TARGET_PAGE_BITS; |
225 | + .instance_size = sizeof(ARMv7MState), | 73 | result->f.phys_addr = address; |
226 | + .instance_init = armv7m_instance_init, | 74 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
227 | + .class_init = armv7m_class_init, | 75 | *mregion = -1; |
228 | +}; | 76 | } |
229 | + | 77 | |
230 | static void armv7m_reset(void *opaque) | 78 | + if (mmu_idx == ARMMMUIdx_Stage2) { |
231 | { | 79 | + fi->stage2 = true; |
232 | ARMCPU *cpu = opaque; | 80 | + } |
233 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo bitband_info = { | 81 | + |
234 | static void armv7m_register_types(void) | 82 | /* |
235 | { | 83 | * Unlike the ARM ARM pseudocode, we don't need to check whether this |
236 | type_register_static(&bitband_info); | 84 | * was an exception vector read from the vector table (which is always |
237 | + type_register_static(&armv7m_info); | 85 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, |
86 | hit = true; | ||
87 | } | ||
88 | |||
89 | - for (n = (int)cpu->pmsav7_dregion - 1; n >= 0; n--) { | ||
90 | + uint32_t bitmask; | ||
91 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
92 | + bitmask = 0x1f; | ||
93 | + } else { | ||
94 | + bitmask = 0x3f; | ||
95 | + fi->level = 0; | ||
96 | + } | ||
97 | + | ||
98 | + for (n = region_counter - 1; n >= 0; n--) { | ||
99 | /* region search */ | ||
100 | /* | ||
101 | - * Note that the base address is bits [31:5] from the register | ||
102 | - * with bits [4:0] all zeroes, but the limit address is bits | ||
103 | - * [31:5] from the register with bits [4:0] all ones. | ||
104 | + * Note that the base address is bits [31:x] from the register | ||
105 | + * with bits [x-1:0] all zeroes, but the limit address is bits | ||
106 | + * [31:x] from the register with bits [x:0] all ones. Where x is | ||
107 | + * 5 for Cortex-M and 6 for Cortex-R | ||
108 | */ | ||
109 | - uint32_t base = env->pmsav8.rbar[secure][n] & ~0x1f; | ||
110 | - uint32_t limit = env->pmsav8.rlar[secure][n] | 0x1f; | ||
111 | + uint32_t base = regime_rbar(env, mmu_idx, secure)[n] & ~bitmask; | ||
112 | + uint32_t limit = regime_rlar(env, mmu_idx, secure)[n] | bitmask; | ||
113 | |||
114 | - if (!(env->pmsav8.rlar[secure][n] & 0x1)) { | ||
115 | + if (!(regime_rlar(env, mmu_idx, secure)[n] & 0x1)) { | ||
116 | /* Region disabled */ | ||
117 | continue; | ||
118 | } | ||
119 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
120 | * PMSAv7 where highest-numbered-region wins) | ||
121 | */ | ||
122 | fi->type = ARMFault_Permission; | ||
123 | - fi->level = 1; | ||
124 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
125 | + fi->level = 1; | ||
126 | + } | ||
127 | return true; | ||
128 | } | ||
129 | |||
130 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
131 | } | ||
132 | |||
133 | if (!hit) { | ||
134 | - /* background fault */ | ||
135 | - fi->type = ARMFault_Background; | ||
136 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
137 | + fi->type = ARMFault_Background; | ||
138 | + } else { | ||
139 | + fi->type = ARMFault_Permission; | ||
140 | + } | ||
141 | return true; | ||
142 | } | ||
143 | |||
144 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
145 | /* hit using the background region */ | ||
146 | get_phys_addr_pmsav7_default(env, mmu_idx, address, &result->f.prot); | ||
147 | } else { | ||
148 | - uint32_t ap = extract32(env->pmsav8.rbar[secure][matchregion], 1, 2); | ||
149 | - uint32_t xn = extract32(env->pmsav8.rbar[secure][matchregion], 0, 1); | ||
150 | + uint32_t matched_rbar = regime_rbar(env, mmu_idx, secure)[matchregion]; | ||
151 | + uint32_t matched_rlar = regime_rlar(env, mmu_idx, secure)[matchregion]; | ||
152 | + uint32_t ap = extract32(matched_rbar, 1, 2); | ||
153 | + uint32_t xn = extract32(matched_rbar, 0, 1); | ||
154 | bool pxn = false; | ||
155 | |||
156 | if (arm_feature(env, ARM_FEATURE_V8_1M)) { | ||
157 | - pxn = extract32(env->pmsav8.rlar[secure][matchregion], 4, 1); | ||
158 | + pxn = extract32(matched_rlar, 4, 1); | ||
159 | } | ||
160 | |||
161 | if (m_is_system_region(env, address)) { | ||
162 | @@ -XXX,XX +XXX,XX @@ bool pmsav8_mpu_lookup(CPUARMState *env, uint32_t address, | ||
163 | xn = 1; | ||
164 | } | ||
165 | |||
166 | - result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
167 | + if (regime_el(env, mmu_idx) == 2) { | ||
168 | + result->f.prot = simple_ap_to_rw_prot_is_user(ap, | ||
169 | + mmu_idx != ARMMMUIdx_E2); | ||
170 | + } else { | ||
171 | + result->f.prot = simple_ap_to_rw_prot(env, mmu_idx, ap); | ||
172 | + } | ||
173 | + | ||
174 | + if (!arm_feature(env, ARM_FEATURE_M)) { | ||
175 | + uint8_t attrindx = extract32(matched_rlar, 1, 3); | ||
176 | + uint64_t mair = env->cp15.mair_el[regime_el(env, mmu_idx)]; | ||
177 | + uint8_t sh = extract32(matched_rlar, 3, 2); | ||
178 | + | ||
179 | + if (regime_sctlr(env, mmu_idx) & SCTLR_WXN && | ||
180 | + result->f.prot & PAGE_WRITE && mmu_idx != ARMMMUIdx_Stage2) { | ||
181 | + xn = 0x1; | ||
182 | + } | ||
183 | + | ||
184 | + if ((regime_el(env, mmu_idx) == 1) && | ||
185 | + regime_sctlr(env, mmu_idx) & SCTLR_UWXN && ap == 0x1) { | ||
186 | + pxn = 0x1; | ||
187 | + } | ||
188 | + | ||
189 | + result->cacheattrs.is_s2_format = false; | ||
190 | + result->cacheattrs.attrs = extract64(mair, attrindx * 8, 8); | ||
191 | + result->cacheattrs.shareability = sh; | ||
192 | + } | ||
193 | + | ||
194 | if (result->f.prot && !xn && !(pxn && !is_user)) { | ||
195 | result->f.prot |= PAGE_EXEC; | ||
196 | } | ||
197 | - /* | ||
198 | - * We don't need to look the attribute up in the MAIR0/MAIR1 | ||
199 | - * registers because that only tells us about cacheability. | ||
200 | - */ | ||
201 | + | ||
202 | if (mregion) { | ||
203 | *mregion = matchregion; | ||
204 | } | ||
205 | } | ||
206 | |||
207 | fi->type = ARMFault_Permission; | ||
208 | - fi->level = 1; | ||
209 | + if (arm_feature(env, ARM_FEATURE_M)) { | ||
210 | + fi->level = 1; | ||
211 | + } | ||
212 | return !(result->f.prot & (1 << access_type)); | ||
238 | } | 213 | } |
239 | 214 | ||
240 | type_init(armv7m_register_types) | 215 | @@ -XXX,XX +XXX,XX @@ static bool get_phys_addr_twostage(CPUARMState *env, S1Translate *ptw, |
216 | cacheattrs1 = result->cacheattrs; | ||
217 | memset(result, 0, sizeof(*result)); | ||
218 | |||
219 | - ret = get_phys_addr_lpae(env, ptw, ipa, access_type, is_el0, result, fi); | ||
220 | + if (arm_feature(env, ARM_FEATURE_PMSA)) { | ||
221 | + ret = get_phys_addr_pmsav8(env, ipa, access_type, | ||
222 | + ptw->in_mmu_idx, is_secure, result, fi); | ||
223 | + } else { | ||
224 | + ret = get_phys_addr_lpae(env, ptw, ipa, access_type, | ||
225 | + is_el0, result, fi); | ||
226 | + } | ||
227 | fi->s2addr = ipa; | ||
228 | |||
229 | /* Combine the S1 and S2 perms. */ | ||
241 | -- | 230 | -- |
242 | 2.7.4 | 231 | 2.25.1 |
243 | 232 | ||
244 | 233 | diff view generated by jsdifflib |
1 | From: Clement Deschamps <clement.deschamps@antfield.fr> | 1 | From: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
---|---|---|---|
2 | 2 | ||
3 | Provide a new function sdbus_reparent_card() in sd core for reparenting | 3 | All constants are taken from the ARM Cortex-R52 Processor TRM Revision: r1p3 |
4 | a card from a SDBus to another one. | ||
5 | 4 | ||
6 | This function is required by the raspi platform, where the two SD | 5 | Signed-off-by: Tobias Röhmel <tobias.roehmel@rwth-aachen.de> |
7 | controllers can be dynamically switched. | ||
8 | |||
9 | Signed-off-by: Clement Deschamps <clement.deschamps@antfield.fr> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Message-id: 20221206102504.165775-8-tobias.roehmel@rwth-aachen.de |
12 | Message-id: 1488293711-14195-3-git-send-email-peter.maydell@linaro.org | ||
13 | Message-id: 20170224164021.9066-3-clement.deschamps@antfield.fr | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
15 | [PMM: added a doc comment to the header file; changed to | ||
16 | use new behaviour of qdev_set_parent_bus()] | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 9 | --- |
19 | include/hw/sd/sd.h | 11 +++++++++++ | 10 | target/arm/cpu_tcg.c | 42 ++++++++++++++++++++++++++++++++++++++++++ |
20 | hw/sd/core.c | 27 +++++++++++++++++++++++++++ | 11 | 1 file changed, 42 insertions(+) |
21 | 2 files changed, 38 insertions(+) | ||
22 | 12 | ||
23 | diff --git a/include/hw/sd/sd.h b/include/hw/sd/sd.h | 13 | diff --git a/target/arm/cpu_tcg.c b/target/arm/cpu_tcg.c |
24 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/sd/sd.h | 15 | --- a/target/arm/cpu_tcg.c |
26 | +++ b/include/hw/sd/sd.h | 16 | +++ b/target/arm/cpu_tcg.c |
27 | @@ -XXX,XX +XXX,XX @@ uint8_t sdbus_read_data(SDBus *sd); | 17 | @@ -XXX,XX +XXX,XX @@ static void cortex_r5_initfn(Object *obj) |
28 | bool sdbus_data_ready(SDBus *sd); | 18 | define_arm_cp_regs(cpu, cortexr5_cp_reginfo); |
29 | bool sdbus_get_inserted(SDBus *sd); | ||
30 | bool sdbus_get_readonly(SDBus *sd); | ||
31 | +/** | ||
32 | + * sdbus_reparent_card: Reparent an SD card from one controller to another | ||
33 | + * @from: controller bus to remove card from | ||
34 | + * @to: controller bus to move card to | ||
35 | + * | ||
36 | + * Reparent an SD card, effectively unplugging it from one controller | ||
37 | + * and inserting it into another. This is useful for SoCs like the | ||
38 | + * bcm2835 which have two SD controllers and connect a single SD card | ||
39 | + * to them, selected by the guest reprogramming GPIO line routing. | ||
40 | + */ | ||
41 | +void sdbus_reparent_card(SDBus *from, SDBus *to); | ||
42 | |||
43 | /* Functions to be used by SD devices to report back to qdevified controllers */ | ||
44 | void sdbus_set_inserted(SDBus *sd, bool inserted); | ||
45 | diff --git a/hw/sd/core.c b/hw/sd/core.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/sd/core.c | ||
48 | +++ b/hw/sd/core.c | ||
49 | @@ -XXX,XX +XXX,XX @@ void sdbus_set_readonly(SDBus *sdbus, bool readonly) | ||
50 | } | ||
51 | } | 19 | } |
52 | 20 | ||
53 | +void sdbus_reparent_card(SDBus *from, SDBus *to) | 21 | +static void cortex_r52_initfn(Object *obj) |
54 | +{ | 22 | +{ |
55 | + SDState *card = get_card(from); | 23 | + ARMCPU *cpu = ARM_CPU(obj); |
56 | + SDCardClass *sc; | ||
57 | + bool readonly; | ||
58 | + | 24 | + |
59 | + /* We directly reparent the card object rather than implementing this | 25 | + set_feature(&cpu->env, ARM_FEATURE_V8); |
60 | + * as a hotpluggable connection because we don't want to expose SD cards | 26 | + set_feature(&cpu->env, ARM_FEATURE_EL2); |
61 | + * to users as being hotpluggable, and we can get away with it in this | 27 | + set_feature(&cpu->env, ARM_FEATURE_PMSA); |
62 | + * limited use case. This could perhaps be implemented more cleanly in | 28 | + set_feature(&cpu->env, ARM_FEATURE_NEON); |
63 | + * future by adding support to the hotplug infrastructure for "device | 29 | + set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
64 | + * can be hotplugged only via code, not by user". | 30 | + cpu->midr = 0x411fd133; /* r1p3 */ |
65 | + */ | 31 | + cpu->revidr = 0x00000000; |
32 | + cpu->reset_fpsid = 0x41034023; | ||
33 | + cpu->isar.mvfr0 = 0x10110222; | ||
34 | + cpu->isar.mvfr1 = 0x12111111; | ||
35 | + cpu->isar.mvfr2 = 0x00000043; | ||
36 | + cpu->ctr = 0x8144c004; | ||
37 | + cpu->reset_sctlr = 0x30c50838; | ||
38 | + cpu->isar.id_pfr0 = 0x00000131; | ||
39 | + cpu->isar.id_pfr1 = 0x10111001; | ||
40 | + cpu->isar.id_dfr0 = 0x03010006; | ||
41 | + cpu->id_afr0 = 0x00000000; | ||
42 | + cpu->isar.id_mmfr0 = 0x00211040; | ||
43 | + cpu->isar.id_mmfr1 = 0x40000000; | ||
44 | + cpu->isar.id_mmfr2 = 0x01200000; | ||
45 | + cpu->isar.id_mmfr3 = 0xf0102211; | ||
46 | + cpu->isar.id_mmfr4 = 0x00000010; | ||
47 | + cpu->isar.id_isar0 = 0x02101110; | ||
48 | + cpu->isar.id_isar1 = 0x13112111; | ||
49 | + cpu->isar.id_isar2 = 0x21232142; | ||
50 | + cpu->isar.id_isar3 = 0x01112131; | ||
51 | + cpu->isar.id_isar4 = 0x00010142; | ||
52 | + cpu->isar.id_isar5 = 0x00010001; | ||
53 | + cpu->isar.dbgdidr = 0x77168000; | ||
54 | + cpu->clidr = (1 << 27) | (1 << 24) | 0x3; | ||
55 | + cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */ | ||
56 | + cpu->ccsidr[1] = 0x201fe00a; /* 32KB L1 icache */ | ||
66 | + | 57 | + |
67 | + if (!card) { | 58 | + cpu->pmsav7_dregion = 16; |
68 | + return; | 59 | + cpu->pmsav8r_hdregion = 16; |
69 | + } | ||
70 | + | ||
71 | + sc = SD_CARD_GET_CLASS(card); | ||
72 | + readonly = sc->get_readonly(card); | ||
73 | + | ||
74 | + sdbus_set_inserted(from, false); | ||
75 | + qdev_set_parent_bus(DEVICE(card), &to->qbus); | ||
76 | + sdbus_set_inserted(to, true); | ||
77 | + sdbus_set_readonly(to, readonly); | ||
78 | +} | 60 | +} |
79 | + | 61 | + |
80 | static const TypeInfo sd_bus_info = { | 62 | static void cortex_r5f_initfn(Object *obj) |
81 | .name = TYPE_SD_BUS, | 63 | { |
82 | .parent = TYPE_BUS, | 64 | ARMCPU *cpu = ARM_CPU(obj); |
65 | @@ -XXX,XX +XXX,XX @@ static const ARMCPUInfo arm_tcg_cpus[] = { | ||
66 | .class_init = arm_v7m_class_init }, | ||
67 | { .name = "cortex-r5", .initfn = cortex_r5_initfn }, | ||
68 | { .name = "cortex-r5f", .initfn = cortex_r5f_initfn }, | ||
69 | + { .name = "cortex-r52", .initfn = cortex_r52_initfn }, | ||
70 | { .name = "ti925t", .initfn = ti925t_initfn }, | ||
71 | { .name = "sa1100", .initfn = sa1100_initfn }, | ||
72 | { .name = "sa1110", .initfn = sa1110_initfn }, | ||
83 | -- | 73 | -- |
84 | 2.7.4 | 74 | 2.25.1 |
85 | 75 | ||
86 | 76 | diff view generated by jsdifflib |
1 | From: Clement Deschamps <clement.deschamps@antfield.fr> | 1 | From: Alex Bennée <alex.bennee@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This adds the bcm2835_sdhost and bcm2835_gpio to the BCM2835 platform. | 3 | The check semihosting_enabled() wants to know if the guest is |
4 | currently in user mode. Unlike the other cases the test was inverted | ||
5 | causing us to block semihosting calls in non-EL0 modes. | ||
4 | 6 | ||
5 | For supporting the SD controller selection (alternate function of GPIOs | 7 | Cc: qemu-stable@nongnu.org |
6 | 48-53), the bcm2835_gpio now exposes an sdbus. | 8 | Fixes: 19b26317e9 (target/arm: Honour -semihosting-config userspace=on) |
7 | It also has a link to both the sdbus of sdhci and sdhost controllers, | 9 | Signed-off-by: Alex Bennée <alex.bennee@linaro.org> |
8 | and the card is reparented from one bus to another when the alternate | ||
9 | function of GPIOs 48-53 is modified. | ||
10 | |||
11 | Signed-off-by: Clement Deschamps <clement.deschamps@antfield.fr> | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Message-id: 1488293711-14195-5-git-send-email-peter.maydell@linaro.org | ||
15 | Message-id: 20170224164021.9066-5-clement.deschamps@antfield.fr | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 12 | --- |
19 | include/hw/arm/bcm2835_peripherals.h | 4 ++++ | 13 | target/arm/translate.c | 2 +- |
20 | hw/arm/bcm2835_peripherals.c | 43 ++++++++++++++++++++++++++++++++++-- | 14 | 1 file changed, 1 insertion(+), 1 deletion(-) |
21 | 2 files changed, 45 insertions(+), 2 deletions(-) | ||
22 | 15 | ||
23 | diff --git a/include/hw/arm/bcm2835_peripherals.h b/include/hw/arm/bcm2835_peripherals.h | 16 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
24 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/arm/bcm2835_peripherals.h | 18 | --- a/target/arm/translate.c |
26 | +++ b/include/hw/arm/bcm2835_peripherals.h | 19 | +++ b/target/arm/translate.c |
27 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ static inline void gen_hlt(DisasContext *s, int imm) |
28 | #include "hw/misc/bcm2835_rng.h" | 21 | * semihosting, to provide some semblance of security |
29 | #include "hw/misc/bcm2835_mbox.h" | 22 | * (and for consistency with our 32-bit semihosting). |
30 | #include "hw/sd/sdhci.h" | 23 | */ |
31 | +#include "hw/sd/bcm2835_sdhost.h" | 24 | - if (semihosting_enabled(s->current_el != 0) && |
32 | +#include "hw/gpio/bcm2835_gpio.h" | 25 | + if (semihosting_enabled(s->current_el == 0) && |
33 | 26 | (imm == (s->thumb ? 0x3c : 0xf000))) { | |
34 | #define TYPE_BCM2835_PERIPHERALS "bcm2835-peripherals" | 27 | gen_exception_internal_insn(s, EXCP_SEMIHOST); |
35 | #define BCM2835_PERIPHERALS(obj) \ | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM2835PeripheralState { | ||
37 | BCM2835RngState rng; | ||
38 | BCM2835MboxState mboxes; | ||
39 | SDHCIState sdhci; | ||
40 | + BCM2835SDHostState sdhost; | ||
41 | + BCM2835GpioState gpio; | ||
42 | } BCM2835PeripheralState; | ||
43 | |||
44 | #endif /* BCM2835_PERIPHERALS_H */ | ||
45 | diff --git a/hw/arm/bcm2835_peripherals.c b/hw/arm/bcm2835_peripherals.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/arm/bcm2835_peripherals.c | ||
48 | +++ b/hw/arm/bcm2835_peripherals.c | ||
49 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_init(Object *obj) | ||
50 | object_property_add_child(obj, "sdhci", OBJECT(&s->sdhci), NULL); | ||
51 | qdev_set_parent_bus(DEVICE(&s->sdhci), sysbus_get_default()); | ||
52 | |||
53 | + /* SDHOST */ | ||
54 | + object_initialize(&s->sdhost, sizeof(s->sdhost), TYPE_BCM2835_SDHOST); | ||
55 | + object_property_add_child(obj, "sdhost", OBJECT(&s->sdhost), NULL); | ||
56 | + qdev_set_parent_bus(DEVICE(&s->sdhost), sysbus_get_default()); | ||
57 | + | ||
58 | /* DMA Channels */ | ||
59 | object_initialize(&s->dma, sizeof(s->dma), TYPE_BCM2835_DMA); | ||
60 | object_property_add_child(obj, "dma", OBJECT(&s->dma), NULL); | ||
61 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_init(Object *obj) | ||
62 | |||
63 | object_property_add_const_link(OBJECT(&s->dma), "dma-mr", | ||
64 | OBJECT(&s->gpu_bus_mr), &error_abort); | ||
65 | + | ||
66 | + /* GPIO */ | ||
67 | + object_initialize(&s->gpio, sizeof(s->gpio), TYPE_BCM2835_GPIO); | ||
68 | + object_property_add_child(obj, "gpio", OBJECT(&s->gpio), NULL); | ||
69 | + qdev_set_parent_bus(DEVICE(&s->gpio), sysbus_get_default()); | ||
70 | + | ||
71 | + object_property_add_const_link(OBJECT(&s->gpio), "sdbus-sdhci", | ||
72 | + OBJECT(&s->sdhci.sdbus), &error_abort); | ||
73 | + object_property_add_const_link(OBJECT(&s->gpio), "sdbus-sdhost", | ||
74 | + OBJECT(&s->sdhost.sdbus), &error_abort); | ||
75 | } | ||
76 | |||
77 | static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | ||
78 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | ||
79 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, | ||
80 | qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, | ||
81 | INTERRUPT_ARASANSDIO)); | ||
82 | - object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->sdhci), "sd-bus", | ||
83 | - &err); | ||
84 | + | ||
85 | + /* SDHOST */ | ||
86 | + object_property_set_bool(OBJECT(&s->sdhost), true, "realized", &err); | ||
87 | if (err) { | ||
88 | error_propagate(errp, err); | ||
89 | return; | 28 | return; |
90 | } | ||
91 | |||
92 | + memory_region_add_subregion(&s->peri_mr, MMCI0_OFFSET, | ||
93 | + sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->sdhost), 0)); | ||
94 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhost), 0, | ||
95 | + qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, | ||
96 | + INTERRUPT_SDIO)); | ||
97 | + | ||
98 | /* DMA Channels */ | ||
99 | object_property_set_bool(OBJECT(&s->dma), true, "realized", &err); | ||
100 | if (err) { | ||
101 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | ||
102 | BCM2835_IC_GPU_IRQ, | ||
103 | INTERRUPT_DMA0 + n)); | ||
104 | } | ||
105 | + | ||
106 | + /* GPIO */ | ||
107 | + object_property_set_bool(OBJECT(&s->gpio), true, "realized", &err); | ||
108 | + if (err) { | ||
109 | + error_propagate(errp, err); | ||
110 | + return; | ||
111 | + } | ||
112 | + | ||
113 | + memory_region_add_subregion(&s->peri_mr, GPIO_OFFSET, | ||
114 | + sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gpio), 0)); | ||
115 | + | ||
116 | + object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->gpio), "sd-bus", | ||
117 | + &err); | ||
118 | + if (err) { | ||
119 | + error_propagate(errp, err); | ||
120 | + return; | ||
121 | + } | ||
122 | } | ||
123 | |||
124 | static void bcm2835_peripherals_class_init(ObjectClass *oc, void *data) | ||
125 | -- | 29 | -- |
126 | 2.7.4 | 30 | 2.25.1 |
127 | 31 | ||
128 | 32 | diff view generated by jsdifflib |
1 | From: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | Reset CPU interface registers of GICv3 when CPU is reset. | 3 | Fix typos, add background information |
4 | For this, ARMCPRegInfo struct is registered with one ICC | ||
5 | register whose resetfn is called when cpu is reset. | ||
6 | 4 | ||
7 | All the ICC registers are reset under one single register | 5 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> |
8 | reset function instead of calling resetfn for each ICC | ||
9 | register. | ||
10 | |||
11 | Signed-off-by: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
14 | Message-id: 1487850673-26455-6-git-send-email-vijay.kilari@gmail.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 8 | --- |
17 | hw/intc/arm_gicv3_kvm.c | 60 +++++++++++++++++++++++++++++++++++++++++++++++++ | 9 | hw/timer/imx_epit.c | 20 ++++++++++++++++---- |
18 | 1 file changed, 60 insertions(+) | 10 | 1 file changed, 16 insertions(+), 4 deletions(-) |
19 | 11 | ||
20 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | 12 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
21 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/intc/arm_gicv3_kvm.c | 14 | --- a/hw/timer/imx_epit.c |
23 | +++ b/hw/intc/arm_gicv3_kvm.c | 15 | +++ b/hw/timer/imx_epit.c |
24 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_get(GICv3State *s) | 16 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) |
25 | } | 17 | } |
26 | } | 18 | } |
27 | 19 | ||
28 | +static void arm_gicv3_icc_reset(CPUARMState *env, const ARMCPRegInfo *ri) | 20 | +/* |
29 | +{ | 21 | + * This is called both on hardware (device) reset and software reset. |
30 | + ARMCPU *cpu; | 22 | + */ |
31 | + GICv3State *s; | 23 | static void imx_epit_reset(DeviceState *dev) |
32 | + GICv3CPUState *c; | ||
33 | + | ||
34 | + c = (GICv3CPUState *)env->gicv3state; | ||
35 | + s = c->gic; | ||
36 | + cpu = ARM_CPU(c->cpu); | ||
37 | + | ||
38 | + /* Initialize to actual HW supported configuration */ | ||
39 | + kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS, | ||
40 | + KVM_VGIC_ATTR(ICC_CTLR_EL1, cpu->mp_affinity), | ||
41 | + &c->icc_ctlr_el1[GICV3_NS], false); | ||
42 | + | ||
43 | + c->icc_ctlr_el1[GICV3_S] = c->icc_ctlr_el1[GICV3_NS]; | ||
44 | + c->icc_pmr_el1 = 0; | ||
45 | + c->icc_bpr[GICV3_G0] = GIC_MIN_BPR; | ||
46 | + c->icc_bpr[GICV3_G1] = GIC_MIN_BPR; | ||
47 | + c->icc_bpr[GICV3_G1NS] = GIC_MIN_BPR; | ||
48 | + | ||
49 | + c->icc_sre_el1 = 0x7; | ||
50 | + memset(c->icc_apr, 0, sizeof(c->icc_apr)); | ||
51 | + memset(c->icc_igrpen, 0, sizeof(c->icc_igrpen)); | ||
52 | +} | ||
53 | + | ||
54 | static void kvm_arm_gicv3_reset(DeviceState *dev) | ||
55 | { | 24 | { |
56 | GICv3State *s = ARM_GICV3_COMMON(dev); | 25 | IMXEPITState *s = IMX_EPIT(dev); |
57 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_reset(DeviceState *dev) | 26 | |
58 | kvm_arm_gicv3_put(s); | 27 | - /* |
28 | - * Soft reset doesn't touch some bits; hard reset clears them | ||
29 | - */ | ||
30 | + /* Soft reset doesn't touch some bits; hard reset clears them */ | ||
31 | s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); | ||
32 | s->sr = 0; | ||
33 | s->lr = EPIT_TIMER_MAX; | ||
34 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
35 | ptimer_transaction_begin(s->timer_cmp); | ||
36 | ptimer_transaction_begin(s->timer_reload); | ||
37 | |||
38 | + /* Update the frequency. Has been done already in case of a reset. */ | ||
39 | if (!(s->cr & CR_SWR)) { | ||
40 | imx_epit_set_freq(s); | ||
41 | } | ||
42 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
43 | break; | ||
44 | |||
45 | case 1: /* SR - ACK*/ | ||
46 | - /* writing 1 to OCIF clear the OCIF bit */ | ||
47 | + /* writing 1 to OCIF clears the OCIF bit */ | ||
48 | if (value & 0x01) { | ||
49 | s->sr = 0; | ||
50 | imx_epit_update_int(s); | ||
51 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) | ||
52 | 0x00001000); | ||
53 | sysbus_init_mmio(sbd, &s->iomem); | ||
54 | |||
55 | + /* | ||
56 | + * The reload timer keeps running when the peripheral is enabled. It is a | ||
57 | + * kind of wall clock that does not generate any interrupts. The callback | ||
58 | + * needs to be provided, but it does nothing as the ptimer already supports | ||
59 | + * all necessary reloading functionality. | ||
60 | + */ | ||
61 | s->timer_reload = ptimer_init(imx_epit_reload, s, PTIMER_POLICY_LEGACY); | ||
62 | |||
63 | + /* | ||
64 | + * The compare timer is running only when the peripheral configuration is | ||
65 | + * in a state that will generate compare interrupts. | ||
66 | + */ | ||
67 | s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY); | ||
59 | } | 68 | } |
60 | 69 | ||
61 | +/* | ||
62 | + * CPU interface registers of GIC needs to be reset on CPU reset. | ||
63 | + * For the calling arm_gicv3_icc_reset() on CPU reset, we register | ||
64 | + * below ARMCPRegInfo. As we reset the whole cpu interface under single | ||
65 | + * register reset, we define only one register of CPU interface instead | ||
66 | + * of defining all the registers. | ||
67 | + */ | ||
68 | +static const ARMCPRegInfo gicv3_cpuif_reginfo[] = { | ||
69 | + { .name = "ICC_CTLR_EL1", .state = ARM_CP_STATE_BOTH, | ||
70 | + .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 12, .opc2 = 4, | ||
71 | + /* | ||
72 | + * If ARM_CP_NOP is used, resetfn is not called, | ||
73 | + * So ARM_CP_NO_RAW is appropriate type. | ||
74 | + */ | ||
75 | + .type = ARM_CP_NO_RAW, | ||
76 | + .access = PL1_RW, | ||
77 | + .readfn = arm_cp_read_zero, | ||
78 | + .writefn = arm_cp_write_ignore, | ||
79 | + /* | ||
80 | + * We hang the whole cpu interface reset routine off here | ||
81 | + * rather than parcelling it out into one little function | ||
82 | + * per register | ||
83 | + */ | ||
84 | + .resetfn = arm_gicv3_icc_reset, | ||
85 | + }, | ||
86 | + REGINFO_SENTINEL | ||
87 | +}; | ||
88 | + | ||
89 | static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) | ||
90 | { | ||
91 | GICv3State *s = KVM_ARM_GICV3(dev); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) | ||
93 | |||
94 | gicv3_init_irqs_and_mmio(s, kvm_arm_gicv3_set_irq, NULL); | ||
95 | |||
96 | + for (i = 0; i < s->num_cpu; i++) { | ||
97 | + ARMCPU *cpu = ARM_CPU(qemu_get_cpu(i)); | ||
98 | + | ||
99 | + define_arm_cp_regs(cpu, gicv3_cpuif_reginfo); | ||
100 | + } | ||
101 | + | ||
102 | /* Try to create the device via the device control API */ | ||
103 | s->dev_fd = kvm_create_device(kvm_state, KVM_DEV_TYPE_ARM_VGIC_V3, false); | ||
104 | if (s->dev_fd < 0) { | ||
105 | -- | 70 | -- |
106 | 2.7.4 | 71 | 2.25.1 |
107 | |||
108 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Axel Heider <axel.heider@hensoldt.net> | ||
1 | 2 | ||
3 | remove unused defines, add needed defines | ||
4 | |||
5 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | include/hw/timer/imx_epit.h | 4 ++-- | ||
10 | hw/timer/imx_epit.c | 4 ++-- | ||
11 | 2 files changed, 4 insertions(+), 4 deletions(-) | ||
12 | |||
13 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/hw/timer/imx_epit.h | ||
16 | +++ b/include/hw/timer/imx_epit.h | ||
17 | @@ -XXX,XX +XXX,XX @@ | ||
18 | #define CR_OCIEN (1 << 2) | ||
19 | #define CR_RLD (1 << 3) | ||
20 | #define CR_PRESCALE_SHIFT (4) | ||
21 | -#define CR_PRESCALE_MASK (0xfff) | ||
22 | +#define CR_PRESCALE_BITS (12) | ||
23 | #define CR_SWR (1 << 16) | ||
24 | #define CR_IOVW (1 << 17) | ||
25 | #define CR_DBGEN (1 << 18) | ||
26 | @@ -XXX,XX +XXX,XX @@ | ||
27 | #define CR_DOZEN (1 << 20) | ||
28 | #define CR_STOPEN (1 << 21) | ||
29 | #define CR_CLKSRC_SHIFT (24) | ||
30 | -#define CR_CLKSRC_MASK (0x3 << CR_CLKSRC_SHIFT) | ||
31 | +#define CR_CLKSRC_BITS (2) | ||
32 | |||
33 | #define EPIT_TIMER_MAX 0XFFFFFFFFUL | ||
34 | |||
35 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/hw/timer/imx_epit.c | ||
38 | +++ b/hw/timer/imx_epit.c | ||
39 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) | ||
40 | uint32_t clksrc; | ||
41 | uint32_t prescaler; | ||
42 | |||
43 | - clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, 2); | ||
44 | - prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, 12); | ||
45 | + clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | ||
46 | + prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); | ||
47 | |||
48 | s->freq = imx_ccm_get_clock_frequency(s->ccm, | ||
49 | imx_epit_clocks[clksrc]) / prescaler; | ||
50 | -- | ||
51 | 2.25.1 | diff view generated by jsdifflib |
1 | Make the NVIC device expose a memory region for its users | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | to map, rather than mapping itself into the system memory | ||
3 | space on realize, and get the one user (the ARMv7M object) | ||
4 | to do this. | ||
5 | 2 | ||
3 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Message-id: 1487604965-23220-7-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 5 | --- |
10 | hw/arm/armv7m.c | 7 ++++++- | 6 | include/hw/timer/imx_epit.h | 2 ++ |
11 | hw/intc/armv7m_nvic.c | 7 ++----- | 7 | hw/timer/imx_epit.c | 12 ++++++------ |
12 | 2 files changed, 8 insertions(+), 6 deletions(-) | 8 | 2 files changed, 8 insertions(+), 6 deletions(-) |
13 | 9 | ||
14 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 10 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h |
15 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/armv7m.c | 12 | --- a/include/hw/timer/imx_epit.h |
17 | +++ b/hw/arm/armv7m.c | 13 | +++ b/include/hw/timer/imx_epit.h |
18 | @@ -XXX,XX +XXX,XX @@ static void armv7m_instance_init(Object *obj) | 14 | @@ -XXX,XX +XXX,XX @@ |
19 | static void armv7m_realize(DeviceState *dev, Error **errp) | 15 | #define CR_CLKSRC_SHIFT (24) |
16 | #define CR_CLKSRC_BITS (2) | ||
17 | |||
18 | +#define SR_OCIF (1 << 0) | ||
19 | + | ||
20 | #define EPIT_TIMER_MAX 0XFFFFFFFFUL | ||
21 | |||
22 | #define TYPE_IMX_EPIT "imx.epit" | ||
23 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
24 | index XXXXXXX..XXXXXXX 100644 | ||
25 | --- a/hw/timer/imx_epit.c | ||
26 | +++ b/hw/timer/imx_epit.c | ||
27 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx_epit_clocks[] = { | ||
28 | */ | ||
29 | static void imx_epit_update_int(IMXEPITState *s) | ||
20 | { | 30 | { |
21 | ARMv7MState *s = ARMV7M(dev); | 31 | - if (s->sr && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) { |
22 | + SysBusDevice *sbd; | 32 | + if ((s->sr & SR_OCIF) && (s->cr & CR_OCIEN) && (s->cr & CR_EN)) { |
23 | Error *err = NULL; | 33 | qemu_irq_raise(s->irq); |
24 | int i; | 34 | } else { |
25 | char **cpustr; | 35 | qemu_irq_lower(s->irq); |
26 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | 36 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, |
27 | qdev_pass_gpios(DEVICE(&s->nvic), dev, "SYSRESETREQ"); | 37 | break; |
28 | 38 | ||
29 | /* Wire the NVIC up to the CPU */ | 39 | case 1: /* SR - ACK*/ |
30 | - sysbus_connect_irq(SYS_BUS_DEVICE(&s->nvic), 0, | 40 | - /* writing 1 to OCIF clears the OCIF bit */ |
31 | + sbd = SYS_BUS_DEVICE(&s->nvic); | 41 | - if (value & 0x01) { |
32 | + sysbus_connect_irq(sbd, 0, | 42 | - s->sr = 0; |
33 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ)); | 43 | + /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ |
34 | s->cpu->env.nvic = &s->nvic; | 44 | + if (value & SR_OCIF) { |
35 | 45 | + s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | |
36 | + memory_region_add_subregion(&s->container, 0xe000e000, | 46 | imx_epit_update_int(s); |
37 | + sysbus_mmio_get_region(sbd, 0)); | 47 | } |
38 | + | 48 | break; |
39 | for (i = 0; i < ARRAY_SIZE(s->bitband); i++) { | 49 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque) |
40 | Object *obj = OBJECT(&s->bitband[i]); | 50 | IMXEPITState *s = IMX_EPIT(opaque); |
41 | SysBusDevice *sbd = SYS_BUS_DEVICE(&s->bitband[i]); | 51 | |
42 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 52 | DPRINTF("sr was %d\n", s->sr); |
43 | index XXXXXXX..XXXXXXX 100644 | 53 | - |
44 | --- a/hw/intc/armv7m_nvic.c | 54 | - s->sr = 1; |
45 | +++ b/hw/intc/armv7m_nvic.c | 55 | + /* Set interrupt status bit SR.OCIF and update the interrupt state */ |
46 | @@ -XXX,XX +XXX,XX @@ | 56 | + s->sr |= SR_OCIF; |
47 | #include "hw/arm/arm.h" | 57 | imx_epit_update_int(s); |
48 | #include "hw/arm/armv7m_nvic.h" | ||
49 | #include "target/arm/cpu.h" | ||
50 | -#include "exec/address-spaces.h" | ||
51 | #include "qemu/log.h" | ||
52 | #include "trace.h" | ||
53 | |||
54 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
55 | "nvic_sysregs", 0x1000); | ||
56 | memory_region_add_subregion(&s->container, 0, &s->sysregmem); | ||
57 | |||
58 | - /* Map the whole thing into system memory at the location required | ||
59 | - * by the v7M architecture. | ||
60 | - */ | ||
61 | - memory_region_add_subregion(get_system_memory(), 0xe000e000, &s->container); | ||
62 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->container); | ||
63 | + | ||
64 | s->systick.timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, systick_timer_tick, s); | ||
65 | } | 58 | } |
66 | 59 | ||
67 | -- | 60 | -- |
68 | 2.7.4 | 61 | 2.25.1 |
69 | |||
70 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Axel Heider <axel.heider@hensoldt.net> | ||
1 | 2 | ||
3 | The interrupt state can change due to: | ||
4 | - reset clears both SR.OCIF and CR.OCIE | ||
5 | - write to CR.EN or CR.OCIE | ||
6 | |||
7 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | hw/timer/imx_epit.c | 16 ++++++++++++---- | ||
12 | 1 file changed, 12 insertions(+), 4 deletions(-) | ||
13 | |||
14 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/hw/timer/imx_epit.c | ||
17 | +++ b/hw/timer/imx_epit.c | ||
18 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
19 | if (s->cr & CR_SWR) { | ||
20 | /* handle the reset */ | ||
21 | imx_epit_reset(DEVICE(s)); | ||
22 | - /* | ||
23 | - * TODO: could we 'break' here? following operations appear | ||
24 | - * to duplicate the work imx_epit_reset() already did. | ||
25 | - */ | ||
26 | } | ||
27 | |||
28 | + /* | ||
29 | + * The interrupt state can change due to: | ||
30 | + * - reset clears both SR.OCIF and CR.OCIE | ||
31 | + * - write to CR.EN or CR.OCIE | ||
32 | + */ | ||
33 | + imx_epit_update_int(s); | ||
34 | + | ||
35 | + /* | ||
36 | + * TODO: could we 'break' here for reset? following operations appear | ||
37 | + * to duplicate the work imx_epit_reset() already did. | ||
38 | + */ | ||
39 | + | ||
40 | ptimer_transaction_begin(s->timer_cmp); | ||
41 | ptimer_transaction_begin(s->timer_reload); | ||
42 | |||
43 | -- | ||
44 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Axel Heider <axel.heider@hensoldt.net> | ||
1 | 2 | ||
3 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | --- | ||
7 | hw/timer/imx_epit.c | 20 ++++++++++++++------ | ||
8 | 1 file changed, 14 insertions(+), 6 deletions(-) | ||
9 | |||
10 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
11 | index XXXXXXX..XXXXXXX 100644 | ||
12 | --- a/hw/timer/imx_epit.c | ||
13 | +++ b/hw/timer/imx_epit.c | ||
14 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_set_freq(IMXEPITState *s) | ||
15 | /* | ||
16 | * This is called both on hardware (device) reset and software reset. | ||
17 | */ | ||
18 | -static void imx_epit_reset(DeviceState *dev) | ||
19 | +static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset) | ||
20 | { | ||
21 | - IMXEPITState *s = IMX_EPIT(dev); | ||
22 | - | ||
23 | /* Soft reset doesn't touch some bits; hard reset clears them */ | ||
24 | - s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); | ||
25 | + if (is_hard_reset) { | ||
26 | + s->cr = 0; | ||
27 | + } else { | ||
28 | + s->cr &= (CR_EN|CR_ENMOD|CR_STOPEN|CR_DOZEN|CR_WAITEN|CR_DBGEN); | ||
29 | + } | ||
30 | s->sr = 0; | ||
31 | s->lr = EPIT_TIMER_MAX; | ||
32 | s->cmp = 0; | ||
33 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
34 | s->cr = value & 0x03ffffff; | ||
35 | if (s->cr & CR_SWR) { | ||
36 | /* handle the reset */ | ||
37 | - imx_epit_reset(DEVICE(s)); | ||
38 | + imx_epit_reset(s, false); | ||
39 | } | ||
40 | |||
41 | /* | ||
42 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_realize(DeviceState *dev, Error **errp) | ||
43 | s->timer_cmp = ptimer_init(imx_epit_cmp, s, PTIMER_POLICY_LEGACY); | ||
44 | } | ||
45 | |||
46 | +static void imx_epit_dev_reset(DeviceState *dev) | ||
47 | +{ | ||
48 | + IMXEPITState *s = IMX_EPIT(dev); | ||
49 | + imx_epit_reset(s, true); | ||
50 | +} | ||
51 | + | ||
52 | static void imx_epit_class_init(ObjectClass *klass, void *data) | ||
53 | { | ||
54 | DeviceClass *dc = DEVICE_CLASS(klass); | ||
55 | |||
56 | dc->realize = imx_epit_realize; | ||
57 | - dc->reset = imx_epit_reset; | ||
58 | + dc->reset = imx_epit_dev_reset; | ||
59 | dc->vmsd = &vmstate_imx_timer_epit; | ||
60 | dc->desc = "i.MX periodic timer"; | ||
61 | } | ||
62 | -- | ||
63 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | 2 | ||
3 | Add gicv3state void pointer to CPUARMState struct | 3 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> |
4 | to store GICv3CPUState. | ||
5 | |||
6 | In case of usecase like CPU reset, we need to reset | ||
7 | GICv3CPUState of the CPU. In such scenario, this pointer | ||
8 | becomes handy. | ||
9 | |||
10 | Signed-off-by: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
13 | Message-id: 1487850673-26455-5-git-send-email-vijay.kilari@gmail.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 6 | --- |
16 | hw/intc/gicv3_internal.h | 2 ++ | 7 | hw/timer/imx_epit.c | 215 ++++++++++++++++++++++++-------------------- |
17 | target/arm/cpu.h | 2 ++ | 8 | 1 file changed, 117 insertions(+), 98 deletions(-) |
18 | hw/intc/arm_gicv3_common.c | 2 ++ | ||
19 | hw/intc/arm_gicv3_cpuif.c | 8 ++++++++ | ||
20 | 4 files changed, 14 insertions(+) | ||
21 | 9 | ||
22 | diff --git a/hw/intc/gicv3_internal.h b/hw/intc/gicv3_internal.h | 10 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c |
23 | index XXXXXXX..XXXXXXX 100644 | 11 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/intc/gicv3_internal.h | 12 | --- a/hw/timer/imx_epit.c |
25 | +++ b/hw/intc/gicv3_internal.h | 13 | +++ b/hw/timer/imx_epit.c |
26 | @@ -XXX,XX +XXX,XX @@ static inline void gicv3_cache_all_target_cpustates(GICv3State *s) | 14 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) |
27 | } | 15 | } |
28 | } | 16 | } |
29 | 17 | ||
30 | +void gicv3_set_gicv3state(CPUState *cpu, GICv3CPUState *s); | 18 | +static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) |
31 | + | 19 | +{ |
32 | #endif /* QEMU_ARM_GICV3_INTERNAL_H */ | 20 | + uint32_t oldcr = s->cr; |
33 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 21 | + |
34 | index XXXXXXX..XXXXXXX 100644 | 22 | + s->cr = value & 0x03ffffff; |
35 | --- a/target/arm/cpu.h | 23 | + |
36 | +++ b/target/arm/cpu.h | 24 | + if (s->cr & CR_SWR) { |
37 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 25 | + /* handle the reset */ |
38 | 26 | + imx_epit_reset(s, false); | |
39 | void *nvic; | 27 | + } |
40 | const struct arm_boot_info *boot_info; | 28 | + |
41 | + /* Store GICv3CPUState to access from this struct */ | 29 | + /* |
42 | + void *gicv3state; | 30 | + * The interrupt state can change due to: |
43 | } CPUARMState; | 31 | + * - reset clears both SR.OCIF and CR.OCIE |
44 | 32 | + * - write to CR.EN or CR.OCIE | |
45 | /** | 33 | + */ |
46 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c | 34 | + imx_epit_update_int(s); |
47 | index XXXXXXX..XXXXXXX 100644 | 35 | + |
48 | --- a/hw/intc/arm_gicv3_common.c | 36 | + /* |
49 | +++ b/hw/intc/arm_gicv3_common.c | 37 | + * TODO: could we 'break' here for reset? following operations appear |
50 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_common_realize(DeviceState *dev, Error **errp) | 38 | + * to duplicate the work imx_epit_reset() already did. |
51 | 39 | + */ | |
52 | s->cpu[i].cpu = cpu; | 40 | + |
53 | s->cpu[i].gic = s; | 41 | + ptimer_transaction_begin(s->timer_cmp); |
54 | + /* Store GICv3CPUState in CPUARMState gicv3state pointer */ | 42 | + ptimer_transaction_begin(s->timer_reload); |
55 | + gicv3_set_gicv3state(cpu, &s->cpu[i]); | 43 | + |
56 | 44 | + /* Update the frequency. Has been done already in case of a reset. */ | |
57 | /* Pre-construct the GICR_TYPER: | 45 | + if (!(s->cr & CR_SWR)) { |
58 | * For our implementation: | 46 | + imx_epit_set_freq(s); |
59 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 47 | + } |
60 | index XXXXXXX..XXXXXXX 100644 | 48 | + |
61 | --- a/hw/intc/arm_gicv3_cpuif.c | 49 | + if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { |
62 | +++ b/hw/intc/arm_gicv3_cpuif.c | 50 | + if (s->cr & CR_ENMOD) { |
63 | @@ -XXX,XX +XXX,XX @@ | 51 | + if (s->cr & CR_RLD) { |
64 | #include "gicv3_internal.h" | 52 | + ptimer_set_limit(s->timer_reload, s->lr, 1); |
65 | #include "cpu.h" | 53 | + ptimer_set_limit(s->timer_cmp, s->lr, 1); |
66 | 54 | + } else { | |
67 | +void gicv3_set_gicv3state(CPUState *cpu, GICv3CPUState *s) | 55 | + ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); |
68 | +{ | 56 | + ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); |
69 | + ARMCPU *arm_cpu = ARM_CPU(cpu); | 57 | + } |
70 | + CPUARMState *env = &arm_cpu->env; | 58 | + } |
71 | + | 59 | + |
72 | + env->gicv3state = (void *)s; | 60 | + imx_epit_reload_compare_timer(s); |
73 | +}; | 61 | + ptimer_run(s->timer_reload, 0); |
74 | + | 62 | + if (s->cr & CR_OCIEN) { |
75 | static GICv3CPUState *icc_cs_from_env(CPUARMState *env) | 63 | + ptimer_run(s->timer_cmp, 0); |
64 | + } else { | ||
65 | + ptimer_stop(s->timer_cmp); | ||
66 | + } | ||
67 | + } else if (!(s->cr & CR_EN)) { | ||
68 | + /* stop both timers */ | ||
69 | + ptimer_stop(s->timer_reload); | ||
70 | + ptimer_stop(s->timer_cmp); | ||
71 | + } else if (s->cr & CR_OCIEN) { | ||
72 | + if (!(oldcr & CR_OCIEN)) { | ||
73 | + imx_epit_reload_compare_timer(s); | ||
74 | + ptimer_run(s->timer_cmp, 0); | ||
75 | + } | ||
76 | + } else { | ||
77 | + ptimer_stop(s->timer_cmp); | ||
78 | + } | ||
79 | + | ||
80 | + ptimer_transaction_commit(s->timer_cmp); | ||
81 | + ptimer_transaction_commit(s->timer_reload); | ||
82 | +} | ||
83 | + | ||
84 | +static void imx_epit_write_sr(IMXEPITState *s, uint32_t value) | ||
85 | +{ | ||
86 | + /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | ||
87 | + if (value & SR_OCIF) { | ||
88 | + s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | ||
89 | + imx_epit_update_int(s); | ||
90 | + } | ||
91 | +} | ||
92 | + | ||
93 | +static void imx_epit_write_lr(IMXEPITState *s, uint32_t value) | ||
94 | +{ | ||
95 | + s->lr = value; | ||
96 | + | ||
97 | + ptimer_transaction_begin(s->timer_cmp); | ||
98 | + ptimer_transaction_begin(s->timer_reload); | ||
99 | + if (s->cr & CR_RLD) { | ||
100 | + /* Also set the limit if the LRD bit is set */ | ||
101 | + /* If IOVW bit is set then set the timer value */ | ||
102 | + ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW); | ||
103 | + ptimer_set_limit(s->timer_cmp, s->lr, 0); | ||
104 | + } else if (s->cr & CR_IOVW) { | ||
105 | + /* If IOVW bit is set then set the timer value */ | ||
106 | + ptimer_set_count(s->timer_reload, s->lr); | ||
107 | + } | ||
108 | + /* | ||
109 | + * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
110 | + * the timer interrupt may not fire properly. The commit must happen | ||
111 | + * before calling imx_epit_reload_compare_timer(), which reads | ||
112 | + * s->timer_reload internally again. | ||
113 | + */ | ||
114 | + ptimer_transaction_commit(s->timer_reload); | ||
115 | + imx_epit_reload_compare_timer(s); | ||
116 | + ptimer_transaction_commit(s->timer_cmp); | ||
117 | +} | ||
118 | + | ||
119 | +static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value) | ||
120 | +{ | ||
121 | + s->cmp = value; | ||
122 | + | ||
123 | + ptimer_transaction_begin(s->timer_cmp); | ||
124 | + imx_epit_reload_compare_timer(s); | ||
125 | + ptimer_transaction_commit(s->timer_cmp); | ||
126 | +} | ||
127 | + | ||
128 | static void imx_epit_write(void *opaque, hwaddr offset, uint64_t value, | ||
129 | unsigned size) | ||
76 | { | 130 | { |
77 | /* Given the CPU, find the right GICv3CPUState struct. | 131 | IMXEPITState *s = IMX_EPIT(opaque); |
132 | - uint64_t oldcr; | ||
133 | |||
134 | DPRINTF("(%s, value = 0x%08x)\n", imx_epit_reg_name(offset >> 2), | ||
135 | (uint32_t)value); | ||
136 | |||
137 | switch (offset >> 2) { | ||
138 | case 0: /* CR */ | ||
139 | - | ||
140 | - oldcr = s->cr; | ||
141 | - s->cr = value & 0x03ffffff; | ||
142 | - if (s->cr & CR_SWR) { | ||
143 | - /* handle the reset */ | ||
144 | - imx_epit_reset(s, false); | ||
145 | - } | ||
146 | - | ||
147 | - /* | ||
148 | - * The interrupt state can change due to: | ||
149 | - * - reset clears both SR.OCIF and CR.OCIE | ||
150 | - * - write to CR.EN or CR.OCIE | ||
151 | - */ | ||
152 | - imx_epit_update_int(s); | ||
153 | - | ||
154 | - /* | ||
155 | - * TODO: could we 'break' here for reset? following operations appear | ||
156 | - * to duplicate the work imx_epit_reset() already did. | ||
157 | - */ | ||
158 | - | ||
159 | - ptimer_transaction_begin(s->timer_cmp); | ||
160 | - ptimer_transaction_begin(s->timer_reload); | ||
161 | - | ||
162 | - /* Update the frequency. Has been done already in case of a reset. */ | ||
163 | - if (!(s->cr & CR_SWR)) { | ||
164 | - imx_epit_set_freq(s); | ||
165 | - } | ||
166 | - | ||
167 | - if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
168 | - if (s->cr & CR_ENMOD) { | ||
169 | - if (s->cr & CR_RLD) { | ||
170 | - ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
171 | - ptimer_set_limit(s->timer_cmp, s->lr, 1); | ||
172 | - } else { | ||
173 | - ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
174 | - ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
175 | - } | ||
176 | - } | ||
177 | - | ||
178 | - imx_epit_reload_compare_timer(s); | ||
179 | - ptimer_run(s->timer_reload, 0); | ||
180 | - if (s->cr & CR_OCIEN) { | ||
181 | - ptimer_run(s->timer_cmp, 0); | ||
182 | - } else { | ||
183 | - ptimer_stop(s->timer_cmp); | ||
184 | - } | ||
185 | - } else if (!(s->cr & CR_EN)) { | ||
186 | - /* stop both timers */ | ||
187 | - ptimer_stop(s->timer_reload); | ||
188 | - ptimer_stop(s->timer_cmp); | ||
189 | - } else if (s->cr & CR_OCIEN) { | ||
190 | - if (!(oldcr & CR_OCIEN)) { | ||
191 | - imx_epit_reload_compare_timer(s); | ||
192 | - ptimer_run(s->timer_cmp, 0); | ||
193 | - } | ||
194 | - } else { | ||
195 | - ptimer_stop(s->timer_cmp); | ||
196 | - } | ||
197 | - | ||
198 | - ptimer_transaction_commit(s->timer_cmp); | ||
199 | - ptimer_transaction_commit(s->timer_reload); | ||
200 | + imx_epit_write_cr(s, (uint32_t)value); | ||
201 | break; | ||
202 | |||
203 | - case 1: /* SR - ACK*/ | ||
204 | - /* writing 1 to SR.OCIF clears this bit and turns the interrupt off */ | ||
205 | - if (value & SR_OCIF) { | ||
206 | - s->sr = 0; /* SR.OCIF is the only bit in this register anyway */ | ||
207 | - imx_epit_update_int(s); | ||
208 | - } | ||
209 | + case 1: /* SR */ | ||
210 | + imx_epit_write_sr(s, (uint32_t)value); | ||
211 | break; | ||
212 | |||
213 | - case 2: /* LR - set ticks */ | ||
214 | - s->lr = value; | ||
215 | - | ||
216 | - ptimer_transaction_begin(s->timer_cmp); | ||
217 | - ptimer_transaction_begin(s->timer_reload); | ||
218 | - if (s->cr & CR_RLD) { | ||
219 | - /* Also set the limit if the LRD bit is set */ | ||
220 | - /* If IOVW bit is set then set the timer value */ | ||
221 | - ptimer_set_limit(s->timer_reload, s->lr, s->cr & CR_IOVW); | ||
222 | - ptimer_set_limit(s->timer_cmp, s->lr, 0); | ||
223 | - } else if (s->cr & CR_IOVW) { | ||
224 | - /* If IOVW bit is set then set the timer value */ | ||
225 | - ptimer_set_count(s->timer_reload, s->lr); | ||
226 | - } | ||
227 | - /* | ||
228 | - * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
229 | - * the timer interrupt may not fire properly. The commit must happen | ||
230 | - * before calling imx_epit_reload_compare_timer(), which reads | ||
231 | - * s->timer_reload internally again. | ||
232 | - */ | ||
233 | - ptimer_transaction_commit(s->timer_reload); | ||
234 | - imx_epit_reload_compare_timer(s); | ||
235 | - ptimer_transaction_commit(s->timer_cmp); | ||
236 | + case 2: /* LR */ | ||
237 | + imx_epit_write_lr(s, (uint32_t)value); | ||
238 | break; | ||
239 | |||
240 | case 3: /* CMP */ | ||
241 | - s->cmp = value; | ||
242 | - | ||
243 | - ptimer_transaction_begin(s->timer_cmp); | ||
244 | - imx_epit_reload_compare_timer(s); | ||
245 | - ptimer_transaction_commit(s->timer_cmp); | ||
246 | - | ||
247 | + imx_epit_write_cmp(s, (uint32_t)value); | ||
248 | break; | ||
249 | |||
250 | default: | ||
251 | qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" | ||
252 | HWADDR_PRIx "\n", TYPE_IMX_EPIT, __func__, offset); | ||
253 | - | ||
254 | break; | ||
255 | } | ||
256 | } | ||
257 | + | ||
258 | static void imx_epit_cmp(void *opaque) | ||
259 | { | ||
260 | IMXEPITState *s = IMX_EPIT(opaque); | ||
78 | -- | 261 | -- |
79 | 2.7.4 | 262 | 2.25.1 |
80 | |||
81 | diff view generated by jsdifflib |
1 | Make the legacy armv7m_init() function use the newly QOMified | 1 | From: Axel Heider <axel.heider@hensoldt.net> |
---|---|---|---|
2 | armv7m object rather than doing everything by hand. | ||
3 | 2 | ||
4 | We can return the armv7m object rather than the NVIC from | 3 | The CNT register is a read-only register. There is no need to |
5 | armv7m_init() because its interface to the rest of the | 4 | store it's value, it can be calculated on demand. |
6 | board (GPIOs, etc) is identical. | 5 | The calculated frequency is needed temporarily only. |
7 | 6 | ||
7 | Note that this is a migration compatibility break for all boards | ||
8 | types that use the EPIT peripheral. | ||
9 | |||
10 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Message-id: 1487604965-23220-5-git-send-email-peter.maydell@linaro.org | ||
12 | --- | 13 | --- |
13 | hw/arm/armv7m.c | 49 ++++++++++++------------------------------------- | 14 | include/hw/timer/imx_epit.h | 2 - |
14 | 1 file changed, 12 insertions(+), 37 deletions(-) | 15 | hw/timer/imx_epit.c | 73 ++++++++++++++----------------------- |
16 | 2 files changed, 28 insertions(+), 47 deletions(-) | ||
15 | 17 | ||
16 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 18 | diff --git a/include/hw/timer/imx_epit.h b/include/hw/timer/imx_epit.h |
17 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/armv7m.c | 20 | --- a/include/hw/timer/imx_epit.h |
19 | +++ b/hw/arm/armv7m.c | 21 | +++ b/include/hw/timer/imx_epit.h |
20 | @@ -XXX,XX +XXX,XX @@ static void bitband_init(Object *obj) | 22 | @@ -XXX,XX +XXX,XX @@ struct IMXEPITState { |
21 | sysbus_init_mmio(dev, &s->iomem); | 23 | uint32_t sr; |
24 | uint32_t lr; | ||
25 | uint32_t cmp; | ||
26 | - uint32_t cnt; | ||
27 | |||
28 | - uint32_t freq; | ||
29 | qemu_irq irq; | ||
30 | }; | ||
31 | |||
32 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/hw/timer/imx_epit.c | ||
35 | +++ b/hw/timer/imx_epit.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_update_int(IMXEPITState *s) | ||
37 | } | ||
22 | } | 38 | } |
23 | 39 | ||
24 | -static void armv7m_bitband_init(void) | 40 | -/* |
41 | - * Must be called from within a ptimer_transaction_begin/commit block | ||
42 | - * for both s->timer_cmp and s->timer_reload. | ||
43 | - */ | ||
44 | -static void imx_epit_set_freq(IMXEPITState *s) | ||
45 | +static uint32_t imx_epit_get_freq(IMXEPITState *s) | ||
46 | { | ||
47 | - uint32_t clksrc; | ||
48 | - uint32_t prescaler; | ||
49 | - | ||
50 | - clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | ||
51 | - prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); | ||
52 | - | ||
53 | - s->freq = imx_ccm_get_clock_frequency(s->ccm, | ||
54 | - imx_epit_clocks[clksrc]) / prescaler; | ||
55 | - | ||
56 | - DPRINTF("Setting ptimer frequency to %u\n", s->freq); | ||
57 | - | ||
58 | - if (s->freq) { | ||
59 | - ptimer_set_freq(s->timer_reload, s->freq); | ||
60 | - ptimer_set_freq(s->timer_cmp, s->freq); | ||
61 | - } | ||
62 | + uint32_t clksrc = extract32(s->cr, CR_CLKSRC_SHIFT, CR_CLKSRC_BITS); | ||
63 | + uint32_t prescaler = 1 + extract32(s->cr, CR_PRESCALE_SHIFT, CR_PRESCALE_BITS); | ||
64 | + uint32_t f_in = imx_ccm_get_clock_frequency(s->ccm, imx_epit_clocks[clksrc]); | ||
65 | + uint32_t freq = f_in / prescaler; | ||
66 | + DPRINTF("ptimer frequency is %u\n", freq); | ||
67 | + return freq; | ||
68 | } | ||
69 | |||
70 | /* | ||
71 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reset(IMXEPITState *s, bool is_hard_reset) | ||
72 | s->sr = 0; | ||
73 | s->lr = EPIT_TIMER_MAX; | ||
74 | s->cmp = 0; | ||
75 | - s->cnt = 0; | ||
76 | ptimer_transaction_begin(s->timer_cmp); | ||
77 | ptimer_transaction_begin(s->timer_reload); | ||
78 | - /* stop both timers */ | ||
79 | + | ||
80 | + /* | ||
81 | + * The reset switches off the input clock, so even if the CR.EN is still | ||
82 | + * set, the timers are no longer running. | ||
83 | + */ | ||
84 | + assert(imx_epit_get_freq(s) == 0); | ||
85 | ptimer_stop(s->timer_cmp); | ||
86 | ptimer_stop(s->timer_reload); | ||
87 | - /* compute new frequency */ | ||
88 | - imx_epit_set_freq(s); | ||
89 | /* init both timers to EPIT_TIMER_MAX */ | ||
90 | ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
91 | ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
92 | - if (s->freq && (s->cr & CR_EN)) { | ||
93 | - /* if the timer is still enabled, restart it */ | ||
94 | - ptimer_run(s->timer_reload, 0); | ||
95 | - } | ||
96 | ptimer_transaction_commit(s->timer_cmp); | ||
97 | ptimer_transaction_commit(s->timer_reload); | ||
98 | } | ||
99 | |||
100 | -static uint32_t imx_epit_update_count(IMXEPITState *s) | ||
25 | -{ | 101 | -{ |
26 | - DeviceState *dev; | 102 | - s->cnt = ptimer_get_count(s->timer_reload); |
27 | - | 103 | - |
28 | - dev = qdev_create(NULL, TYPE_BITBAND); | 104 | - return s->cnt; |
29 | - qdev_prop_set_uint32(dev, "base", 0x20000000); | ||
30 | - qdev_init_nofail(dev); | ||
31 | - sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0x22000000); | ||
32 | - | ||
33 | - dev = qdev_create(NULL, TYPE_BITBAND); | ||
34 | - qdev_prop_set_uint32(dev, "base", 0x40000000); | ||
35 | - qdev_init_nofail(dev); | ||
36 | - sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0x42000000); | ||
37 | -} | 105 | -} |
38 | - | 106 | - |
39 | /* Board init. */ | 107 | static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) |
40 | |||
41 | static const hwaddr bitband_input_addr[ARMV7M_NUM_BITBANDS] = { | ||
42 | @@ -XXX,XX +XXX,XX @@ static void armv7m_reset(void *opaque) | ||
43 | |||
44 | /* Init CPU and memory for a v7-M based board. | ||
45 | mem_size is in bytes. | ||
46 | - Returns the NVIC array. */ | ||
47 | + Returns the ARMv7M device. */ | ||
48 | |||
49 | DeviceState *armv7m_init(MemoryRegion *system_memory, int mem_size, int num_irq, | ||
50 | const char *kernel_filename, const char *cpu_model) | ||
51 | { | 108 | { |
52 | - ARMCPU *cpu; | 109 | IMXEPITState *s = IMX_EPIT(opaque); |
53 | - CPUARMState *env; | 110 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) |
54 | - DeviceState *nvic; | 111 | break; |
55 | + DeviceState *armv7m; | 112 | |
56 | 113 | case 4: /* CNT */ | |
57 | if (cpu_model == NULL) { | 114 | - imx_epit_update_count(s); |
58 | - cpu_model = "cortex-m3"; | 115 | - reg_value = s->cnt; |
59 | + cpu_model = "cortex-m3"; | 116 | + reg_value = ptimer_get_count(s->timer_reload); |
117 | break; | ||
118 | |||
119 | default: | ||
120 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
121 | { | ||
122 | if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) { | ||
123 | /* if the compare feature is on and timers are running */ | ||
124 | - uint32_t tmp = imx_epit_update_count(s); | ||
125 | + uint32_t tmp = ptimer_get_count(s->timer_reload); | ||
126 | uint64_t next; | ||
127 | if (tmp > s->cmp) { | ||
128 | /* It'll fire in this round of the timer */ | ||
129 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
130 | |||
131 | static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
132 | { | ||
133 | + uint32_t freq = 0; | ||
134 | uint32_t oldcr = s->cr; | ||
135 | |||
136 | s->cr = value & 0x03ffffff; | ||
137 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
138 | ptimer_transaction_begin(s->timer_cmp); | ||
139 | ptimer_transaction_begin(s->timer_reload); | ||
140 | |||
141 | - /* Update the frequency. Has been done already in case of a reset. */ | ||
142 | + /* | ||
143 | + * Update the frequency. In case of a reset the input clock was | ||
144 | + * switched off, so this can be skipped. | ||
145 | + */ | ||
146 | if (!(s->cr & CR_SWR)) { | ||
147 | - imx_epit_set_freq(s); | ||
148 | + freq = imx_epit_get_freq(s); | ||
149 | + if (freq) { | ||
150 | + ptimer_set_freq(s->timer_reload, freq); | ||
151 | + ptimer_set_freq(s->timer_cmp, freq); | ||
152 | + } | ||
60 | } | 153 | } |
61 | - cpu = cpu_arm_init(cpu_model); | 154 | |
62 | - if (cpu == NULL) { | 155 | - if (s->freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { |
63 | - fprintf(stderr, "Unable to find CPU definition\n"); | 156 | + if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { |
64 | - exit(1); | 157 | if (s->cr & CR_ENMOD) { |
65 | - } | 158 | if (s->cr & CR_RLD) { |
66 | - env = &cpu->env; | 159 | ptimer_set_limit(s->timer_reload, s->lr, 1); |
67 | - | 160 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps imx_epit_ops = { |
68 | - armv7m_bitband_init(); | 161 | |
69 | - | 162 | static const VMStateDescription vmstate_imx_timer_epit = { |
70 | - nvic = qdev_create(NULL, "armv7m_nvic"); | 163 | .name = TYPE_IMX_EPIT, |
71 | - qdev_prop_set_uint32(nvic, "num-irq", num_irq); | 164 | - .version_id = 2, |
72 | - env->nvic = nvic; | 165 | - .minimum_version_id = 2, |
73 | - qdev_init_nofail(nvic); | 166 | + .version_id = 3, |
74 | - sysbus_connect_irq(SYS_BUS_DEVICE(nvic), 0, | 167 | + .minimum_version_id = 3, |
75 | - qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); | 168 | .fields = (VMStateField[]) { |
76 | - armv7m_load_kernel(cpu, kernel_filename, mem_size); | 169 | VMSTATE_UINT32(cr, IMXEPITState), |
77 | - return nvic; | 170 | VMSTATE_UINT32(sr, IMXEPITState), |
78 | + | 171 | VMSTATE_UINT32(lr, IMXEPITState), |
79 | + armv7m = qdev_create(NULL, "armv7m"); | 172 | VMSTATE_UINT32(cmp, IMXEPITState), |
80 | + qdev_prop_set_uint32(armv7m, "num-irq", num_irq); | 173 | - VMSTATE_UINT32(cnt, IMXEPITState), |
81 | + qdev_prop_set_string(armv7m, "cpu-model", cpu_model); | 174 | - VMSTATE_UINT32(freq, IMXEPITState), |
82 | + /* This will exit with an error if the user passed us a bad cpu_model */ | 175 | VMSTATE_PTIMER(timer_reload, IMXEPITState), |
83 | + qdev_init_nofail(armv7m); | 176 | VMSTATE_PTIMER(timer_cmp, IMXEPITState), |
84 | + | 177 | VMSTATE_END_OF_LIST() |
85 | + armv7m_load_kernel(ARM_CPU(first_cpu), kernel_filename, mem_size); | ||
86 | + return armv7m; | ||
87 | } | ||
88 | |||
89 | void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size) | ||
90 | -- | 178 | -- |
91 | 2.7.4 | 179 | 2.25.1 |
92 | |||
93 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Axel Heider <axel.heider@hensoldt.net> | ||
1 | 2 | ||
3 | - fix #1263 for CR writes | ||
4 | - rework compare time handling | ||
5 | - The compare timer has to run even if CR.OCIEN is not set, | ||
6 | as SR.OCIF must be updated. | ||
7 | - The compare timer fires exactly once when the | ||
8 | compare value is less than the current value, but the | ||
9 | reload values is less than the compare value. | ||
10 | - The compare timer will never fire if the reload value is | ||
11 | less than the compare value. Disable it in this case. | ||
12 | |||
13 | Signed-off-by: Axel Heider <axel.heider@hensoldt.net> | ||
14 | [PMM: fixed minor style nits] | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/timer/imx_epit.c | 192 ++++++++++++++++++++++++++------------------ | ||
19 | 1 file changed, 116 insertions(+), 76 deletions(-) | ||
20 | |||
21 | diff --git a/hw/timer/imx_epit.c b/hw/timer/imx_epit.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/timer/imx_epit.c | ||
24 | +++ b/hw/timer/imx_epit.c | ||
25 | @@ -XXX,XX +XXX,XX @@ | ||
26 | * Originally written by Hans Jiang | ||
27 | * Updated by Peter Chubb | ||
28 | * Updated by Jean-Christophe Dubois <jcd@tribudubois.net> | ||
29 | + * Updated by Axel Heider | ||
30 | * | ||
31 | * This code is licensed under GPL version 2 or later. See | ||
32 | * the COPYING file in the top-level directory. | ||
33 | @@ -XXX,XX +XXX,XX @@ static uint64_t imx_epit_read(void *opaque, hwaddr offset, unsigned size) | ||
34 | return reg_value; | ||
35 | } | ||
36 | |||
37 | -/* Must be called from ptimer_transaction_begin/commit block for s->timer_cmp */ | ||
38 | -static void imx_epit_reload_compare_timer(IMXEPITState *s) | ||
39 | +/* | ||
40 | + * Must be called from a ptimer_transaction_begin/commit block for | ||
41 | + * s->timer_cmp, but outside of a transaction block of s->timer_reload, | ||
42 | + * so the proper counter value is read. | ||
43 | + */ | ||
44 | +static void imx_epit_update_compare_timer(IMXEPITState *s) | ||
45 | { | ||
46 | - if ((s->cr & (CR_EN | CR_OCIEN)) == (CR_EN | CR_OCIEN)) { | ||
47 | - /* if the compare feature is on and timers are running */ | ||
48 | - uint32_t tmp = ptimer_get_count(s->timer_reload); | ||
49 | - uint64_t next; | ||
50 | - if (tmp > s->cmp) { | ||
51 | - /* It'll fire in this round of the timer */ | ||
52 | - next = tmp - s->cmp; | ||
53 | - } else { /* catch it next time around */ | ||
54 | - next = tmp - s->cmp + ((s->cr & CR_RLD) ? EPIT_TIMER_MAX : s->lr); | ||
55 | + uint64_t counter = 0; | ||
56 | + bool is_oneshot = false; | ||
57 | + /* | ||
58 | + * The compare timer only has to run if the timer peripheral is active | ||
59 | + * and there is an input clock, Otherwise it can be switched off. | ||
60 | + */ | ||
61 | + bool is_active = (s->cr & CR_EN) && imx_epit_get_freq(s); | ||
62 | + if (is_active) { | ||
63 | + /* | ||
64 | + * Calculate next timeout for compare timer. Reading the reload | ||
65 | + * counter returns proper results only if pending transactions | ||
66 | + * on it are committed here. Otherwise stale values are be read. | ||
67 | + */ | ||
68 | + counter = ptimer_get_count(s->timer_reload); | ||
69 | + uint64_t limit = ptimer_get_limit(s->timer_cmp); | ||
70 | + /* | ||
71 | + * The compare timer is a periodic timer if the limit is at least | ||
72 | + * the compare value. Otherwise it may fire at most once in the | ||
73 | + * current round. | ||
74 | + */ | ||
75 | + bool is_oneshot = (limit >= s->cmp); | ||
76 | + if (counter >= s->cmp) { | ||
77 | + /* The compare timer fires in the current round. */ | ||
78 | + counter -= s->cmp; | ||
79 | + } else if (!is_oneshot) { | ||
80 | + /* | ||
81 | + * The compare timer fires after a reload, as it is below the | ||
82 | + * compare value already in this round. Note that the counter | ||
83 | + * value calculated below can be above the 32-bit limit, which | ||
84 | + * is legal here because the compare timer is an internal | ||
85 | + * helper ptimer only. | ||
86 | + */ | ||
87 | + counter += limit - s->cmp; | ||
88 | + } else { | ||
89 | + /* | ||
90 | + * The compare timer won't fire in this round, and the limit is | ||
91 | + * set to a value below the compare value. This practically means | ||
92 | + * it will never fire, so it can be switched off. | ||
93 | + */ | ||
94 | + is_active = false; | ||
95 | } | ||
96 | - ptimer_set_count(s->timer_cmp, next); | ||
97 | } | ||
98 | + | ||
99 | + /* | ||
100 | + * Set the compare timer and let it run, or stop it. This is agnostic | ||
101 | + * of CR.OCIEN bit, as this bit affects interrupt generation only. The | ||
102 | + * compare timer needs to run even if no interrupts are to be generated, | ||
103 | + * because the SR.OCIF bit must be updated also. | ||
104 | + * Note that the timer might already be stopped or be running with | ||
105 | + * counter values. However, finding out when an update is needed and | ||
106 | + * when not is not trivial. It's much easier applying the setting again, | ||
107 | + * as this does not harm either and the overhead is negligible. | ||
108 | + */ | ||
109 | + if (is_active) { | ||
110 | + ptimer_set_count(s->timer_cmp, counter); | ||
111 | + ptimer_run(s->timer_cmp, is_oneshot ? 1 : 0); | ||
112 | + } else { | ||
113 | + ptimer_stop(s->timer_cmp); | ||
114 | + } | ||
115 | + | ||
116 | } | ||
117 | |||
118 | static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
119 | { | ||
120 | - uint32_t freq = 0; | ||
121 | uint32_t oldcr = s->cr; | ||
122 | |||
123 | s->cr = value & 0x03ffffff; | ||
124 | |||
125 | if (s->cr & CR_SWR) { | ||
126 | - /* handle the reset */ | ||
127 | + /* | ||
128 | + * Reset clears CR.SWR again. It does not touch CR.EN, but the timers | ||
129 | + * are still stopped because the input clock is disabled. | ||
130 | + */ | ||
131 | imx_epit_reset(s, false); | ||
132 | + } else { | ||
133 | + uint32_t freq; | ||
134 | + uint32_t toggled_cr_bits = oldcr ^ s->cr; | ||
135 | + /* re-initialize the limits if CR.RLD has changed */ | ||
136 | + bool set_limit = toggled_cr_bits & CR_RLD; | ||
137 | + /* set the counter if the timer got just enabled and CR.ENMOD is set */ | ||
138 | + bool is_switched_on = (toggled_cr_bits & s->cr) & CR_EN; | ||
139 | + bool set_counter = is_switched_on && (s->cr & CR_ENMOD); | ||
140 | + | ||
141 | + ptimer_transaction_begin(s->timer_cmp); | ||
142 | + ptimer_transaction_begin(s->timer_reload); | ||
143 | + freq = imx_epit_get_freq(s); | ||
144 | + if (freq) { | ||
145 | + ptimer_set_freq(s->timer_reload, freq); | ||
146 | + ptimer_set_freq(s->timer_cmp, freq); | ||
147 | + } | ||
148 | + | ||
149 | + if (set_limit || set_counter) { | ||
150 | + uint64_t limit = (s->cr & CR_RLD) ? s->lr : EPIT_TIMER_MAX; | ||
151 | + ptimer_set_limit(s->timer_reload, limit, set_counter ? 1 : 0); | ||
152 | + if (set_limit) { | ||
153 | + ptimer_set_limit(s->timer_cmp, limit, 0); | ||
154 | + } | ||
155 | + } | ||
156 | + /* | ||
157 | + * If there is an input clock and the peripheral is enabled, then | ||
158 | + * ensure the wall clock timer is ticking. Otherwise stop the timers. | ||
159 | + * The compare timer will be updated later. | ||
160 | + */ | ||
161 | + if (freq && (s->cr & CR_EN)) { | ||
162 | + ptimer_run(s->timer_reload, 0); | ||
163 | + } else { | ||
164 | + ptimer_stop(s->timer_reload); | ||
165 | + } | ||
166 | + /* Commit changes to reload timer, so they can propagate. */ | ||
167 | + ptimer_transaction_commit(s->timer_reload); | ||
168 | + /* Update compare timer based on the committed reload timer value. */ | ||
169 | + imx_epit_update_compare_timer(s); | ||
170 | + ptimer_transaction_commit(s->timer_cmp); | ||
171 | } | ||
172 | |||
173 | /* | ||
174 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cr(IMXEPITState *s, uint32_t value) | ||
175 | * - write to CR.EN or CR.OCIE | ||
176 | */ | ||
177 | imx_epit_update_int(s); | ||
178 | - | ||
179 | - /* | ||
180 | - * TODO: could we 'break' here for reset? following operations appear | ||
181 | - * to duplicate the work imx_epit_reset() already did. | ||
182 | - */ | ||
183 | - | ||
184 | - ptimer_transaction_begin(s->timer_cmp); | ||
185 | - ptimer_transaction_begin(s->timer_reload); | ||
186 | - | ||
187 | - /* | ||
188 | - * Update the frequency. In case of a reset the input clock was | ||
189 | - * switched off, so this can be skipped. | ||
190 | - */ | ||
191 | - if (!(s->cr & CR_SWR)) { | ||
192 | - freq = imx_epit_get_freq(s); | ||
193 | - if (freq) { | ||
194 | - ptimer_set_freq(s->timer_reload, freq); | ||
195 | - ptimer_set_freq(s->timer_cmp, freq); | ||
196 | - } | ||
197 | - } | ||
198 | - | ||
199 | - if (freq && (s->cr & CR_EN) && !(oldcr & CR_EN)) { | ||
200 | - if (s->cr & CR_ENMOD) { | ||
201 | - if (s->cr & CR_RLD) { | ||
202 | - ptimer_set_limit(s->timer_reload, s->lr, 1); | ||
203 | - ptimer_set_limit(s->timer_cmp, s->lr, 1); | ||
204 | - } else { | ||
205 | - ptimer_set_limit(s->timer_reload, EPIT_TIMER_MAX, 1); | ||
206 | - ptimer_set_limit(s->timer_cmp, EPIT_TIMER_MAX, 1); | ||
207 | - } | ||
208 | - } | ||
209 | - | ||
210 | - imx_epit_reload_compare_timer(s); | ||
211 | - ptimer_run(s->timer_reload, 0); | ||
212 | - if (s->cr & CR_OCIEN) { | ||
213 | - ptimer_run(s->timer_cmp, 0); | ||
214 | - } else { | ||
215 | - ptimer_stop(s->timer_cmp); | ||
216 | - } | ||
217 | - } else if (!(s->cr & CR_EN)) { | ||
218 | - /* stop both timers */ | ||
219 | - ptimer_stop(s->timer_reload); | ||
220 | - ptimer_stop(s->timer_cmp); | ||
221 | - } else if (s->cr & CR_OCIEN) { | ||
222 | - if (!(oldcr & CR_OCIEN)) { | ||
223 | - imx_epit_reload_compare_timer(s); | ||
224 | - ptimer_run(s->timer_cmp, 0); | ||
225 | - } | ||
226 | - } else { | ||
227 | - ptimer_stop(s->timer_cmp); | ||
228 | - } | ||
229 | - | ||
230 | - ptimer_transaction_commit(s->timer_cmp); | ||
231 | - ptimer_transaction_commit(s->timer_reload); | ||
232 | } | ||
233 | |||
234 | static void imx_epit_write_sr(IMXEPITState *s, uint32_t value) | ||
235 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_lr(IMXEPITState *s, uint32_t value) | ||
236 | /* If IOVW bit is set then set the timer value */ | ||
237 | ptimer_set_count(s->timer_reload, s->lr); | ||
238 | } | ||
239 | - /* | ||
240 | - * Commit the change to s->timer_reload, so it can propagate. Otherwise | ||
241 | - * the timer interrupt may not fire properly. The commit must happen | ||
242 | - * before calling imx_epit_reload_compare_timer(), which reads | ||
243 | - * s->timer_reload internally again. | ||
244 | - */ | ||
245 | + /* Commit the changes to s->timer_reload, so they can propagate. */ | ||
246 | ptimer_transaction_commit(s->timer_reload); | ||
247 | - imx_epit_reload_compare_timer(s); | ||
248 | + /* Update the compare timer based on the committed reload timer value. */ | ||
249 | + imx_epit_update_compare_timer(s); | ||
250 | ptimer_transaction_commit(s->timer_cmp); | ||
251 | } | ||
252 | |||
253 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_write_cmp(IMXEPITState *s, uint32_t value) | ||
254 | { | ||
255 | s->cmp = value; | ||
256 | |||
257 | + /* Update the compare timer based on the committed reload timer value. */ | ||
258 | ptimer_transaction_begin(s->timer_cmp); | ||
259 | - imx_epit_reload_compare_timer(s); | ||
260 | + imx_epit_update_compare_timer(s); | ||
261 | ptimer_transaction_commit(s->timer_cmp); | ||
262 | } | ||
263 | |||
264 | @@ -XXX,XX +XXX,XX @@ static void imx_epit_cmp(void *opaque) | ||
265 | { | ||
266 | IMXEPITState *s = IMX_EPIT(opaque); | ||
267 | |||
268 | + /* The cmp ptimer can't be running when the peripheral is disabled */ | ||
269 | + assert(s->cr & CR_EN); | ||
270 | + | ||
271 | DPRINTF("sr was %d\n", s->sr); | ||
272 | /* Set interrupt status bit SR.OCIF and update the interrupt state */ | ||
273 | s->sr |= SR_OCIF; | ||
274 | -- | ||
275 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Fabiano Rosas <farosas@suse.de> | ||
1 | 2 | ||
3 | Fix these: | ||
4 | |||
5 | WARNING: Block comments use a leading /* on a separate line | ||
6 | WARNING: Block comments use * on subsequent lines | ||
7 | WARNING: Block comments use a trailing */ on a separate line | ||
8 | |||
9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
10 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
11 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
12 | Message-id: 20221213190537.511-2-farosas@suse.de | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | target/arm/helper.c | 323 +++++++++++++++++++++++++++++--------------- | ||
16 | 1 file changed, 215 insertions(+), 108 deletions(-) | ||
17 | |||
18 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/target/arm/helper.c | ||
21 | +++ b/target/arm/helper.c | ||
22 | @@ -XXX,XX +XXX,XX @@ uint64_t read_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri) | ||
23 | static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri, | ||
24 | uint64_t v) | ||
25 | { | ||
26 | - /* Raw write of a coprocessor register (as needed for migration, etc). | ||
27 | + /* | ||
28 | + * Raw write of a coprocessor register (as needed for migration, etc). | ||
29 | * Note that constant registers are treated as write-ignored; the | ||
30 | * caller should check for success by whether a readback gives the | ||
31 | * value written. | ||
32 | @@ -XXX,XX +XXX,XX @@ static void write_raw_cp_reg(CPUARMState *env, const ARMCPRegInfo *ri, | ||
33 | |||
34 | static bool raw_accessors_invalid(const ARMCPRegInfo *ri) | ||
35 | { | ||
36 | - /* Return true if the regdef would cause an assertion if you called | ||
37 | + /* | ||
38 | + * Return true if the regdef would cause an assertion if you called | ||
39 | * read_raw_cp_reg() or write_raw_cp_reg() on it (ie if it is a | ||
40 | * program bug for it not to have the NO_RAW flag). | ||
41 | * NB that returning false here doesn't necessarily mean that calling | ||
42 | @@ -XXX,XX +XXX,XX @@ bool write_list_to_cpustate(ARMCPU *cpu) | ||
43 | if (ri->type & ARM_CP_NO_RAW) { | ||
44 | continue; | ||
45 | } | ||
46 | - /* Write value and confirm it reads back as written | ||
47 | + /* | ||
48 | + * Write value and confirm it reads back as written | ||
49 | * (to catch read-only registers and partially read-only | ||
50 | * registers where the incoming migration value doesn't match) | ||
51 | */ | ||
52 | @@ -XXX,XX +XXX,XX @@ static gint cpreg_key_compare(gconstpointer a, gconstpointer b) | ||
53 | |||
54 | void init_cpreg_list(ARMCPU *cpu) | ||
55 | { | ||
56 | - /* Initialise the cpreg_tuples[] array based on the cp_regs hash. | ||
57 | + /* | ||
58 | + * Initialise the cpreg_tuples[] array based on the cp_regs hash. | ||
59 | * Note that we require cpreg_tuples[] to be sorted by key ID. | ||
60 | */ | ||
61 | GList *keys; | ||
62 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_el3_aa32ns(CPUARMState *env, | ||
63 | return CP_ACCESS_OK; | ||
64 | } | ||
65 | |||
66 | -/* Some secure-only AArch32 registers trap to EL3 if used from | ||
67 | +/* | ||
68 | + * Some secure-only AArch32 registers trap to EL3 if used from | ||
69 | * Secure EL1 (but are just ordinary UNDEF in other non-EL3 contexts). | ||
70 | * Note that an access from Secure EL1 can only happen if EL3 is AArch64. | ||
71 | * We assume that the .access field is set to PL1_RW. | ||
72 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_trap_aa32s_el1(CPUARMState *env, | ||
73 | return CP_ACCESS_TRAP_UNCATEGORIZED; | ||
74 | } | ||
75 | |||
76 | -/* Check for traps to performance monitor registers, which are controlled | ||
77 | +/* | ||
78 | + * Check for traps to performance monitor registers, which are controlled | ||
79 | * by MDCR_EL2.TPM for EL2 and MDCR_EL3.TPM for EL3. | ||
80 | */ | ||
81 | static CPAccessResult access_tpm(CPUARMState *env, const ARMCPRegInfo *ri, | ||
82 | @@ -XXX,XX +XXX,XX @@ static void fcse_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
83 | ARMCPU *cpu = env_archcpu(env); | ||
84 | |||
85 | if (raw_read(env, ri) != value) { | ||
86 | - /* Unlike real hardware the qemu TLB uses virtual addresses, | ||
87 | + /* | ||
88 | + * Unlike real hardware the qemu TLB uses virtual addresses, | ||
89 | * not modified virtual addresses, so this causes a TLB flush. | ||
90 | */ | ||
91 | tlb_flush(CPU(cpu)); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void contextidr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
93 | |||
94 | if (raw_read(env, ri) != value && !arm_feature(env, ARM_FEATURE_PMSA) | ||
95 | && !extended_addresses_enabled(env)) { | ||
96 | - /* For VMSA (when not using the LPAE long descriptor page table | ||
97 | + /* | ||
98 | + * For VMSA (when not using the LPAE long descriptor page table | ||
99 | * format) this register includes the ASID, so do a TLB flush. | ||
100 | * For PMSA it is purely a process ID and no action is needed. | ||
101 | */ | ||
102 | @@ -XXX,XX +XXX,XX @@ static void tlbiipas2is_hyp_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
103 | } | ||
104 | |||
105 | static const ARMCPRegInfo cp_reginfo[] = { | ||
106 | - /* Define the secure and non-secure FCSE identifier CP registers | ||
107 | + /* | ||
108 | + * Define the secure and non-secure FCSE identifier CP registers | ||
109 | * separately because there is no secure bank in V8 (no _EL3). This allows | ||
110 | * the secure register to be properly reset and migrated. There is also no | ||
111 | * v8 EL1 version of the register so the non-secure instance stands alone. | ||
112 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
113 | .access = PL1_RW, .secure = ARM_CP_SECSTATE_S, | ||
114 | .fieldoffset = offsetof(CPUARMState, cp15.fcseidr_s), | ||
115 | .resetvalue = 0, .writefn = fcse_write, .raw_writefn = raw_write, }, | ||
116 | - /* Define the secure and non-secure context identifier CP registers | ||
117 | + /* | ||
118 | + * Define the secure and non-secure context identifier CP registers | ||
119 | * separately because there is no secure bank in V8 (no _EL3). This allows | ||
120 | * the secure register to be properly reset and migrated. In the | ||
121 | * non-secure case, the 32-bit register will have reset and migration | ||
122 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cp_reginfo[] = { | ||
123 | }; | ||
124 | |||
125 | static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
126 | - /* NB: Some of these registers exist in v8 but with more precise | ||
127 | + /* | ||
128 | + * NB: Some of these registers exist in v8 but with more precise | ||
129 | * definitions that don't use CP_ANY wildcards (mostly in v8_cp_reginfo[]). | ||
130 | */ | ||
131 | /* MMU Domain access control / MPU write buffer control */ | ||
132 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
133 | .writefn = dacr_write, .raw_writefn = raw_write, | ||
134 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.dacr_s), | ||
135 | offsetoflow32(CPUARMState, cp15.dacr_ns) } }, | ||
136 | - /* ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs. | ||
137 | + /* | ||
138 | + * ARMv7 allocates a range of implementation defined TLB LOCKDOWN regs. | ||
139 | * For v6 and v5, these mappings are overly broad. | ||
140 | */ | ||
141 | { .name = "TLB_LOCKDOWN", .cp = 15, .crn = 10, .crm = 0, | ||
142 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v8_cp_reginfo[] = { | ||
143 | }; | ||
144 | |||
145 | static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
146 | - /* Not all pre-v6 cores implemented this WFI, so this is slightly | ||
147 | + /* | ||
148 | + * Not all pre-v6 cores implemented this WFI, so this is slightly | ||
149 | * over-broad. | ||
150 | */ | ||
151 | { .name = "WFI_v5", .cp = 15, .crn = 7, .crm = 8, .opc1 = 0, .opc2 = 2, | ||
152 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v6_cp_reginfo[] = { | ||
153 | }; | ||
154 | |||
155 | static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
156 | - /* Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which | ||
157 | + /* | ||
158 | + * Standard v6 WFI (also used in some pre-v6 cores); not in v7 (which | ||
159 | * is UNPREDICTABLE; we choose to NOP as most implementations do). | ||
160 | */ | ||
161 | { .name = "WFI_v6", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
162 | .access = PL1_W, .type = ARM_CP_WFI }, | ||
163 | - /* L1 cache lockdown. Not architectural in v6 and earlier but in practice | ||
164 | + /* | ||
165 | + * L1 cache lockdown. Not architectural in v6 and earlier but in practice | ||
166 | * implemented in 926, 946, 1026, 1136, 1176 and 11MPCore. StrongARM and | ||
167 | * OMAPCP will override this space. | ||
168 | */ | ||
169 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo not_v7_cp_reginfo[] = { | ||
170 | { .name = "DUMMY", .cp = 15, .crn = 0, .crm = 0, .opc1 = 1, .opc2 = CP_ANY, | ||
171 | .access = PL1_R, .type = ARM_CP_CONST | ARM_CP_NO_RAW, | ||
172 | .resetvalue = 0 }, | ||
173 | - /* We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR; | ||
174 | + /* | ||
175 | + * We don't implement pre-v7 debug but most CPUs had at least a DBGDIDR; | ||
176 | * implementing it as RAZ means the "debug architecture version" bits | ||
177 | * will read as a reserved value, which should cause Linux to not try | ||
178 | * to use the debug hardware. | ||
179 | */ | ||
180 | { .name = "DBGDIDR", .cp = 14, .crn = 0, .crm = 0, .opc1 = 0, .opc2 = 0, | ||
181 | .access = PL0_R, .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
182 | - /* MMU TLB control. Note that the wildcarding means we cover not just | ||
183 | + /* | ||
184 | + * MMU TLB control. Note that the wildcarding means we cover not just | ||
185 | * the unified TLB ops but also the dside/iside/inner-shareable variants. | ||
186 | */ | ||
187 | { .name = "TLBIALL", .cp = 15, .crn = 8, .crm = CP_ANY, | ||
188 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
189 | |||
190 | /* In ARMv8 most bits of CPACR_EL1 are RES0. */ | ||
191 | if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
192 | - /* ARMv7 defines bits for unimplemented coprocessors as RAZ/WI. | ||
193 | + /* | ||
194 | + * ARMv7 defines bits for unimplemented coprocessors as RAZ/WI. | ||
195 | * ASEDIS [31] and D32DIS [30] are both UNK/SBZP without VFP. | ||
196 | * TRCDIS [28] is RAZ/WI since we do not implement a trace macrocell. | ||
197 | */ | ||
198 | @@ -XXX,XX +XXX,XX @@ static void cpacr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
199 | value |= R_CPACR_ASEDIS_MASK; | ||
200 | } | ||
201 | |||
202 | - /* VFPv3 and upwards with NEON implement 32 double precision | ||
203 | + /* | ||
204 | + * VFPv3 and upwards with NEON implement 32 double precision | ||
205 | * registers (D0-D31). | ||
206 | */ | ||
207 | if (!cpu_isar_feature(aa32_simd_r32, env_archcpu(env))) { | ||
208 | @@ -XXX,XX +XXX,XX @@ static uint64_t cpacr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
209 | |||
210 | static void cpacr_reset(CPUARMState *env, const ARMCPRegInfo *ri) | ||
211 | { | ||
212 | - /* Call cpacr_write() so that we reset with the correct RAO bits set | ||
213 | + /* | ||
214 | + * Call cpacr_write() so that we reset with the correct RAO bits set | ||
215 | * for our CPU features. | ||
216 | */ | ||
217 | cpacr_write(env, ri, 0); | ||
218 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
219 | { .name = "MVA_prefetch", | ||
220 | .cp = 15, .crn = 7, .crm = 13, .opc1 = 0, .opc2 = 1, | ||
221 | .access = PL1_W, .type = ARM_CP_NOP }, | ||
222 | - /* We need to break the TB after ISB to execute self-modifying code | ||
223 | + /* | ||
224 | + * We need to break the TB after ISB to execute self-modifying code | ||
225 | * correctly and also to take any pending interrupts immediately. | ||
226 | * So use arm_cp_write_ignore() function instead of ARM_CP_NOP flag. | ||
227 | */ | ||
228 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6_cp_reginfo[] = { | ||
229 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.ifar_s), | ||
230 | offsetof(CPUARMState, cp15.ifar_ns) }, | ||
231 | .resetvalue = 0, }, | ||
232 | - /* Watchpoint Fault Address Register : should actually only be present | ||
233 | + /* | ||
234 | + * Watchpoint Fault Address Register : should actually only be present | ||
235 | * for 1136, 1176, 11MPCore. | ||
236 | */ | ||
237 | { .name = "WFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1, | ||
238 | @@ -XXX,XX +XXX,XX @@ static bool event_supported(uint16_t number) | ||
239 | static CPAccessResult pmreg_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
240 | bool isread) | ||
241 | { | ||
242 | - /* Performance monitor registers user accessibility is controlled | ||
243 | + /* | ||
244 | + * Performance monitor registers user accessibility is controlled | ||
245 | * by PMUSERENR. MDCR_EL2.TPM and MDCR_EL3.TPM allow configurable | ||
246 | * trapping to EL2 or EL3 for other accesses. | ||
247 | */ | ||
248 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult pmreg_access_ccntr(CPUARMState *env, | ||
249 | (MDCR_HPME | MDCR_HPMD | MDCR_HPMN | MDCR_HCCD | MDCR_HLP) | ||
250 | #define MDCR_EL3_PMU_ENABLE_BITS (MDCR_SPME | MDCR_SCCD) | ||
251 | |||
252 | -/* Returns true if the counter (pass 31 for PMCCNTR) should count events using | ||
253 | +/* | ||
254 | + * Returns true if the counter (pass 31 for PMCCNTR) should count events using | ||
255 | * the current EL, security state, and register configuration. | ||
256 | */ | ||
257 | static bool pmu_counter_enabled(CPUARMState *env, uint8_t counter) | ||
258 | @@ -XXX,XX +XXX,XX @@ static uint64_t pmccntr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
259 | static void pmselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
260 | uint64_t value) | ||
261 | { | ||
262 | - /* The value of PMSELR.SEL affects the behavior of PMXEVTYPER and | ||
263 | + /* | ||
264 | + * The value of PMSELR.SEL affects the behavior of PMXEVTYPER and | ||
265 | * PMXEVCNTR. We allow [0..31] to be written to PMSELR here; in the | ||
266 | * meanwhile, we check PMSELR.SEL when PMXEVTYPER and PMXEVCNTR are | ||
267 | * accessed. | ||
268 | @@ -XXX,XX +XXX,XX @@ static void pmevtyper_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
269 | env->cp15.c14_pmevtyper[counter] = value & PMXEVTYPER_MASK; | ||
270 | pmevcntr_op_finish(env, counter); | ||
271 | } | ||
272 | - /* Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when | ||
273 | + /* | ||
274 | + * Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when | ||
275 | * PMSELR value is equal to or greater than the number of implemented | ||
276 | * counters, but not equal to 0x1f. We opt to behave as a RAZ/WI. | ||
277 | */ | ||
278 | @@ -XXX,XX +XXX,XX @@ static uint64_t pmevcntr_read(CPUARMState *env, const ARMCPRegInfo *ri, | ||
279 | } | ||
280 | return ret; | ||
281 | } else { | ||
282 | - /* We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR | ||
283 | - * are CONSTRAINED UNPREDICTABLE. */ | ||
284 | + /* | ||
285 | + * We opt to behave as a RAZ/WI when attempts to access PM[X]EVCNTR | ||
286 | + * are CONSTRAINED UNPREDICTABLE. | ||
287 | + */ | ||
288 | return 0; | ||
289 | } | ||
290 | } | ||
291 | @@ -XXX,XX +XXX,XX @@ static void pmintenclr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
292 | static void vbar_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
293 | uint64_t value) | ||
294 | { | ||
295 | - /* Note that even though the AArch64 view of this register has bits | ||
296 | + /* | ||
297 | + * Note that even though the AArch64 view of this register has bits | ||
298 | * [10:0] all RES0 we can only mask the bottom 5, to comply with the | ||
299 | * architectural requirements for bits which are RES0 only in some | ||
300 | * contexts. (ARMv8 would permit us to do no masking at all, but ARMv7 | ||
301 | @@ -XXX,XX +XXX,XX @@ static void scr_write(CPUARMState *env, const ARMCPRegInfo *ri, uint64_t value) | ||
302 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | ||
303 | valid_mask &= ~SCR_HCE; | ||
304 | |||
305 | - /* On ARMv7, SMD (or SCD as it is called in v7) is only | ||
306 | + /* | ||
307 | + * On ARMv7, SMD (or SCD as it is called in v7) is only | ||
308 | * supported if EL2 exists. The bit is UNK/SBZP when | ||
309 | * EL2 is unavailable. In QEMU ARMv7, we force it to always zero | ||
310 | * when EL2 is unavailable. | ||
311 | @@ -XXX,XX +XXX,XX @@ static uint64_t ccsidr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
312 | { | ||
313 | ARMCPU *cpu = env_archcpu(env); | ||
314 | |||
315 | - /* Acquire the CSSELR index from the bank corresponding to the CCSIDR | ||
316 | + /* | ||
317 | + * Acquire the CSSELR index from the bank corresponding to the CCSIDR | ||
318 | * bank | ||
319 | */ | ||
320 | uint32_t index = A32_BANKED_REG_GET(env, csselr, | ||
321 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
322 | /* the old v6 WFI, UNPREDICTABLE in v7 but we choose to NOP */ | ||
323 | { .name = "NOP", .cp = 15, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 4, | ||
324 | .access = PL1_W, .type = ARM_CP_NOP }, | ||
325 | - /* Performance monitors are implementation defined in v7, | ||
326 | + /* | ||
327 | + * Performance monitors are implementation defined in v7, | ||
328 | * but with an ARM recommended set of registers, which we | ||
329 | * follow. | ||
330 | * | ||
331 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
332 | .writefn = csselr_write, .resetvalue = 0, | ||
333 | .bank_fieldoffsets = { offsetof(CPUARMState, cp15.csselr_s), | ||
334 | offsetof(CPUARMState, cp15.csselr_ns) } }, | ||
335 | - /* Auxiliary ID register: this actually has an IMPDEF value but for now | ||
336 | + /* | ||
337 | + * Auxiliary ID register: this actually has an IMPDEF value but for now | ||
338 | * just RAZ for all cores: | ||
339 | */ | ||
340 | { .name = "AIDR", .state = ARM_CP_STATE_BOTH, | ||
341 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
342 | .access = PL1_R, .type = ARM_CP_CONST, | ||
343 | .accessfn = access_aa64_tid1, | ||
344 | .resetvalue = 0 }, | ||
345 | - /* Auxiliary fault status registers: these also are IMPDEF, and we | ||
346 | + /* | ||
347 | + * Auxiliary fault status registers: these also are IMPDEF, and we | ||
348 | * choose to RAZ/WI for all cores. | ||
349 | */ | ||
350 | { .name = "AFSR0_EL1", .state = ARM_CP_STATE_BOTH, | ||
351 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
352 | .opc0 = 3, .opc1 = 0, .crn = 5, .crm = 1, .opc2 = 1, | ||
353 | .access = PL1_RW, .accessfn = access_tvm_trvm, | ||
354 | .type = ARM_CP_CONST, .resetvalue = 0 }, | ||
355 | - /* MAIR can just read-as-written because we don't implement caches | ||
356 | + /* | ||
357 | + * MAIR can just read-as-written because we don't implement caches | ||
358 | * and so don't need to care about memory attributes. | ||
359 | */ | ||
360 | { .name = "MAIR_EL1", .state = ARM_CP_STATE_AA64, | ||
361 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
362 | .opc0 = 3, .opc1 = 6, .crn = 10, .crm = 2, .opc2 = 0, | ||
363 | .access = PL3_RW, .fieldoffset = offsetof(CPUARMState, cp15.mair_el[3]), | ||
364 | .resetvalue = 0 }, | ||
365 | - /* For non-long-descriptor page tables these are PRRR and NMRR; | ||
366 | + /* | ||
367 | + * For non-long-descriptor page tables these are PRRR and NMRR; | ||
368 | * regardless they still act as reads-as-written for QEMU. | ||
369 | */ | ||
370 | - /* MAIR0/1 are defined separately from their 64-bit counterpart which | ||
371 | + /* | ||
372 | + * MAIR0/1 are defined separately from their 64-bit counterpart which | ||
373 | * allows them to assign the correct fieldoffset based on the endianness | ||
374 | * handled in the field definitions. | ||
375 | */ | ||
376 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { | ||
377 | static CPAccessResult gt_cntfrq_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
378 | bool isread) | ||
379 | { | ||
380 | - /* CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero. | ||
381 | + /* | ||
382 | + * CNTFRQ: not visible from PL0 if both PL0PCTEN and PL0VCTEN are zero. | ||
383 | * Writable only at the highest implemented exception level. | ||
384 | */ | ||
385 | int el = arm_current_el(env); | ||
386 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult gt_stimer_access(CPUARMState *env, | ||
387 | const ARMCPRegInfo *ri, | ||
388 | bool isread) | ||
389 | { | ||
390 | - /* The AArch64 register view of the secure physical timer is | ||
391 | + /* | ||
392 | + * The AArch64 register view of the secure physical timer is | ||
393 | * always accessible from EL3, and configurably accessible from | ||
394 | * Secure EL1. | ||
395 | */ | ||
396 | @@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx) | ||
397 | ARMGenericTimer *gt = &cpu->env.cp15.c14_timer[timeridx]; | ||
398 | |||
399 | if (gt->ctl & 1) { | ||
400 | - /* Timer enabled: calculate and set current ISTATUS, irq, and | ||
401 | + /* | ||
402 | + * Timer enabled: calculate and set current ISTATUS, irq, and | ||
403 | * reset timer to when ISTATUS next has to change | ||
404 | */ | ||
405 | uint64_t offset = timeridx == GTIMER_VIRT ? | ||
406 | @@ -XXX,XX +XXX,XX @@ static void gt_recalc_timer(ARMCPU *cpu, int timeridx) | ||
407 | /* Next transition is when we hit cval */ | ||
408 | nexttick = gt->cval + offset; | ||
409 | } | ||
410 | - /* Note that the desired next expiry time might be beyond the | ||
411 | + /* | ||
412 | + * Note that the desired next expiry time might be beyond the | ||
413 | * signed-64-bit range of a QEMUTimer -- in this case we just | ||
414 | * set the timer for as far in the future as possible. When the | ||
415 | * timer expires we will reset the timer for any remaining period. | ||
416 | @@ -XXX,XX +XXX,XX @@ static void gt_ctl_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
417 | /* Enable toggled */ | ||
418 | gt_recalc_timer(cpu, timeridx); | ||
419 | } else if ((oldval ^ value) & 2) { | ||
420 | - /* IMASK toggled: don't need to recalculate, | ||
421 | + /* | ||
422 | + * IMASK toggled: don't need to recalculate, | ||
423 | * just set the interrupt line based on ISTATUS | ||
424 | */ | ||
425 | int irqstate = (oldval & 4) && !(value & 2); | ||
426 | @@ -XXX,XX +XXX,XX @@ static void arm_gt_cntfrq_reset(CPUARMState *env, const ARMCPRegInfo *opaque) | ||
427 | } | ||
428 | |||
429 | static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
430 | - /* Note that CNTFRQ is purely reads-as-written for the benefit | ||
431 | + /* | ||
432 | + * Note that CNTFRQ is purely reads-as-written for the benefit | ||
433 | * of software; writing it doesn't actually change the timer frequency. | ||
434 | * Our reset value matches the fixed frequency we implement the timer at. | ||
435 | */ | ||
436 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo generic_timer_cp_reginfo[] = { | ||
437 | .readfn = gt_virt_redir_cval_read, .raw_readfn = raw_read, | ||
438 | .writefn = gt_virt_redir_cval_write, .raw_writefn = raw_write, | ||
439 | }, | ||
440 | - /* Secure timer -- this is actually restricted to only EL3 | ||
441 | + /* | ||
442 | + * Secure timer -- this is actually restricted to only EL3 | ||
443 | * and configurably Secure-EL1 via the accessfn. | ||
444 | */ | ||
445 | { .name = "CNTPS_TVAL_EL1", .state = ARM_CP_STATE_AA64, | ||
446 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult e2h_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
447 | |||
448 | #else | ||
449 | |||
450 | -/* In user-mode most of the generic timer registers are inaccessible | ||
451 | +/* | ||
452 | + * In user-mode most of the generic timer registers are inaccessible | ||
453 | * however modern kernels (4.12+) allow access to cntvct_el0 | ||
454 | */ | ||
455 | |||
456 | @@ -XXX,XX +XXX,XX @@ static uint64_t gt_virt_cnt_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
457 | { | ||
458 | ARMCPU *cpu = env_archcpu(env); | ||
459 | |||
460 | - /* Currently we have no support for QEMUTimer in linux-user so we | ||
461 | + /* | ||
462 | + * Currently we have no support for QEMUTimer in linux-user so we | ||
463 | * can't call gt_get_countervalue(env), instead we directly | ||
464 | * call the lower level functions. | ||
465 | */ | ||
466 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult ats_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
467 | bool isread) | ||
468 | { | ||
469 | if (ri->opc2 & 4) { | ||
470 | - /* The ATS12NSO* operations must trap to EL3 or EL2 if executed in | ||
471 | + /* | ||
472 | + * The ATS12NSO* operations must trap to EL3 or EL2 if executed in | ||
473 | * Secure EL1 (which can only happen if EL3 is AArch64). | ||
474 | * They are simply UNDEF if executed from NS EL1. | ||
475 | * They function normally from EL2 or EL3. | ||
476 | @@ -XXX,XX +XXX,XX @@ static uint64_t do_ats_write(CPUARMState *env, uint64_t value, | ||
477 | } | ||
478 | } | ||
479 | } else { | ||
480 | - /* fsr is a DFSR/IFSR value for the short descriptor | ||
481 | + /* | ||
482 | + * fsr is a DFSR/IFSR value for the short descriptor | ||
483 | * translation table format (with WnR always clear). | ||
484 | * Convert it to a 32-bit PAR. | ||
485 | */ | ||
486 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo pmsav8r_cp_reginfo[] = { | ||
487 | }; | ||
488 | |||
489 | static const ARMCPRegInfo pmsav7_cp_reginfo[] = { | ||
490 | - /* Reset for all these registers is handled in arm_cpu_reset(), | ||
491 | + /* | ||
492 | + * Reset for all these registers is handled in arm_cpu_reset(), | ||
493 | * because the PMSAv7 is also used by M-profile CPUs, which do | ||
494 | * not register cpregs but still need the state to be reset. | ||
495 | */ | ||
496 | @@ -XXX,XX +XXX,XX @@ static void vmsa_ttbcr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
497 | } | ||
498 | |||
499 | if (arm_feature(env, ARM_FEATURE_LPAE)) { | ||
500 | - /* With LPAE the TTBCR could result in a change of ASID | ||
501 | + /* | ||
502 | + * With LPAE the TTBCR could result in a change of ASID | ||
503 | * via the TTBCR.A1 bit, so do a TLB flush. | ||
504 | */ | ||
505 | tlb_flush(CPU(cpu)); | ||
506 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo vmsa_cp_reginfo[] = { | ||
507 | offsetoflow32(CPUARMState, cp15.tcr_el[1])} }, | ||
508 | }; | ||
509 | |||
510 | -/* Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
511 | +/* | ||
512 | + * Note that unlike TTBCR, writing to TTBCR2 does not require flushing | ||
513 | * qemu tlbs nor adjusting cached masks. | ||
514 | */ | ||
515 | static const ARMCPRegInfo ttbcr2_reginfo = { | ||
516 | @@ -XXX,XX +XXX,XX @@ static void omap_wfi_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
517 | static void omap_cachemaint_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
518 | uint64_t value) | ||
519 | { | ||
520 | - /* On OMAP there are registers indicating the max/min index of dcache lines | ||
521 | + /* | ||
522 | + * On OMAP there are registers indicating the max/min index of dcache lines | ||
523 | * containing a dirty line; cache flush operations have to reset these. | ||
524 | */ | ||
525 | env->cp15.c15_i_max = 0x000; | ||
526 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo omap_cp_reginfo[] = { | ||
527 | .crm = 8, .opc1 = 0, .opc2 = 0, .access = PL1_RW, | ||
528 | .type = ARM_CP_NO_RAW, | ||
529 | .readfn = arm_cp_read_zero, .writefn = omap_wfi_write, }, | ||
530 | - /* TODO: Peripheral port remap register: | ||
531 | + /* | ||
532 | + * TODO: Peripheral port remap register: | ||
533 | * On OMAP2 mcr p15, 0, rn, c15, c2, 4 sets up the interrupt controller | ||
534 | * base address at $rn & ~0xfff and map size of 0x200 << ($rn & 0xfff), | ||
535 | * when MMU is off. | ||
536 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = { | ||
537 | .cp = 15, .crn = 1, .crm = 0, .opc1 = 0, .opc2 = 1, .access = PL1_RW, | ||
538 | .fieldoffset = offsetof(CPUARMState, cp15.c1_xscaleauxcr), | ||
539 | .resetvalue = 0, }, | ||
540 | - /* XScale specific cache-lockdown: since we have no cache we NOP these | ||
541 | + /* | ||
542 | + * XScale specific cache-lockdown: since we have no cache we NOP these | ||
543 | * and hope the guest does not really rely on cache behaviour. | ||
544 | */ | ||
545 | { .name = "XSCALE_LOCK_ICACHE_LINE", | ||
546 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo xscale_cp_reginfo[] = { | ||
547 | }; | ||
548 | |||
549 | static const ARMCPRegInfo dummy_c15_cp_reginfo[] = { | ||
550 | - /* RAZ/WI the whole crn=15 space, when we don't have a more specific | ||
551 | + /* | ||
552 | + * RAZ/WI the whole crn=15 space, when we don't have a more specific | ||
553 | * implementation of this implementation-defined space. | ||
554 | * Ideally this should eventually disappear in favour of actually | ||
555 | * implementing the correct behaviour for all cores. | ||
556 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { | ||
557 | }; | ||
558 | |||
559 | static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { | ||
560 | - /* The cache test-and-clean instructions always return (1 << 30) | ||
561 | + /* | ||
562 | + * The cache test-and-clean instructions always return (1 << 30) | ||
563 | * to indicate that there are no dirty cache lines. | ||
564 | */ | ||
565 | { .name = "TC_DCACHE", .cp = 15, .crn = 7, .crm = 10, .opc1 = 0, .opc2 = 3, | ||
566 | @@ -XXX,XX +XXX,XX @@ static uint64_t mpidr_read_val(CPUARMState *env) | ||
567 | |||
568 | if (arm_feature(env, ARM_FEATURE_V7MP)) { | ||
569 | mpidr |= (1U << 31); | ||
570 | - /* Cores which are uniprocessor (non-coherent) | ||
571 | + /* | ||
572 | + * Cores which are uniprocessor (non-coherent) | ||
573 | * but still implement the MP extensions set | ||
574 | * bit 30. (For instance, Cortex-R5). | ||
575 | */ | ||
576 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult access_tocu(CPUARMState *env, const ARMCPRegInfo *ri, | ||
577 | return do_cacheop_pou_access(env, HCR_TOCU | HCR_TPU); | ||
578 | } | ||
579 | |||
580 | -/* See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | ||
581 | +/* | ||
582 | + * See: D4.7.2 TLB maintenance requirements and the TLB maintenance instructions | ||
583 | * Page D4-1736 (DDI0487A.b) | ||
584 | */ | ||
585 | |||
586 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_alle3is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
587 | static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
588 | uint64_t value) | ||
589 | { | ||
590 | - /* Invalidate by VA, EL2 | ||
591 | + /* | ||
592 | + * Invalidate by VA, EL2 | ||
593 | * Currently handles both VAE2 and VALE2, since we don't support | ||
594 | * flush-last-level-only. | ||
595 | */ | ||
596 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
597 | static void tlbi_aa64_vae3_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
598 | uint64_t value) | ||
599 | { | ||
600 | - /* Invalidate by VA, EL3 | ||
601 | + /* | ||
602 | + * Invalidate by VA, EL3 | ||
603 | * Currently handles both VAE3 and VALE3, since we don't support | ||
604 | * flush-last-level-only. | ||
605 | */ | ||
606 | @@ -XXX,XX +XXX,XX @@ static void tlbi_aa64_vae1is_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
607 | static void tlbi_aa64_vae1_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
608 | uint64_t value) | ||
609 | { | ||
610 | - /* Invalidate by VA, EL1&0 (AArch64 version). | ||
611 | + /* | ||
612 | + * Invalidate by VA, EL1&0 (AArch64 version). | ||
613 | * Currently handles all of VAE1, VAAE1, VAALE1 and VALE1, | ||
614 | * since we don't support flush-for-specific-ASID-only or | ||
615 | * flush-last-level-only. | ||
616 | @@ -XXX,XX +XXX,XX @@ static CPAccessResult sp_el0_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
617 | bool isread) | ||
618 | { | ||
619 | if (!(env->pstate & PSTATE_SP)) { | ||
620 | - /* Access to SP_EL0 is undefined if it's being used as | ||
621 | + /* | ||
622 | + * Access to SP_EL0 is undefined if it's being used as | ||
623 | * the stack pointer. | ||
624 | */ | ||
625 | return CP_ACCESS_TRAP_UNCATEGORIZED; | ||
626 | @@ -XXX,XX +XXX,XX @@ static void sctlr_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
627 | } | ||
628 | |||
629 | if (raw_read(env, ri) == value) { | ||
630 | - /* Skip the TLB flush if nothing actually changed; Linux likes | ||
631 | + /* | ||
632 | + * Skip the TLB flush if nothing actually changed; Linux likes | ||
633 | * to do a lot of pointless SCTLR writes. | ||
634 | */ | ||
635 | return; | ||
636 | @@ -XXX,XX +XXX,XX @@ static void mdcr_el2_write(CPUARMState *env, const ARMCPRegInfo *ri, | ||
637 | } | ||
638 | |||
639 | static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
640 | - /* Minimal set of EL0-visible registers. This will need to be expanded | ||
641 | + /* | ||
642 | + * Minimal set of EL0-visible registers. This will need to be expanded | ||
643 | * significantly for system emulation of AArch64 CPUs. | ||
644 | */ | ||
645 | { .name = "NZCV", .state = ARM_CP_STATE_AA64, | ||
646 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v8_cp_reginfo[] = { | ||
647 | .opc0 = 3, .opc1 = 0, .crn = 4, .crm = 0, .opc2 = 0, | ||
648 | .access = PL1_RW, | ||
649 | .fieldoffset = offsetof(CPUARMState, banked_spsr[BANK_SVC]) }, | ||
650 | - /* We rely on the access checks not allowing the guest to write to the | ||
651 | + /* | ||
652 | + * We rely on the access checks not allowing the guest to write to the | ||
653 | * state field when SPSel indicates that it's being used as the stack | ||
654 | * pointer. | ||
655 | */ | ||
656 | @@ -XXX,XX +XXX,XX @@ static void do_hcr_write(CPUARMState *env, uint64_t value, uint64_t valid_mask) | ||
657 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
658 | valid_mask &= ~HCR_HCD; | ||
659 | } else if (cpu->psci_conduit != QEMU_PSCI_CONDUIT_SMC) { | ||
660 | - /* Architecturally HCR.TSC is RES0 if EL3 is not implemented. | ||
661 | + /* | ||
662 | + * Architecturally HCR.TSC is RES0 if EL3 is not implemented. | ||
663 | * However, if we're using the SMC PSCI conduit then QEMU is | ||
664 | * effectively acting like EL3 firmware and so the guest at | ||
665 | * EL2 should retain the ability to prevent EL1 from being | ||
666 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
667 | .access = PL2_W, .type = ARM_CP_NO_RAW | ARM_CP_EL3_NO_EL2_UNDEF, | ||
668 | .writefn = tlbi_aa64_vae2is_write }, | ||
669 | #ifndef CONFIG_USER_ONLY | ||
670 | - /* Unlike the other EL2-related AT operations, these must | ||
671 | + /* | ||
672 | + * Unlike the other EL2-related AT operations, these must | ||
673 | * UNDEF from EL3 if EL2 is not implemented, which is why we | ||
674 | * define them here rather than with the rest of the AT ops. | ||
675 | */ | ||
676 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
677 | .access = PL2_W, .accessfn = at_s1e2_access, | ||
678 | .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC | ARM_CP_EL3_NO_EL2_UNDEF, | ||
679 | .writefn = ats_write64 }, | ||
680 | - /* The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
681 | + /* | ||
682 | + * The AArch32 ATS1H* operations are CONSTRAINED UNPREDICTABLE | ||
683 | * if EL2 is not implemented; we choose to UNDEF. Behaviour at EL3 | ||
684 | * with SCR.NS == 0 outside Monitor mode is UNPREDICTABLE; we choose | ||
685 | * to behave as if SCR.NS was 1. | ||
686 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_cp_reginfo[] = { | ||
687 | .writefn = ats1h_write, .type = ARM_CP_NO_RAW | ARM_CP_RAISES_EXC }, | ||
688 | { .name = "CNTHCTL_EL2", .state = ARM_CP_STATE_BOTH, | ||
689 | .opc0 = 3, .opc1 = 4, .crn = 14, .crm = 1, .opc2 = 0, | ||
690 | - /* ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the | ||
691 | + /* | ||
692 | + * ARMv7 requires bit 0 and 1 to reset to 1. ARMv8 defines the | ||
693 | * reset values as IMPDEF. We choose to reset to 3 to comply with | ||
694 | * both ARMv7 and ARMv8. | ||
695 | */ | ||
696 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo el2_sec_cp_reginfo[] = { | ||
697 | static CPAccessResult nsacr_access(CPUARMState *env, const ARMCPRegInfo *ri, | ||
698 | bool isread) | ||
699 | { | ||
700 | - /* The NSACR is RW at EL3, and RO for NS EL1 and NS EL2. | ||
701 | + /* | ||
702 | + * The NSACR is RW at EL3, and RO for NS EL1 and NS EL2. | ||
703 | * At Secure EL1 it traps to EL3 or EL2. | ||
704 | */ | ||
705 | if (arm_current_el(env) == 3) { | ||
706 | @@ -XXX,XX +XXX,XX @@ static void define_pmu_regs(ARMCPU *cpu) | ||
707 | } | ||
708 | } | ||
709 | |||
710 | -/* We don't know until after realize whether there's a GICv3 | ||
711 | +/* | ||
712 | + * We don't know until after realize whether there's a GICv3 | ||
713 | * attached, and that is what registers the gicv3 sysregs. | ||
714 | * So we have to fill in the GIC fields in ID_PFR/ID_PFR1_EL1/ID_AA64PFR0_EL1 | ||
715 | * at runtime. | ||
716 | @@ -XXX,XX +XXX,XX @@ static uint64_t id_aa64pfr0_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
717 | } | ||
718 | #endif | ||
719 | |||
720 | -/* Shared logic between LORID and the rest of the LOR* registers. | ||
721 | +/* | ||
722 | + * Shared logic between LORID and the rest of the LOR* registers. | ||
723 | * Secure state exclusion has already been dealt with. | ||
724 | */ | ||
725 | static CPAccessResult access_lor_ns(CPUARMState *env, | ||
726 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
727 | |||
728 | define_arm_cp_regs(cpu, cp_reginfo); | ||
729 | if (!arm_feature(env, ARM_FEATURE_V8)) { | ||
730 | - /* Must go early as it is full of wildcards that may be | ||
731 | + /* | ||
732 | + * Must go early as it is full of wildcards that may be | ||
733 | * overridden by later definitions. | ||
734 | */ | ||
735 | define_arm_cp_regs(cpu, not_v8_cp_reginfo); | ||
736 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
737 | .access = PL1_R, .type = ARM_CP_CONST, | ||
738 | .accessfn = access_aa32_tid3, | ||
739 | .resetvalue = cpu->isar.id_pfr0 }, | ||
740 | - /* ID_PFR1 is not a plain ARM_CP_CONST because we don't know | ||
741 | + /* | ||
742 | + * ID_PFR1 is not a plain ARM_CP_CONST because we don't know | ||
743 | * the value of the GIC field until after we define these regs. | ||
744 | */ | ||
745 | { .name = "ID_PFR1", .state = ARM_CP_STATE_BOTH, | ||
746 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
747 | |||
748 | define_arm_cp_regs(cpu, el3_regs); | ||
749 | } | ||
750 | - /* The behaviour of NSACR is sufficiently various that we don't | ||
751 | + /* | ||
752 | + * The behaviour of NSACR is sufficiently various that we don't | ||
753 | * try to describe it in a single reginfo: | ||
754 | * if EL3 is 64 bit, then trap to EL3 from S EL1, | ||
755 | * reads as constant 0xc00 from NS EL1 and NS EL2 | ||
756 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
757 | if (cpu_isar_feature(aa32_jazelle, cpu)) { | ||
758 | define_arm_cp_regs(cpu, jazelle_regs); | ||
759 | } | ||
760 | - /* Slightly awkwardly, the OMAP and StrongARM cores need all of | ||
761 | + /* | ||
762 | + * Slightly awkwardly, the OMAP and StrongARM cores need all of | ||
763 | * cp15 crn=0 to be writes-ignored, whereas for other cores they should | ||
764 | * be read-only (ie write causes UNDEF exception). | ||
765 | */ | ||
766 | { | ||
767 | ARMCPRegInfo id_pre_v8_midr_cp_reginfo[] = { | ||
768 | - /* Pre-v8 MIDR space. | ||
769 | + /* | ||
770 | + * Pre-v8 MIDR space. | ||
771 | * Note that the MIDR isn't a simple constant register because | ||
772 | * of the TI925 behaviour where writes to another register can | ||
773 | * cause the MIDR value to change. | ||
774 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
775 | if (arm_feature(env, ARM_FEATURE_OMAPCP) || | ||
776 | arm_feature(env, ARM_FEATURE_STRONGARM)) { | ||
777 | size_t i; | ||
778 | - /* Register the blanket "writes ignored" value first to cover the | ||
779 | + /* | ||
780 | + * Register the blanket "writes ignored" value first to cover the | ||
781 | * whole space. Then update the specific ID registers to allow write | ||
782 | * access, so that they ignore writes rather than causing them to | ||
783 | * UNDEF. | ||
784 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
785 | .raw_writefn = raw_write, | ||
786 | }; | ||
787 | if (arm_feature(env, ARM_FEATURE_XSCALE)) { | ||
788 | - /* Normally we would always end the TB on an SCTLR write, but Linux | ||
789 | + /* | ||
790 | + * Normally we would always end the TB on an SCTLR write, but Linux | ||
791 | * arch/arm/mach-pxa/sleep.S expects two instructions following | ||
792 | * an MMU enable to execute from cache. Imitate this behaviour. | ||
793 | */ | ||
794 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_hashtable(ARMCPU *cpu, const ARMCPRegInfo *r, | ||
795 | void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
796 | const ARMCPRegInfo *r, void *opaque) | ||
797 | { | ||
798 | - /* Define implementations of coprocessor registers. | ||
799 | + /* | ||
800 | + * Define implementations of coprocessor registers. | ||
801 | * We store these in a hashtable because typically | ||
802 | * there are less than 150 registers in a space which | ||
803 | * is 16*16*16*8*8 = 262144 in size. | ||
804 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
805 | default: | ||
806 | g_assert_not_reached(); | ||
807 | } | ||
808 | - /* The AArch64 pseudocode CheckSystemAccess() specifies that op1 | ||
809 | + /* | ||
810 | + * The AArch64 pseudocode CheckSystemAccess() specifies that op1 | ||
811 | * encodes a minimum access level for the register. We roll this | ||
812 | * runtime check into our general permission check code, so check | ||
813 | * here that the reginfo's specified permissions are strict enough | ||
814 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
815 | assert((r->access & ~mask) == 0); | ||
816 | } | ||
817 | |||
818 | - /* Check that the register definition has enough info to handle | ||
819 | + /* | ||
820 | + * Check that the register definition has enough info to handle | ||
821 | * reads and writes if they are permitted. | ||
822 | */ | ||
823 | if (!(r->type & (ARM_CP_SPECIAL_MASK | ARM_CP_CONST))) { | ||
824 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
825 | continue; | ||
826 | } | ||
827 | if (state == ARM_CP_STATE_AA32) { | ||
828 | - /* Under AArch32 CP registers can be common | ||
829 | + /* | ||
830 | + * Under AArch32 CP registers can be common | ||
831 | * (same for secure and non-secure world) or banked. | ||
832 | */ | ||
833 | char *name; | ||
834 | @@ -XXX,XX +XXX,XX @@ void define_one_arm_cp_reg_with_opaque(ARMCPU *cpu, | ||
835 | g_assert_not_reached(); | ||
836 | } | ||
837 | } else { | ||
838 | - /* AArch64 registers get mapped to non-secure instance | ||
839 | - * of AArch32 */ | ||
840 | + /* | ||
841 | + * AArch64 registers get mapped to non-secure instance | ||
842 | + * of AArch32 | ||
843 | + */ | ||
844 | add_cpreg_to_hashtable(cpu, r, opaque, state, | ||
845 | ARM_CP_SECSTATE_NS, | ||
846 | crm, opc1, opc2, r->name); | ||
847 | @@ -XXX,XX +XXX,XX @@ void arm_cp_reset_ignore(CPUARMState *env, const ARMCPRegInfo *opaque) | ||
848 | |||
849 | static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type) | ||
850 | { | ||
851 | - /* Return true if it is not valid for us to switch to | ||
852 | + /* | ||
853 | + * Return true if it is not valid for us to switch to | ||
854 | * this CPU mode (ie all the UNPREDICTABLE cases in | ||
855 | * the ARM ARM CPSRWriteByInstr pseudocode). | ||
856 | */ | ||
857 | @@ -XXX,XX +XXX,XX @@ static int bad_mode_switch(CPUARMState *env, int mode, CPSRWriteType write_type) | ||
858 | case ARM_CPU_MODE_UND: | ||
859 | case ARM_CPU_MODE_IRQ: | ||
860 | case ARM_CPU_MODE_FIQ: | ||
861 | - /* Note that we don't implement the IMPDEF NSACR.RFR which in v7 | ||
862 | + /* | ||
863 | + * Note that we don't implement the IMPDEF NSACR.RFR which in v7 | ||
864 | * allows FIQ mode to be Secure-only. (In v8 this doesn't exist.) | ||
865 | */ | ||
866 | - /* If HCR.TGE is set then changes from Monitor to NS PL1 via MSR | ||
867 | + /* | ||
868 | + * If HCR.TGE is set then changes from Monitor to NS PL1 via MSR | ||
869 | * and CPS are treated as illegal mode changes. | ||
870 | */ | ||
871 | if (write_type == CPSRWriteByInstr && | ||
872 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
873 | env->GE = (val >> 16) & 0xf; | ||
874 | } | ||
875 | |||
876 | - /* In a V7 implementation that includes the security extensions but does | ||
877 | + /* | ||
878 | + * In a V7 implementation that includes the security extensions but does | ||
879 | * not include Virtualization Extensions the SCR.FW and SCR.AW bits control | ||
880 | * whether non-secure software is allowed to change the CPSR_F and CPSR_A | ||
881 | * bits respectively. | ||
882 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
883 | changed_daif = (env->daif ^ val) & mask; | ||
884 | |||
885 | if (changed_daif & CPSR_A) { | ||
886 | - /* Check to see if we are allowed to change the masking of async | ||
887 | + /* | ||
888 | + * Check to see if we are allowed to change the masking of async | ||
889 | * abort exceptions from a non-secure state. | ||
890 | */ | ||
891 | if (!(env->cp15.scr_el3 & SCR_AW)) { | ||
892 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
893 | } | ||
894 | |||
895 | if (changed_daif & CPSR_F) { | ||
896 | - /* Check to see if we are allowed to change the masking of FIQ | ||
897 | + /* | ||
898 | + * Check to see if we are allowed to change the masking of FIQ | ||
899 | * exceptions from a non-secure state. | ||
900 | */ | ||
901 | if (!(env->cp15.scr_el3 & SCR_FW)) { | ||
902 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
903 | mask &= ~CPSR_F; | ||
904 | } | ||
905 | |||
906 | - /* Check whether non-maskable FIQ (NMFI) support is enabled. | ||
907 | + /* | ||
908 | + * Check whether non-maskable FIQ (NMFI) support is enabled. | ||
909 | * If this bit is set software is not allowed to mask | ||
910 | * FIQs, but is allowed to set CPSR_F to 0. | ||
911 | */ | ||
912 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
913 | if (write_type != CPSRWriteRaw && | ||
914 | ((env->uncached_cpsr ^ val) & mask & CPSR_M)) { | ||
915 | if ((env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR) { | ||
916 | - /* Note that we can only get here in USR mode if this is a | ||
917 | + /* | ||
918 | + * Note that we can only get here in USR mode if this is a | ||
919 | * gdb stub write; for this case we follow the architectural | ||
920 | * behaviour for guest writes in USR mode of ignoring an attempt | ||
921 | * to switch mode. (Those are caught by translate.c for writes | ||
922 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, | ||
923 | */ | ||
924 | mask &= ~CPSR_M; | ||
925 | } else if (bad_mode_switch(env, val & CPSR_M, write_type)) { | ||
926 | - /* Attempt to switch to an invalid mode: this is UNPREDICTABLE in | ||
927 | + /* | ||
928 | + * Attempt to switch to an invalid mode: this is UNPREDICTABLE in | ||
929 | * v7, and has defined behaviour in v8: | ||
930 | * + leave CPSR.M untouched | ||
931 | * + allow changes to the other CPSR fields | ||
932 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) | ||
933 | env->regs[14] = env->banked_r14[r14_bank_number(mode)]; | ||
934 | } | ||
935 | |||
936 | -/* Physical Interrupt Target EL Lookup Table | ||
937 | +/* | ||
938 | + * Physical Interrupt Target EL Lookup Table | ||
939 | * | ||
940 | * [ From ARM ARM section G1.13.4 (Table G1-15) ] | ||
941 | * | ||
942 | @@ -XXX,XX +XXX,XX @@ uint32_t arm_phys_excp_target_el(CPUState *cs, uint32_t excp_idx, | ||
943 | if (arm_feature(env, ARM_FEATURE_EL3)) { | ||
944 | rw = ((env->cp15.scr_el3 & SCR_RW) == SCR_RW); | ||
945 | } else { | ||
946 | - /* Either EL2 is the highest EL (and so the EL2 register width | ||
947 | + /* | ||
948 | + * Either EL2 is the highest EL (and so the EL2 register width | ||
949 | * is given by is64); or there is no EL2 or EL3, in which case | ||
950 | * the value of 'rw' does not affect the table lookup anyway. | ||
951 | */ | ||
952 | @@ -XXX,XX +XXX,XX @@ void aarch64_sync_64_to_32(CPUARMState *env) | ||
953 | env->banked_r13[bank_number(ARM_CPU_MODE_UND)] = env->xregs[23]; | ||
954 | } | ||
955 | |||
956 | - /* Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ | ||
957 | + /* | ||
958 | + * Registers x24-x30 are mapped to r8-r14 in FIQ mode. If we are in FIQ | ||
959 | * mode, then we can copy to r8-r14. Otherwise, we copy to the | ||
960 | * FIQ bank for r8-r14. | ||
961 | */ | ||
962 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | ||
963 | /* High vectors. When enabled, base address cannot be remapped. */ | ||
964 | addr += 0xffff0000; | ||
965 | } else { | ||
966 | - /* ARM v7 architectures provide a vector base address register to remap | ||
967 | + /* | ||
968 | + * ARM v7 architectures provide a vector base address register to remap | ||
969 | * the interrupt vector table. | ||
970 | * This register is only followed in non-monitor mode, and is banked. | ||
971 | * Note: only bits 31:5 are valid. | ||
972 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch64(CPUState *cs) | ||
973 | aarch64_sve_change_el(env, cur_el, new_el, is_a64(env)); | ||
974 | |||
975 | if (cur_el < new_el) { | ||
976 | - /* Entry vector offset depends on whether the implemented EL | ||
977 | + /* | ||
978 | + * Entry vector offset depends on whether the implemented EL | ||
979 | * immediately lower than the target level is using AArch32 or AArch64 | ||
980 | */ | ||
981 | bool is_aa64; | ||
982 | @@ -XXX,XX +XXX,XX @@ static void handle_semihosting(CPUState *cs) | ||
983 | } | ||
984 | #endif | ||
985 | |||
986 | -/* Handle a CPU exception for A and R profile CPUs. | ||
987 | +/* | ||
988 | + * Handle a CPU exception for A and R profile CPUs. | ||
989 | * Do any appropriate logging, handle PSCI calls, and then hand off | ||
990 | * to the AArch64-entry or AArch32-entry function depending on the | ||
991 | * target exception level's register width. | ||
992 | @@ -XXX,XX +XXX,XX @@ void arm_cpu_do_interrupt(CPUState *cs) | ||
993 | } | ||
994 | #endif | ||
995 | |||
996 | - /* Hooks may change global state so BQL should be held, also the | ||
997 | + /* | ||
998 | + * Hooks may change global state so BQL should be held, also the | ||
999 | * BQL needs to be held for any modification of | ||
1000 | * cs->interrupt_request. | ||
1001 | */ | ||
1002 | @@ -XXX,XX +XXX,XX @@ ARMVAParameters aa64_va_parameters(CPUARMState *env, uint64_t va, | ||
1003 | }; | ||
1004 | } | ||
1005 | |||
1006 | -/* Note that signed overflow is undefined in C. The following routines are | ||
1007 | - careful to use unsigned types where modulo arithmetic is required. | ||
1008 | - Failure to do so _will_ break on newer gcc. */ | ||
1009 | +/* | ||
1010 | + * Note that signed overflow is undefined in C. The following routines are | ||
1011 | + * careful to use unsigned types where modulo arithmetic is required. | ||
1012 | + * Failure to do so _will_ break on newer gcc. | ||
1013 | + */ | ||
1014 | |||
1015 | /* Signed saturating arithmetic. */ | ||
1016 | |||
1017 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b) | ||
1018 | return (a & mask) | (b & ~mask); | ||
1019 | } | ||
1020 | |||
1021 | -/* CRC helpers. | ||
1022 | +/* | ||
1023 | + * CRC helpers. | ||
1024 | * The upper bytes of val (above the number specified by 'bytes') must have | ||
1025 | * been zeroed out by the caller. | ||
1026 | */ | ||
1027 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(crc32c)(uint32_t acc, uint32_t val, uint32_t bytes) | ||
1028 | return crc32c(acc, buf, bytes) ^ 0xffffffff; | ||
1029 | } | ||
1030 | |||
1031 | -/* Return the exception level to which FP-disabled exceptions should | ||
1032 | +/* | ||
1033 | + * Return the exception level to which FP-disabled exceptions should | ||
1034 | * be taken, or 0 if FP is enabled. | ||
1035 | */ | ||
1036 | int fp_exception_el(CPUARMState *env, int cur_el) | ||
1037 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
1038 | #ifndef CONFIG_USER_ONLY | ||
1039 | uint64_t hcr_el2; | ||
1040 | |||
1041 | - /* CPACR and the CPTR registers don't exist before v6, so FP is | ||
1042 | + /* | ||
1043 | + * CPACR and the CPTR registers don't exist before v6, so FP is | ||
1044 | * always accessible | ||
1045 | */ | ||
1046 | if (!arm_feature(env, ARM_FEATURE_V6)) { | ||
1047 | @@ -XXX,XX +XXX,XX @@ int fp_exception_el(CPUARMState *env, int cur_el) | ||
1048 | |||
1049 | hcr_el2 = arm_hcr_el2_eff(env); | ||
1050 | |||
1051 | - /* The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
1052 | + /* | ||
1053 | + * The CPACR controls traps to EL1, or PL1 if we're 32 bit: | ||
1054 | * 0, 2 : trap EL0 and EL1/PL1 accesses | ||
1055 | * 1 : trap only EL0 accesses | ||
1056 | * 3 : trap no accesses | ||
1057 | -- | ||
1058 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Fabiano Rosas <farosas@suse.de> | ||
1 | 2 | ||
3 | Fix the following: | ||
4 | |||
5 | ERROR: spaces required around that '|' (ctx:VxV) | ||
6 | ERROR: space required before the open parenthesis '(' | ||
7 | ERROR: spaces required around that '+' (ctx:VxB) | ||
8 | ERROR: space prohibited between function name and open parenthesis '(' | ||
9 | |||
10 | (the last two still have some occurrences in macros which I left | ||
11 | behind because it might impact readability) | ||
12 | |||
13 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
14 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
15 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
16 | Message-id: 20221213190537.511-3-farosas@suse.de | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
18 | --- | ||
19 | target/arm/helper.c | 42 +++++++++++++++++++++--------------------- | ||
20 | 1 file changed, 21 insertions(+), 21 deletions(-) | ||
21 | |||
22 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/target/arm/helper.c | ||
25 | +++ b/target/arm/helper.c | ||
26 | @@ -XXX,XX +XXX,XX @@ static void add_cpreg_to_list(gpointer key, gpointer opaque) | ||
27 | uint32_t regidx = (uintptr_t)key; | ||
28 | const ARMCPRegInfo *ri = get_arm_cp_reginfo(cpu->cp_regs, regidx); | ||
29 | |||
30 | - if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { | ||
31 | + if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) { | ||
32 | cpu->cpreg_indexes[cpu->cpreg_array_len] = cpreg_to_kvm_id(regidx); | ||
33 | /* The value array need not be initialized at this point */ | ||
34 | cpu->cpreg_array_len++; | ||
35 | @@ -XXX,XX +XXX,XX @@ static void count_cpreg(gpointer key, gpointer opaque) | ||
36 | |||
37 | ri = g_hash_table_lookup(cpu->cp_regs, key); | ||
38 | |||
39 | - if (!(ri->type & (ARM_CP_NO_RAW|ARM_CP_ALIAS))) { | ||
40 | + if (!(ri->type & (ARM_CP_NO_RAW | ARM_CP_ALIAS))) { | ||
41 | cpu->cpreg_array_len++; | ||
42 | } | ||
43 | } | ||
44 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v6k_cp_reginfo[] = { | ||
45 | .resetfn = arm_cp_reset_ignore }, | ||
46 | { .name = "TPIDRRO_EL0", .state = ARM_CP_STATE_AA64, | ||
47 | .opc0 = 3, .opc1 = 3, .opc2 = 3, .crn = 13, .crm = 0, | ||
48 | - .access = PL0_R|PL1_W, | ||
49 | + .access = PL0_R | PL1_W, | ||
50 | .fieldoffset = offsetof(CPUARMState, cp15.tpidrro_el[0]), | ||
51 | .resetvalue = 0}, | ||
52 | { .name = "TPIDRURO", .cp = 15, .crn = 13, .crm = 0, .opc1 = 0, .opc2 = 3, | ||
53 | - .access = PL0_R|PL1_W, | ||
54 | + .access = PL0_R | PL1_W, | ||
55 | .bank_fieldoffsets = { offsetoflow32(CPUARMState, cp15.tpidruro_s), | ||
56 | offsetoflow32(CPUARMState, cp15.tpidruro_ns) }, | ||
57 | .resetfn = arm_cp_reset_ignore }, | ||
58 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo cache_block_ops_cp_reginfo[] = { | ||
59 | .resetvalue = 0 }, | ||
60 | /* The cache ops themselves: these all NOP for QEMU */ | ||
61 | { .name = "IICR", .cp = 15, .crm = 5, .opc1 = 0, | ||
62 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
63 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
64 | { .name = "IDCR", .cp = 15, .crm = 6, .opc1 = 0, | ||
65 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
66 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
67 | { .name = "CDCR", .cp = 15, .crm = 12, .opc1 = 0, | ||
68 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
69 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
70 | { .name = "PIR", .cp = 15, .crm = 12, .opc1 = 1, | ||
71 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
72 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
73 | { .name = "PDR", .cp = 15, .crm = 12, .opc1 = 2, | ||
74 | - .access = PL0_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
75 | + .access = PL0_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
76 | { .name = "CIDCR", .cp = 15, .crm = 14, .opc1 = 0, | ||
77 | - .access = PL1_W, .type = ARM_CP_NOP|ARM_CP_64BIT }, | ||
78 | + .access = PL1_W, .type = ARM_CP_NOP | ARM_CP_64BIT }, | ||
79 | }; | ||
80 | |||
81 | static const ARMCPRegInfo cache_test_clean_cp_reginfo[] = { | ||
82 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
83 | ARMCPRegInfo cbar = { | ||
84 | .name = "CBAR", | ||
85 | .cp = 15, .crn = 15, .crm = 0, .opc1 = 4, .opc2 = 0, | ||
86 | - .access = PL1_R|PL3_W, .resetvalue = cpu->reset_cbar, | ||
87 | + .access = PL1_R | PL3_W, .resetvalue = cpu->reset_cbar, | ||
88 | .fieldoffset = offsetof(CPUARMState, | ||
89 | cp15.c15_config_base_address) | ||
90 | }; | ||
91 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) | ||
92 | return; | ||
93 | |||
94 | if (old_mode == ARM_CPU_MODE_FIQ) { | ||
95 | - memcpy (env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
96 | - memcpy (env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t)); | ||
97 | + memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
98 | + memcpy(env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t)); | ||
99 | } else if (mode == ARM_CPU_MODE_FIQ) { | ||
100 | - memcpy (env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
101 | - memcpy (env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t)); | ||
102 | + memcpy(env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t)); | ||
103 | + memcpy(env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t)); | ||
104 | } | ||
105 | |||
106 | i = bank_number(old_mode); | ||
107 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
108 | RESULT(sum, n, 16); \ | ||
109 | if (sum >= 0) \ | ||
110 | ge |= 3 << (n * 2); \ | ||
111 | - } while(0) | ||
112 | + } while (0) | ||
113 | |||
114 | #define SARITH8(a, b, n, op) do { \ | ||
115 | int32_t sum; \ | ||
116 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
117 | RESULT(sum, n, 8); \ | ||
118 | if (sum >= 0) \ | ||
119 | ge |= 1 << n; \ | ||
120 | - } while(0) | ||
121 | + } while (0) | ||
122 | |||
123 | |||
124 | #define ADD16(a, b, n) SARITH16(a, b, n, +) | ||
125 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
126 | RESULT(sum, n, 16); \ | ||
127 | if ((sum >> 16) == 1) \ | ||
128 | ge |= 3 << (n * 2); \ | ||
129 | - } while(0) | ||
130 | + } while (0) | ||
131 | |||
132 | #define ADD8(a, b, n) do { \ | ||
133 | uint32_t sum; \ | ||
134 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
135 | RESULT(sum, n, 8); \ | ||
136 | if ((sum >> 8) == 1) \ | ||
137 | ge |= 1 << n; \ | ||
138 | - } while(0) | ||
139 | + } while (0) | ||
140 | |||
141 | #define SUB16(a, b, n) do { \ | ||
142 | uint32_t sum; \ | ||
143 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
144 | RESULT(sum, n, 16); \ | ||
145 | if ((sum >> 16) == 0) \ | ||
146 | ge |= 3 << (n * 2); \ | ||
147 | - } while(0) | ||
148 | + } while (0) | ||
149 | |||
150 | #define SUB8(a, b, n) do { \ | ||
151 | uint32_t sum; \ | ||
152 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) | ||
153 | RESULT(sum, n, 8); \ | ||
154 | if ((sum >> 8) == 0) \ | ||
155 | ge |= 1 << n; \ | ||
156 | - } while(0) | ||
157 | + } while (0) | ||
158 | |||
159 | #define PFX u | ||
160 | #define ARITH_GE | ||
161 | -- | ||
162 | 2.25.1 | diff view generated by jsdifflib |
1 | From: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | 1 | From: Fabiano Rosas <farosas@suse.de> |
---|---|---|---|
2 | 2 | ||
3 | This actually implements pre_save and post_load methods for in-kernel | 3 | Fix this: |
4 | vGICv3. | 4 | ERROR: braces {} are necessary for all arms of this statement |
5 | 5 | ||
6 | Signed-off-by: Pavel Fedin <p.fedin@samsung.com> | 6 | Signed-off-by: Fabiano Rosas <farosas@suse.de> |
7 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
8 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
9 | Message-id: 20221213190537.511-4-farosas@suse.de | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | ||
10 | Message-id: 1487850673-26455-4-git-send-email-vijay.kilari@gmail.com | ||
11 | [PMM: | ||
12 | * use decimal, not 0bnnn | ||
13 | * fixed typo in names of ICC_APR0R_EL1 and ICC_AP1R_EL1 | ||
14 | * completely rearranged the get and put functions to read and write | ||
15 | the state in a natural order, rather than mixing distributor and | ||
16 | redistributor state together] | ||
17 | Signed-off-by: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | ||
18 | [Vijay: | ||
19 | * Update macro KVM_VGIC_ATTR | ||
20 | * Use 32 bit access for gicd and gicr | ||
21 | * GICD_IROUTER, GICD_TYPER, GICR_PROPBASER and GICR_PENDBASER reg | ||
22 | access are changed from 64-bit to 32-bit access | ||
23 | * Add ICC_SRE_EL1 save and restore | ||
24 | * Dropped translate_fn mechanism and coded functions to handle | ||
25 | save and restore of edge_trigger and priority | ||
26 | * Number of APnR register saved/restored based on number of | ||
27 | priority bits supported] | ||
28 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
29 | --- | 11 | --- |
30 | hw/intc/gicv3_internal.h | 1 + | 12 | target/arm/helper.c | 67 ++++++++++++++++++++++++++++----------------- |
31 | hw/intc/arm_gicv3_kvm.c | 573 +++++++++++++++++++++++++++++++++++++++++++++-- | 13 | 1 file changed, 42 insertions(+), 25 deletions(-) |
32 | 2 files changed, 558 insertions(+), 16 deletions(-) | ||
33 | 14 | ||
34 | diff --git a/hw/intc/gicv3_internal.h b/hw/intc/gicv3_internal.h | 15 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
35 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/hw/intc/gicv3_internal.h | 17 | --- a/target/arm/helper.c |
37 | +++ b/hw/intc/gicv3_internal.h | 18 | +++ b/target/arm/helper.c |
38 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask, |
39 | #define ICC_CTLR_EL1_EOIMODE (1U << 1) | 20 | env->CF = (val >> 29) & 1; |
40 | #define ICC_CTLR_EL1_PMHE (1U << 6) | 21 | env->VF = (val << 3) & 0x80000000; |
41 | #define ICC_CTLR_EL1_PRIBITS_SHIFT 8 | 22 | } |
42 | +#define ICC_CTLR_EL1_PRIBITS_MASK (7U << ICC_CTLR_EL1_PRIBITS_SHIFT) | 23 | - if (mask & CPSR_Q) |
43 | #define ICC_CTLR_EL1_IDBITS_SHIFT 11 | 24 | + if (mask & CPSR_Q) { |
44 | #define ICC_CTLR_EL1_SEIS (1U << 14) | 25 | env->QF = ((val & CPSR_Q) != 0); |
45 | #define ICC_CTLR_EL1_A3V (1U << 15) | 26 | - if (mask & CPSR_T) |
46 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | 27 | + } |
47 | index XXXXXXX..XXXXXXX 100644 | 28 | + if (mask & CPSR_T) { |
48 | --- a/hw/intc/arm_gicv3_kvm.c | 29 | env->thumb = ((val & CPSR_T) != 0); |
49 | +++ b/hw/intc/arm_gicv3_kvm.c | 30 | + } |
50 | @@ -XXX,XX +XXX,XX @@ | 31 | if (mask & CPSR_IT_0_1) { |
51 | #include "qapi/error.h" | 32 | env->condexec_bits &= ~3; |
52 | #include "hw/intc/arm_gicv3_common.h" | 33 | env->condexec_bits |= (val >> 25) & 3; |
53 | #include "hw/sysbus.h" | 34 | @@ -XXX,XX +XXX,XX @@ static void switch_mode(CPUARMState *env, int mode) |
54 | +#include "qemu/error-report.h" | 35 | int i; |
55 | #include "sysemu/kvm.h" | 36 | |
56 | #include "kvm_arm.h" | 37 | old_mode = env->uncached_cpsr & CPSR_M; |
57 | +#include "gicv3_internal.h" | 38 | - if (mode == old_mode) |
58 | #include "vgic_common.h" | 39 | + if (mode == old_mode) { |
59 | #include "migration/migration.h" | 40 | return; |
60 | 41 | + } | |
61 | @@ -XXX,XX +XXX,XX @@ | 42 | |
62 | #define KVM_ARM_GICV3_GET_CLASS(obj) \ | 43 | if (old_mode == ARM_CPU_MODE_FIQ) { |
63 | OBJECT_GET_CLASS(KVMARMGICv3Class, (obj), TYPE_KVM_ARM_GICV3) | 44 | memcpy(env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t)); |
64 | 45 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_do_interrupt_aarch32(CPUState *cs) | |
65 | +#define KVM_DEV_ARM_VGIC_SYSREG(op0, op1, crn, crm, op2) \ | 46 | new_mode = ARM_CPU_MODE_UND; |
66 | + (ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \ | 47 | addr = 0x04; |
67 | + ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \ | 48 | mask = CPSR_I; |
68 | + ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \ | 49 | - if (env->thumb) |
69 | + ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \ | 50 | + if (env->thumb) { |
70 | + ARM64_SYS_REG_SHIFT_MASK(op2, OP2)) | 51 | offset = 2; |
71 | + | 52 | - else |
72 | +#define ICC_PMR_EL1 \ | 53 | + } else { |
73 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 4, 6, 0) | 54 | offset = 4; |
74 | +#define ICC_BPR0_EL1 \ | 55 | + } |
75 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 8, 3) | 56 | break; |
76 | +#define ICC_AP0R_EL1(n) \ | 57 | case EXCP_SWI: |
77 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 8, 4 | n) | 58 | new_mode = ARM_CPU_MODE_SVC; |
78 | +#define ICC_AP1R_EL1(n) \ | 59 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_sat(uint16_t a, uint16_t b) |
79 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 9, n) | 60 | |
80 | +#define ICC_BPR1_EL1 \ | 61 | res = a + b; |
81 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 3) | 62 | if (((res ^ a) & 0x8000) && !((a ^ b) & 0x8000)) { |
82 | +#define ICC_CTLR_EL1 \ | 63 | - if (a & 0x8000) |
83 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 4) | 64 | + if (a & 0x8000) { |
84 | +#define ICC_SRE_EL1 \ | 65 | res = 0x8000; |
85 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 5) | 66 | - else |
86 | +#define ICC_IGRPEN0_EL1 \ | 67 | + } else { |
87 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 6) | 68 | res = 0x7fff; |
88 | +#define ICC_IGRPEN1_EL1 \ | 69 | + } |
89 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 7) | 70 | } |
90 | + | 71 | return res; |
91 | typedef struct KVMARMGICv3Class { | ||
92 | ARMGICv3CommonClass parent_class; | ||
93 | DeviceRealize parent_realize; | ||
94 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_set_irq(void *opaque, int irq, int level) | ||
95 | kvm_arm_gic_set_irq(s->num_irq, irq, level); | ||
96 | } | 72 | } |
97 | 73 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t add8_sat(uint8_t a, uint8_t b) | |
98 | +#define KVM_VGIC_ATTR(reg, typer) \ | 74 | |
99 | + ((typer & KVM_DEV_ARM_VGIC_V3_MPIDR_MASK) | (reg)) | 75 | res = a + b; |
100 | + | 76 | if (((res ^ a) & 0x80) && !((a ^ b) & 0x80)) { |
101 | +static inline void kvm_gicd_access(GICv3State *s, int offset, | 77 | - if (a & 0x80) |
102 | + uint32_t *val, bool write) | 78 | + if (a & 0x80) { |
103 | +{ | 79 | res = 0x80; |
104 | + kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_DIST_REGS, | 80 | - else |
105 | + KVM_VGIC_ATTR(offset, 0), | 81 | + } else { |
106 | + val, write); | 82 | res = 0x7f; |
107 | +} | 83 | + } |
108 | + | 84 | } |
109 | +static inline void kvm_gicr_access(GICv3State *s, int offset, int cpu, | 85 | return res; |
110 | + uint32_t *val, bool write) | 86 | } |
111 | +{ | 87 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t sub16_sat(uint16_t a, uint16_t b) |
112 | + kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_REDIST_REGS, | 88 | |
113 | + KVM_VGIC_ATTR(offset, s->cpu[cpu].gicr_typer), | 89 | res = a - b; |
114 | + val, write); | 90 | if (((res ^ a) & 0x8000) && ((a ^ b) & 0x8000)) { |
115 | +} | 91 | - if (a & 0x8000) |
116 | + | 92 | + if (a & 0x8000) { |
117 | +static inline void kvm_gicc_access(GICv3State *s, uint64_t reg, int cpu, | 93 | res = 0x8000; |
118 | + uint64_t *val, bool write) | 94 | - else |
119 | +{ | 95 | + } else { |
120 | + kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS, | 96 | res = 0x7fff; |
121 | + KVM_VGIC_ATTR(reg, s->cpu[cpu].gicr_typer), | 97 | + } |
122 | + val, write); | 98 | } |
123 | +} | 99 | return res; |
124 | + | 100 | } |
125 | +static inline void kvm_gic_line_level_access(GICv3State *s, int irq, int cpu, | 101 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_sat(uint8_t a, uint8_t b) |
126 | + uint32_t *val, bool write) | 102 | |
127 | +{ | 103 | res = a - b; |
128 | + kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO, | 104 | if (((res ^ a) & 0x80) && ((a ^ b) & 0x80)) { |
129 | + KVM_VGIC_ATTR(irq, s->cpu[cpu].gicr_typer) | | 105 | - if (a & 0x80) |
130 | + (VGIC_LEVEL_INFO_LINE_LEVEL << | 106 | + if (a & 0x80) { |
131 | + KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT), | 107 | res = 0x80; |
132 | + val, write); | 108 | - else |
133 | +} | 109 | + } else { |
134 | + | 110 | res = 0x7f; |
135 | +/* Loop through each distributor IRQ related register; since bits | 111 | + } |
136 | + * corresponding to SPIs and PPIs are RAZ/WI when affinity routing | 112 | } |
137 | + * is enabled, we skip those. | 113 | return res; |
138 | + */ | 114 | } |
139 | +#define for_each_dist_irq_reg(_irq, _max, _field_width) \ | 115 | @@ -XXX,XX +XXX,XX @@ static inline uint16_t add16_usat(uint16_t a, uint16_t b) |
140 | + for (_irq = GIC_INTERNAL; _irq < _max; _irq += (32 / _field_width)) | 116 | { |
141 | + | 117 | uint16_t res; |
142 | +static void kvm_dist_get_priority(GICv3State *s, uint32_t offset, uint8_t *bmp) | 118 | res = a + b; |
143 | +{ | 119 | - if (res < a) |
144 | + uint32_t reg, *field; | 120 | + if (res < a) { |
145 | + int irq; | 121 | res = 0xffff; |
146 | + | ||
147 | + field = (uint32_t *)bmp; | ||
148 | + for_each_dist_irq_reg(irq, s->num_irq, 8) { | ||
149 | + kvm_gicd_access(s, offset, ®, false); | ||
150 | + *field = reg; | ||
151 | + offset += 4; | ||
152 | + field++; | ||
153 | + } | 122 | + } |
154 | +} | 123 | return res; |
155 | + | 124 | } |
156 | +static void kvm_dist_put_priority(GICv3State *s, uint32_t offset, uint8_t *bmp) | 125 | |
157 | +{ | 126 | static inline uint16_t sub16_usat(uint16_t a, uint16_t b) |
158 | + uint32_t reg, *field; | ||
159 | + int irq; | ||
160 | + | ||
161 | + field = (uint32_t *)bmp; | ||
162 | + for_each_dist_irq_reg(irq, s->num_irq, 8) { | ||
163 | + reg = *field; | ||
164 | + kvm_gicd_access(s, offset, ®, true); | ||
165 | + offset += 4; | ||
166 | + field++; | ||
167 | + } | ||
168 | +} | ||
169 | + | ||
170 | +static void kvm_dist_get_edge_trigger(GICv3State *s, uint32_t offset, | ||
171 | + uint32_t *bmp) | ||
172 | +{ | ||
173 | + uint32_t reg; | ||
174 | + int irq; | ||
175 | + | ||
176 | + for_each_dist_irq_reg(irq, s->num_irq, 2) { | ||
177 | + kvm_gicd_access(s, offset, ®, false); | ||
178 | + reg = half_unshuffle32(reg >> 1); | ||
179 | + if (irq % 32 != 0) { | ||
180 | + reg = (reg << 16); | ||
181 | + } | ||
182 | + *gic_bmp_ptr32(bmp, irq) |= reg; | ||
183 | + offset += 4; | ||
184 | + } | ||
185 | +} | ||
186 | + | ||
187 | +static void kvm_dist_put_edge_trigger(GICv3State *s, uint32_t offset, | ||
188 | + uint32_t *bmp) | ||
189 | +{ | ||
190 | + uint32_t reg; | ||
191 | + int irq; | ||
192 | + | ||
193 | + for_each_dist_irq_reg(irq, s->num_irq, 2) { | ||
194 | + reg = *gic_bmp_ptr32(bmp, irq); | ||
195 | + if (irq % 32 != 0) { | ||
196 | + reg = (reg & 0xffff0000) >> 16; | ||
197 | + } else { | ||
198 | + reg = reg & 0xffff; | ||
199 | + } | ||
200 | + reg = half_shuffle32(reg) << 1; | ||
201 | + kvm_gicd_access(s, offset, ®, true); | ||
202 | + offset += 4; | ||
203 | + } | ||
204 | +} | ||
205 | + | ||
206 | +static void kvm_gic_get_line_level_bmp(GICv3State *s, uint32_t *bmp) | ||
207 | +{ | ||
208 | + uint32_t reg; | ||
209 | + int irq; | ||
210 | + | ||
211 | + for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
212 | + kvm_gic_line_level_access(s, irq, 0, ®, false); | ||
213 | + *gic_bmp_ptr32(bmp, irq) = reg; | ||
214 | + } | ||
215 | +} | ||
216 | + | ||
217 | +static void kvm_gic_put_line_level_bmp(GICv3State *s, uint32_t *bmp) | ||
218 | +{ | ||
219 | + uint32_t reg; | ||
220 | + int irq; | ||
221 | + | ||
222 | + for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
223 | + reg = *gic_bmp_ptr32(bmp, irq); | ||
224 | + kvm_gic_line_level_access(s, irq, 0, ®, true); | ||
225 | + } | ||
226 | +} | ||
227 | + | ||
228 | +/* Read a bitmap register group from the kernel VGIC. */ | ||
229 | +static void kvm_dist_getbmp(GICv3State *s, uint32_t offset, uint32_t *bmp) | ||
230 | +{ | ||
231 | + uint32_t reg; | ||
232 | + int irq; | ||
233 | + | ||
234 | + for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
235 | + kvm_gicd_access(s, offset, ®, false); | ||
236 | + *gic_bmp_ptr32(bmp, irq) = reg; | ||
237 | + offset += 4; | ||
238 | + } | ||
239 | +} | ||
240 | + | ||
241 | +static void kvm_dist_putbmp(GICv3State *s, uint32_t offset, | ||
242 | + uint32_t clroffset, uint32_t *bmp) | ||
243 | +{ | ||
244 | + uint32_t reg; | ||
245 | + int irq; | ||
246 | + | ||
247 | + for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
248 | + /* If this bitmap is a set/clear register pair, first write to the | ||
249 | + * clear-reg to clear all bits before using the set-reg to write | ||
250 | + * the 1 bits. | ||
251 | + */ | ||
252 | + if (clroffset != 0) { | ||
253 | + reg = 0; | ||
254 | + kvm_gicd_access(s, clroffset, ®, true); | ||
255 | + } | ||
256 | + reg = *gic_bmp_ptr32(bmp, irq); | ||
257 | + kvm_gicd_access(s, offset, ®, true); | ||
258 | + offset += 4; | ||
259 | + } | ||
260 | +} | ||
261 | + | ||
262 | +static void kvm_arm_gicv3_check(GICv3State *s) | ||
263 | +{ | ||
264 | + uint32_t reg; | ||
265 | + uint32_t num_irq; | ||
266 | + | ||
267 | + /* Sanity checking s->num_irq */ | ||
268 | + kvm_gicd_access(s, GICD_TYPER, ®, false); | ||
269 | + num_irq = ((reg & 0x1f) + 1) * 32; | ||
270 | + | ||
271 | + if (num_irq < s->num_irq) { | ||
272 | + error_report("Model requests %u IRQs, but kernel supports max %u", | ||
273 | + s->num_irq, num_irq); | ||
274 | + abort(); | ||
275 | + } | ||
276 | +} | ||
277 | + | ||
278 | static void kvm_arm_gicv3_put(GICv3State *s) | ||
279 | { | 127 | { |
280 | - /* TODO */ | 128 | - if (a > b) |
281 | - DPRINTF("Cannot put kernel gic state, no kernel interface\n"); | 129 | + if (a > b) { |
282 | + uint32_t regl, regh, reg; | 130 | return a - b; |
283 | + uint64_t reg64, redist_typer; | 131 | - else |
284 | + int ncpu, i; | 132 | + } else { |
285 | + | 133 | return 0; |
286 | + kvm_arm_gicv3_check(s); | ||
287 | + | ||
288 | + kvm_gicr_access(s, GICR_TYPER, 0, ®l, false); | ||
289 | + kvm_gicr_access(s, GICR_TYPER + 4, 0, ®h, false); | ||
290 | + redist_typer = ((uint64_t)regh << 32) | regl; | ||
291 | + | ||
292 | + reg = s->gicd_ctlr; | ||
293 | + kvm_gicd_access(s, GICD_CTLR, ®, true); | ||
294 | + | ||
295 | + if (redist_typer & GICR_TYPER_PLPIS) { | ||
296 | + /* Set base addresses before LPIs are enabled by GICR_CTLR write */ | ||
297 | + for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | ||
298 | + GICv3CPUState *c = &s->cpu[ncpu]; | ||
299 | + | ||
300 | + reg64 = c->gicr_propbaser; | ||
301 | + regl = (uint32_t)reg64; | ||
302 | + kvm_gicr_access(s, GICR_PROPBASER, ncpu, ®l, true); | ||
303 | + regh = (uint32_t)(reg64 >> 32); | ||
304 | + kvm_gicr_access(s, GICR_PROPBASER + 4, ncpu, ®h, true); | ||
305 | + | ||
306 | + reg64 = c->gicr_pendbaser; | ||
307 | + if (!c->gicr_ctlr & GICR_CTLR_ENABLE_LPIS) { | ||
308 | + /* Setting PTZ is advised if LPIs are disabled, to reduce | ||
309 | + * GIC initialization time. | ||
310 | + */ | ||
311 | + reg64 |= GICR_PENDBASER_PTZ; | ||
312 | + } | ||
313 | + regl = (uint32_t)reg64; | ||
314 | + kvm_gicr_access(s, GICR_PENDBASER, ncpu, ®l, true); | ||
315 | + regh = (uint32_t)(reg64 >> 32); | ||
316 | + kvm_gicr_access(s, GICR_PENDBASER + 4, ncpu, ®h, true); | ||
317 | + } | ||
318 | + } | ||
319 | + | ||
320 | + /* Redistributor state (one per CPU) */ | ||
321 | + | ||
322 | + for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | ||
323 | + GICv3CPUState *c = &s->cpu[ncpu]; | ||
324 | + | ||
325 | + reg = c->gicr_ctlr; | ||
326 | + kvm_gicr_access(s, GICR_CTLR, ncpu, ®, true); | ||
327 | + | ||
328 | + reg = c->gicr_statusr[GICV3_NS]; | ||
329 | + kvm_gicr_access(s, GICR_STATUSR, ncpu, ®, true); | ||
330 | + | ||
331 | + reg = c->gicr_waker; | ||
332 | + kvm_gicr_access(s, GICR_WAKER, ncpu, ®, true); | ||
333 | + | ||
334 | + reg = c->gicr_igroupr0; | ||
335 | + kvm_gicr_access(s, GICR_IGROUPR0, ncpu, ®, true); | ||
336 | + | ||
337 | + reg = ~0; | ||
338 | + kvm_gicr_access(s, GICR_ICENABLER0, ncpu, ®, true); | ||
339 | + reg = c->gicr_ienabler0; | ||
340 | + kvm_gicr_access(s, GICR_ISENABLER0, ncpu, ®, true); | ||
341 | + | ||
342 | + /* Restore config before pending so we treat level/edge correctly */ | ||
343 | + reg = half_shuffle32(c->edge_trigger >> 16) << 1; | ||
344 | + kvm_gicr_access(s, GICR_ICFGR1, ncpu, ®, true); | ||
345 | + | ||
346 | + reg = c->level; | ||
347 | + kvm_gic_line_level_access(s, 0, ncpu, ®, true); | ||
348 | + | ||
349 | + reg = ~0; | ||
350 | + kvm_gicr_access(s, GICR_ICPENDR0, ncpu, ®, true); | ||
351 | + reg = c->gicr_ipendr0; | ||
352 | + kvm_gicr_access(s, GICR_ISPENDR0, ncpu, ®, true); | ||
353 | + | ||
354 | + reg = ~0; | ||
355 | + kvm_gicr_access(s, GICR_ICACTIVER0, ncpu, ®, true); | ||
356 | + reg = c->gicr_iactiver0; | ||
357 | + kvm_gicr_access(s, GICR_ISACTIVER0, ncpu, ®, true); | ||
358 | + | ||
359 | + for (i = 0; i < GIC_INTERNAL; i += 4) { | ||
360 | + reg = c->gicr_ipriorityr[i] | | ||
361 | + (c->gicr_ipriorityr[i + 1] << 8) | | ||
362 | + (c->gicr_ipriorityr[i + 2] << 16) | | ||
363 | + (c->gicr_ipriorityr[i + 3] << 24); | ||
364 | + kvm_gicr_access(s, GICR_IPRIORITYR + i, ncpu, ®, true); | ||
365 | + } | ||
366 | + } | ||
367 | + | ||
368 | + /* Distributor state (shared between all CPUs */ | ||
369 | + reg = s->gicd_statusr[GICV3_NS]; | ||
370 | + kvm_gicd_access(s, GICD_STATUSR, ®, true); | ||
371 | + | ||
372 | + /* s->enable bitmap -> GICD_ISENABLERn */ | ||
373 | + kvm_dist_putbmp(s, GICD_ISENABLER, GICD_ICENABLER, s->enabled); | ||
374 | + | ||
375 | + /* s->group bitmap -> GICD_IGROUPRn */ | ||
376 | + kvm_dist_putbmp(s, GICD_IGROUPR, 0, s->group); | ||
377 | + | ||
378 | + /* Restore targets before pending to ensure the pending state is set on | ||
379 | + * the appropriate CPU interfaces in the kernel | ||
380 | + */ | ||
381 | + | ||
382 | + /* s->gicd_irouter[irq] -> GICD_IROUTERn | ||
383 | + * We can't use kvm_dist_put() here because the registers are 64-bit | ||
384 | + */ | ||
385 | + for (i = GIC_INTERNAL; i < s->num_irq; i++) { | ||
386 | + uint32_t offset; | ||
387 | + | ||
388 | + offset = GICD_IROUTER + (sizeof(uint32_t) * i); | ||
389 | + reg = (uint32_t)s->gicd_irouter[i]; | ||
390 | + kvm_gicd_access(s, offset, ®, true); | ||
391 | + | ||
392 | + offset = GICD_IROUTER + (sizeof(uint32_t) * i) + 4; | ||
393 | + reg = (uint32_t)(s->gicd_irouter[i] >> 32); | ||
394 | + kvm_gicd_access(s, offset, ®, true); | ||
395 | + } | ||
396 | + | ||
397 | + /* s->trigger bitmap -> GICD_ICFGRn | ||
398 | + * (restore configuration registers before pending IRQs so we treat | ||
399 | + * level/edge correctly) | ||
400 | + */ | ||
401 | + kvm_dist_put_edge_trigger(s, GICD_ICFGR, s->edge_trigger); | ||
402 | + | ||
403 | + /* s->level bitmap -> line_level */ | ||
404 | + kvm_gic_put_line_level_bmp(s, s->level); | ||
405 | + | ||
406 | + /* s->pending bitmap -> GICD_ISPENDRn */ | ||
407 | + kvm_dist_putbmp(s, GICD_ISPENDR, GICD_ICPENDR, s->pending); | ||
408 | + | ||
409 | + /* s->active bitmap -> GICD_ISACTIVERn */ | ||
410 | + kvm_dist_putbmp(s, GICD_ISACTIVER, GICD_ICACTIVER, s->active); | ||
411 | + | ||
412 | + /* s->gicd_ipriority[] -> GICD_IPRIORITYRn */ | ||
413 | + kvm_dist_put_priority(s, GICD_IPRIORITYR, s->gicd_ipriority); | ||
414 | + | ||
415 | + /* CPU Interface state (one per CPU) */ | ||
416 | + | ||
417 | + for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | ||
418 | + GICv3CPUState *c = &s->cpu[ncpu]; | ||
419 | + int num_pri_bits; | ||
420 | + | ||
421 | + kvm_gicc_access(s, ICC_SRE_EL1, ncpu, &c->icc_sre_el1, true); | ||
422 | + kvm_gicc_access(s, ICC_CTLR_EL1, ncpu, | ||
423 | + &c->icc_ctlr_el1[GICV3_NS], true); | ||
424 | + kvm_gicc_access(s, ICC_IGRPEN0_EL1, ncpu, | ||
425 | + &c->icc_igrpen[GICV3_G0], true); | ||
426 | + kvm_gicc_access(s, ICC_IGRPEN1_EL1, ncpu, | ||
427 | + &c->icc_igrpen[GICV3_G1NS], true); | ||
428 | + kvm_gicc_access(s, ICC_PMR_EL1, ncpu, &c->icc_pmr_el1, true); | ||
429 | + kvm_gicc_access(s, ICC_BPR0_EL1, ncpu, &c->icc_bpr[GICV3_G0], true); | ||
430 | + kvm_gicc_access(s, ICC_BPR1_EL1, ncpu, &c->icc_bpr[GICV3_G1NS], true); | ||
431 | + | ||
432 | + num_pri_bits = ((c->icc_ctlr_el1[GICV3_NS] & | ||
433 | + ICC_CTLR_EL1_PRIBITS_MASK) >> | ||
434 | + ICC_CTLR_EL1_PRIBITS_SHIFT) + 1; | ||
435 | + | ||
436 | + switch (num_pri_bits) { | ||
437 | + case 7: | ||
438 | + reg64 = c->icc_apr[GICV3_G0][3]; | ||
439 | + kvm_gicc_access(s, ICC_AP0R_EL1(3), ncpu, ®64, true); | ||
440 | + reg64 = c->icc_apr[GICV3_G0][2]; | ||
441 | + kvm_gicc_access(s, ICC_AP0R_EL1(2), ncpu, ®64, true); | ||
442 | + case 6: | ||
443 | + reg64 = c->icc_apr[GICV3_G0][1]; | ||
444 | + kvm_gicc_access(s, ICC_AP0R_EL1(1), ncpu, ®64, true); | ||
445 | + default: | ||
446 | + reg64 = c->icc_apr[GICV3_G0][0]; | ||
447 | + kvm_gicc_access(s, ICC_AP0R_EL1(0), ncpu, ®64, true); | ||
448 | + } | ||
449 | + | ||
450 | + switch (num_pri_bits) { | ||
451 | + case 7: | ||
452 | + reg64 = c->icc_apr[GICV3_G1NS][3]; | ||
453 | + kvm_gicc_access(s, ICC_AP1R_EL1(3), ncpu, ®64, true); | ||
454 | + reg64 = c->icc_apr[GICV3_G1NS][2]; | ||
455 | + kvm_gicc_access(s, ICC_AP1R_EL1(2), ncpu, ®64, true); | ||
456 | + case 6: | ||
457 | + reg64 = c->icc_apr[GICV3_G1NS][1]; | ||
458 | + kvm_gicc_access(s, ICC_AP1R_EL1(1), ncpu, ®64, true); | ||
459 | + default: | ||
460 | + reg64 = c->icc_apr[GICV3_G1NS][0]; | ||
461 | + kvm_gicc_access(s, ICC_AP1R_EL1(0), ncpu, ®64, true); | ||
462 | + } | ||
463 | + } | 134 | + } |
464 | } | 135 | } |
465 | 136 | ||
466 | static void kvm_arm_gicv3_get(GICv3State *s) | 137 | static inline uint8_t add8_usat(uint8_t a, uint8_t b) |
467 | { | 138 | { |
468 | - /* TODO */ | 139 | uint8_t res; |
469 | - DPRINTF("Cannot get kernel gic state, no kernel interface\n"); | 140 | res = a + b; |
470 | + uint32_t regl, regh, reg; | 141 | - if (res < a) |
471 | + uint64_t reg64, redist_typer; | 142 | + if (res < a) { |
472 | + int ncpu, i; | 143 | res = 0xff; |
473 | + | ||
474 | + kvm_arm_gicv3_check(s); | ||
475 | + | ||
476 | + kvm_gicr_access(s, GICR_TYPER, 0, ®l, false); | ||
477 | + kvm_gicr_access(s, GICR_TYPER + 4, 0, ®h, false); | ||
478 | + redist_typer = ((uint64_t)regh << 32) | regl; | ||
479 | + | ||
480 | + kvm_gicd_access(s, GICD_CTLR, ®, false); | ||
481 | + s->gicd_ctlr = reg; | ||
482 | + | ||
483 | + /* Redistributor state (one per CPU) */ | ||
484 | + | ||
485 | + for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | ||
486 | + GICv3CPUState *c = &s->cpu[ncpu]; | ||
487 | + | ||
488 | + kvm_gicr_access(s, GICR_CTLR, ncpu, ®, false); | ||
489 | + c->gicr_ctlr = reg; | ||
490 | + | ||
491 | + kvm_gicr_access(s, GICR_STATUSR, ncpu, ®, false); | ||
492 | + c->gicr_statusr[GICV3_NS] = reg; | ||
493 | + | ||
494 | + kvm_gicr_access(s, GICR_WAKER, ncpu, ®, false); | ||
495 | + c->gicr_waker = reg; | ||
496 | + | ||
497 | + kvm_gicr_access(s, GICR_IGROUPR0, ncpu, ®, false); | ||
498 | + c->gicr_igroupr0 = reg; | ||
499 | + kvm_gicr_access(s, GICR_ISENABLER0, ncpu, ®, false); | ||
500 | + c->gicr_ienabler0 = reg; | ||
501 | + kvm_gicr_access(s, GICR_ICFGR1, ncpu, ®, false); | ||
502 | + c->edge_trigger = half_unshuffle32(reg >> 1) << 16; | ||
503 | + kvm_gic_line_level_access(s, 0, ncpu, ®, false); | ||
504 | + c->level = reg; | ||
505 | + kvm_gicr_access(s, GICR_ISPENDR0, ncpu, ®, false); | ||
506 | + c->gicr_ipendr0 = reg; | ||
507 | + kvm_gicr_access(s, GICR_ISACTIVER0, ncpu, ®, false); | ||
508 | + c->gicr_iactiver0 = reg; | ||
509 | + | ||
510 | + for (i = 0; i < GIC_INTERNAL; i += 4) { | ||
511 | + kvm_gicr_access(s, GICR_IPRIORITYR + i, ncpu, ®, false); | ||
512 | + c->gicr_ipriorityr[i] = extract32(reg, 0, 8); | ||
513 | + c->gicr_ipriorityr[i + 1] = extract32(reg, 8, 8); | ||
514 | + c->gicr_ipriorityr[i + 2] = extract32(reg, 16, 8); | ||
515 | + c->gicr_ipriorityr[i + 3] = extract32(reg, 24, 8); | ||
516 | + } | ||
517 | + } | 144 | + } |
518 | + | 145 | return res; |
519 | + if (redist_typer & GICR_TYPER_PLPIS) { | 146 | } |
520 | + for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | 147 | |
521 | + GICv3CPUState *c = &s->cpu[ncpu]; | 148 | static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
522 | + | 149 | { |
523 | + kvm_gicr_access(s, GICR_PROPBASER, ncpu, ®l, false); | 150 | - if (a > b) |
524 | + kvm_gicr_access(s, GICR_PROPBASER + 4, ncpu, ®h, false); | 151 | + if (a > b) { |
525 | + c->gicr_propbaser = ((uint64_t)regh << 32) | regl; | 152 | return a - b; |
526 | + | 153 | - else |
527 | + kvm_gicr_access(s, GICR_PENDBASER, ncpu, ®l, false); | 154 | + } else { |
528 | + kvm_gicr_access(s, GICR_PENDBASER + 4, ncpu, ®h, false); | 155 | return 0; |
529 | + c->gicr_pendbaser = ((uint64_t)regh << 32) | regl; | ||
530 | + } | ||
531 | + } | ||
532 | + | ||
533 | + /* Distributor state (shared between all CPUs */ | ||
534 | + | ||
535 | + kvm_gicd_access(s, GICD_STATUSR, ®, false); | ||
536 | + s->gicd_statusr[GICV3_NS] = reg; | ||
537 | + | ||
538 | + /* GICD_IGROUPRn -> s->group bitmap */ | ||
539 | + kvm_dist_getbmp(s, GICD_IGROUPR, s->group); | ||
540 | + | ||
541 | + /* GICD_ISENABLERn -> s->enabled bitmap */ | ||
542 | + kvm_dist_getbmp(s, GICD_ISENABLER, s->enabled); | ||
543 | + | ||
544 | + /* Line level of irq */ | ||
545 | + kvm_gic_get_line_level_bmp(s, s->level); | ||
546 | + /* GICD_ISPENDRn -> s->pending bitmap */ | ||
547 | + kvm_dist_getbmp(s, GICD_ISPENDR, s->pending); | ||
548 | + | ||
549 | + /* GICD_ISACTIVERn -> s->active bitmap */ | ||
550 | + kvm_dist_getbmp(s, GICD_ISACTIVER, s->active); | ||
551 | + | ||
552 | + /* GICD_ICFGRn -> s->trigger bitmap */ | ||
553 | + kvm_dist_get_edge_trigger(s, GICD_ICFGR, s->edge_trigger); | ||
554 | + | ||
555 | + /* GICD_IPRIORITYRn -> s->gicd_ipriority[] */ | ||
556 | + kvm_dist_get_priority(s, GICD_IPRIORITYR, s->gicd_ipriority); | ||
557 | + | ||
558 | + /* GICD_IROUTERn -> s->gicd_irouter[irq] */ | ||
559 | + for (i = GIC_INTERNAL; i < s->num_irq; i++) { | ||
560 | + uint32_t offset; | ||
561 | + | ||
562 | + offset = GICD_IROUTER + (sizeof(uint32_t) * i); | ||
563 | + kvm_gicd_access(s, offset, ®l, false); | ||
564 | + offset = GICD_IROUTER + (sizeof(uint32_t) * i) + 4; | ||
565 | + kvm_gicd_access(s, offset, ®h, false); | ||
566 | + s->gicd_irouter[i] = ((uint64_t)regh << 32) | regl; | ||
567 | + } | ||
568 | + | ||
569 | + /***************************************************************** | ||
570 | + * CPU Interface(s) State | ||
571 | + */ | ||
572 | + | ||
573 | + for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | ||
574 | + GICv3CPUState *c = &s->cpu[ncpu]; | ||
575 | + int num_pri_bits; | ||
576 | + | ||
577 | + kvm_gicc_access(s, ICC_SRE_EL1, ncpu, &c->icc_sre_el1, false); | ||
578 | + kvm_gicc_access(s, ICC_CTLR_EL1, ncpu, | ||
579 | + &c->icc_ctlr_el1[GICV3_NS], false); | ||
580 | + kvm_gicc_access(s, ICC_IGRPEN0_EL1, ncpu, | ||
581 | + &c->icc_igrpen[GICV3_G0], false); | ||
582 | + kvm_gicc_access(s, ICC_IGRPEN1_EL1, ncpu, | ||
583 | + &c->icc_igrpen[GICV3_G1NS], false); | ||
584 | + kvm_gicc_access(s, ICC_PMR_EL1, ncpu, &c->icc_pmr_el1, false); | ||
585 | + kvm_gicc_access(s, ICC_BPR0_EL1, ncpu, &c->icc_bpr[GICV3_G0], false); | ||
586 | + kvm_gicc_access(s, ICC_BPR1_EL1, ncpu, &c->icc_bpr[GICV3_G1NS], false); | ||
587 | + num_pri_bits = ((c->icc_ctlr_el1[GICV3_NS] & | ||
588 | + ICC_CTLR_EL1_PRIBITS_MASK) >> | ||
589 | + ICC_CTLR_EL1_PRIBITS_SHIFT) + 1; | ||
590 | + | ||
591 | + switch (num_pri_bits) { | ||
592 | + case 7: | ||
593 | + kvm_gicc_access(s, ICC_AP0R_EL1(3), ncpu, ®64, false); | ||
594 | + c->icc_apr[GICV3_G0][3] = reg64; | ||
595 | + kvm_gicc_access(s, ICC_AP0R_EL1(2), ncpu, ®64, false); | ||
596 | + c->icc_apr[GICV3_G0][2] = reg64; | ||
597 | + case 6: | ||
598 | + kvm_gicc_access(s, ICC_AP0R_EL1(1), ncpu, ®64, false); | ||
599 | + c->icc_apr[GICV3_G0][1] = reg64; | ||
600 | + default: | ||
601 | + kvm_gicc_access(s, ICC_AP0R_EL1(0), ncpu, ®64, false); | ||
602 | + c->icc_apr[GICV3_G0][0] = reg64; | ||
603 | + } | ||
604 | + | ||
605 | + switch (num_pri_bits) { | ||
606 | + case 7: | ||
607 | + kvm_gicc_access(s, ICC_AP1R_EL1(3), ncpu, ®64, false); | ||
608 | + c->icc_apr[GICV3_G1NS][3] = reg64; | ||
609 | + kvm_gicc_access(s, ICC_AP1R_EL1(2), ncpu, ®64, false); | ||
610 | + c->icc_apr[GICV3_G1NS][2] = reg64; | ||
611 | + case 6: | ||
612 | + kvm_gicc_access(s, ICC_AP1R_EL1(1), ncpu, ®64, false); | ||
613 | + c->icc_apr[GICV3_G1NS][1] = reg64; | ||
614 | + default: | ||
615 | + kvm_gicc_access(s, ICC_AP1R_EL1(0), ncpu, ®64, false); | ||
616 | + c->icc_apr[GICV3_G1NS][0] = reg64; | ||
617 | + } | ||
618 | + } | 156 | + } |
619 | } | 157 | } |
620 | 158 | ||
621 | static void kvm_arm_gicv3_reset(DeviceState *dev) | 159 | #define ADD16(a, b, n) RESULT(add16_usat(a, b), n, 16); |
622 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_reset(DeviceState *dev) | 160 | @@ -XXX,XX +XXX,XX @@ static inline uint8_t sub8_usat(uint8_t a, uint8_t b) |
623 | DPRINTF("Reset\n"); | 161 | |
624 | 162 | static inline uint8_t do_usad(uint8_t a, uint8_t b) | |
625 | kgc->parent_reset(dev); | 163 | { |
626 | + | 164 | - if (a > b) |
627 | + if (s->migration_blocker) { | 165 | + if (a > b) { |
628 | + DPRINTF("Cannot put kernel gic state, no kernel interface\n"); | 166 | return a - b; |
629 | + return; | 167 | - else |
630 | + } | 168 | + } else { |
631 | + | 169 | return b - a; |
632 | kvm_arm_gicv3_put(s); | ||
633 | } | ||
634 | |||
635 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) | ||
636 | |||
637 | gicv3_init_irqs_and_mmio(s, kvm_arm_gicv3_set_irq, NULL); | ||
638 | |||
639 | - /* Block migration of a KVM GICv3 device: the API for saving and restoring | ||
640 | - * the state in the kernel is not yet finalised in the kernel or | ||
641 | - * implemented in QEMU. | ||
642 | - */ | ||
643 | - error_setg(&s->migration_blocker, "vGICv3 migration is not implemented"); | ||
644 | - migrate_add_blocker(s->migration_blocker, &local_err); | ||
645 | - if (local_err) { | ||
646 | - error_propagate(errp, local_err); | ||
647 | - error_free(s->migration_blocker); | ||
648 | - return; | ||
649 | - } | ||
650 | - | ||
651 | /* Try to create the device via the device control API */ | ||
652 | s->dev_fd = kvm_create_device(kvm_state, KVM_DEV_TYPE_ARM_VGIC_V3, false); | ||
653 | if (s->dev_fd < 0) { | ||
654 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) | ||
655 | |||
656 | kvm_irqchip_commit_routes(kvm_state); | ||
657 | } | ||
658 | + | ||
659 | + if (!kvm_device_check_attr(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_DIST_REGS, | ||
660 | + GICD_CTLR)) { | ||
661 | + error_setg(&s->migration_blocker, "This operating system kernel does " | ||
662 | + "not support vGICv3 migration"); | ||
663 | + migrate_add_blocker(s->migration_blocker, &local_err); | ||
664 | + if (local_err) { | ||
665 | + error_propagate(errp, local_err); | ||
666 | + error_free(s->migration_blocker); | ||
667 | + return; | ||
668 | + } | ||
669 | + } | 170 | + } |
670 | } | 171 | } |
671 | 172 | ||
672 | static void kvm_arm_gicv3_class_init(ObjectClass *klass, void *data) | 173 | /* Unsigned sum of absolute byte differences. */ |
174 | @@ -XXX,XX +XXX,XX @@ uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b) | ||
175 | uint32_t mask; | ||
176 | |||
177 | mask = 0; | ||
178 | - if (flags & 1) | ||
179 | + if (flags & 1) { | ||
180 | mask |= 0xff; | ||
181 | - if (flags & 2) | ||
182 | + } | ||
183 | + if (flags & 2) { | ||
184 | mask |= 0xff00; | ||
185 | - if (flags & 4) | ||
186 | + } | ||
187 | + if (flags & 4) { | ||
188 | mask |= 0xff0000; | ||
189 | - if (flags & 8) | ||
190 | + } | ||
191 | + if (flags & 8) { | ||
192 | mask |= 0xff000000; | ||
193 | + } | ||
194 | return (a & mask) | (b & ~mask); | ||
195 | } | ||
196 | |||
673 | -- | 197 | -- |
674 | 2.7.4 | 198 | 2.25.1 |
675 | |||
676 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Fabiano Rosas <farosas@suse.de> | ||
1 | 2 | ||
3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
4 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
5 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
6 | Message-id: 20221213190537.511-5-farosas@suse.de | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/m_helper.c | 16 ---------------- | ||
10 | 1 file changed, 16 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/m_helper.c | ||
15 | +++ b/target/arm/m_helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | */ | ||
18 | |||
19 | #include "qemu/osdep.h" | ||
20 | -#include "qemu/units.h" | ||
21 | -#include "target/arm/idau.h" | ||
22 | -#include "trace.h" | ||
23 | #include "cpu.h" | ||
24 | #include "internals.h" | ||
25 | -#include "exec/gdbstub.h" | ||
26 | #include "exec/helper-proto.h" | ||
27 | -#include "qemu/host-utils.h" | ||
28 | #include "qemu/main-loop.h" | ||
29 | #include "qemu/bitops.h" | ||
30 | -#include "qemu/crc32c.h" | ||
31 | -#include "qemu/qemu-print.h" | ||
32 | #include "qemu/log.h" | ||
33 | #include "exec/exec-all.h" | ||
34 | -#include <zlib.h> /* For crc32 */ | ||
35 | -#include "semihosting/semihost.h" | ||
36 | -#include "sysemu/cpus.h" | ||
37 | -#include "sysemu/kvm.h" | ||
38 | -#include "qemu/range.h" | ||
39 | -#include "qapi/qapi-commands-machine-target.h" | ||
40 | -#include "qapi/error.h" | ||
41 | -#include "qemu/guest-random.h" | ||
42 | #ifdef CONFIG_TCG | ||
43 | -#include "arm_ldst.h" | ||
44 | #include "exec/cpu_ldst.h" | ||
45 | #include "semihosting/common-semi.h" | ||
46 | #endif | ||
47 | -- | ||
48 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Fabiano Rosas <farosas@suse.de> | ||
1 | 2 | ||
3 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
4 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
5 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
6 | Message-id: 20221213190537.511-6-farosas@suse.de | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | target/arm/helper.c | 7 ------- | ||
10 | 1 file changed, 7 deletions(-) | ||
11 | |||
12 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
13 | index XXXXXXX..XXXXXXX 100644 | ||
14 | --- a/target/arm/helper.c | ||
15 | +++ b/target/arm/helper.c | ||
16 | @@ -XXX,XX +XXX,XX @@ | ||
17 | */ | ||
18 | |||
19 | #include "qemu/osdep.h" | ||
20 | -#include "qemu/units.h" | ||
21 | #include "qemu/log.h" | ||
22 | #include "trace.h" | ||
23 | #include "cpu.h" | ||
24 | #include "internals.h" | ||
25 | #include "exec/helper-proto.h" | ||
26 | -#include "qemu/host-utils.h" | ||
27 | #include "qemu/main-loop.h" | ||
28 | #include "qemu/timer.h" | ||
29 | #include "qemu/bitops.h" | ||
30 | @@ -XXX,XX +XXX,XX @@ | ||
31 | #include "exec/exec-all.h" | ||
32 | #include <zlib.h> /* For crc32 */ | ||
33 | #include "hw/irq.h" | ||
34 | -#include "semihosting/semihost.h" | ||
35 | -#include "sysemu/cpus.h" | ||
36 | #include "sysemu/cpu-timers.h" | ||
37 | #include "sysemu/kvm.h" | ||
38 | -#include "qemu/range.h" | ||
39 | #include "qapi/qapi-commands-machine-target.h" | ||
40 | #include "qapi/error.h" | ||
41 | #include "qemu/guest-random.h" | ||
42 | #ifdef CONFIG_TCG | ||
43 | -#include "arm_ldst.h" | ||
44 | -#include "exec/cpu_ldst.h" | ||
45 | #include "semihosting/common-semi.h" | ||
46 | #endif | ||
47 | #include "cpregs.h" | ||
48 | -- | ||
49 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Claudio Fontana <cfontana@suse.de> | ||
1 | 2 | ||
3 | Remove some unused headers. | ||
4 | |||
5 | Signed-off-by: Claudio Fontana <cfontana@suse.de> | ||
6 | Acked-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Reviewed-by: Claudio Fontana <cfontana@suse.de> | ||
8 | Reviewed-by: Cornelia Huck <cohuck@redhat.com> | ||
9 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
10 | Message-id: 20221213190537.511-7-farosas@suse.de | ||
11 | [added back some includes that are still needed at this point] | ||
12 | Signed-off-by: Fabiano Rosas <farosas@suse.de> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | --- | ||
15 | target/arm/cpu.c | 1 - | ||
16 | target/arm/cpu64.c | 6 ------ | ||
17 | 2 files changed, 7 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/cpu.c | ||
22 | +++ b/target/arm/cpu.c | ||
23 | @@ -XXX,XX +XXX,XX @@ | ||
24 | #include "target/arm/idau.h" | ||
25 | #include "qemu/module.h" | ||
26 | #include "qapi/error.h" | ||
27 | -#include "qapi/visitor.h" | ||
28 | #include "cpu.h" | ||
29 | #ifdef CONFIG_TCG | ||
30 | #include "hw/core/tcg-cpu-ops.h" | ||
31 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/target/arm/cpu64.c | ||
34 | +++ b/target/arm/cpu64.c | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | #include "qemu/osdep.h" | ||
37 | #include "qapi/error.h" | ||
38 | #include "cpu.h" | ||
39 | -#ifdef CONFIG_TCG | ||
40 | -#include "hw/core/tcg-cpu-ops.h" | ||
41 | -#endif /* CONFIG_TCG */ | ||
42 | #include "qemu/module.h" | ||
43 | -#if !defined(CONFIG_USER_ONLY) | ||
44 | -#include "hw/loader.h" | ||
45 | -#endif | ||
46 | #include "sysemu/kvm.h" | ||
47 | #include "sysemu/hvf.h" | ||
48 | #include "kvm_arm.h" | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |
1 | Move the NVICState struct definition into a header, so we can | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | embed it into other QOM objects like SoCs. | ||
3 | 2 | ||
3 | The pointed MouseTransformInfo structure is accessed read-only. | ||
4 | |||
5 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20221220142520.24094-2-philmd@linaro.org | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Message-id: 1487604965-23220-3-git-send-email-peter.maydell@linaro.org | ||
8 | --- | 9 | --- |
9 | include/hw/arm/armv7m_nvic.h | 66 ++++++++++++++++++++++++++++++++++++++++++++ | 10 | include/hw/input/tsc2xxx.h | 4 ++-- |
10 | hw/intc/armv7m_nvic.c | 49 +------------------------------- | 11 | hw/input/tsc2005.c | 2 +- |
11 | 2 files changed, 67 insertions(+), 48 deletions(-) | 12 | hw/input/tsc210x.c | 3 +-- |
12 | create mode 100644 include/hw/arm/armv7m_nvic.h | 13 | 3 files changed, 4 insertions(+), 5 deletions(-) |
13 | 14 | ||
14 | diff --git a/include/hw/arm/armv7m_nvic.h b/include/hw/arm/armv7m_nvic.h | 15 | diff --git a/include/hw/input/tsc2xxx.h b/include/hw/input/tsc2xxx.h |
15 | new file mode 100644 | ||
16 | index XXXXXXX..XXXXXXX | ||
17 | --- /dev/null | ||
18 | +++ b/include/hw/arm/armv7m_nvic.h | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | +/* | ||
21 | + * ARMv7M NVIC object | ||
22 | + * | ||
23 | + * Copyright (c) 2017 Linaro Ltd | ||
24 | + * Written by Peter Maydell <peter.maydell@linaro.org> | ||
25 | + * | ||
26 | + * This code is licensed under the GPL version 2 or later. | ||
27 | + */ | ||
28 | + | ||
29 | +#ifndef HW_ARM_ARMV7M_NVIC_H | ||
30 | +#define HW_ARM_ARMV7M_NVIC_H | ||
31 | + | ||
32 | +#include "target/arm/cpu.h" | ||
33 | +#include "hw/sysbus.h" | ||
34 | + | ||
35 | +#define TYPE_NVIC "armv7m_nvic" | ||
36 | + | ||
37 | +#define NVIC(obj) \ | ||
38 | + OBJECT_CHECK(NVICState, (obj), TYPE_NVIC) | ||
39 | + | ||
40 | +/* Highest permitted number of exceptions (architectural limit) */ | ||
41 | +#define NVIC_MAX_VECTORS 512 | ||
42 | + | ||
43 | +typedef struct VecInfo { | ||
44 | + /* Exception priorities can range from -3 to 255; only the unmodifiable | ||
45 | + * priority values for RESET, NMI and HardFault can be negative. | ||
46 | + */ | ||
47 | + int16_t prio; | ||
48 | + uint8_t enabled; | ||
49 | + uint8_t pending; | ||
50 | + uint8_t active; | ||
51 | + uint8_t level; /* exceptions <=15 never set level */ | ||
52 | +} VecInfo; | ||
53 | + | ||
54 | +typedef struct NVICState { | ||
55 | + /*< private >*/ | ||
56 | + SysBusDevice parent_obj; | ||
57 | + /*< public >*/ | ||
58 | + | ||
59 | + ARMCPU *cpu; | ||
60 | + | ||
61 | + VecInfo vectors[NVIC_MAX_VECTORS]; | ||
62 | + uint32_t prigroup; | ||
63 | + | ||
64 | + /* vectpending and exception_prio are both cached state that can | ||
65 | + * be recalculated from the vectors[] array and the prigroup field. | ||
66 | + */ | ||
67 | + unsigned int vectpending; /* highest prio pending enabled exception */ | ||
68 | + int exception_prio; /* group prio of the highest prio active exception */ | ||
69 | + | ||
70 | + struct { | ||
71 | + uint32_t control; | ||
72 | + uint32_t reload; | ||
73 | + int64_t tick; | ||
74 | + QEMUTimer *timer; | ||
75 | + } systick; | ||
76 | + | ||
77 | + MemoryRegion sysregmem; | ||
78 | + MemoryRegion container; | ||
79 | + | ||
80 | + uint32_t num_irq; | ||
81 | + qemu_irq excpout; | ||
82 | + qemu_irq sysresetreq; | ||
83 | +} NVICState; | ||
84 | + | ||
85 | +#endif | ||
86 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
88 | --- a/hw/intc/armv7m_nvic.c | 17 | --- a/include/hw/input/tsc2xxx.h |
89 | +++ b/hw/intc/armv7m_nvic.c | 18 | +++ b/include/hw/input/tsc2xxx.h |
90 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ uWireSlave *tsc2102_init(qemu_irq pint); |
91 | #include "hw/sysbus.h" | 20 | uWireSlave *tsc2301_init(qemu_irq penirq, qemu_irq kbirq, qemu_irq dav); |
92 | #include "qemu/timer.h" | 21 | I2SCodec *tsc210x_codec(uWireSlave *chip); |
93 | #include "hw/arm/arm.h" | 22 | uint32_t tsc210x_txrx(void *opaque, uint32_t value, int len); |
94 | +#include "hw/arm/armv7m_nvic.h" | 23 | -void tsc210x_set_transform(uWireSlave *chip, MouseTransformInfo *info); |
95 | #include "target/arm/cpu.h" | 24 | +void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info); |
96 | #include "exec/address-spaces.h" | 25 | void tsc210x_key_event(uWireSlave *chip, int key, int down); |
97 | #include "qemu/log.h" | 26 | |
98 | @@ -XXX,XX +XXX,XX @@ | 27 | /* tsc2005.c */ |
99 | * "exception" more or less interchangeably. | 28 | void *tsc2005_init(qemu_irq pintdav); |
29 | uint32_t tsc2005_txrx(void *opaque, uint32_t value, int len); | ||
30 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info); | ||
31 | +void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info); | ||
32 | |||
33 | #endif | ||
34 | diff --git a/hw/input/tsc2005.c b/hw/input/tsc2005.c | ||
35 | index XXXXXXX..XXXXXXX 100644 | ||
36 | --- a/hw/input/tsc2005.c | ||
37 | +++ b/hw/input/tsc2005.c | ||
38 | @@ -XXX,XX +XXX,XX @@ void *tsc2005_init(qemu_irq pintdav) | ||
39 | * from the touchscreen. Assuming 12-bit precision was used during | ||
40 | * tslib calibration. | ||
100 | */ | 41 | */ |
101 | #define NVIC_FIRST_IRQ 16 | 42 | -void tsc2005_set_transform(void *opaque, MouseTransformInfo *info) |
102 | -#define NVIC_MAX_VECTORS 512 | 43 | +void tsc2005_set_transform(void *opaque, const MouseTransformInfo *info) |
103 | #define NVIC_MAX_IRQ (NVIC_MAX_VECTORS - NVIC_FIRST_IRQ) | 44 | { |
104 | 45 | TSC2005State *s = (TSC2005State *) opaque; | |
105 | /* Effective running priority of the CPU when no exception is active | 46 | |
106 | @@ -XXX,XX +XXX,XX @@ | 47 | diff --git a/hw/input/tsc210x.c b/hw/input/tsc210x.c |
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/hw/input/tsc210x.c | ||
50 | +++ b/hw/input/tsc210x.c | ||
51 | @@ -XXX,XX +XXX,XX @@ I2SCodec *tsc210x_codec(uWireSlave *chip) | ||
52 | * from the touchscreen. Assuming 12-bit precision was used during | ||
53 | * tslib calibration. | ||
107 | */ | 54 | */ |
108 | #define NVIC_NOEXC_PRIO 0x100 | 55 | -void tsc210x_set_transform(uWireSlave *chip, |
109 | 56 | - MouseTransformInfo *info) | |
110 | -typedef struct VecInfo { | 57 | +void tsc210x_set_transform(uWireSlave *chip, const MouseTransformInfo *info) |
111 | - /* Exception priorities can range from -3 to 255; only the unmodifiable | 58 | { |
112 | - * priority values for RESET, NMI and HardFault can be negative. | 59 | TSC210xState *s = (TSC210xState *) chip->opaque; |
113 | - */ | 60 | #if 0 |
114 | - int16_t prio; | ||
115 | - uint8_t enabled; | ||
116 | - uint8_t pending; | ||
117 | - uint8_t active; | ||
118 | - uint8_t level; /* exceptions <=15 never set level */ | ||
119 | -} VecInfo; | ||
120 | - | ||
121 | -typedef struct NVICState { | ||
122 | - /*< private >*/ | ||
123 | - SysBusDevice parent_obj; | ||
124 | - /*< public >*/ | ||
125 | - | ||
126 | - ARMCPU *cpu; | ||
127 | - | ||
128 | - VecInfo vectors[NVIC_MAX_VECTORS]; | ||
129 | - uint32_t prigroup; | ||
130 | - | ||
131 | - /* vectpending and exception_prio are both cached state that can | ||
132 | - * be recalculated from the vectors[] array and the prigroup field. | ||
133 | - */ | ||
134 | - unsigned int vectpending; /* highest prio pending enabled exception */ | ||
135 | - int exception_prio; /* group prio of the highest prio active exception */ | ||
136 | - | ||
137 | - struct { | ||
138 | - uint32_t control; | ||
139 | - uint32_t reload; | ||
140 | - int64_t tick; | ||
141 | - QEMUTimer *timer; | ||
142 | - } systick; | ||
143 | - | ||
144 | - MemoryRegion sysregmem; | ||
145 | - MemoryRegion container; | ||
146 | - | ||
147 | - uint32_t num_irq; | ||
148 | - qemu_irq excpout; | ||
149 | - qemu_irq sysresetreq; | ||
150 | -} NVICState; | ||
151 | - | ||
152 | -#define TYPE_NVIC "armv7m_nvic" | ||
153 | - | ||
154 | -#define NVIC(obj) \ | ||
155 | - OBJECT_CHECK(NVICState, (obj), TYPE_NVIC) | ||
156 | - | ||
157 | static const uint8_t nvic_id[] = { | ||
158 | 0x00, 0xb0, 0x1b, 0x00, 0x0d, 0xe0, 0x05, 0xb1 | ||
159 | }; | ||
160 | -- | 61 | -- |
161 | 2.7.4 | 62 | 2.25.1 |
162 | 63 | ||
163 | 64 | diff view generated by jsdifflib |
1 | From: Paolo Bonzini <pbonzini@redhat.com> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | virtio_mmio.h would be deleted; I am leaving it in though it was a | 3 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
4 | mistake to add it. | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
5 | 5 | Message-id: 20221220142520.24094-3-philmd@linaro.org | |
6 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 7 | --- |
9 | include/standard-headers/asm-x86/hyperv.h | 8 + | 8 | hw/arm/nseries.c | 18 +++++++++--------- |
10 | include/standard-headers/linux/input-event-codes.h | 2 +- | 9 | 1 file changed, 9 insertions(+), 9 deletions(-) |
11 | include/standard-headers/linux/pci_regs.h | 25 ++ | ||
12 | include/standard-headers/linux/virtio_ids.h | 1 + | ||
13 | linux-headers/asm-arm/kvm.h | 15 + | ||
14 | linux-headers/asm-arm/unistd-common.h | 357 ++++++++++++++++++ | ||
15 | linux-headers/asm-arm/unistd-eabi.h | 5 + | ||
16 | linux-headers/asm-arm/unistd-oabi.h | 17 + | ||
17 | linux-headers/asm-arm/unistd.h | 419 +-------------------- | ||
18 | linux-headers/asm-arm64/kvm.h | 13 + | ||
19 | linux-headers/asm-powerpc/kvm.h | 27 ++ | ||
20 | linux-headers/asm-powerpc/unistd.h | 1 + | ||
21 | linux-headers/asm-x86/kvm_para.h | 13 +- | ||
22 | linux-headers/linux/kvm.h | 24 +- | ||
23 | linux-headers/linux/kvm_para.h | 2 + | ||
24 | linux-headers/linux/userfaultfd.h | 67 +++- | ||
25 | linux-headers/linux/vfio.h | 10 + | ||
26 | 17 files changed, 577 insertions(+), 429 deletions(-) | ||
27 | create mode 100644 linux-headers/asm-arm/unistd-common.h | ||
28 | create mode 100644 linux-headers/asm-arm/unistd-eabi.h | ||
29 | create mode 100644 linux-headers/asm-arm/unistd-oabi.h | ||
30 | 10 | ||
31 | diff --git a/include/standard-headers/asm-x86/hyperv.h b/include/standard-headers/asm-x86/hyperv.h | 11 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
32 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
33 | --- a/include/standard-headers/asm-x86/hyperv.h | 13 | --- a/hw/arm/nseries.c |
34 | +++ b/include/standard-headers/asm-x86/hyperv.h | 14 | +++ b/hw/arm/nseries.c |
35 | @@ -XXX,XX +XXX,XX @@ | 15 | @@ -XXX,XX +XXX,XX @@ static void n8x0_i2c_setup(struct n800_s *s) |
36 | */ | 16 | } |
37 | #define HV_X64_MSR_STAT_PAGES_AVAILABLE (1 << 8) | 17 | |
38 | 18 | /* Touchscreen and keypad controller */ | |
39 | +/* Crash MSR available */ | 19 | -static MouseTransformInfo n800_pointercal = { |
40 | +#define HV_FEATURE_GUEST_CRASH_MSR_AVAILABLE (1 << 10) | 20 | +static const MouseTransformInfo n800_pointercal = { |
41 | + | 21 | .x = 800, |
42 | /* | 22 | .y = 480, |
43 | * Feature identification: EBX indicates which flags were specified at | 23 | .a = { 14560, -68, -3455208, -39, -9621, 35152972, 65536 }, |
44 | * partition creation. The format is the same as the partition creation | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | */ | ||
47 | #define HV_X64_RELAXED_TIMING_RECOMMENDED (1 << 5) | ||
48 | |||
49 | +/* | ||
50 | + * Crash notification flag. | ||
51 | + */ | ||
52 | +#define HV_CRASH_CTL_CRASH_NOTIFY (1ULL << 63) | ||
53 | + | ||
54 | /* MSR used to identify the guest OS. */ | ||
55 | #define HV_X64_MSR_GUEST_OS_ID 0x40000000 | ||
56 | |||
57 | diff --git a/include/standard-headers/linux/input-event-codes.h b/include/standard-headers/linux/input-event-codes.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/standard-headers/linux/input-event-codes.h | ||
60 | +++ b/include/standard-headers/linux/input-event-codes.h | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | * Control a data application associated with the currently viewed channel, | ||
63 | * e.g. teletext or data broadcast application (MHEG, MHP, HbbTV, etc.) | ||
64 | */ | ||
65 | -#define KEY_DATA 0x275 | ||
66 | +#define KEY_DATA 0x277 | ||
67 | |||
68 | #define BTN_TRIGGER_HAPPY 0x2c0 | ||
69 | #define BTN_TRIGGER_HAPPY1 0x2c0 | ||
70 | diff --git a/include/standard-headers/linux/pci_regs.h b/include/standard-headers/linux/pci_regs.h | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/include/standard-headers/linux/pci_regs.h | ||
73 | +++ b/include/standard-headers/linux/pci_regs.h | ||
74 | @@ -XXX,XX +XXX,XX @@ | ||
75 | #define LINUX_PCI_REGS_H | ||
76 | |||
77 | /* | ||
78 | + * Conventional PCI and PCI-X Mode 1 devices have 256 bytes of | ||
79 | + * configuration space. PCI-X Mode 2 and PCIe devices have 4096 bytes of | ||
80 | + * configuration space. | ||
81 | + */ | ||
82 | +#define PCI_CFG_SPACE_SIZE 256 | ||
83 | +#define PCI_CFG_SPACE_EXP_SIZE 4096 | ||
84 | + | ||
85 | +/* | ||
86 | * Under PCI, each device has 256 bytes of configuration address space, | ||
87 | * of which the first 64 bytes are standardized as follows: | ||
88 | */ | ||
89 | @@ -XXX,XX +XXX,XX @@ | ||
90 | #define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */ | ||
91 | #define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */ | ||
92 | #define PCI_EXT_CAP_ID_DPC 0x1D /* Downstream Port Containment */ | ||
93 | +#define PCI_EXT_CAP_ID_L1SS 0x1E /* L1 PM Substates */ | ||
94 | #define PCI_EXT_CAP_ID_PTM 0x1F /* Precision Time Measurement */ | ||
95 | #define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PTM | ||
96 | |||
97 | @@ -XXX,XX +XXX,XX @@ | ||
98 | #define PCI_EXP_DPC_STATUS 8 /* DPC Status */ | ||
99 | #define PCI_EXP_DPC_STATUS_TRIGGER 0x01 /* Trigger Status */ | ||
100 | #define PCI_EXP_DPC_STATUS_INTERRUPT 0x08 /* Interrupt Status */ | ||
101 | +#define PCI_EXP_DPC_RP_BUSY 0x10 /* Root Port Busy */ | ||
102 | |||
103 | #define PCI_EXP_DPC_SOURCE_ID 10 /* DPC Source Identifier */ | ||
104 | |||
105 | @@ -XXX,XX +XXX,XX @@ | ||
106 | #define PCI_PTM_CTRL_ENABLE 0x00000001 /* PTM enable */ | ||
107 | #define PCI_PTM_CTRL_ROOT 0x00000002 /* Root select */ | ||
108 | |||
109 | +/* L1 PM Substates */ | ||
110 | +#define PCI_L1SS_CAP 4 /* capability register */ | ||
111 | +#define PCI_L1SS_CAP_PCIPM_L1_2 1 /* PCI PM L1.2 Support */ | ||
112 | +#define PCI_L1SS_CAP_PCIPM_L1_1 2 /* PCI PM L1.1 Support */ | ||
113 | +#define PCI_L1SS_CAP_ASPM_L1_2 4 /* ASPM L1.2 Support */ | ||
114 | +#define PCI_L1SS_CAP_ASPM_L1_1 8 /* ASPM L1.1 Support */ | ||
115 | +#define PCI_L1SS_CAP_L1_PM_SS 16 /* L1 PM Substates Support */ | ||
116 | +#define PCI_L1SS_CTL1 8 /* Control Register 1 */ | ||
117 | +#define PCI_L1SS_CTL1_PCIPM_L1_2 1 /* PCI PM L1.2 Enable */ | ||
118 | +#define PCI_L1SS_CTL1_PCIPM_L1_1 2 /* PCI PM L1.1 Support */ | ||
119 | +#define PCI_L1SS_CTL1_ASPM_L1_2 4 /* ASPM L1.2 Support */ | ||
120 | +#define PCI_L1SS_CTL1_ASPM_L1_1 8 /* ASPM L1.1 Support */ | ||
121 | +#define PCI_L1SS_CTL1_L1SS_MASK 0x0000000F | ||
122 | +#define PCI_L1SS_CTL2 0xC /* Control Register 2 */ | ||
123 | + | ||
124 | #endif /* LINUX_PCI_REGS_H */ | ||
125 | diff --git a/include/standard-headers/linux/virtio_ids.h b/include/standard-headers/linux/virtio_ids.h | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/include/standard-headers/linux/virtio_ids.h | ||
128 | +++ b/include/standard-headers/linux/virtio_ids.h | ||
129 | @@ -XXX,XX +XXX,XX @@ | ||
130 | #define VIRTIO_ID_INPUT 18 /* virtio input */ | ||
131 | #define VIRTIO_ID_VSOCK 19 /* virtio vsock transport */ | ||
132 | #define VIRTIO_ID_CRYPTO 20 /* virtio crypto */ | ||
133 | + | ||
134 | #endif /* _LINUX_VIRTIO_IDS_H */ | ||
135 | diff --git a/linux-headers/asm-arm/kvm.h b/linux-headers/asm-arm/kvm.h | ||
136 | index XXXXXXX..XXXXXXX 100644 | ||
137 | --- a/linux-headers/asm-arm/kvm.h | ||
138 | +++ b/linux-headers/asm-arm/kvm.h | ||
139 | @@ -XXX,XX +XXX,XX @@ struct kvm_regs { | ||
140 | /* Supported VGICv3 address types */ | ||
141 | #define KVM_VGIC_V3_ADDR_TYPE_DIST 2 | ||
142 | #define KVM_VGIC_V3_ADDR_TYPE_REDIST 3 | ||
143 | +#define KVM_VGIC_ITS_ADDR_TYPE 4 | ||
144 | |||
145 | #define KVM_VGIC_V3_DIST_SIZE SZ_64K | ||
146 | #define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K) | ||
147 | +#define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K) | ||
148 | |||
149 | #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */ | ||
150 | #define KVM_ARM_VCPU_PSCI_0_2 1 /* CPU uses PSCI v0.2 */ | ||
151 | @@ -XXX,XX +XXX,XX @@ struct kvm_arch_memory_slot { | ||
152 | #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2 | ||
153 | #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32 | ||
154 | #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT) | ||
155 | +#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32 | ||
156 | +#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \ | ||
157 | + (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT) | ||
158 | #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0 | ||
159 | #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT) | ||
160 | +#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff) | ||
161 | #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3 | ||
162 | #define KVM_DEV_ARM_VGIC_GRP_CTRL 4 | ||
163 | +#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5 | ||
164 | +#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6 | ||
165 | +#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7 | ||
166 | +#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10 | ||
167 | +#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \ | ||
168 | + (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT) | ||
169 | +#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff | ||
170 | +#define VGIC_LEVEL_INFO_LINE_LEVEL 0 | ||
171 | + | ||
172 | #define KVM_DEV_ARM_VGIC_CTRL_INIT 0 | ||
173 | |||
174 | /* KVM_IRQ_LINE irq field index values */ | ||
175 | diff --git a/linux-headers/asm-arm/unistd-common.h b/linux-headers/asm-arm/unistd-common.h | ||
176 | new file mode 100644 | ||
177 | index XXXXXXX..XXXXXXX | ||
178 | --- /dev/null | ||
179 | +++ b/linux-headers/asm-arm/unistd-common.h | ||
180 | @@ -XXX,XX +XXX,XX @@ | ||
181 | +#ifndef _ASM_ARM_UNISTD_COMMON_H | ||
182 | +#define _ASM_ARM_UNISTD_COMMON_H 1 | ||
183 | + | ||
184 | +#define __NR_restart_syscall (__NR_SYSCALL_BASE + 0) | ||
185 | +#define __NR_exit (__NR_SYSCALL_BASE + 1) | ||
186 | +#define __NR_fork (__NR_SYSCALL_BASE + 2) | ||
187 | +#define __NR_read (__NR_SYSCALL_BASE + 3) | ||
188 | +#define __NR_write (__NR_SYSCALL_BASE + 4) | ||
189 | +#define __NR_open (__NR_SYSCALL_BASE + 5) | ||
190 | +#define __NR_close (__NR_SYSCALL_BASE + 6) | ||
191 | +#define __NR_creat (__NR_SYSCALL_BASE + 8) | ||
192 | +#define __NR_link (__NR_SYSCALL_BASE + 9) | ||
193 | +#define __NR_unlink (__NR_SYSCALL_BASE + 10) | ||
194 | +#define __NR_execve (__NR_SYSCALL_BASE + 11) | ||
195 | +#define __NR_chdir (__NR_SYSCALL_BASE + 12) | ||
196 | +#define __NR_mknod (__NR_SYSCALL_BASE + 14) | ||
197 | +#define __NR_chmod (__NR_SYSCALL_BASE + 15) | ||
198 | +#define __NR_lchown (__NR_SYSCALL_BASE + 16) | ||
199 | +#define __NR_lseek (__NR_SYSCALL_BASE + 19) | ||
200 | +#define __NR_getpid (__NR_SYSCALL_BASE + 20) | ||
201 | +#define __NR_mount (__NR_SYSCALL_BASE + 21) | ||
202 | +#define __NR_setuid (__NR_SYSCALL_BASE + 23) | ||
203 | +#define __NR_getuid (__NR_SYSCALL_BASE + 24) | ||
204 | +#define __NR_ptrace (__NR_SYSCALL_BASE + 26) | ||
205 | +#define __NR_pause (__NR_SYSCALL_BASE + 29) | ||
206 | +#define __NR_access (__NR_SYSCALL_BASE + 33) | ||
207 | +#define __NR_nice (__NR_SYSCALL_BASE + 34) | ||
208 | +#define __NR_sync (__NR_SYSCALL_BASE + 36) | ||
209 | +#define __NR_kill (__NR_SYSCALL_BASE + 37) | ||
210 | +#define __NR_rename (__NR_SYSCALL_BASE + 38) | ||
211 | +#define __NR_mkdir (__NR_SYSCALL_BASE + 39) | ||
212 | +#define __NR_rmdir (__NR_SYSCALL_BASE + 40) | ||
213 | +#define __NR_dup (__NR_SYSCALL_BASE + 41) | ||
214 | +#define __NR_pipe (__NR_SYSCALL_BASE + 42) | ||
215 | +#define __NR_times (__NR_SYSCALL_BASE + 43) | ||
216 | +#define __NR_brk (__NR_SYSCALL_BASE + 45) | ||
217 | +#define __NR_setgid (__NR_SYSCALL_BASE + 46) | ||
218 | +#define __NR_getgid (__NR_SYSCALL_BASE + 47) | ||
219 | +#define __NR_geteuid (__NR_SYSCALL_BASE + 49) | ||
220 | +#define __NR_getegid (__NR_SYSCALL_BASE + 50) | ||
221 | +#define __NR_acct (__NR_SYSCALL_BASE + 51) | ||
222 | +#define __NR_umount2 (__NR_SYSCALL_BASE + 52) | ||
223 | +#define __NR_ioctl (__NR_SYSCALL_BASE + 54) | ||
224 | +#define __NR_fcntl (__NR_SYSCALL_BASE + 55) | ||
225 | +#define __NR_setpgid (__NR_SYSCALL_BASE + 57) | ||
226 | +#define __NR_umask (__NR_SYSCALL_BASE + 60) | ||
227 | +#define __NR_chroot (__NR_SYSCALL_BASE + 61) | ||
228 | +#define __NR_ustat (__NR_SYSCALL_BASE + 62) | ||
229 | +#define __NR_dup2 (__NR_SYSCALL_BASE + 63) | ||
230 | +#define __NR_getppid (__NR_SYSCALL_BASE + 64) | ||
231 | +#define __NR_getpgrp (__NR_SYSCALL_BASE + 65) | ||
232 | +#define __NR_setsid (__NR_SYSCALL_BASE + 66) | ||
233 | +#define __NR_sigaction (__NR_SYSCALL_BASE + 67) | ||
234 | +#define __NR_setreuid (__NR_SYSCALL_BASE + 70) | ||
235 | +#define __NR_setregid (__NR_SYSCALL_BASE + 71) | ||
236 | +#define __NR_sigsuspend (__NR_SYSCALL_BASE + 72) | ||
237 | +#define __NR_sigpending (__NR_SYSCALL_BASE + 73) | ||
238 | +#define __NR_sethostname (__NR_SYSCALL_BASE + 74) | ||
239 | +#define __NR_setrlimit (__NR_SYSCALL_BASE + 75) | ||
240 | +#define __NR_getrusage (__NR_SYSCALL_BASE + 77) | ||
241 | +#define __NR_gettimeofday (__NR_SYSCALL_BASE + 78) | ||
242 | +#define __NR_settimeofday (__NR_SYSCALL_BASE + 79) | ||
243 | +#define __NR_getgroups (__NR_SYSCALL_BASE + 80) | ||
244 | +#define __NR_setgroups (__NR_SYSCALL_BASE + 81) | ||
245 | +#define __NR_symlink (__NR_SYSCALL_BASE + 83) | ||
246 | +#define __NR_readlink (__NR_SYSCALL_BASE + 85) | ||
247 | +#define __NR_uselib (__NR_SYSCALL_BASE + 86) | ||
248 | +#define __NR_swapon (__NR_SYSCALL_BASE + 87) | ||
249 | +#define __NR_reboot (__NR_SYSCALL_BASE + 88) | ||
250 | +#define __NR_munmap (__NR_SYSCALL_BASE + 91) | ||
251 | +#define __NR_truncate (__NR_SYSCALL_BASE + 92) | ||
252 | +#define __NR_ftruncate (__NR_SYSCALL_BASE + 93) | ||
253 | +#define __NR_fchmod (__NR_SYSCALL_BASE + 94) | ||
254 | +#define __NR_fchown (__NR_SYSCALL_BASE + 95) | ||
255 | +#define __NR_getpriority (__NR_SYSCALL_BASE + 96) | ||
256 | +#define __NR_setpriority (__NR_SYSCALL_BASE + 97) | ||
257 | +#define __NR_statfs (__NR_SYSCALL_BASE + 99) | ||
258 | +#define __NR_fstatfs (__NR_SYSCALL_BASE + 100) | ||
259 | +#define __NR_syslog (__NR_SYSCALL_BASE + 103) | ||
260 | +#define __NR_setitimer (__NR_SYSCALL_BASE + 104) | ||
261 | +#define __NR_getitimer (__NR_SYSCALL_BASE + 105) | ||
262 | +#define __NR_stat (__NR_SYSCALL_BASE + 106) | ||
263 | +#define __NR_lstat (__NR_SYSCALL_BASE + 107) | ||
264 | +#define __NR_fstat (__NR_SYSCALL_BASE + 108) | ||
265 | +#define __NR_vhangup (__NR_SYSCALL_BASE + 111) | ||
266 | +#define __NR_wait4 (__NR_SYSCALL_BASE + 114) | ||
267 | +#define __NR_swapoff (__NR_SYSCALL_BASE + 115) | ||
268 | +#define __NR_sysinfo (__NR_SYSCALL_BASE + 116) | ||
269 | +#define __NR_fsync (__NR_SYSCALL_BASE + 118) | ||
270 | +#define __NR_sigreturn (__NR_SYSCALL_BASE + 119) | ||
271 | +#define __NR_clone (__NR_SYSCALL_BASE + 120) | ||
272 | +#define __NR_setdomainname (__NR_SYSCALL_BASE + 121) | ||
273 | +#define __NR_uname (__NR_SYSCALL_BASE + 122) | ||
274 | +#define __NR_adjtimex (__NR_SYSCALL_BASE + 124) | ||
275 | +#define __NR_mprotect (__NR_SYSCALL_BASE + 125) | ||
276 | +#define __NR_sigprocmask (__NR_SYSCALL_BASE + 126) | ||
277 | +#define __NR_init_module (__NR_SYSCALL_BASE + 128) | ||
278 | +#define __NR_delete_module (__NR_SYSCALL_BASE + 129) | ||
279 | +#define __NR_quotactl (__NR_SYSCALL_BASE + 131) | ||
280 | +#define __NR_getpgid (__NR_SYSCALL_BASE + 132) | ||
281 | +#define __NR_fchdir (__NR_SYSCALL_BASE + 133) | ||
282 | +#define __NR_bdflush (__NR_SYSCALL_BASE + 134) | ||
283 | +#define __NR_sysfs (__NR_SYSCALL_BASE + 135) | ||
284 | +#define __NR_personality (__NR_SYSCALL_BASE + 136) | ||
285 | +#define __NR_setfsuid (__NR_SYSCALL_BASE + 138) | ||
286 | +#define __NR_setfsgid (__NR_SYSCALL_BASE + 139) | ||
287 | +#define __NR__llseek (__NR_SYSCALL_BASE + 140) | ||
288 | +#define __NR_getdents (__NR_SYSCALL_BASE + 141) | ||
289 | +#define __NR__newselect (__NR_SYSCALL_BASE + 142) | ||
290 | +#define __NR_flock (__NR_SYSCALL_BASE + 143) | ||
291 | +#define __NR_msync (__NR_SYSCALL_BASE + 144) | ||
292 | +#define __NR_readv (__NR_SYSCALL_BASE + 145) | ||
293 | +#define __NR_writev (__NR_SYSCALL_BASE + 146) | ||
294 | +#define __NR_getsid (__NR_SYSCALL_BASE + 147) | ||
295 | +#define __NR_fdatasync (__NR_SYSCALL_BASE + 148) | ||
296 | +#define __NR__sysctl (__NR_SYSCALL_BASE + 149) | ||
297 | +#define __NR_mlock (__NR_SYSCALL_BASE + 150) | ||
298 | +#define __NR_munlock (__NR_SYSCALL_BASE + 151) | ||
299 | +#define __NR_mlockall (__NR_SYSCALL_BASE + 152) | ||
300 | +#define __NR_munlockall (__NR_SYSCALL_BASE + 153) | ||
301 | +#define __NR_sched_setparam (__NR_SYSCALL_BASE + 154) | ||
302 | +#define __NR_sched_getparam (__NR_SYSCALL_BASE + 155) | ||
303 | +#define __NR_sched_setscheduler (__NR_SYSCALL_BASE + 156) | ||
304 | +#define __NR_sched_getscheduler (__NR_SYSCALL_BASE + 157) | ||
305 | +#define __NR_sched_yield (__NR_SYSCALL_BASE + 158) | ||
306 | +#define __NR_sched_get_priority_max (__NR_SYSCALL_BASE + 159) | ||
307 | +#define __NR_sched_get_priority_min (__NR_SYSCALL_BASE + 160) | ||
308 | +#define __NR_sched_rr_get_interval (__NR_SYSCALL_BASE + 161) | ||
309 | +#define __NR_nanosleep (__NR_SYSCALL_BASE + 162) | ||
310 | +#define __NR_mremap (__NR_SYSCALL_BASE + 163) | ||
311 | +#define __NR_setresuid (__NR_SYSCALL_BASE + 164) | ||
312 | +#define __NR_getresuid (__NR_SYSCALL_BASE + 165) | ||
313 | +#define __NR_poll (__NR_SYSCALL_BASE + 168) | ||
314 | +#define __NR_nfsservctl (__NR_SYSCALL_BASE + 169) | ||
315 | +#define __NR_setresgid (__NR_SYSCALL_BASE + 170) | ||
316 | +#define __NR_getresgid (__NR_SYSCALL_BASE + 171) | ||
317 | +#define __NR_prctl (__NR_SYSCALL_BASE + 172) | ||
318 | +#define __NR_rt_sigreturn (__NR_SYSCALL_BASE + 173) | ||
319 | +#define __NR_rt_sigaction (__NR_SYSCALL_BASE + 174) | ||
320 | +#define __NR_rt_sigprocmask (__NR_SYSCALL_BASE + 175) | ||
321 | +#define __NR_rt_sigpending (__NR_SYSCALL_BASE + 176) | ||
322 | +#define __NR_rt_sigtimedwait (__NR_SYSCALL_BASE + 177) | ||
323 | +#define __NR_rt_sigqueueinfo (__NR_SYSCALL_BASE + 178) | ||
324 | +#define __NR_rt_sigsuspend (__NR_SYSCALL_BASE + 179) | ||
325 | +#define __NR_pread64 (__NR_SYSCALL_BASE + 180) | ||
326 | +#define __NR_pwrite64 (__NR_SYSCALL_BASE + 181) | ||
327 | +#define __NR_chown (__NR_SYSCALL_BASE + 182) | ||
328 | +#define __NR_getcwd (__NR_SYSCALL_BASE + 183) | ||
329 | +#define __NR_capget (__NR_SYSCALL_BASE + 184) | ||
330 | +#define __NR_capset (__NR_SYSCALL_BASE + 185) | ||
331 | +#define __NR_sigaltstack (__NR_SYSCALL_BASE + 186) | ||
332 | +#define __NR_sendfile (__NR_SYSCALL_BASE + 187) | ||
333 | +#define __NR_vfork (__NR_SYSCALL_BASE + 190) | ||
334 | +#define __NR_ugetrlimit (__NR_SYSCALL_BASE + 191) | ||
335 | +#define __NR_mmap2 (__NR_SYSCALL_BASE + 192) | ||
336 | +#define __NR_truncate64 (__NR_SYSCALL_BASE + 193) | ||
337 | +#define __NR_ftruncate64 (__NR_SYSCALL_BASE + 194) | ||
338 | +#define __NR_stat64 (__NR_SYSCALL_BASE + 195) | ||
339 | +#define __NR_lstat64 (__NR_SYSCALL_BASE + 196) | ||
340 | +#define __NR_fstat64 (__NR_SYSCALL_BASE + 197) | ||
341 | +#define __NR_lchown32 (__NR_SYSCALL_BASE + 198) | ||
342 | +#define __NR_getuid32 (__NR_SYSCALL_BASE + 199) | ||
343 | +#define __NR_getgid32 (__NR_SYSCALL_BASE + 200) | ||
344 | +#define __NR_geteuid32 (__NR_SYSCALL_BASE + 201) | ||
345 | +#define __NR_getegid32 (__NR_SYSCALL_BASE + 202) | ||
346 | +#define __NR_setreuid32 (__NR_SYSCALL_BASE + 203) | ||
347 | +#define __NR_setregid32 (__NR_SYSCALL_BASE + 204) | ||
348 | +#define __NR_getgroups32 (__NR_SYSCALL_BASE + 205) | ||
349 | +#define __NR_setgroups32 (__NR_SYSCALL_BASE + 206) | ||
350 | +#define __NR_fchown32 (__NR_SYSCALL_BASE + 207) | ||
351 | +#define __NR_setresuid32 (__NR_SYSCALL_BASE + 208) | ||
352 | +#define __NR_getresuid32 (__NR_SYSCALL_BASE + 209) | ||
353 | +#define __NR_setresgid32 (__NR_SYSCALL_BASE + 210) | ||
354 | +#define __NR_getresgid32 (__NR_SYSCALL_BASE + 211) | ||
355 | +#define __NR_chown32 (__NR_SYSCALL_BASE + 212) | ||
356 | +#define __NR_setuid32 (__NR_SYSCALL_BASE + 213) | ||
357 | +#define __NR_setgid32 (__NR_SYSCALL_BASE + 214) | ||
358 | +#define __NR_setfsuid32 (__NR_SYSCALL_BASE + 215) | ||
359 | +#define __NR_setfsgid32 (__NR_SYSCALL_BASE + 216) | ||
360 | +#define __NR_getdents64 (__NR_SYSCALL_BASE + 217) | ||
361 | +#define __NR_pivot_root (__NR_SYSCALL_BASE + 218) | ||
362 | +#define __NR_mincore (__NR_SYSCALL_BASE + 219) | ||
363 | +#define __NR_madvise (__NR_SYSCALL_BASE + 220) | ||
364 | +#define __NR_fcntl64 (__NR_SYSCALL_BASE + 221) | ||
365 | +#define __NR_gettid (__NR_SYSCALL_BASE + 224) | ||
366 | +#define __NR_readahead (__NR_SYSCALL_BASE + 225) | ||
367 | +#define __NR_setxattr (__NR_SYSCALL_BASE + 226) | ||
368 | +#define __NR_lsetxattr (__NR_SYSCALL_BASE + 227) | ||
369 | +#define __NR_fsetxattr (__NR_SYSCALL_BASE + 228) | ||
370 | +#define __NR_getxattr (__NR_SYSCALL_BASE + 229) | ||
371 | +#define __NR_lgetxattr (__NR_SYSCALL_BASE + 230) | ||
372 | +#define __NR_fgetxattr (__NR_SYSCALL_BASE + 231) | ||
373 | +#define __NR_listxattr (__NR_SYSCALL_BASE + 232) | ||
374 | +#define __NR_llistxattr (__NR_SYSCALL_BASE + 233) | ||
375 | +#define __NR_flistxattr (__NR_SYSCALL_BASE + 234) | ||
376 | +#define __NR_removexattr (__NR_SYSCALL_BASE + 235) | ||
377 | +#define __NR_lremovexattr (__NR_SYSCALL_BASE + 236) | ||
378 | +#define __NR_fremovexattr (__NR_SYSCALL_BASE + 237) | ||
379 | +#define __NR_tkill (__NR_SYSCALL_BASE + 238) | ||
380 | +#define __NR_sendfile64 (__NR_SYSCALL_BASE + 239) | ||
381 | +#define __NR_futex (__NR_SYSCALL_BASE + 240) | ||
382 | +#define __NR_sched_setaffinity (__NR_SYSCALL_BASE + 241) | ||
383 | +#define __NR_sched_getaffinity (__NR_SYSCALL_BASE + 242) | ||
384 | +#define __NR_io_setup (__NR_SYSCALL_BASE + 243) | ||
385 | +#define __NR_io_destroy (__NR_SYSCALL_BASE + 244) | ||
386 | +#define __NR_io_getevents (__NR_SYSCALL_BASE + 245) | ||
387 | +#define __NR_io_submit (__NR_SYSCALL_BASE + 246) | ||
388 | +#define __NR_io_cancel (__NR_SYSCALL_BASE + 247) | ||
389 | +#define __NR_exit_group (__NR_SYSCALL_BASE + 248) | ||
390 | +#define __NR_lookup_dcookie (__NR_SYSCALL_BASE + 249) | ||
391 | +#define __NR_epoll_create (__NR_SYSCALL_BASE + 250) | ||
392 | +#define __NR_epoll_ctl (__NR_SYSCALL_BASE + 251) | ||
393 | +#define __NR_epoll_wait (__NR_SYSCALL_BASE + 252) | ||
394 | +#define __NR_remap_file_pages (__NR_SYSCALL_BASE + 253) | ||
395 | +#define __NR_set_tid_address (__NR_SYSCALL_BASE + 256) | ||
396 | +#define __NR_timer_create (__NR_SYSCALL_BASE + 257) | ||
397 | +#define __NR_timer_settime (__NR_SYSCALL_BASE + 258) | ||
398 | +#define __NR_timer_gettime (__NR_SYSCALL_BASE + 259) | ||
399 | +#define __NR_timer_getoverrun (__NR_SYSCALL_BASE + 260) | ||
400 | +#define __NR_timer_delete (__NR_SYSCALL_BASE + 261) | ||
401 | +#define __NR_clock_settime (__NR_SYSCALL_BASE + 262) | ||
402 | +#define __NR_clock_gettime (__NR_SYSCALL_BASE + 263) | ||
403 | +#define __NR_clock_getres (__NR_SYSCALL_BASE + 264) | ||
404 | +#define __NR_clock_nanosleep (__NR_SYSCALL_BASE + 265) | ||
405 | +#define __NR_statfs64 (__NR_SYSCALL_BASE + 266) | ||
406 | +#define __NR_fstatfs64 (__NR_SYSCALL_BASE + 267) | ||
407 | +#define __NR_tgkill (__NR_SYSCALL_BASE + 268) | ||
408 | +#define __NR_utimes (__NR_SYSCALL_BASE + 269) | ||
409 | +#define __NR_arm_fadvise64_64 (__NR_SYSCALL_BASE + 270) | ||
410 | +#define __NR_pciconfig_iobase (__NR_SYSCALL_BASE + 271) | ||
411 | +#define __NR_pciconfig_read (__NR_SYSCALL_BASE + 272) | ||
412 | +#define __NR_pciconfig_write (__NR_SYSCALL_BASE + 273) | ||
413 | +#define __NR_mq_open (__NR_SYSCALL_BASE + 274) | ||
414 | +#define __NR_mq_unlink (__NR_SYSCALL_BASE + 275) | ||
415 | +#define __NR_mq_timedsend (__NR_SYSCALL_BASE + 276) | ||
416 | +#define __NR_mq_timedreceive (__NR_SYSCALL_BASE + 277) | ||
417 | +#define __NR_mq_notify (__NR_SYSCALL_BASE + 278) | ||
418 | +#define __NR_mq_getsetattr (__NR_SYSCALL_BASE + 279) | ||
419 | +#define __NR_waitid (__NR_SYSCALL_BASE + 280) | ||
420 | +#define __NR_socket (__NR_SYSCALL_BASE + 281) | ||
421 | +#define __NR_bind (__NR_SYSCALL_BASE + 282) | ||
422 | +#define __NR_connect (__NR_SYSCALL_BASE + 283) | ||
423 | +#define __NR_listen (__NR_SYSCALL_BASE + 284) | ||
424 | +#define __NR_accept (__NR_SYSCALL_BASE + 285) | ||
425 | +#define __NR_getsockname (__NR_SYSCALL_BASE + 286) | ||
426 | +#define __NR_getpeername (__NR_SYSCALL_BASE + 287) | ||
427 | +#define __NR_socketpair (__NR_SYSCALL_BASE + 288) | ||
428 | +#define __NR_send (__NR_SYSCALL_BASE + 289) | ||
429 | +#define __NR_sendto (__NR_SYSCALL_BASE + 290) | ||
430 | +#define __NR_recv (__NR_SYSCALL_BASE + 291) | ||
431 | +#define __NR_recvfrom (__NR_SYSCALL_BASE + 292) | ||
432 | +#define __NR_shutdown (__NR_SYSCALL_BASE + 293) | ||
433 | +#define __NR_setsockopt (__NR_SYSCALL_BASE + 294) | ||
434 | +#define __NR_getsockopt (__NR_SYSCALL_BASE + 295) | ||
435 | +#define __NR_sendmsg (__NR_SYSCALL_BASE + 296) | ||
436 | +#define __NR_recvmsg (__NR_SYSCALL_BASE + 297) | ||
437 | +#define __NR_semop (__NR_SYSCALL_BASE + 298) | ||
438 | +#define __NR_semget (__NR_SYSCALL_BASE + 299) | ||
439 | +#define __NR_semctl (__NR_SYSCALL_BASE + 300) | ||
440 | +#define __NR_msgsnd (__NR_SYSCALL_BASE + 301) | ||
441 | +#define __NR_msgrcv (__NR_SYSCALL_BASE + 302) | ||
442 | +#define __NR_msgget (__NR_SYSCALL_BASE + 303) | ||
443 | +#define __NR_msgctl (__NR_SYSCALL_BASE + 304) | ||
444 | +#define __NR_shmat (__NR_SYSCALL_BASE + 305) | ||
445 | +#define __NR_shmdt (__NR_SYSCALL_BASE + 306) | ||
446 | +#define __NR_shmget (__NR_SYSCALL_BASE + 307) | ||
447 | +#define __NR_shmctl (__NR_SYSCALL_BASE + 308) | ||
448 | +#define __NR_add_key (__NR_SYSCALL_BASE + 309) | ||
449 | +#define __NR_request_key (__NR_SYSCALL_BASE + 310) | ||
450 | +#define __NR_keyctl (__NR_SYSCALL_BASE + 311) | ||
451 | +#define __NR_semtimedop (__NR_SYSCALL_BASE + 312) | ||
452 | +#define __NR_vserver (__NR_SYSCALL_BASE + 313) | ||
453 | +#define __NR_ioprio_set (__NR_SYSCALL_BASE + 314) | ||
454 | +#define __NR_ioprio_get (__NR_SYSCALL_BASE + 315) | ||
455 | +#define __NR_inotify_init (__NR_SYSCALL_BASE + 316) | ||
456 | +#define __NR_inotify_add_watch (__NR_SYSCALL_BASE + 317) | ||
457 | +#define __NR_inotify_rm_watch (__NR_SYSCALL_BASE + 318) | ||
458 | +#define __NR_mbind (__NR_SYSCALL_BASE + 319) | ||
459 | +#define __NR_get_mempolicy (__NR_SYSCALL_BASE + 320) | ||
460 | +#define __NR_set_mempolicy (__NR_SYSCALL_BASE + 321) | ||
461 | +#define __NR_openat (__NR_SYSCALL_BASE + 322) | ||
462 | +#define __NR_mkdirat (__NR_SYSCALL_BASE + 323) | ||
463 | +#define __NR_mknodat (__NR_SYSCALL_BASE + 324) | ||
464 | +#define __NR_fchownat (__NR_SYSCALL_BASE + 325) | ||
465 | +#define __NR_futimesat (__NR_SYSCALL_BASE + 326) | ||
466 | +#define __NR_fstatat64 (__NR_SYSCALL_BASE + 327) | ||
467 | +#define __NR_unlinkat (__NR_SYSCALL_BASE + 328) | ||
468 | +#define __NR_renameat (__NR_SYSCALL_BASE + 329) | ||
469 | +#define __NR_linkat (__NR_SYSCALL_BASE + 330) | ||
470 | +#define __NR_symlinkat (__NR_SYSCALL_BASE + 331) | ||
471 | +#define __NR_readlinkat (__NR_SYSCALL_BASE + 332) | ||
472 | +#define __NR_fchmodat (__NR_SYSCALL_BASE + 333) | ||
473 | +#define __NR_faccessat (__NR_SYSCALL_BASE + 334) | ||
474 | +#define __NR_pselect6 (__NR_SYSCALL_BASE + 335) | ||
475 | +#define __NR_ppoll (__NR_SYSCALL_BASE + 336) | ||
476 | +#define __NR_unshare (__NR_SYSCALL_BASE + 337) | ||
477 | +#define __NR_set_robust_list (__NR_SYSCALL_BASE + 338) | ||
478 | +#define __NR_get_robust_list (__NR_SYSCALL_BASE + 339) | ||
479 | +#define __NR_splice (__NR_SYSCALL_BASE + 340) | ||
480 | +#define __NR_arm_sync_file_range (__NR_SYSCALL_BASE + 341) | ||
481 | +#define __NR_tee (__NR_SYSCALL_BASE + 342) | ||
482 | +#define __NR_vmsplice (__NR_SYSCALL_BASE + 343) | ||
483 | +#define __NR_move_pages (__NR_SYSCALL_BASE + 344) | ||
484 | +#define __NR_getcpu (__NR_SYSCALL_BASE + 345) | ||
485 | +#define __NR_epoll_pwait (__NR_SYSCALL_BASE + 346) | ||
486 | +#define __NR_kexec_load (__NR_SYSCALL_BASE + 347) | ||
487 | +#define __NR_utimensat (__NR_SYSCALL_BASE + 348) | ||
488 | +#define __NR_signalfd (__NR_SYSCALL_BASE + 349) | ||
489 | +#define __NR_timerfd_create (__NR_SYSCALL_BASE + 350) | ||
490 | +#define __NR_eventfd (__NR_SYSCALL_BASE + 351) | ||
491 | +#define __NR_fallocate (__NR_SYSCALL_BASE + 352) | ||
492 | +#define __NR_timerfd_settime (__NR_SYSCALL_BASE + 353) | ||
493 | +#define __NR_timerfd_gettime (__NR_SYSCALL_BASE + 354) | ||
494 | +#define __NR_signalfd4 (__NR_SYSCALL_BASE + 355) | ||
495 | +#define __NR_eventfd2 (__NR_SYSCALL_BASE + 356) | ||
496 | +#define __NR_epoll_create1 (__NR_SYSCALL_BASE + 357) | ||
497 | +#define __NR_dup3 (__NR_SYSCALL_BASE + 358) | ||
498 | +#define __NR_pipe2 (__NR_SYSCALL_BASE + 359) | ||
499 | +#define __NR_inotify_init1 (__NR_SYSCALL_BASE + 360) | ||
500 | +#define __NR_preadv (__NR_SYSCALL_BASE + 361) | ||
501 | +#define __NR_pwritev (__NR_SYSCALL_BASE + 362) | ||
502 | +#define __NR_rt_tgsigqueueinfo (__NR_SYSCALL_BASE + 363) | ||
503 | +#define __NR_perf_event_open (__NR_SYSCALL_BASE + 364) | ||
504 | +#define __NR_recvmmsg (__NR_SYSCALL_BASE + 365) | ||
505 | +#define __NR_accept4 (__NR_SYSCALL_BASE + 366) | ||
506 | +#define __NR_fanotify_init (__NR_SYSCALL_BASE + 367) | ||
507 | +#define __NR_fanotify_mark (__NR_SYSCALL_BASE + 368) | ||
508 | +#define __NR_prlimit64 (__NR_SYSCALL_BASE + 369) | ||
509 | +#define __NR_name_to_handle_at (__NR_SYSCALL_BASE + 370) | ||
510 | +#define __NR_open_by_handle_at (__NR_SYSCALL_BASE + 371) | ||
511 | +#define __NR_clock_adjtime (__NR_SYSCALL_BASE + 372) | ||
512 | +#define __NR_syncfs (__NR_SYSCALL_BASE + 373) | ||
513 | +#define __NR_sendmmsg (__NR_SYSCALL_BASE + 374) | ||
514 | +#define __NR_setns (__NR_SYSCALL_BASE + 375) | ||
515 | +#define __NR_process_vm_readv (__NR_SYSCALL_BASE + 376) | ||
516 | +#define __NR_process_vm_writev (__NR_SYSCALL_BASE + 377) | ||
517 | +#define __NR_kcmp (__NR_SYSCALL_BASE + 378) | ||
518 | +#define __NR_finit_module (__NR_SYSCALL_BASE + 379) | ||
519 | +#define __NR_sched_setattr (__NR_SYSCALL_BASE + 380) | ||
520 | +#define __NR_sched_getattr (__NR_SYSCALL_BASE + 381) | ||
521 | +#define __NR_renameat2 (__NR_SYSCALL_BASE + 382) | ||
522 | +#define __NR_seccomp (__NR_SYSCALL_BASE + 383) | ||
523 | +#define __NR_getrandom (__NR_SYSCALL_BASE + 384) | ||
524 | +#define __NR_memfd_create (__NR_SYSCALL_BASE + 385) | ||
525 | +#define __NR_bpf (__NR_SYSCALL_BASE + 386) | ||
526 | +#define __NR_execveat (__NR_SYSCALL_BASE + 387) | ||
527 | +#define __NR_userfaultfd (__NR_SYSCALL_BASE + 388) | ||
528 | +#define __NR_membarrier (__NR_SYSCALL_BASE + 389) | ||
529 | +#define __NR_mlock2 (__NR_SYSCALL_BASE + 390) | ||
530 | +#define __NR_copy_file_range (__NR_SYSCALL_BASE + 391) | ||
531 | +#define __NR_preadv2 (__NR_SYSCALL_BASE + 392) | ||
532 | +#define __NR_pwritev2 (__NR_SYSCALL_BASE + 393) | ||
533 | +#define __NR_pkey_mprotect (__NR_SYSCALL_BASE + 394) | ||
534 | +#define __NR_pkey_alloc (__NR_SYSCALL_BASE + 395) | ||
535 | +#define __NR_pkey_free (__NR_SYSCALL_BASE + 396) | ||
536 | + | ||
537 | +#endif /* _ASM_ARM_UNISTD_COMMON_H */ | ||
538 | diff --git a/linux-headers/asm-arm/unistd-eabi.h b/linux-headers/asm-arm/unistd-eabi.h | ||
539 | new file mode 100644 | ||
540 | index XXXXXXX..XXXXXXX | ||
541 | --- /dev/null | ||
542 | +++ b/linux-headers/asm-arm/unistd-eabi.h | ||
543 | @@ -XXX,XX +XXX,XX @@ | ||
544 | +#ifndef _ASM_ARM_UNISTD_EABI_H | ||
545 | +#define _ASM_ARM_UNISTD_EABI_H 1 | ||
546 | + | ||
547 | + | ||
548 | +#endif /* _ASM_ARM_UNISTD_EABI_H */ | ||
549 | diff --git a/linux-headers/asm-arm/unistd-oabi.h b/linux-headers/asm-arm/unistd-oabi.h | ||
550 | new file mode 100644 | ||
551 | index XXXXXXX..XXXXXXX | ||
552 | --- /dev/null | ||
553 | +++ b/linux-headers/asm-arm/unistd-oabi.h | ||
554 | @@ -XXX,XX +XXX,XX @@ | ||
555 | +#ifndef _ASM_ARM_UNISTD_OABI_H | ||
556 | +#define _ASM_ARM_UNISTD_OABI_H 1 | ||
557 | + | ||
558 | +#define __NR_time (__NR_SYSCALL_BASE + 13) | ||
559 | +#define __NR_umount (__NR_SYSCALL_BASE + 22) | ||
560 | +#define __NR_stime (__NR_SYSCALL_BASE + 25) | ||
561 | +#define __NR_alarm (__NR_SYSCALL_BASE + 27) | ||
562 | +#define __NR_utime (__NR_SYSCALL_BASE + 30) | ||
563 | +#define __NR_getrlimit (__NR_SYSCALL_BASE + 76) | ||
564 | +#define __NR_select (__NR_SYSCALL_BASE + 82) | ||
565 | +#define __NR_readdir (__NR_SYSCALL_BASE + 89) | ||
566 | +#define __NR_mmap (__NR_SYSCALL_BASE + 90) | ||
567 | +#define __NR_socketcall (__NR_SYSCALL_BASE + 102) | ||
568 | +#define __NR_syscall (__NR_SYSCALL_BASE + 113) | ||
569 | +#define __NR_ipc (__NR_SYSCALL_BASE + 117) | ||
570 | + | ||
571 | +#endif /* _ASM_ARM_UNISTD_OABI_H */ | ||
572 | diff --git a/linux-headers/asm-arm/unistd.h b/linux-headers/asm-arm/unistd.h | ||
573 | index XXXXXXX..XXXXXXX 100644 | ||
574 | --- a/linux-headers/asm-arm/unistd.h | ||
575 | +++ b/linux-headers/asm-arm/unistd.h | ||
576 | @@ -XXX,XX +XXX,XX @@ | ||
577 | |||
578 | #if defined(__thumb__) || defined(__ARM_EABI__) | ||
579 | #define __NR_SYSCALL_BASE 0 | ||
580 | +#include <asm/unistd-eabi.h> | ||
581 | #else | ||
582 | #define __NR_SYSCALL_BASE __NR_OABI_SYSCALL_BASE | ||
583 | +#include <asm/unistd-oabi.h> | ||
584 | #endif | ||
585 | |||
586 | -/* | ||
587 | - * This file contains the system call numbers. | ||
588 | - */ | ||
589 | - | ||
590 | -#define __NR_restart_syscall (__NR_SYSCALL_BASE+ 0) | ||
591 | -#define __NR_exit (__NR_SYSCALL_BASE+ 1) | ||
592 | -#define __NR_fork (__NR_SYSCALL_BASE+ 2) | ||
593 | -#define __NR_read (__NR_SYSCALL_BASE+ 3) | ||
594 | -#define __NR_write (__NR_SYSCALL_BASE+ 4) | ||
595 | -#define __NR_open (__NR_SYSCALL_BASE+ 5) | ||
596 | -#define __NR_close (__NR_SYSCALL_BASE+ 6) | ||
597 | - /* 7 was sys_waitpid */ | ||
598 | -#define __NR_creat (__NR_SYSCALL_BASE+ 8) | ||
599 | -#define __NR_link (__NR_SYSCALL_BASE+ 9) | ||
600 | -#define __NR_unlink (__NR_SYSCALL_BASE+ 10) | ||
601 | -#define __NR_execve (__NR_SYSCALL_BASE+ 11) | ||
602 | -#define __NR_chdir (__NR_SYSCALL_BASE+ 12) | ||
603 | -#define __NR_time (__NR_SYSCALL_BASE+ 13) | ||
604 | -#define __NR_mknod (__NR_SYSCALL_BASE+ 14) | ||
605 | -#define __NR_chmod (__NR_SYSCALL_BASE+ 15) | ||
606 | -#define __NR_lchown (__NR_SYSCALL_BASE+ 16) | ||
607 | - /* 17 was sys_break */ | ||
608 | - /* 18 was sys_stat */ | ||
609 | -#define __NR_lseek (__NR_SYSCALL_BASE+ 19) | ||
610 | -#define __NR_getpid (__NR_SYSCALL_BASE+ 20) | ||
611 | -#define __NR_mount (__NR_SYSCALL_BASE+ 21) | ||
612 | -#define __NR_umount (__NR_SYSCALL_BASE+ 22) | ||
613 | -#define __NR_setuid (__NR_SYSCALL_BASE+ 23) | ||
614 | -#define __NR_getuid (__NR_SYSCALL_BASE+ 24) | ||
615 | -#define __NR_stime (__NR_SYSCALL_BASE+ 25) | ||
616 | -#define __NR_ptrace (__NR_SYSCALL_BASE+ 26) | ||
617 | -#define __NR_alarm (__NR_SYSCALL_BASE+ 27) | ||
618 | - /* 28 was sys_fstat */ | ||
619 | -#define __NR_pause (__NR_SYSCALL_BASE+ 29) | ||
620 | -#define __NR_utime (__NR_SYSCALL_BASE+ 30) | ||
621 | - /* 31 was sys_stty */ | ||
622 | - /* 32 was sys_gtty */ | ||
623 | -#define __NR_access (__NR_SYSCALL_BASE+ 33) | ||
624 | -#define __NR_nice (__NR_SYSCALL_BASE+ 34) | ||
625 | - /* 35 was sys_ftime */ | ||
626 | -#define __NR_sync (__NR_SYSCALL_BASE+ 36) | ||
627 | -#define __NR_kill (__NR_SYSCALL_BASE+ 37) | ||
628 | -#define __NR_rename (__NR_SYSCALL_BASE+ 38) | ||
629 | -#define __NR_mkdir (__NR_SYSCALL_BASE+ 39) | ||
630 | -#define __NR_rmdir (__NR_SYSCALL_BASE+ 40) | ||
631 | -#define __NR_dup (__NR_SYSCALL_BASE+ 41) | ||
632 | -#define __NR_pipe (__NR_SYSCALL_BASE+ 42) | ||
633 | -#define __NR_times (__NR_SYSCALL_BASE+ 43) | ||
634 | - /* 44 was sys_prof */ | ||
635 | -#define __NR_brk (__NR_SYSCALL_BASE+ 45) | ||
636 | -#define __NR_setgid (__NR_SYSCALL_BASE+ 46) | ||
637 | -#define __NR_getgid (__NR_SYSCALL_BASE+ 47) | ||
638 | - /* 48 was sys_signal */ | ||
639 | -#define __NR_geteuid (__NR_SYSCALL_BASE+ 49) | ||
640 | -#define __NR_getegid (__NR_SYSCALL_BASE+ 50) | ||
641 | -#define __NR_acct (__NR_SYSCALL_BASE+ 51) | ||
642 | -#define __NR_umount2 (__NR_SYSCALL_BASE+ 52) | ||
643 | - /* 53 was sys_lock */ | ||
644 | -#define __NR_ioctl (__NR_SYSCALL_BASE+ 54) | ||
645 | -#define __NR_fcntl (__NR_SYSCALL_BASE+ 55) | ||
646 | - /* 56 was sys_mpx */ | ||
647 | -#define __NR_setpgid (__NR_SYSCALL_BASE+ 57) | ||
648 | - /* 58 was sys_ulimit */ | ||
649 | - /* 59 was sys_olduname */ | ||
650 | -#define __NR_umask (__NR_SYSCALL_BASE+ 60) | ||
651 | -#define __NR_chroot (__NR_SYSCALL_BASE+ 61) | ||
652 | -#define __NR_ustat (__NR_SYSCALL_BASE+ 62) | ||
653 | -#define __NR_dup2 (__NR_SYSCALL_BASE+ 63) | ||
654 | -#define __NR_getppid (__NR_SYSCALL_BASE+ 64) | ||
655 | -#define __NR_getpgrp (__NR_SYSCALL_BASE+ 65) | ||
656 | -#define __NR_setsid (__NR_SYSCALL_BASE+ 66) | ||
657 | -#define __NR_sigaction (__NR_SYSCALL_BASE+ 67) | ||
658 | - /* 68 was sys_sgetmask */ | ||
659 | - /* 69 was sys_ssetmask */ | ||
660 | -#define __NR_setreuid (__NR_SYSCALL_BASE+ 70) | ||
661 | -#define __NR_setregid (__NR_SYSCALL_BASE+ 71) | ||
662 | -#define __NR_sigsuspend (__NR_SYSCALL_BASE+ 72) | ||
663 | -#define __NR_sigpending (__NR_SYSCALL_BASE+ 73) | ||
664 | -#define __NR_sethostname (__NR_SYSCALL_BASE+ 74) | ||
665 | -#define __NR_setrlimit (__NR_SYSCALL_BASE+ 75) | ||
666 | -#define __NR_getrlimit (__NR_SYSCALL_BASE+ 76) /* Back compat 2GB limited rlimit */ | ||
667 | -#define __NR_getrusage (__NR_SYSCALL_BASE+ 77) | ||
668 | -#define __NR_gettimeofday (__NR_SYSCALL_BASE+ 78) | ||
669 | -#define __NR_settimeofday (__NR_SYSCALL_BASE+ 79) | ||
670 | -#define __NR_getgroups (__NR_SYSCALL_BASE+ 80) | ||
671 | -#define __NR_setgroups (__NR_SYSCALL_BASE+ 81) | ||
672 | -#define __NR_select (__NR_SYSCALL_BASE+ 82) | ||
673 | -#define __NR_symlink (__NR_SYSCALL_BASE+ 83) | ||
674 | - /* 84 was sys_lstat */ | ||
675 | -#define __NR_readlink (__NR_SYSCALL_BASE+ 85) | ||
676 | -#define __NR_uselib (__NR_SYSCALL_BASE+ 86) | ||
677 | -#define __NR_swapon (__NR_SYSCALL_BASE+ 87) | ||
678 | -#define __NR_reboot (__NR_SYSCALL_BASE+ 88) | ||
679 | -#define __NR_readdir (__NR_SYSCALL_BASE+ 89) | ||
680 | -#define __NR_mmap (__NR_SYSCALL_BASE+ 90) | ||
681 | -#define __NR_munmap (__NR_SYSCALL_BASE+ 91) | ||
682 | -#define __NR_truncate (__NR_SYSCALL_BASE+ 92) | ||
683 | -#define __NR_ftruncate (__NR_SYSCALL_BASE+ 93) | ||
684 | -#define __NR_fchmod (__NR_SYSCALL_BASE+ 94) | ||
685 | -#define __NR_fchown (__NR_SYSCALL_BASE+ 95) | ||
686 | -#define __NR_getpriority (__NR_SYSCALL_BASE+ 96) | ||
687 | -#define __NR_setpriority (__NR_SYSCALL_BASE+ 97) | ||
688 | - /* 98 was sys_profil */ | ||
689 | -#define __NR_statfs (__NR_SYSCALL_BASE+ 99) | ||
690 | -#define __NR_fstatfs (__NR_SYSCALL_BASE+100) | ||
691 | - /* 101 was sys_ioperm */ | ||
692 | -#define __NR_socketcall (__NR_SYSCALL_BASE+102) | ||
693 | -#define __NR_syslog (__NR_SYSCALL_BASE+103) | ||
694 | -#define __NR_setitimer (__NR_SYSCALL_BASE+104) | ||
695 | -#define __NR_getitimer (__NR_SYSCALL_BASE+105) | ||
696 | -#define __NR_stat (__NR_SYSCALL_BASE+106) | ||
697 | -#define __NR_lstat (__NR_SYSCALL_BASE+107) | ||
698 | -#define __NR_fstat (__NR_SYSCALL_BASE+108) | ||
699 | - /* 109 was sys_uname */ | ||
700 | - /* 110 was sys_iopl */ | ||
701 | -#define __NR_vhangup (__NR_SYSCALL_BASE+111) | ||
702 | - /* 112 was sys_idle */ | ||
703 | -#define __NR_syscall (__NR_SYSCALL_BASE+113) /* syscall to call a syscall! */ | ||
704 | -#define __NR_wait4 (__NR_SYSCALL_BASE+114) | ||
705 | -#define __NR_swapoff (__NR_SYSCALL_BASE+115) | ||
706 | -#define __NR_sysinfo (__NR_SYSCALL_BASE+116) | ||
707 | -#define __NR_ipc (__NR_SYSCALL_BASE+117) | ||
708 | -#define __NR_fsync (__NR_SYSCALL_BASE+118) | ||
709 | -#define __NR_sigreturn (__NR_SYSCALL_BASE+119) | ||
710 | -#define __NR_clone (__NR_SYSCALL_BASE+120) | ||
711 | -#define __NR_setdomainname (__NR_SYSCALL_BASE+121) | ||
712 | -#define __NR_uname (__NR_SYSCALL_BASE+122) | ||
713 | - /* 123 was sys_modify_ldt */ | ||
714 | -#define __NR_adjtimex (__NR_SYSCALL_BASE+124) | ||
715 | -#define __NR_mprotect (__NR_SYSCALL_BASE+125) | ||
716 | -#define __NR_sigprocmask (__NR_SYSCALL_BASE+126) | ||
717 | - /* 127 was sys_create_module */ | ||
718 | -#define __NR_init_module (__NR_SYSCALL_BASE+128) | ||
719 | -#define __NR_delete_module (__NR_SYSCALL_BASE+129) | ||
720 | - /* 130 was sys_get_kernel_syms */ | ||
721 | -#define __NR_quotactl (__NR_SYSCALL_BASE+131) | ||
722 | -#define __NR_getpgid (__NR_SYSCALL_BASE+132) | ||
723 | -#define __NR_fchdir (__NR_SYSCALL_BASE+133) | ||
724 | -#define __NR_bdflush (__NR_SYSCALL_BASE+134) | ||
725 | -#define __NR_sysfs (__NR_SYSCALL_BASE+135) | ||
726 | -#define __NR_personality (__NR_SYSCALL_BASE+136) | ||
727 | - /* 137 was sys_afs_syscall */ | ||
728 | -#define __NR_setfsuid (__NR_SYSCALL_BASE+138) | ||
729 | -#define __NR_setfsgid (__NR_SYSCALL_BASE+139) | ||
730 | -#define __NR__llseek (__NR_SYSCALL_BASE+140) | ||
731 | -#define __NR_getdents (__NR_SYSCALL_BASE+141) | ||
732 | -#define __NR__newselect (__NR_SYSCALL_BASE+142) | ||
733 | -#define __NR_flock (__NR_SYSCALL_BASE+143) | ||
734 | -#define __NR_msync (__NR_SYSCALL_BASE+144) | ||
735 | -#define __NR_readv (__NR_SYSCALL_BASE+145) | ||
736 | -#define __NR_writev (__NR_SYSCALL_BASE+146) | ||
737 | -#define __NR_getsid (__NR_SYSCALL_BASE+147) | ||
738 | -#define __NR_fdatasync (__NR_SYSCALL_BASE+148) | ||
739 | -#define __NR__sysctl (__NR_SYSCALL_BASE+149) | ||
740 | -#define __NR_mlock (__NR_SYSCALL_BASE+150) | ||
741 | -#define __NR_munlock (__NR_SYSCALL_BASE+151) | ||
742 | -#define __NR_mlockall (__NR_SYSCALL_BASE+152) | ||
743 | -#define __NR_munlockall (__NR_SYSCALL_BASE+153) | ||
744 | -#define __NR_sched_setparam (__NR_SYSCALL_BASE+154) | ||
745 | -#define __NR_sched_getparam (__NR_SYSCALL_BASE+155) | ||
746 | -#define __NR_sched_setscheduler (__NR_SYSCALL_BASE+156) | ||
747 | -#define __NR_sched_getscheduler (__NR_SYSCALL_BASE+157) | ||
748 | -#define __NR_sched_yield (__NR_SYSCALL_BASE+158) | ||
749 | -#define __NR_sched_get_priority_max (__NR_SYSCALL_BASE+159) | ||
750 | -#define __NR_sched_get_priority_min (__NR_SYSCALL_BASE+160) | ||
751 | -#define __NR_sched_rr_get_interval (__NR_SYSCALL_BASE+161) | ||
752 | -#define __NR_nanosleep (__NR_SYSCALL_BASE+162) | ||
753 | -#define __NR_mremap (__NR_SYSCALL_BASE+163) | ||
754 | -#define __NR_setresuid (__NR_SYSCALL_BASE+164) | ||
755 | -#define __NR_getresuid (__NR_SYSCALL_BASE+165) | ||
756 | - /* 166 was sys_vm86 */ | ||
757 | - /* 167 was sys_query_module */ | ||
758 | -#define __NR_poll (__NR_SYSCALL_BASE+168) | ||
759 | -#define __NR_nfsservctl (__NR_SYSCALL_BASE+169) | ||
760 | -#define __NR_setresgid (__NR_SYSCALL_BASE+170) | ||
761 | -#define __NR_getresgid (__NR_SYSCALL_BASE+171) | ||
762 | -#define __NR_prctl (__NR_SYSCALL_BASE+172) | ||
763 | -#define __NR_rt_sigreturn (__NR_SYSCALL_BASE+173) | ||
764 | -#define __NR_rt_sigaction (__NR_SYSCALL_BASE+174) | ||
765 | -#define __NR_rt_sigprocmask (__NR_SYSCALL_BASE+175) | ||
766 | -#define __NR_rt_sigpending (__NR_SYSCALL_BASE+176) | ||
767 | -#define __NR_rt_sigtimedwait (__NR_SYSCALL_BASE+177) | ||
768 | -#define __NR_rt_sigqueueinfo (__NR_SYSCALL_BASE+178) | ||
769 | -#define __NR_rt_sigsuspend (__NR_SYSCALL_BASE+179) | ||
770 | -#define __NR_pread64 (__NR_SYSCALL_BASE+180) | ||
771 | -#define __NR_pwrite64 (__NR_SYSCALL_BASE+181) | ||
772 | -#define __NR_chown (__NR_SYSCALL_BASE+182) | ||
773 | -#define __NR_getcwd (__NR_SYSCALL_BASE+183) | ||
774 | -#define __NR_capget (__NR_SYSCALL_BASE+184) | ||
775 | -#define __NR_capset (__NR_SYSCALL_BASE+185) | ||
776 | -#define __NR_sigaltstack (__NR_SYSCALL_BASE+186) | ||
777 | -#define __NR_sendfile (__NR_SYSCALL_BASE+187) | ||
778 | - /* 188 reserved */ | ||
779 | - /* 189 reserved */ | ||
780 | -#define __NR_vfork (__NR_SYSCALL_BASE+190) | ||
781 | -#define __NR_ugetrlimit (__NR_SYSCALL_BASE+191) /* SuS compliant getrlimit */ | ||
782 | -#define __NR_mmap2 (__NR_SYSCALL_BASE+192) | ||
783 | -#define __NR_truncate64 (__NR_SYSCALL_BASE+193) | ||
784 | -#define __NR_ftruncate64 (__NR_SYSCALL_BASE+194) | ||
785 | -#define __NR_stat64 (__NR_SYSCALL_BASE+195) | ||
786 | -#define __NR_lstat64 (__NR_SYSCALL_BASE+196) | ||
787 | -#define __NR_fstat64 (__NR_SYSCALL_BASE+197) | ||
788 | -#define __NR_lchown32 (__NR_SYSCALL_BASE+198) | ||
789 | -#define __NR_getuid32 (__NR_SYSCALL_BASE+199) | ||
790 | -#define __NR_getgid32 (__NR_SYSCALL_BASE+200) | ||
791 | -#define __NR_geteuid32 (__NR_SYSCALL_BASE+201) | ||
792 | -#define __NR_getegid32 (__NR_SYSCALL_BASE+202) | ||
793 | -#define __NR_setreuid32 (__NR_SYSCALL_BASE+203) | ||
794 | -#define __NR_setregid32 (__NR_SYSCALL_BASE+204) | ||
795 | -#define __NR_getgroups32 (__NR_SYSCALL_BASE+205) | ||
796 | -#define __NR_setgroups32 (__NR_SYSCALL_BASE+206) | ||
797 | -#define __NR_fchown32 (__NR_SYSCALL_BASE+207) | ||
798 | -#define __NR_setresuid32 (__NR_SYSCALL_BASE+208) | ||
799 | -#define __NR_getresuid32 (__NR_SYSCALL_BASE+209) | ||
800 | -#define __NR_setresgid32 (__NR_SYSCALL_BASE+210) | ||
801 | -#define __NR_getresgid32 (__NR_SYSCALL_BASE+211) | ||
802 | -#define __NR_chown32 (__NR_SYSCALL_BASE+212) | ||
803 | -#define __NR_setuid32 (__NR_SYSCALL_BASE+213) | ||
804 | -#define __NR_setgid32 (__NR_SYSCALL_BASE+214) | ||
805 | -#define __NR_setfsuid32 (__NR_SYSCALL_BASE+215) | ||
806 | -#define __NR_setfsgid32 (__NR_SYSCALL_BASE+216) | ||
807 | -#define __NR_getdents64 (__NR_SYSCALL_BASE+217) | ||
808 | -#define __NR_pivot_root (__NR_SYSCALL_BASE+218) | ||
809 | -#define __NR_mincore (__NR_SYSCALL_BASE+219) | ||
810 | -#define __NR_madvise (__NR_SYSCALL_BASE+220) | ||
811 | -#define __NR_fcntl64 (__NR_SYSCALL_BASE+221) | ||
812 | - /* 222 for tux */ | ||
813 | - /* 223 is unused */ | ||
814 | -#define __NR_gettid (__NR_SYSCALL_BASE+224) | ||
815 | -#define __NR_readahead (__NR_SYSCALL_BASE+225) | ||
816 | -#define __NR_setxattr (__NR_SYSCALL_BASE+226) | ||
817 | -#define __NR_lsetxattr (__NR_SYSCALL_BASE+227) | ||
818 | -#define __NR_fsetxattr (__NR_SYSCALL_BASE+228) | ||
819 | -#define __NR_getxattr (__NR_SYSCALL_BASE+229) | ||
820 | -#define __NR_lgetxattr (__NR_SYSCALL_BASE+230) | ||
821 | -#define __NR_fgetxattr (__NR_SYSCALL_BASE+231) | ||
822 | -#define __NR_listxattr (__NR_SYSCALL_BASE+232) | ||
823 | -#define __NR_llistxattr (__NR_SYSCALL_BASE+233) | ||
824 | -#define __NR_flistxattr (__NR_SYSCALL_BASE+234) | ||
825 | -#define __NR_removexattr (__NR_SYSCALL_BASE+235) | ||
826 | -#define __NR_lremovexattr (__NR_SYSCALL_BASE+236) | ||
827 | -#define __NR_fremovexattr (__NR_SYSCALL_BASE+237) | ||
828 | -#define __NR_tkill (__NR_SYSCALL_BASE+238) | ||
829 | -#define __NR_sendfile64 (__NR_SYSCALL_BASE+239) | ||
830 | -#define __NR_futex (__NR_SYSCALL_BASE+240) | ||
831 | -#define __NR_sched_setaffinity (__NR_SYSCALL_BASE+241) | ||
832 | -#define __NR_sched_getaffinity (__NR_SYSCALL_BASE+242) | ||
833 | -#define __NR_io_setup (__NR_SYSCALL_BASE+243) | ||
834 | -#define __NR_io_destroy (__NR_SYSCALL_BASE+244) | ||
835 | -#define __NR_io_getevents (__NR_SYSCALL_BASE+245) | ||
836 | -#define __NR_io_submit (__NR_SYSCALL_BASE+246) | ||
837 | -#define __NR_io_cancel (__NR_SYSCALL_BASE+247) | ||
838 | -#define __NR_exit_group (__NR_SYSCALL_BASE+248) | ||
839 | -#define __NR_lookup_dcookie (__NR_SYSCALL_BASE+249) | ||
840 | -#define __NR_epoll_create (__NR_SYSCALL_BASE+250) | ||
841 | -#define __NR_epoll_ctl (__NR_SYSCALL_BASE+251) | ||
842 | -#define __NR_epoll_wait (__NR_SYSCALL_BASE+252) | ||
843 | -#define __NR_remap_file_pages (__NR_SYSCALL_BASE+253) | ||
844 | - /* 254 for set_thread_area */ | ||
845 | - /* 255 for get_thread_area */ | ||
846 | -#define __NR_set_tid_address (__NR_SYSCALL_BASE+256) | ||
847 | -#define __NR_timer_create (__NR_SYSCALL_BASE+257) | ||
848 | -#define __NR_timer_settime (__NR_SYSCALL_BASE+258) | ||
849 | -#define __NR_timer_gettime (__NR_SYSCALL_BASE+259) | ||
850 | -#define __NR_timer_getoverrun (__NR_SYSCALL_BASE+260) | ||
851 | -#define __NR_timer_delete (__NR_SYSCALL_BASE+261) | ||
852 | -#define __NR_clock_settime (__NR_SYSCALL_BASE+262) | ||
853 | -#define __NR_clock_gettime (__NR_SYSCALL_BASE+263) | ||
854 | -#define __NR_clock_getres (__NR_SYSCALL_BASE+264) | ||
855 | -#define __NR_clock_nanosleep (__NR_SYSCALL_BASE+265) | ||
856 | -#define __NR_statfs64 (__NR_SYSCALL_BASE+266) | ||
857 | -#define __NR_fstatfs64 (__NR_SYSCALL_BASE+267) | ||
858 | -#define __NR_tgkill (__NR_SYSCALL_BASE+268) | ||
859 | -#define __NR_utimes (__NR_SYSCALL_BASE+269) | ||
860 | -#define __NR_arm_fadvise64_64 (__NR_SYSCALL_BASE+270) | ||
861 | -#define __NR_pciconfig_iobase (__NR_SYSCALL_BASE+271) | ||
862 | -#define __NR_pciconfig_read (__NR_SYSCALL_BASE+272) | ||
863 | -#define __NR_pciconfig_write (__NR_SYSCALL_BASE+273) | ||
864 | -#define __NR_mq_open (__NR_SYSCALL_BASE+274) | ||
865 | -#define __NR_mq_unlink (__NR_SYSCALL_BASE+275) | ||
866 | -#define __NR_mq_timedsend (__NR_SYSCALL_BASE+276) | ||
867 | -#define __NR_mq_timedreceive (__NR_SYSCALL_BASE+277) | ||
868 | -#define __NR_mq_notify (__NR_SYSCALL_BASE+278) | ||
869 | -#define __NR_mq_getsetattr (__NR_SYSCALL_BASE+279) | ||
870 | -#define __NR_waitid (__NR_SYSCALL_BASE+280) | ||
871 | -#define __NR_socket (__NR_SYSCALL_BASE+281) | ||
872 | -#define __NR_bind (__NR_SYSCALL_BASE+282) | ||
873 | -#define __NR_connect (__NR_SYSCALL_BASE+283) | ||
874 | -#define __NR_listen (__NR_SYSCALL_BASE+284) | ||
875 | -#define __NR_accept (__NR_SYSCALL_BASE+285) | ||
876 | -#define __NR_getsockname (__NR_SYSCALL_BASE+286) | ||
877 | -#define __NR_getpeername (__NR_SYSCALL_BASE+287) | ||
878 | -#define __NR_socketpair (__NR_SYSCALL_BASE+288) | ||
879 | -#define __NR_send (__NR_SYSCALL_BASE+289) | ||
880 | -#define __NR_sendto (__NR_SYSCALL_BASE+290) | ||
881 | -#define __NR_recv (__NR_SYSCALL_BASE+291) | ||
882 | -#define __NR_recvfrom (__NR_SYSCALL_BASE+292) | ||
883 | -#define __NR_shutdown (__NR_SYSCALL_BASE+293) | ||
884 | -#define __NR_setsockopt (__NR_SYSCALL_BASE+294) | ||
885 | -#define __NR_getsockopt (__NR_SYSCALL_BASE+295) | ||
886 | -#define __NR_sendmsg (__NR_SYSCALL_BASE+296) | ||
887 | -#define __NR_recvmsg (__NR_SYSCALL_BASE+297) | ||
888 | -#define __NR_semop (__NR_SYSCALL_BASE+298) | ||
889 | -#define __NR_semget (__NR_SYSCALL_BASE+299) | ||
890 | -#define __NR_semctl (__NR_SYSCALL_BASE+300) | ||
891 | -#define __NR_msgsnd (__NR_SYSCALL_BASE+301) | ||
892 | -#define __NR_msgrcv (__NR_SYSCALL_BASE+302) | ||
893 | -#define __NR_msgget (__NR_SYSCALL_BASE+303) | ||
894 | -#define __NR_msgctl (__NR_SYSCALL_BASE+304) | ||
895 | -#define __NR_shmat (__NR_SYSCALL_BASE+305) | ||
896 | -#define __NR_shmdt (__NR_SYSCALL_BASE+306) | ||
897 | -#define __NR_shmget (__NR_SYSCALL_BASE+307) | ||
898 | -#define __NR_shmctl (__NR_SYSCALL_BASE+308) | ||
899 | -#define __NR_add_key (__NR_SYSCALL_BASE+309) | ||
900 | -#define __NR_request_key (__NR_SYSCALL_BASE+310) | ||
901 | -#define __NR_keyctl (__NR_SYSCALL_BASE+311) | ||
902 | -#define __NR_semtimedop (__NR_SYSCALL_BASE+312) | ||
903 | -#define __NR_vserver (__NR_SYSCALL_BASE+313) | ||
904 | -#define __NR_ioprio_set (__NR_SYSCALL_BASE+314) | ||
905 | -#define __NR_ioprio_get (__NR_SYSCALL_BASE+315) | ||
906 | -#define __NR_inotify_init (__NR_SYSCALL_BASE+316) | ||
907 | -#define __NR_inotify_add_watch (__NR_SYSCALL_BASE+317) | ||
908 | -#define __NR_inotify_rm_watch (__NR_SYSCALL_BASE+318) | ||
909 | -#define __NR_mbind (__NR_SYSCALL_BASE+319) | ||
910 | -#define __NR_get_mempolicy (__NR_SYSCALL_BASE+320) | ||
911 | -#define __NR_set_mempolicy (__NR_SYSCALL_BASE+321) | ||
912 | -#define __NR_openat (__NR_SYSCALL_BASE+322) | ||
913 | -#define __NR_mkdirat (__NR_SYSCALL_BASE+323) | ||
914 | -#define __NR_mknodat (__NR_SYSCALL_BASE+324) | ||
915 | -#define __NR_fchownat (__NR_SYSCALL_BASE+325) | ||
916 | -#define __NR_futimesat (__NR_SYSCALL_BASE+326) | ||
917 | -#define __NR_fstatat64 (__NR_SYSCALL_BASE+327) | ||
918 | -#define __NR_unlinkat (__NR_SYSCALL_BASE+328) | ||
919 | -#define __NR_renameat (__NR_SYSCALL_BASE+329) | ||
920 | -#define __NR_linkat (__NR_SYSCALL_BASE+330) | ||
921 | -#define __NR_symlinkat (__NR_SYSCALL_BASE+331) | ||
922 | -#define __NR_readlinkat (__NR_SYSCALL_BASE+332) | ||
923 | -#define __NR_fchmodat (__NR_SYSCALL_BASE+333) | ||
924 | -#define __NR_faccessat (__NR_SYSCALL_BASE+334) | ||
925 | -#define __NR_pselect6 (__NR_SYSCALL_BASE+335) | ||
926 | -#define __NR_ppoll (__NR_SYSCALL_BASE+336) | ||
927 | -#define __NR_unshare (__NR_SYSCALL_BASE+337) | ||
928 | -#define __NR_set_robust_list (__NR_SYSCALL_BASE+338) | ||
929 | -#define __NR_get_robust_list (__NR_SYSCALL_BASE+339) | ||
930 | -#define __NR_splice (__NR_SYSCALL_BASE+340) | ||
931 | -#define __NR_arm_sync_file_range (__NR_SYSCALL_BASE+341) | ||
932 | +#include <asm/unistd-common.h> | ||
933 | #define __NR_sync_file_range2 __NR_arm_sync_file_range | ||
934 | -#define __NR_tee (__NR_SYSCALL_BASE+342) | ||
935 | -#define __NR_vmsplice (__NR_SYSCALL_BASE+343) | ||
936 | -#define __NR_move_pages (__NR_SYSCALL_BASE+344) | ||
937 | -#define __NR_getcpu (__NR_SYSCALL_BASE+345) | ||
938 | -#define __NR_epoll_pwait (__NR_SYSCALL_BASE+346) | ||
939 | -#define __NR_kexec_load (__NR_SYSCALL_BASE+347) | ||
940 | -#define __NR_utimensat (__NR_SYSCALL_BASE+348) | ||
941 | -#define __NR_signalfd (__NR_SYSCALL_BASE+349) | ||
942 | -#define __NR_timerfd_create (__NR_SYSCALL_BASE+350) | ||
943 | -#define __NR_eventfd (__NR_SYSCALL_BASE+351) | ||
944 | -#define __NR_fallocate (__NR_SYSCALL_BASE+352) | ||
945 | -#define __NR_timerfd_settime (__NR_SYSCALL_BASE+353) | ||
946 | -#define __NR_timerfd_gettime (__NR_SYSCALL_BASE+354) | ||
947 | -#define __NR_signalfd4 (__NR_SYSCALL_BASE+355) | ||
948 | -#define __NR_eventfd2 (__NR_SYSCALL_BASE+356) | ||
949 | -#define __NR_epoll_create1 (__NR_SYSCALL_BASE+357) | ||
950 | -#define __NR_dup3 (__NR_SYSCALL_BASE+358) | ||
951 | -#define __NR_pipe2 (__NR_SYSCALL_BASE+359) | ||
952 | -#define __NR_inotify_init1 (__NR_SYSCALL_BASE+360) | ||
953 | -#define __NR_preadv (__NR_SYSCALL_BASE+361) | ||
954 | -#define __NR_pwritev (__NR_SYSCALL_BASE+362) | ||
955 | -#define __NR_rt_tgsigqueueinfo (__NR_SYSCALL_BASE+363) | ||
956 | -#define __NR_perf_event_open (__NR_SYSCALL_BASE+364) | ||
957 | -#define __NR_recvmmsg (__NR_SYSCALL_BASE+365) | ||
958 | -#define __NR_accept4 (__NR_SYSCALL_BASE+366) | ||
959 | -#define __NR_fanotify_init (__NR_SYSCALL_BASE+367) | ||
960 | -#define __NR_fanotify_mark (__NR_SYSCALL_BASE+368) | ||
961 | -#define __NR_prlimit64 (__NR_SYSCALL_BASE+369) | ||
962 | -#define __NR_name_to_handle_at (__NR_SYSCALL_BASE+370) | ||
963 | -#define __NR_open_by_handle_at (__NR_SYSCALL_BASE+371) | ||
964 | -#define __NR_clock_adjtime (__NR_SYSCALL_BASE+372) | ||
965 | -#define __NR_syncfs (__NR_SYSCALL_BASE+373) | ||
966 | -#define __NR_sendmmsg (__NR_SYSCALL_BASE+374) | ||
967 | -#define __NR_setns (__NR_SYSCALL_BASE+375) | ||
968 | -#define __NR_process_vm_readv (__NR_SYSCALL_BASE+376) | ||
969 | -#define __NR_process_vm_writev (__NR_SYSCALL_BASE+377) | ||
970 | -#define __NR_kcmp (__NR_SYSCALL_BASE+378) | ||
971 | -#define __NR_finit_module (__NR_SYSCALL_BASE+379) | ||
972 | -#define __NR_sched_setattr (__NR_SYSCALL_BASE+380) | ||
973 | -#define __NR_sched_getattr (__NR_SYSCALL_BASE+381) | ||
974 | -#define __NR_renameat2 (__NR_SYSCALL_BASE+382) | ||
975 | -#define __NR_seccomp (__NR_SYSCALL_BASE+383) | ||
976 | -#define __NR_getrandom (__NR_SYSCALL_BASE+384) | ||
977 | -#define __NR_memfd_create (__NR_SYSCALL_BASE+385) | ||
978 | -#define __NR_bpf (__NR_SYSCALL_BASE+386) | ||
979 | -#define __NR_execveat (__NR_SYSCALL_BASE+387) | ||
980 | -#define __NR_userfaultfd (__NR_SYSCALL_BASE+388) | ||
981 | -#define __NR_membarrier (__NR_SYSCALL_BASE+389) | ||
982 | -#define __NR_mlock2 (__NR_SYSCALL_BASE+390) | ||
983 | -#define __NR_copy_file_range (__NR_SYSCALL_BASE+391) | ||
984 | -#define __NR_preadv2 (__NR_SYSCALL_BASE+392) | ||
985 | -#define __NR_pwritev2 (__NR_SYSCALL_BASE+393) | ||
986 | |||
987 | /* | ||
988 | * The following SWIs are ARM private. | ||
989 | @@ -XXX,XX +XXX,XX @@ | ||
990 | #define __ARM_NR_usr32 (__ARM_NR_BASE+4) | ||
991 | #define __ARM_NR_set_tls (__ARM_NR_BASE+5) | ||
992 | |||
993 | -/* | ||
994 | - * The following syscalls are obsolete and no longer available for EABI. | ||
995 | - */ | ||
996 | -#if defined(__ARM_EABI__) | ||
997 | -#undef __NR_time | ||
998 | -#undef __NR_umount | ||
999 | -#undef __NR_stime | ||
1000 | -#undef __NR_alarm | ||
1001 | -#undef __NR_utime | ||
1002 | -#undef __NR_getrlimit | ||
1003 | -#undef __NR_select | ||
1004 | -#undef __NR_readdir | ||
1005 | -#undef __NR_mmap | ||
1006 | -#undef __NR_socketcall | ||
1007 | -#undef __NR_syscall | ||
1008 | -#undef __NR_ipc | ||
1009 | -#endif | ||
1010 | - | ||
1011 | #endif /* __ASM_ARM_UNISTD_H */ | ||
1012 | diff --git a/linux-headers/asm-arm64/kvm.h b/linux-headers/asm-arm64/kvm.h | ||
1013 | index XXXXXXX..XXXXXXX 100644 | ||
1014 | --- a/linux-headers/asm-arm64/kvm.h | ||
1015 | +++ b/linux-headers/asm-arm64/kvm.h | ||
1016 | @@ -XXX,XX +XXX,XX @@ struct kvm_arch_memory_slot { | ||
1017 | #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2 | ||
1018 | #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32 | ||
1019 | #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT) | ||
1020 | +#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32 | ||
1021 | +#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \ | ||
1022 | + (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT) | ||
1023 | #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0 | ||
1024 | #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT) | ||
1025 | +#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff) | ||
1026 | #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3 | ||
1027 | #define KVM_DEV_ARM_VGIC_GRP_CTRL 4 | ||
1028 | +#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5 | ||
1029 | +#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6 | ||
1030 | +#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7 | ||
1031 | +#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10 | ||
1032 | +#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \ | ||
1033 | + (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT) | ||
1034 | +#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff | ||
1035 | +#define VGIC_LEVEL_INFO_LINE_LEVEL 0 | ||
1036 | + | ||
1037 | #define KVM_DEV_ARM_VGIC_CTRL_INIT 0 | ||
1038 | |||
1039 | /* Device Control API on vcpu fd */ | ||
1040 | diff --git a/linux-headers/asm-powerpc/kvm.h b/linux-headers/asm-powerpc/kvm.h | ||
1041 | index XXXXXXX..XXXXXXX 100644 | ||
1042 | --- a/linux-headers/asm-powerpc/kvm.h | ||
1043 | +++ b/linux-headers/asm-powerpc/kvm.h | ||
1044 | @@ -XXX,XX +XXX,XX @@ struct kvm_get_htab_header { | ||
1045 | __u16 n_invalid; | ||
1046 | }; | 24 | }; |
1047 | 25 | ||
1048 | +/* For KVM_PPC_CONFIGURE_V3_MMU */ | 26 | -static MouseTransformInfo n810_pointercal = { |
1049 | +struct kvm_ppc_mmuv3_cfg { | 27 | +static const MouseTransformInfo n810_pointercal = { |
1050 | + __u64 flags; | 28 | .x = 800, |
1051 | + __u64 process_table; /* second doubleword of partition table entry */ | 29 | .y = 480, |
1052 | +}; | 30 | .a = { 15041, 148, -4731056, 171, -10238, 35933380, 65536 }, |
1053 | + | 31 | @@ -XXX,XX +XXX,XX @@ static void n810_key_event(void *opaque, int keycode) |
1054 | +/* Flag values for KVM_PPC_CONFIGURE_V3_MMU */ | 32 | |
1055 | +#define KVM_PPC_MMUV3_RADIX 1 /* 1 = radix mode, 0 = HPT */ | 33 | #define M 0 |
1056 | +#define KVM_PPC_MMUV3_GTSE 2 /* global translation shootdown enb. */ | 34 | |
1057 | + | 35 | -static int n810_keys[0x80] = { |
1058 | +/* For KVM_PPC_GET_RMMU_INFO */ | 36 | +static const int n810_keys[0x80] = { |
1059 | +struct kvm_ppc_rmmu_info { | 37 | [0x01] = 16, /* Q */ |
1060 | + struct kvm_ppc_radix_geom { | 38 | [0x02] = 37, /* K */ |
1061 | + __u8 page_shift; | 39 | [0x03] = 24, /* O */ |
1062 | + __u8 level_bits[4]; | 40 | @@ -XXX,XX +XXX,XX @@ static void n8x0_usb_setup(struct n800_s *s) |
1063 | + __u8 pad[3]; | 41 | /* Setup done before the main bootloader starts by some early setup code |
1064 | + } geometries[8]; | 42 | * - used when we want to run the main bootloader in emulation. This |
1065 | + __u32 ap_encodings[8]; | 43 | * isn't documented. */ |
1066 | +}; | 44 | -static uint32_t n800_pinout[104] = { |
1067 | + | 45 | +static const uint32_t n800_pinout[104] = { |
1068 | /* Per-vcpu XICS interrupt controller state */ | 46 | 0x080f00d8, 0x00d40808, 0x03080808, 0x080800d0, |
1069 | #define KVM_REG_PPC_ICP_STATE (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8c) | 47 | 0x00dc0808, 0x0b0f0f00, 0x080800b4, 0x00c00808, |
1070 | 48 | 0x08080808, 0x180800c4, 0x00b80000, 0x08080808, | |
1071 | @@ -XXX,XX +XXX,XX @@ struct kvm_get_htab_header { | 49 | @@ -XXX,XX +XXX,XX @@ static void n8x0_boot_init(void *opaque) |
1072 | #define KVM_REG_PPC_SPRG9 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xba) | 50 | #define OMAP_TAG_CBUS 0x4e03 |
1073 | #define KVM_REG_PPC_DBSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xbb) | 51 | #define OMAP_TAG_EM_ASIC_BB5 0x4e04 |
1074 | 52 | ||
1075 | +/* POWER9 registers */ | 53 | -static struct omap_gpiosw_info_s { |
1076 | +#define KVM_REG_PPC_TIDR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbc) | 54 | +static const struct omap_gpiosw_info_s { |
1077 | +#define KVM_REG_PPC_PSSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbd) | 55 | const char *name; |
1078 | + | 56 | int line; |
1079 | /* Transactional Memory checkpointed state: | 57 | int type; |
1080 | * This is all GPRs, all VSX regs and a subset of SPRs | 58 | @@ -XXX,XX +XXX,XX @@ static struct omap_gpiosw_info_s { |
1081 | */ | 59 | { NULL } |
1082 | @@ -XXX,XX +XXX,XX @@ struct kvm_get_htab_header { | ||
1083 | #define KVM_REG_PPC_TM_VSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U32 | 0x67) | ||
1084 | #define KVM_REG_PPC_TM_DSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x68) | ||
1085 | #define KVM_REG_PPC_TM_TAR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x69) | ||
1086 | +#define KVM_REG_PPC_TM_XER (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x6a) | ||
1087 | |||
1088 | /* PPC64 eXternal Interrupt Controller Specification */ | ||
1089 | #define KVM_DEV_XICS_GRP_SOURCES 1 /* 64-bit source attributes */ | ||
1090 | @@ -XXX,XX +XXX,XX @@ struct kvm_get_htab_header { | ||
1091 | #define KVM_XICS_LEVEL_SENSITIVE (1ULL << 40) | ||
1092 | #define KVM_XICS_MASKED (1ULL << 41) | ||
1093 | #define KVM_XICS_PENDING (1ULL << 42) | ||
1094 | +#define KVM_XICS_PRESENTED (1ULL << 43) | ||
1095 | +#define KVM_XICS_QUEUED (1ULL << 44) | ||
1096 | |||
1097 | #endif /* __LINUX_KVM_POWERPC_H */ | ||
1098 | diff --git a/linux-headers/asm-powerpc/unistd.h b/linux-headers/asm-powerpc/unistd.h | ||
1099 | index XXXXXXX..XXXXXXX 100644 | ||
1100 | --- a/linux-headers/asm-powerpc/unistd.h | ||
1101 | +++ b/linux-headers/asm-powerpc/unistd.h | ||
1102 | @@ -XXX,XX +XXX,XX @@ | ||
1103 | #define __NR_copy_file_range 379 | ||
1104 | #define __NR_preadv2 380 | ||
1105 | #define __NR_pwritev2 381 | ||
1106 | +#define __NR_kexec_file_load 382 | ||
1107 | |||
1108 | #endif /* _ASM_POWERPC_UNISTD_H_ */ | ||
1109 | diff --git a/linux-headers/asm-x86/kvm_para.h b/linux-headers/asm-x86/kvm_para.h | ||
1110 | index XXXXXXX..XXXXXXX 100644 | ||
1111 | --- a/linux-headers/asm-x86/kvm_para.h | ||
1112 | +++ b/linux-headers/asm-x86/kvm_para.h | ||
1113 | @@ -XXX,XX +XXX,XX @@ struct kvm_steal_time { | ||
1114 | __u64 steal; | ||
1115 | __u32 version; | ||
1116 | __u32 flags; | ||
1117 | - __u32 pad[12]; | ||
1118 | + __u8 preempted; | ||
1119 | + __u8 u8_pad[3]; | ||
1120 | + __u32 pad[11]; | ||
1121 | +}; | ||
1122 | + | ||
1123 | +#define KVM_CLOCK_PAIRING_WALLCLOCK 0 | ||
1124 | +struct kvm_clock_pairing { | ||
1125 | + __s64 sec; | ||
1126 | + __s64 nsec; | ||
1127 | + __u64 tsc; | ||
1128 | + __u32 flags; | ||
1129 | + __u32 pad[9]; | ||
1130 | }; | 60 | }; |
1131 | 61 | ||
1132 | #define KVM_STEAL_ALIGNMENT_BITS 5 | 62 | -static struct omap_partition_info_s { |
1133 | diff --git a/linux-headers/linux/kvm.h b/linux-headers/linux/kvm.h | 63 | +static const struct omap_partition_info_s { |
1134 | index XXXXXXX..XXXXXXX 100644 | 64 | uint32_t offset; |
1135 | --- a/linux-headers/linux/kvm.h | 65 | uint32_t size; |
1136 | +++ b/linux-headers/linux/kvm.h | 66 | int mask; |
1137 | @@ -XXX,XX +XXX,XX @@ struct kvm_hyperv_exit { | 67 | @@ -XXX,XX +XXX,XX @@ static struct omap_partition_info_s { |
1138 | struct kvm_run { | 68 | { 0, 0, 0, NULL } |
1139 | /* in */ | ||
1140 | __u8 request_interrupt_window; | ||
1141 | - __u8 padding1[7]; | ||
1142 | + __u8 immediate_exit; | ||
1143 | + __u8 padding1[6]; | ||
1144 | |||
1145 | /* out */ | ||
1146 | __u32 exit_reason; | ||
1147 | @@ -XXX,XX +XXX,XX @@ struct kvm_enable_cap { | ||
1148 | }; | 69 | }; |
1149 | 70 | ||
1150 | /* for KVM_PPC_GET_PVINFO */ | 71 | -static uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; |
1151 | + | 72 | +static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; |
1152 | +#define KVM_PPC_PVINFO_FLAGS_EV_IDLE (1<<0) | 73 | |
1153 | + | 74 | static int n8x0_atag_setup(void *p, int model) |
1154 | struct kvm_ppc_pvinfo { | 75 | { |
1155 | /* out */ | 76 | uint8_t *b; |
1156 | __u32 flags; | 77 | uint16_t *w; |
1157 | @@ -XXX,XX +XXX,XX @@ struct kvm_ppc_smmu_info { | 78 | uint32_t *l; |
1158 | struct kvm_ppc_one_seg_page_size sps[KVM_PPC_PAGE_SIZES_MAX_SZ]; | 79 | - struct omap_gpiosw_info_s *gpiosw; |
1159 | }; | 80 | - struct omap_partition_info_s *partition; |
1160 | 81 | + const struct omap_gpiosw_info_s *gpiosw; | |
1161 | -#define KVM_PPC_PVINFO_FLAGS_EV_IDLE (1<<0) | 82 | + const struct omap_partition_info_s *partition; |
1162 | +/* for KVM_PPC_RESIZE_HPT_{PREPARE,COMMIT} */ | 83 | const char *tag; |
1163 | +struct kvm_ppc_resize_hpt { | 84 | |
1164 | + __u64 flags; | 85 | w = p; |
1165 | + __u32 shift; | ||
1166 | + __u32 pad; | ||
1167 | +}; | ||
1168 | |||
1169 | #define KVMIO 0xAE | ||
1170 | |||
1171 | @@ -XXX,XX +XXX,XX @@ struct kvm_ppc_smmu_info { | ||
1172 | #define KVM_CAP_S390_USER_INSTR0 130 | ||
1173 | #define KVM_CAP_MSI_DEVID 131 | ||
1174 | #define KVM_CAP_PPC_HTM 132 | ||
1175 | +#define KVM_CAP_SPAPR_RESIZE_HPT 133 | ||
1176 | +#define KVM_CAP_PPC_MMU_RADIX 134 | ||
1177 | +#define KVM_CAP_PPC_MMU_HASH_V3 135 | ||
1178 | +#define KVM_CAP_IMMEDIATE_EXIT 136 | ||
1179 | |||
1180 | #ifdef KVM_CAP_IRQ_ROUTING | ||
1181 | |||
1182 | @@ -XXX,XX +XXX,XX @@ struct kvm_s390_ucas_mapping { | ||
1183 | #define KVM_ARM_SET_DEVICE_ADDR _IOW(KVMIO, 0xab, struct kvm_arm_device_addr) | ||
1184 | /* Available with KVM_CAP_PPC_RTAS */ | ||
1185 | #define KVM_PPC_RTAS_DEFINE_TOKEN _IOW(KVMIO, 0xac, struct kvm_rtas_token_args) | ||
1186 | +/* Available with KVM_CAP_SPAPR_RESIZE_HPT */ | ||
1187 | +#define KVM_PPC_RESIZE_HPT_PREPARE _IOR(KVMIO, 0xad, struct kvm_ppc_resize_hpt) | ||
1188 | +#define KVM_PPC_RESIZE_HPT_COMMIT _IOR(KVMIO, 0xae, struct kvm_ppc_resize_hpt) | ||
1189 | +/* Available with KVM_CAP_PPC_RADIX_MMU or KVM_CAP_PPC_HASH_MMU_V3 */ | ||
1190 | +#define KVM_PPC_CONFIGURE_V3_MMU _IOW(KVMIO, 0xaf, struct kvm_ppc_mmuv3_cfg) | ||
1191 | +/* Available with KVM_CAP_PPC_RADIX_MMU */ | ||
1192 | +#define KVM_PPC_GET_RMMU_INFO _IOW(KVMIO, 0xb0, struct kvm_ppc_rmmu_info) | ||
1193 | |||
1194 | /* ioctl for vm fd */ | ||
1195 | #define KVM_CREATE_DEVICE _IOWR(KVMIO, 0xe0, struct kvm_create_device) | ||
1196 | diff --git a/linux-headers/linux/kvm_para.h b/linux-headers/linux/kvm_para.h | ||
1197 | index XXXXXXX..XXXXXXX 100644 | ||
1198 | --- a/linux-headers/linux/kvm_para.h | ||
1199 | +++ b/linux-headers/linux/kvm_para.h | ||
1200 | @@ -XXX,XX +XXX,XX @@ | ||
1201 | #define KVM_EFAULT EFAULT | ||
1202 | #define KVM_E2BIG E2BIG | ||
1203 | #define KVM_EPERM EPERM | ||
1204 | +#define KVM_EOPNOTSUPP 95 | ||
1205 | |||
1206 | #define KVM_HC_VAPIC_POLL_IRQ 1 | ||
1207 | #define KVM_HC_MMU_OP 2 | ||
1208 | @@ -XXX,XX +XXX,XX @@ | ||
1209 | #define KVM_HC_MIPS_GET_CLOCK_FREQ 6 | ||
1210 | #define KVM_HC_MIPS_EXIT_VM 7 | ||
1211 | #define KVM_HC_MIPS_CONSOLE_OUTPUT 8 | ||
1212 | +#define KVM_HC_CLOCK_PAIRING 9 | ||
1213 | |||
1214 | /* | ||
1215 | * hypercalls use architecture specific | ||
1216 | diff --git a/linux-headers/linux/userfaultfd.h b/linux-headers/linux/userfaultfd.h | ||
1217 | index XXXXXXX..XXXXXXX 100644 | ||
1218 | --- a/linux-headers/linux/userfaultfd.h | ||
1219 | +++ b/linux-headers/linux/userfaultfd.h | ||
1220 | @@ -XXX,XX +XXX,XX @@ | ||
1221 | |||
1222 | #include <linux/types.h> | ||
1223 | |||
1224 | -#define UFFD_API ((__u64)0xAA) | ||
1225 | /* | ||
1226 | - * After implementing the respective features it will become: | ||
1227 | - * #define UFFD_API_FEATURES (UFFD_FEATURE_PAGEFAULT_FLAG_WP | \ | ||
1228 | - * UFFD_FEATURE_EVENT_FORK) | ||
1229 | + * If the UFFDIO_API is upgraded someday, the UFFDIO_UNREGISTER and | ||
1230 | + * UFFDIO_WAKE ioctls should be defined as _IOW and not as _IOR. In | ||
1231 | + * userfaultfd.h we assumed the kernel was reading (instead _IOC_READ | ||
1232 | + * means the userland is reading). | ||
1233 | */ | ||
1234 | -#define UFFD_API_FEATURES (0) | ||
1235 | +#define UFFD_API ((__u64)0xAA) | ||
1236 | +#define UFFD_API_FEATURES (UFFD_FEATURE_EVENT_FORK | \ | ||
1237 | + UFFD_FEATURE_EVENT_REMAP | \ | ||
1238 | + UFFD_FEATURE_EVENT_MADVDONTNEED | \ | ||
1239 | + UFFD_FEATURE_MISSING_HUGETLBFS | \ | ||
1240 | + UFFD_FEATURE_MISSING_SHMEM) | ||
1241 | #define UFFD_API_IOCTLS \ | ||
1242 | ((__u64)1 << _UFFDIO_REGISTER | \ | ||
1243 | (__u64)1 << _UFFDIO_UNREGISTER | \ | ||
1244 | @@ -XXX,XX +XXX,XX @@ | ||
1245 | ((__u64)1 << _UFFDIO_WAKE | \ | ||
1246 | (__u64)1 << _UFFDIO_COPY | \ | ||
1247 | (__u64)1 << _UFFDIO_ZEROPAGE) | ||
1248 | +#define UFFD_API_RANGE_IOCTLS_BASIC \ | ||
1249 | + ((__u64)1 << _UFFDIO_WAKE | \ | ||
1250 | + (__u64)1 << _UFFDIO_COPY) | ||
1251 | |||
1252 | /* | ||
1253 | * Valid ioctl command number range with this API is from 0x00 to | ||
1254 | @@ -XXX,XX +XXX,XX @@ struct uffd_msg { | ||
1255 | } pagefault; | ||
1256 | |||
1257 | struct { | ||
1258 | + __u32 ufd; | ||
1259 | + } fork; | ||
1260 | + | ||
1261 | + struct { | ||
1262 | + __u64 from; | ||
1263 | + __u64 to; | ||
1264 | + __u64 len; | ||
1265 | + } remap; | ||
1266 | + | ||
1267 | + struct { | ||
1268 | + __u64 start; | ||
1269 | + __u64 end; | ||
1270 | + } madv_dn; | ||
1271 | + | ||
1272 | + struct { | ||
1273 | /* unused reserved fields */ | ||
1274 | __u64 reserved1; | ||
1275 | __u64 reserved2; | ||
1276 | @@ -XXX,XX +XXX,XX @@ struct uffd_msg { | ||
1277 | * Start at 0x12 and not at 0 to be more strict against bugs. | ||
1278 | */ | ||
1279 | #define UFFD_EVENT_PAGEFAULT 0x12 | ||
1280 | -#if 0 /* not available yet */ | ||
1281 | #define UFFD_EVENT_FORK 0x13 | ||
1282 | -#endif | ||
1283 | +#define UFFD_EVENT_REMAP 0x14 | ||
1284 | +#define UFFD_EVENT_MADVDONTNEED 0x15 | ||
1285 | |||
1286 | /* flags for UFFD_EVENT_PAGEFAULT */ | ||
1287 | #define UFFD_PAGEFAULT_FLAG_WRITE (1<<0) /* If this was a write fault */ | ||
1288 | @@ -XXX,XX +XXX,XX @@ struct uffdio_api { | ||
1289 | * Note: UFFD_EVENT_PAGEFAULT and UFFD_PAGEFAULT_FLAG_WRITE | ||
1290 | * are to be considered implicitly always enabled in all kernels as | ||
1291 | * long as the uffdio_api.api requested matches UFFD_API. | ||
1292 | + * | ||
1293 | + * UFFD_FEATURE_MISSING_HUGETLBFS means an UFFDIO_REGISTER | ||
1294 | + * with UFFDIO_REGISTER_MODE_MISSING mode will succeed on | ||
1295 | + * hugetlbfs virtual memory ranges. Adding or not adding | ||
1296 | + * UFFD_FEATURE_MISSING_HUGETLBFS to uffdio_api.features has | ||
1297 | + * no real functional effect after UFFDIO_API returns, but | ||
1298 | + * it's only useful for an initial feature set probe at | ||
1299 | + * UFFDIO_API time. There are two ways to use it: | ||
1300 | + * | ||
1301 | + * 1) by adding UFFD_FEATURE_MISSING_HUGETLBFS to the | ||
1302 | + * uffdio_api.features before calling UFFDIO_API, an error | ||
1303 | + * will be returned by UFFDIO_API on a kernel without | ||
1304 | + * hugetlbfs missing support | ||
1305 | + * | ||
1306 | + * 2) the UFFD_FEATURE_MISSING_HUGETLBFS can not be added in | ||
1307 | + * uffdio_api.features and instead it will be set by the | ||
1308 | + * kernel in the uffdio_api.features if the kernel supports | ||
1309 | + * it, so userland can later check if the feature flag is | ||
1310 | + * present in uffdio_api.features after UFFDIO_API | ||
1311 | + * succeeded. | ||
1312 | + * | ||
1313 | + * UFFD_FEATURE_MISSING_SHMEM works the same as | ||
1314 | + * UFFD_FEATURE_MISSING_HUGETLBFS, but it applies to shmem | ||
1315 | + * (i.e. tmpfs and other shmem based APIs). | ||
1316 | */ | ||
1317 | -#if 0 /* not available yet */ | ||
1318 | #define UFFD_FEATURE_PAGEFAULT_FLAG_WP (1<<0) | ||
1319 | #define UFFD_FEATURE_EVENT_FORK (1<<1) | ||
1320 | -#endif | ||
1321 | +#define UFFD_FEATURE_EVENT_REMAP (1<<2) | ||
1322 | +#define UFFD_FEATURE_EVENT_MADVDONTNEED (1<<3) | ||
1323 | +#define UFFD_FEATURE_MISSING_HUGETLBFS (1<<4) | ||
1324 | +#define UFFD_FEATURE_MISSING_SHMEM (1<<5) | ||
1325 | __u64 features; | ||
1326 | |||
1327 | __u64 ioctls; | ||
1328 | diff --git a/linux-headers/linux/vfio.h b/linux-headers/linux/vfio.h | ||
1329 | index XXXXXXX..XXXXXXX 100644 | ||
1330 | --- a/linux-headers/linux/vfio.h | ||
1331 | +++ b/linux-headers/linux/vfio.h | ||
1332 | @@ -XXX,XX +XXX,XX @@ struct vfio_device_info { | ||
1333 | }; | ||
1334 | #define VFIO_DEVICE_GET_INFO _IO(VFIO_TYPE, VFIO_BASE + 7) | ||
1335 | |||
1336 | +/* | ||
1337 | + * Vendor driver using Mediated device framework should provide device_api | ||
1338 | + * attribute in supported type attribute groups. Device API string should be one | ||
1339 | + * of the following corresponding to device flags in vfio_device_info structure. | ||
1340 | + */ | ||
1341 | + | ||
1342 | +#define VFIO_DEVICE_API_PCI_STRING "vfio-pci" | ||
1343 | +#define VFIO_DEVICE_API_PLATFORM_STRING "vfio-platform" | ||
1344 | +#define VFIO_DEVICE_API_AMBA_STRING "vfio-amba" | ||
1345 | + | ||
1346 | /** | ||
1347 | * VFIO_DEVICE_GET_REGION_INFO - _IOWR(VFIO_TYPE, VFIO_BASE + 8, | ||
1348 | * struct vfio_region_info) | ||
1349 | -- | 86 | -- |
1350 | 2.7.4 | 87 | 2.25.1 |
1351 | 88 | ||
1352 | 89 | diff view generated by jsdifflib |
1 | From: Clement Deschamps <clement.deschamps@antfield.fr> | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This adds the BCM2835 GPIO controller. | 3 | Silent when compiling with -Wextra: |
4 | 4 | ||
5 | It currently implements: | 5 | ../hw/arm/nseries.c:1081:12: warning: missing field 'line' initializer [-Wmissing-field-initializers] |
6 | - The 54 GPIOs as outputs (qemu_irq) | 6 | { NULL } |
7 | - The SD controller selection via alternate function of GPIOs 48-53 | 7 | ^ |
8 | 8 | ||
9 | Signed-off-by: Clement Deschamps <clement.deschamps@antfield.fr> | 9 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Message-id: 20221220142520.24094-4-philmd@linaro.org |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Message-id: 1488293711-14195-4-git-send-email-peter.maydell@linaro.org | ||
13 | Message-id: 20170224164021.9066-4-clement.deschamps@antfield.fr | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 13 | --- |
17 | hw/gpio/Makefile.objs | 1 + | 14 | hw/arm/nseries.c | 10 ++++------ |
18 | include/hw/gpio/bcm2835_gpio.h | 39 +++++ | 15 | 1 file changed, 4 insertions(+), 6 deletions(-) |
19 | hw/gpio/bcm2835_gpio.c | 353 +++++++++++++++++++++++++++++++++++++++++ | ||
20 | 3 files changed, 393 insertions(+) | ||
21 | create mode 100644 include/hw/gpio/bcm2835_gpio.h | ||
22 | create mode 100644 hw/gpio/bcm2835_gpio.c | ||
23 | 16 | ||
24 | diff --git a/hw/gpio/Makefile.objs b/hw/gpio/Makefile.objs | 17 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
25 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
26 | --- a/hw/gpio/Makefile.objs | 19 | --- a/hw/arm/nseries.c |
27 | +++ b/hw/gpio/Makefile.objs | 20 | +++ b/hw/arm/nseries.c |
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_GPIO_KEY) += gpio_key.o | 21 | @@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s { |
29 | 22 | "headphone", N8X0_HEADPHONE_GPIO, | |
30 | obj-$(CONFIG_OMAP) += omap_gpio.o | 23 | OMAP_GPIOSW_TYPE_CONNECTION | OMAP_GPIOSW_INVERTED, |
31 | obj-$(CONFIG_IMX) += imx_gpio.o | 24 | }, |
32 | +obj-$(CONFIG_RASPI) += bcm2835_gpio.o | 25 | - { NULL } |
33 | diff --git a/include/hw/gpio/bcm2835_gpio.h b/include/hw/gpio/bcm2835_gpio.h | 26 | + { /* end of list */ } |
34 | new file mode 100644 | 27 | }, n810_gpiosw_info[] = { |
35 | index XXXXXXX..XXXXXXX | 28 | { |
36 | --- /dev/null | 29 | "gps_reset", N810_GPS_RESET_GPIO, |
37 | +++ b/include/hw/gpio/bcm2835_gpio.h | 30 | @@ -XXX,XX +XXX,XX @@ static const struct omap_gpiosw_info_s { |
38 | @@ -XXX,XX +XXX,XX @@ | 31 | "slide", N810_SLIDE_GPIO, |
39 | +/* | 32 | OMAP_GPIOSW_TYPE_COVER | OMAP_GPIOSW_INVERTED, |
40 | + * Raspberry Pi (BCM2835) GPIO Controller | 33 | }, |
41 | + * | 34 | - { NULL } |
42 | + * Copyright (c) 2017 Antfield SAS | 35 | + { /* end of list */ } |
43 | + * | 36 | }; |
44 | + * Authors: | 37 | |
45 | + * Clement Deschamps <clement.deschamps@antfield.fr> | 38 | static const struct omap_partition_info_s { |
46 | + * Luc Michel <luc.michel@antfield.fr> | 39 | @@ -XXX,XX +XXX,XX @@ static const struct omap_partition_info_s { |
47 | + * | 40 | { 0x00080000, 0x00200000, 0x0, "kernel" }, |
48 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 41 | { 0x00280000, 0x00200000, 0x3, "initfs" }, |
49 | + * See the COPYING file in the top-level directory. | 42 | { 0x00480000, 0x0fb80000, 0x3, "rootfs" }, |
50 | + */ | 43 | - |
51 | + | 44 | - { 0, 0, 0, NULL } |
52 | +#ifndef BCM2835_GPIO_H | 45 | + { /* end of list */ } |
53 | +#define BCM2835_GPIO_H | 46 | }, n810_part_info[] = { |
54 | + | 47 | { 0x00000000, 0x00020000, 0x3, "bootloader" }, |
55 | +#include "hw/sd/sd.h" | 48 | { 0x00020000, 0x00060000, 0x0, "config" }, |
56 | + | 49 | { 0x00080000, 0x00220000, 0x0, "kernel" }, |
57 | +typedef struct BCM2835GpioState { | 50 | { 0x002a0000, 0x00400000, 0x0, "initfs" }, |
58 | + SysBusDevice parent_obj; | 51 | { 0x006a0000, 0x0f960000, 0x0, "rootfs" }, |
59 | + | 52 | - |
60 | + MemoryRegion iomem; | 53 | - { 0, 0, 0, NULL } |
61 | + | 54 | + { /* end of list */ } |
62 | + /* SDBus selector */ | 55 | }; |
63 | + SDBus sdbus; | 56 | |
64 | + SDBus *sdbus_sdhci; | 57 | static const uint8_t n8x0_bd_addr[6] = { N8X0_BD_ADDR }; |
65 | + SDBus *sdbus_sdhost; | ||
66 | + | ||
67 | + uint8_t fsel[54]; | ||
68 | + uint32_t lev0, lev1; | ||
69 | + uint8_t sd_fsel; | ||
70 | + qemu_irq out[54]; | ||
71 | +} BCM2835GpioState; | ||
72 | + | ||
73 | +#define TYPE_BCM2835_GPIO "bcm2835_gpio" | ||
74 | +#define BCM2835_GPIO(obj) \ | ||
75 | + OBJECT_CHECK(BCM2835GpioState, (obj), TYPE_BCM2835_GPIO) | ||
76 | + | ||
77 | +#endif | ||
78 | diff --git a/hw/gpio/bcm2835_gpio.c b/hw/gpio/bcm2835_gpio.c | ||
79 | new file mode 100644 | ||
80 | index XXXXXXX..XXXXXXX | ||
81 | --- /dev/null | ||
82 | +++ b/hw/gpio/bcm2835_gpio.c | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | +/* | ||
85 | + * Raspberry Pi (BCM2835) GPIO Controller | ||
86 | + * | ||
87 | + * Copyright (c) 2017 Antfield SAS | ||
88 | + * | ||
89 | + * Authors: | ||
90 | + * Clement Deschamps <clement.deschamps@antfield.fr> | ||
91 | + * Luc Michel <luc.michel@antfield.fr> | ||
92 | + * | ||
93 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
94 | + * See the COPYING file in the top-level directory. | ||
95 | + */ | ||
96 | + | ||
97 | +#include "qemu/osdep.h" | ||
98 | +#include "qemu/log.h" | ||
99 | +#include "qemu/timer.h" | ||
100 | +#include "qapi/error.h" | ||
101 | +#include "hw/sysbus.h" | ||
102 | +#include "hw/sd/sd.h" | ||
103 | +#include "hw/gpio/bcm2835_gpio.h" | ||
104 | + | ||
105 | +#define GPFSEL0 0x00 | ||
106 | +#define GPFSEL1 0x04 | ||
107 | +#define GPFSEL2 0x08 | ||
108 | +#define GPFSEL3 0x0C | ||
109 | +#define GPFSEL4 0x10 | ||
110 | +#define GPFSEL5 0x14 | ||
111 | +#define GPSET0 0x1C | ||
112 | +#define GPSET1 0x20 | ||
113 | +#define GPCLR0 0x28 | ||
114 | +#define GPCLR1 0x2C | ||
115 | +#define GPLEV0 0x34 | ||
116 | +#define GPLEV1 0x38 | ||
117 | +#define GPEDS0 0x40 | ||
118 | +#define GPEDS1 0x44 | ||
119 | +#define GPREN0 0x4C | ||
120 | +#define GPREN1 0x50 | ||
121 | +#define GPFEN0 0x58 | ||
122 | +#define GPFEN1 0x5C | ||
123 | +#define GPHEN0 0x64 | ||
124 | +#define GPHEN1 0x68 | ||
125 | +#define GPLEN0 0x70 | ||
126 | +#define GPLEN1 0x74 | ||
127 | +#define GPAREN0 0x7C | ||
128 | +#define GPAREN1 0x80 | ||
129 | +#define GPAFEN0 0x88 | ||
130 | +#define GPAFEN1 0x8C | ||
131 | +#define GPPUD 0x94 | ||
132 | +#define GPPUDCLK0 0x98 | ||
133 | +#define GPPUDCLK1 0x9C | ||
134 | + | ||
135 | +static uint32_t gpfsel_get(BCM2835GpioState *s, uint8_t reg) | ||
136 | +{ | ||
137 | + int i; | ||
138 | + uint32_t value = 0; | ||
139 | + for (i = 0; i < 10; i++) { | ||
140 | + uint32_t index = 10 * reg + i; | ||
141 | + if (index < sizeof(s->fsel)) { | ||
142 | + value |= (s->fsel[index] & 0x7) << (3 * i); | ||
143 | + } | ||
144 | + } | ||
145 | + return value; | ||
146 | +} | ||
147 | + | ||
148 | +static void gpfsel_set(BCM2835GpioState *s, uint8_t reg, uint32_t value) | ||
149 | +{ | ||
150 | + int i; | ||
151 | + for (i = 0; i < 10; i++) { | ||
152 | + uint32_t index = 10 * reg + i; | ||
153 | + if (index < sizeof(s->fsel)) { | ||
154 | + int fsel = (value >> (3 * i)) & 0x7; | ||
155 | + s->fsel[index] = fsel; | ||
156 | + } | ||
157 | + } | ||
158 | + | ||
159 | + /* SD controller selection (48-53) */ | ||
160 | + if (s->sd_fsel != 0 | ||
161 | + && (s->fsel[48] == 0) /* SD_CLK_R */ | ||
162 | + && (s->fsel[49] == 0) /* SD_CMD_R */ | ||
163 | + && (s->fsel[50] == 0) /* SD_DATA0_R */ | ||
164 | + && (s->fsel[51] == 0) /* SD_DATA1_R */ | ||
165 | + && (s->fsel[52] == 0) /* SD_DATA2_R */ | ||
166 | + && (s->fsel[53] == 0) /* SD_DATA3_R */ | ||
167 | + ) { | ||
168 | + /* SDHCI controller selected */ | ||
169 | + sdbus_reparent_card(s->sdbus_sdhost, s->sdbus_sdhci); | ||
170 | + s->sd_fsel = 0; | ||
171 | + } else if (s->sd_fsel != 4 | ||
172 | + && (s->fsel[48] == 4) /* SD_CLK_R */ | ||
173 | + && (s->fsel[49] == 4) /* SD_CMD_R */ | ||
174 | + && (s->fsel[50] == 4) /* SD_DATA0_R */ | ||
175 | + && (s->fsel[51] == 4) /* SD_DATA1_R */ | ||
176 | + && (s->fsel[52] == 4) /* SD_DATA2_R */ | ||
177 | + && (s->fsel[53] == 4) /* SD_DATA3_R */ | ||
178 | + ) { | ||
179 | + /* SDHost controller selected */ | ||
180 | + sdbus_reparent_card(s->sdbus_sdhci, s->sdbus_sdhost); | ||
181 | + s->sd_fsel = 4; | ||
182 | + } | ||
183 | +} | ||
184 | + | ||
185 | +static int gpfsel_is_out(BCM2835GpioState *s, int index) | ||
186 | +{ | ||
187 | + if (index >= 0 && index < 54) { | ||
188 | + return s->fsel[index] == 1; | ||
189 | + } | ||
190 | + return 0; | ||
191 | +} | ||
192 | + | ||
193 | +static void gpset(BCM2835GpioState *s, | ||
194 | + uint32_t val, uint8_t start, uint8_t count, uint32_t *lev) | ||
195 | +{ | ||
196 | + uint32_t changes = val & ~*lev; | ||
197 | + uint32_t cur = 1; | ||
198 | + | ||
199 | + int i; | ||
200 | + for (i = 0; i < count; i++) { | ||
201 | + if ((changes & cur) && (gpfsel_is_out(s, start + i))) { | ||
202 | + qemu_set_irq(s->out[start + i], 1); | ||
203 | + } | ||
204 | + cur <<= 1; | ||
205 | + } | ||
206 | + | ||
207 | + *lev |= val; | ||
208 | +} | ||
209 | + | ||
210 | +static void gpclr(BCM2835GpioState *s, | ||
211 | + uint32_t val, uint8_t start, uint8_t count, uint32_t *lev) | ||
212 | +{ | ||
213 | + uint32_t changes = val & *lev; | ||
214 | + uint32_t cur = 1; | ||
215 | + | ||
216 | + int i; | ||
217 | + for (i = 0; i < count; i++) { | ||
218 | + if ((changes & cur) && (gpfsel_is_out(s, start + i))) { | ||
219 | + qemu_set_irq(s->out[start + i], 0); | ||
220 | + } | ||
221 | + cur <<= 1; | ||
222 | + } | ||
223 | + | ||
224 | + *lev &= ~val; | ||
225 | +} | ||
226 | + | ||
227 | +static uint64_t bcm2835_gpio_read(void *opaque, hwaddr offset, | ||
228 | + unsigned size) | ||
229 | +{ | ||
230 | + BCM2835GpioState *s = (BCM2835GpioState *)opaque; | ||
231 | + | ||
232 | + switch (offset) { | ||
233 | + case GPFSEL0: | ||
234 | + case GPFSEL1: | ||
235 | + case GPFSEL2: | ||
236 | + case GPFSEL3: | ||
237 | + case GPFSEL4: | ||
238 | + case GPFSEL5: | ||
239 | + return gpfsel_get(s, offset / 4); | ||
240 | + case GPSET0: | ||
241 | + case GPSET1: | ||
242 | + /* Write Only */ | ||
243 | + return 0; | ||
244 | + case GPCLR0: | ||
245 | + case GPCLR1: | ||
246 | + /* Write Only */ | ||
247 | + return 0; | ||
248 | + case GPLEV0: | ||
249 | + return s->lev0; | ||
250 | + case GPLEV1: | ||
251 | + return s->lev1; | ||
252 | + case GPEDS0: | ||
253 | + case GPEDS1: | ||
254 | + case GPREN0: | ||
255 | + case GPREN1: | ||
256 | + case GPFEN0: | ||
257 | + case GPFEN1: | ||
258 | + case GPHEN0: | ||
259 | + case GPHEN1: | ||
260 | + case GPLEN0: | ||
261 | + case GPLEN1: | ||
262 | + case GPAREN0: | ||
263 | + case GPAREN1: | ||
264 | + case GPAFEN0: | ||
265 | + case GPAFEN1: | ||
266 | + case GPPUD: | ||
267 | + case GPPUDCLK0: | ||
268 | + case GPPUDCLK1: | ||
269 | + /* Not implemented */ | ||
270 | + return 0; | ||
271 | + default: | ||
272 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", | ||
273 | + __func__, offset); | ||
274 | + break; | ||
275 | + } | ||
276 | + | ||
277 | + return 0; | ||
278 | +} | ||
279 | + | ||
280 | +static void bcm2835_gpio_write(void *opaque, hwaddr offset, | ||
281 | + uint64_t value, unsigned size) | ||
282 | +{ | ||
283 | + BCM2835GpioState *s = (BCM2835GpioState *)opaque; | ||
284 | + | ||
285 | + switch (offset) { | ||
286 | + case GPFSEL0: | ||
287 | + case GPFSEL1: | ||
288 | + case GPFSEL2: | ||
289 | + case GPFSEL3: | ||
290 | + case GPFSEL4: | ||
291 | + case GPFSEL5: | ||
292 | + gpfsel_set(s, offset / 4, value); | ||
293 | + break; | ||
294 | + case GPSET0: | ||
295 | + gpset(s, value, 0, 32, &s->lev0); | ||
296 | + break; | ||
297 | + case GPSET1: | ||
298 | + gpset(s, value, 32, 22, &s->lev1); | ||
299 | + break; | ||
300 | + case GPCLR0: | ||
301 | + gpclr(s, value, 0, 32, &s->lev0); | ||
302 | + break; | ||
303 | + case GPCLR1: | ||
304 | + gpclr(s, value, 32, 22, &s->lev1); | ||
305 | + break; | ||
306 | + case GPLEV0: | ||
307 | + case GPLEV1: | ||
308 | + /* Read Only */ | ||
309 | + break; | ||
310 | + case GPEDS0: | ||
311 | + case GPEDS1: | ||
312 | + case GPREN0: | ||
313 | + case GPREN1: | ||
314 | + case GPFEN0: | ||
315 | + case GPFEN1: | ||
316 | + case GPHEN0: | ||
317 | + case GPHEN1: | ||
318 | + case GPLEN0: | ||
319 | + case GPLEN1: | ||
320 | + case GPAREN0: | ||
321 | + case GPAREN1: | ||
322 | + case GPAFEN0: | ||
323 | + case GPAFEN1: | ||
324 | + case GPPUD: | ||
325 | + case GPPUDCLK0: | ||
326 | + case GPPUDCLK1: | ||
327 | + /* Not implemented */ | ||
328 | + break; | ||
329 | + default: | ||
330 | + goto err_out; | ||
331 | + } | ||
332 | + return; | ||
333 | + | ||
334 | +err_out: | ||
335 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", | ||
336 | + __func__, offset); | ||
337 | +} | ||
338 | + | ||
339 | +static void bcm2835_gpio_reset(DeviceState *dev) | ||
340 | +{ | ||
341 | + BCM2835GpioState *s = BCM2835_GPIO(dev); | ||
342 | + | ||
343 | + int i; | ||
344 | + for (i = 0; i < 6; i++) { | ||
345 | + gpfsel_set(s, i, 0); | ||
346 | + } | ||
347 | + | ||
348 | + s->sd_fsel = 0; | ||
349 | + | ||
350 | + /* SDHCI is selected by default */ | ||
351 | + sdbus_reparent_card(&s->sdbus, s->sdbus_sdhci); | ||
352 | + | ||
353 | + s->lev0 = 0; | ||
354 | + s->lev1 = 0; | ||
355 | +} | ||
356 | + | ||
357 | +static const MemoryRegionOps bcm2835_gpio_ops = { | ||
358 | + .read = bcm2835_gpio_read, | ||
359 | + .write = bcm2835_gpio_write, | ||
360 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
361 | +}; | ||
362 | + | ||
363 | +static const VMStateDescription vmstate_bcm2835_gpio = { | ||
364 | + .name = "bcm2835_gpio", | ||
365 | + .version_id = 1, | ||
366 | + .minimum_version_id = 1, | ||
367 | + .fields = (VMStateField[]) { | ||
368 | + VMSTATE_UINT8_ARRAY(fsel, BCM2835GpioState, 54), | ||
369 | + VMSTATE_UINT32(lev0, BCM2835GpioState), | ||
370 | + VMSTATE_UINT32(lev1, BCM2835GpioState), | ||
371 | + VMSTATE_UINT8(sd_fsel, BCM2835GpioState), | ||
372 | + VMSTATE_END_OF_LIST() | ||
373 | + } | ||
374 | +}; | ||
375 | + | ||
376 | +static void bcm2835_gpio_init(Object *obj) | ||
377 | +{ | ||
378 | + BCM2835GpioState *s = BCM2835_GPIO(obj); | ||
379 | + DeviceState *dev = DEVICE(obj); | ||
380 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
381 | + | ||
382 | + qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), | ||
383 | + TYPE_SD_BUS, DEVICE(s), "sd-bus"); | ||
384 | + | ||
385 | + memory_region_init_io(&s->iomem, obj, | ||
386 | + &bcm2835_gpio_ops, s, "bcm2835_gpio", 0x1000); | ||
387 | + sysbus_init_mmio(sbd, &s->iomem); | ||
388 | + qdev_init_gpio_out(dev, s->out, 54); | ||
389 | +} | ||
390 | + | ||
391 | +static void bcm2835_gpio_realize(DeviceState *dev, Error **errp) | ||
392 | +{ | ||
393 | + BCM2835GpioState *s = BCM2835_GPIO(dev); | ||
394 | + Object *obj; | ||
395 | + Error *err = NULL; | ||
396 | + | ||
397 | + obj = object_property_get_link(OBJECT(dev), "sdbus-sdhci", &err); | ||
398 | + if (obj == NULL) { | ||
399 | + error_setg(errp, "%s: required sdhci link not found: %s", | ||
400 | + __func__, error_get_pretty(err)); | ||
401 | + return; | ||
402 | + } | ||
403 | + s->sdbus_sdhci = SD_BUS(obj); | ||
404 | + | ||
405 | + obj = object_property_get_link(OBJECT(dev), "sdbus-sdhost", &err); | ||
406 | + if (obj == NULL) { | ||
407 | + error_setg(errp, "%s: required sdhost link not found: %s", | ||
408 | + __func__, error_get_pretty(err)); | ||
409 | + return; | ||
410 | + } | ||
411 | + s->sdbus_sdhost = SD_BUS(obj); | ||
412 | +} | ||
413 | + | ||
414 | +static void bcm2835_gpio_class_init(ObjectClass *klass, void *data) | ||
415 | +{ | ||
416 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
417 | + | ||
418 | + dc->vmsd = &vmstate_bcm2835_gpio; | ||
419 | + dc->realize = &bcm2835_gpio_realize; | ||
420 | + dc->reset = &bcm2835_gpio_reset; | ||
421 | +} | ||
422 | + | ||
423 | +static const TypeInfo bcm2835_gpio_info = { | ||
424 | + .name = TYPE_BCM2835_GPIO, | ||
425 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
426 | + .instance_size = sizeof(BCM2835GpioState), | ||
427 | + .instance_init = bcm2835_gpio_init, | ||
428 | + .class_init = bcm2835_gpio_class_init, | ||
429 | +}; | ||
430 | + | ||
431 | +static void bcm2835_gpio_register_types(void) | ||
432 | +{ | ||
433 | + type_register_static(&bcm2835_gpio_info); | ||
434 | +} | ||
435 | + | ||
436 | +type_init(bcm2835_gpio_register_types) | ||
437 | -- | 58 | -- |
438 | 2.7.4 | 59 | 2.25.1 |
439 | 60 | ||
440 | 61 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Zhuojia Shen <chaosdefinition@hotmail.com> | |
2 | |||
3 | In CPUID registers exposed to userspace, some registers were missing | ||
4 | and some fields were not exposed. This patch aligns exposed ID | ||
5 | registers and their fields with what the upstream kernel currently | ||
6 | exposes. | ||
7 | |||
8 | Specifically, the following new ID registers/fields are exposed to | ||
9 | userspace: | ||
10 | |||
11 | ID_AA64PFR1_EL1.BT: bits 3-0 | ||
12 | ID_AA64PFR1_EL1.MTE: bits 11-8 | ||
13 | ID_AA64PFR1_EL1.SME: bits 27-24 | ||
14 | |||
15 | ID_AA64ZFR0_EL1.SVEver: bits 3-0 | ||
16 | ID_AA64ZFR0_EL1.AES: bits 7-4 | ||
17 | ID_AA64ZFR0_EL1.BitPerm: bits 19-16 | ||
18 | ID_AA64ZFR0_EL1.BF16: bits 23-20 | ||
19 | ID_AA64ZFR0_EL1.SHA3: bits 35-32 | ||
20 | ID_AA64ZFR0_EL1.SM4: bits 43-40 | ||
21 | ID_AA64ZFR0_EL1.I8MM: bits 47-44 | ||
22 | ID_AA64ZFR0_EL1.F32MM: bits 55-52 | ||
23 | ID_AA64ZFR0_EL1.F64MM: bits 59-56 | ||
24 | |||
25 | ID_AA64SMFR0_EL1.F32F32: bit 32 | ||
26 | ID_AA64SMFR0_EL1.B16F32: bit 34 | ||
27 | ID_AA64SMFR0_EL1.F16F32: bit 35 | ||
28 | ID_AA64SMFR0_EL1.I8I32: bits 39-36 | ||
29 | ID_AA64SMFR0_EL1.F64F64: bit 48 | ||
30 | ID_AA64SMFR0_EL1.I16I64: bits 55-52 | ||
31 | ID_AA64SMFR0_EL1.FA64: bit 63 | ||
32 | |||
33 | ID_AA64MMFR0_EL1.ECV: bits 63-60 | ||
34 | |||
35 | ID_AA64MMFR1_EL1.AFP: bits 47-44 | ||
36 | |||
37 | ID_AA64MMFR2_EL1.AT: bits 35-32 | ||
38 | |||
39 | ID_AA64ISAR0_EL1.RNDR: bits 63-60 | ||
40 | |||
41 | ID_AA64ISAR1_EL1.FRINTTS: bits 35-32 | ||
42 | ID_AA64ISAR1_EL1.BF16: bits 47-44 | ||
43 | ID_AA64ISAR1_EL1.DGH: bits 51-48 | ||
44 | ID_AA64ISAR1_EL1.I8MM: bits 55-52 | ||
45 | |||
46 | ID_AA64ISAR2_EL1.WFxT: bits 3-0 | ||
47 | ID_AA64ISAR2_EL1.RPRES: bits 7-4 | ||
48 | ID_AA64ISAR2_EL1.GPA3: bits 11-8 | ||
49 | ID_AA64ISAR2_EL1.APA3: bits 15-12 | ||
50 | |||
51 | The code is also refactored to use symbolic names for ID register fields | ||
52 | for better readability and maintainability. | ||
53 | |||
54 | The test case in tests/tcg/aarch64/sysregs.c is also updated to match | ||
55 | the intended behavior. | ||
56 | |||
57 | Signed-off-by: Zhuojia Shen <chaosdefinition@hotmail.com> | ||
58 | Message-id: DS7PR12MB6309FB585E10772928F14271ACE79@DS7PR12MB6309.namprd12.prod.outlook.com | ||
59 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
60 | [PMM: use Sn_n_Cn_Cn_n syntax to work with older assemblers | ||
61 | that don't recognize id_aa64isar2_el1 and id_aa64mmfr2_el1] | ||
62 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
63 | --- | ||
64 | target/arm/helper.c | 96 +++++++++++++++++++++++++------ | ||
65 | tests/tcg/aarch64/sysregs.c | 24 ++++++-- | ||
66 | tests/tcg/aarch64/Makefile.target | 7 ++- | ||
67 | 3 files changed, 103 insertions(+), 24 deletions(-) | ||
68 | |||
69 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
70 | index XXXXXXX..XXXXXXX 100644 | ||
71 | --- a/target/arm/helper.c | ||
72 | +++ b/target/arm/helper.c | ||
73 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
74 | #ifdef CONFIG_USER_ONLY | ||
75 | static const ARMCPRegUserSpaceInfo v8_user_idregs[] = { | ||
76 | { .name = "ID_AA64PFR0_EL1", | ||
77 | - .exported_bits = 0x000f000f00ff0000, | ||
78 | - .fixed_bits = 0x0000000000000011 }, | ||
79 | + .exported_bits = R_ID_AA64PFR0_FP_MASK | | ||
80 | + R_ID_AA64PFR0_ADVSIMD_MASK | | ||
81 | + R_ID_AA64PFR0_SVE_MASK | | ||
82 | + R_ID_AA64PFR0_DIT_MASK, | ||
83 | + .fixed_bits = (0x1u << R_ID_AA64PFR0_EL0_SHIFT) | | ||
84 | + (0x1u << R_ID_AA64PFR0_EL1_SHIFT) }, | ||
85 | { .name = "ID_AA64PFR1_EL1", | ||
86 | - .exported_bits = 0x00000000000000f0 }, | ||
87 | + .exported_bits = R_ID_AA64PFR1_BT_MASK | | ||
88 | + R_ID_AA64PFR1_SSBS_MASK | | ||
89 | + R_ID_AA64PFR1_MTE_MASK | | ||
90 | + R_ID_AA64PFR1_SME_MASK }, | ||
91 | { .name = "ID_AA64PFR*_EL1_RESERVED", | ||
92 | - .is_glob = true }, | ||
93 | - { .name = "ID_AA64ZFR0_EL1" }, | ||
94 | + .is_glob = true }, | ||
95 | + { .name = "ID_AA64ZFR0_EL1", | ||
96 | + .exported_bits = R_ID_AA64ZFR0_SVEVER_MASK | | ||
97 | + R_ID_AA64ZFR0_AES_MASK | | ||
98 | + R_ID_AA64ZFR0_BITPERM_MASK | | ||
99 | + R_ID_AA64ZFR0_BFLOAT16_MASK | | ||
100 | + R_ID_AA64ZFR0_SHA3_MASK | | ||
101 | + R_ID_AA64ZFR0_SM4_MASK | | ||
102 | + R_ID_AA64ZFR0_I8MM_MASK | | ||
103 | + R_ID_AA64ZFR0_F32MM_MASK | | ||
104 | + R_ID_AA64ZFR0_F64MM_MASK }, | ||
105 | + { .name = "ID_AA64SMFR0_EL1", | ||
106 | + .exported_bits = R_ID_AA64SMFR0_F32F32_MASK | | ||
107 | + R_ID_AA64SMFR0_B16F32_MASK | | ||
108 | + R_ID_AA64SMFR0_F16F32_MASK | | ||
109 | + R_ID_AA64SMFR0_I8I32_MASK | | ||
110 | + R_ID_AA64SMFR0_F64F64_MASK | | ||
111 | + R_ID_AA64SMFR0_I16I64_MASK | | ||
112 | + R_ID_AA64SMFR0_FA64_MASK }, | ||
113 | { .name = "ID_AA64MMFR0_EL1", | ||
114 | - .fixed_bits = 0x00000000ff000000 }, | ||
115 | - { .name = "ID_AA64MMFR1_EL1" }, | ||
116 | + .exported_bits = R_ID_AA64MMFR0_ECV_MASK, | ||
117 | + .fixed_bits = (0xfu << R_ID_AA64MMFR0_TGRAN64_SHIFT) | | ||
118 | + (0xfu << R_ID_AA64MMFR0_TGRAN4_SHIFT) }, | ||
119 | + { .name = "ID_AA64MMFR1_EL1", | ||
120 | + .exported_bits = R_ID_AA64MMFR1_AFP_MASK }, | ||
121 | + { .name = "ID_AA64MMFR2_EL1", | ||
122 | + .exported_bits = R_ID_AA64MMFR2_AT_MASK }, | ||
123 | { .name = "ID_AA64MMFR*_EL1_RESERVED", | ||
124 | - .is_glob = true }, | ||
125 | + .is_glob = true }, | ||
126 | { .name = "ID_AA64DFR0_EL1", | ||
127 | - .fixed_bits = 0x0000000000000006 }, | ||
128 | - { .name = "ID_AA64DFR1_EL1" }, | ||
129 | + .fixed_bits = (0x6u << R_ID_AA64DFR0_DEBUGVER_SHIFT) }, | ||
130 | + { .name = "ID_AA64DFR1_EL1" }, | ||
131 | { .name = "ID_AA64DFR*_EL1_RESERVED", | ||
132 | - .is_glob = true }, | ||
133 | + .is_glob = true }, | ||
134 | { .name = "ID_AA64AFR*", | ||
135 | - .is_glob = true }, | ||
136 | + .is_glob = true }, | ||
137 | { .name = "ID_AA64ISAR0_EL1", | ||
138 | - .exported_bits = 0x00fffffff0fffff0 }, | ||
139 | + .exported_bits = R_ID_AA64ISAR0_AES_MASK | | ||
140 | + R_ID_AA64ISAR0_SHA1_MASK | | ||
141 | + R_ID_AA64ISAR0_SHA2_MASK | | ||
142 | + R_ID_AA64ISAR0_CRC32_MASK | | ||
143 | + R_ID_AA64ISAR0_ATOMIC_MASK | | ||
144 | + R_ID_AA64ISAR0_RDM_MASK | | ||
145 | + R_ID_AA64ISAR0_SHA3_MASK | | ||
146 | + R_ID_AA64ISAR0_SM3_MASK | | ||
147 | + R_ID_AA64ISAR0_SM4_MASK | | ||
148 | + R_ID_AA64ISAR0_DP_MASK | | ||
149 | + R_ID_AA64ISAR0_FHM_MASK | | ||
150 | + R_ID_AA64ISAR0_TS_MASK | | ||
151 | + R_ID_AA64ISAR0_RNDR_MASK }, | ||
152 | { .name = "ID_AA64ISAR1_EL1", | ||
153 | - .exported_bits = 0x000000f0ffffffff }, | ||
154 | + .exported_bits = R_ID_AA64ISAR1_DPB_MASK | | ||
155 | + R_ID_AA64ISAR1_APA_MASK | | ||
156 | + R_ID_AA64ISAR1_API_MASK | | ||
157 | + R_ID_AA64ISAR1_JSCVT_MASK | | ||
158 | + R_ID_AA64ISAR1_FCMA_MASK | | ||
159 | + R_ID_AA64ISAR1_LRCPC_MASK | | ||
160 | + R_ID_AA64ISAR1_GPA_MASK | | ||
161 | + R_ID_AA64ISAR1_GPI_MASK | | ||
162 | + R_ID_AA64ISAR1_FRINTTS_MASK | | ||
163 | + R_ID_AA64ISAR1_SB_MASK | | ||
164 | + R_ID_AA64ISAR1_BF16_MASK | | ||
165 | + R_ID_AA64ISAR1_DGH_MASK | | ||
166 | + R_ID_AA64ISAR1_I8MM_MASK }, | ||
167 | + { .name = "ID_AA64ISAR2_EL1", | ||
168 | + .exported_bits = R_ID_AA64ISAR2_WFXT_MASK | | ||
169 | + R_ID_AA64ISAR2_RPRES_MASK | | ||
170 | + R_ID_AA64ISAR2_GPA3_MASK | | ||
171 | + R_ID_AA64ISAR2_APA3_MASK }, | ||
172 | { .name = "ID_AA64ISAR*_EL1_RESERVED", | ||
173 | - .is_glob = true }, | ||
174 | + .is_glob = true }, | ||
175 | }; | ||
176 | modify_arm_cp_regs(v8_idregs, v8_user_idregs); | ||
177 | #endif | ||
178 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | ||
179 | #ifdef CONFIG_USER_ONLY | ||
180 | static const ARMCPRegUserSpaceInfo id_v8_user_midr_cp_reginfo[] = { | ||
181 | { .name = "MIDR_EL1", | ||
182 | - .exported_bits = 0x00000000ffffffff }, | ||
183 | - { .name = "REVIDR_EL1" }, | ||
184 | + .exported_bits = R_MIDR_EL1_REVISION_MASK | | ||
185 | + R_MIDR_EL1_PARTNUM_MASK | | ||
186 | + R_MIDR_EL1_ARCHITECTURE_MASK | | ||
187 | + R_MIDR_EL1_VARIANT_MASK | | ||
188 | + R_MIDR_EL1_IMPLEMENTER_MASK }, | ||
189 | + { .name = "REVIDR_EL1" }, | ||
190 | }; | ||
191 | modify_arm_cp_regs(id_v8_midr_cp_reginfo, id_v8_user_midr_cp_reginfo); | ||
192 | #endif | ||
193 | diff --git a/tests/tcg/aarch64/sysregs.c b/tests/tcg/aarch64/sysregs.c | ||
194 | index XXXXXXX..XXXXXXX 100644 | ||
195 | --- a/tests/tcg/aarch64/sysregs.c | ||
196 | +++ b/tests/tcg/aarch64/sysregs.c | ||
197 | @@ -XXX,XX +XXX,XX @@ | ||
198 | #define HWCAP_CPUID (1 << 11) | ||
199 | #endif | ||
200 | |||
201 | +/* | ||
202 | + * Older assemblers don't recognize newer system register names, | ||
203 | + * but we can still access them by the Sn_n_Cn_Cn_n syntax. | ||
204 | + */ | ||
205 | +#define SYS_ID_AA64ISAR2_EL1 S3_0_C0_C6_2 | ||
206 | +#define SYS_ID_AA64MMFR2_EL1 S3_0_C0_C7_2 | ||
207 | + | ||
208 | int failed_bit_count; | ||
209 | |||
210 | /* Read and print system register `id' value */ | ||
211 | @@ -XXX,XX +XXX,XX @@ int main(void) | ||
212 | * minimum valid fields - for the purposes of this check allowed | ||
213 | * to have non-zero values. | ||
214 | */ | ||
215 | - get_cpu_reg_check_mask(id_aa64isar0_el1, _m(00ff,ffff,f0ff,fff0)); | ||
216 | - get_cpu_reg_check_mask(id_aa64isar1_el1, _m(0000,00f0,ffff,ffff)); | ||
217 | + get_cpu_reg_check_mask(id_aa64isar0_el1, _m(f0ff,ffff,f0ff,fff0)); | ||
218 | + get_cpu_reg_check_mask(id_aa64isar1_el1, _m(00ff,f0ff,ffff,ffff)); | ||
219 | + get_cpu_reg_check_mask(SYS_ID_AA64ISAR2_EL1, _m(0000,0000,0000,ffff)); | ||
220 | /* TGran4 & TGran64 as pegged to -1 */ | ||
221 | - get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(0000,0000,ff00,0000)); | ||
222 | - get_cpu_reg_check_zero(id_aa64mmfr1_el1); | ||
223 | + get_cpu_reg_check_mask(id_aa64mmfr0_el1, _m(f000,0000,ff00,0000)); | ||
224 | + get_cpu_reg_check_mask(id_aa64mmfr1_el1, _m(0000,f000,0000,0000)); | ||
225 | + get_cpu_reg_check_mask(SYS_ID_AA64MMFR2_EL1, _m(0000,000f,0000,0000)); | ||
226 | /* EL1/EL0 reported as AA64 only */ | ||
227 | get_cpu_reg_check_mask(id_aa64pfr0_el1, _m(000f,000f,00ff,0011)); | ||
228 | - get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0000,00f0)); | ||
229 | + get_cpu_reg_check_mask(id_aa64pfr1_el1, _m(0000,0000,0f00,0fff)); | ||
230 | /* all hidden, DebugVer fixed to 0x6 (ARMv8 debug architecture) */ | ||
231 | get_cpu_reg_check_mask(id_aa64dfr0_el1, _m(0000,0000,0000,0006)); | ||
232 | get_cpu_reg_check_zero(id_aa64dfr1_el1); | ||
233 | - get_cpu_reg_check_zero(id_aa64zfr0_el1); | ||
234 | + get_cpu_reg_check_mask(id_aa64zfr0_el1, _m(0ff0,ff0f,00ff,00ff)); | ||
235 | +#ifdef HAS_ARMV9_SME | ||
236 | + get_cpu_reg_check_mask(id_aa64smfr0_el1, _m(80f1,00fd,0000,0000)); | ||
237 | +#endif | ||
238 | |||
239 | get_cpu_reg_check_zero(id_aa64afr0_el1); | ||
240 | get_cpu_reg_check_zero(id_aa64afr1_el1); | ||
241 | diff --git a/tests/tcg/aarch64/Makefile.target b/tests/tcg/aarch64/Makefile.target | ||
242 | index XXXXXXX..XXXXXXX 100644 | ||
243 | --- a/tests/tcg/aarch64/Makefile.target | ||
244 | +++ b/tests/tcg/aarch64/Makefile.target | ||
245 | @@ -XXX,XX +XXX,XX @@ config-cc.mak: Makefile | ||
246 | $(call cc-option,-march=armv8.1-a+sve2, CROSS_CC_HAS_SVE2); \ | ||
247 | $(call cc-option,-march=armv8.3-a, CROSS_CC_HAS_ARMV8_3); \ | ||
248 | $(call cc-option,-mbranch-protection=standard, CROSS_CC_HAS_ARMV8_BTI); \ | ||
249 | - $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE)) 3> config-cc.mak | ||
250 | + $(call cc-option,-march=armv8.5-a+memtag, CROSS_CC_HAS_ARMV8_MTE); \ | ||
251 | + $(call cc-option,-march=armv9-a+sme, CROSS_CC_HAS_ARMV9_SME)) 3> config-cc.mak | ||
252 | -include config-cc.mak | ||
253 | |||
254 | # Pauth Tests | ||
255 | @@ -XXX,XX +XXX,XX @@ endif | ||
256 | ifneq ($(CROSS_CC_HAS_SVE),) | ||
257 | # System Registers Tests | ||
258 | AARCH64_TESTS += sysregs | ||
259 | +ifneq ($(CROSS_CC_HAS_ARMV9_SME),) | ||
260 | +sysregs: CFLAGS+=-march=armv9-a+sme -DHAS_ARMV9_SME | ||
261 | +else | ||
262 | sysregs: CFLAGS+=-march=armv8.1-a+sve | ||
263 | +endif | ||
264 | |||
265 | # SVE ioctl test | ||
266 | AARCH64_TESTS += sve-ioctls | ||
267 | -- | ||
268 | 2.25.1 | diff view generated by jsdifflib |
1 | Make the ARMv7M object take a memory region link which it uses | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | to wire up the bitband rather than having them always put | ||
3 | themselves in the system address space. | ||
4 | 2 | ||
3 | This function is not used anywhere outside this file, | ||
4 | so we can make the function "static void". | ||
5 | |||
6 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
9 | Message-id: 20221216214924.4711-2-philmd@linaro.org | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Message-id: 1487604965-23220-6-git-send-email-peter.maydell@linaro.org | ||
8 | --- | 11 | --- |
9 | include/hw/arm/armv7m.h | 10 ++++++++++ | 12 | include/hw/arm/smmu-common.h | 3 --- |
10 | hw/arm/armv7m.c | 23 ++++++++++++++++++++++- | 13 | hw/arm/smmu-common.c | 2 +- |
11 | 2 files changed, 32 insertions(+), 1 deletion(-) | 14 | 2 files changed, 1 insertion(+), 4 deletions(-) |
12 | 15 | ||
13 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | 16 | diff --git a/include/hw/arm/smmu-common.h b/include/hw/arm/smmu-common.h |
14 | index XXXXXXX..XXXXXXX 100644 | 17 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/arm/armv7m.h | 18 | --- a/include/hw/arm/smmu-common.h |
16 | +++ b/include/hw/arm/armv7m.h | 19 | +++ b/include/hw/arm/smmu-common.h |
17 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 20 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, |
18 | * + Named GPIO output SYSRESETREQ: signalled for guest AIRCR.SYSRESETREQ | 21 | /* Unmap the range of all the notifiers registered to any IOMMU mr */ |
19 | * + Property "cpu-model": CPU model to instantiate | 22 | void smmu_inv_notifiers_all(SMMUState *s); |
20 | * + Property "num-irq": number of external IRQ lines | 23 | |
21 | + * + Property "memory": MemoryRegion defining the physical address space | 24 | -/* Unmap the range of all the notifiers registered to @mr */ |
22 | + * that CPU accesses see. (The NVIC, bitbanding and other CPU-internal | 25 | -void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr); |
23 | + * devices will be automatically layered on top of this view.) | 26 | - |
24 | */ | 27 | #endif /* HW_ARM_SMMU_COMMON_H */ |
25 | typedef struct ARMv7MState { | 28 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
26 | /*< private >*/ | ||
27 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMv7MState { | ||
28 | BitBandState bitband[ARMV7M_NUM_BITBANDS]; | ||
29 | ARMCPU *cpu; | ||
30 | |||
31 | + /* MemoryRegion we pass to the CPU, with our devices layered on | ||
32 | + * top of the ones the board provides in board_memory. | ||
33 | + */ | ||
34 | + MemoryRegion container; | ||
35 | + | ||
36 | /* Properties */ | ||
37 | char *cpu_model; | ||
38 | + /* MemoryRegion the board provides to us (with its devices, RAM, etc) */ | ||
39 | + MemoryRegion *board_memory; | ||
40 | } ARMv7MState; | ||
41 | |||
42 | #endif | ||
43 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
45 | --- a/hw/arm/armv7m.c | 30 | --- a/hw/arm/smmu-common.c |
46 | +++ b/hw/arm/armv7m.c | 31 | +++ b/hw/arm/smmu-common.c |
47 | @@ -XXX,XX +XXX,XX @@ | 32 | @@ -XXX,XX +XXX,XX @@ static void smmu_unmap_notifier_range(IOMMUNotifier *n) |
48 | #include "elf.h" | ||
49 | #include "sysemu/qtest.h" | ||
50 | #include "qemu/error-report.h" | ||
51 | +#include "exec/address-spaces.h" | ||
52 | |||
53 | /* Bitbanded IO. Each word corresponds to a single bit. */ | ||
54 | |||
55 | @@ -XXX,XX +XXX,XX @@ static void armv7m_instance_init(Object *obj) | ||
56 | |||
57 | /* Can't init the cpu here, we don't yet know which model to use */ | ||
58 | |||
59 | + object_property_add_link(obj, "memory", | ||
60 | + TYPE_MEMORY_REGION, | ||
61 | + (Object **)&s->board_memory, | ||
62 | + qdev_prop_allow_set_link_before_realize, | ||
63 | + OBJ_PROP_LINK_UNREF_ON_RELEASE, | ||
64 | + &error_abort); | ||
65 | + memory_region_init(&s->container, obj, "armv7m-container", UINT64_MAX); | ||
66 | + | ||
67 | object_initialize(&s->nvic, sizeof(s->nvic), "armv7m_nvic"); | ||
68 | qdev_set_parent_bus(DEVICE(&s->nvic), sysbus_get_default()); | ||
69 | object_property_add_alias(obj, "num-irq", | ||
70 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | ||
71 | const char *typename; | ||
72 | CPUClass *cc; | ||
73 | |||
74 | + if (!s->board_memory) { | ||
75 | + error_setg(errp, "memory property was not set"); | ||
76 | + return; | ||
77 | + } | ||
78 | + | ||
79 | + memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -1); | ||
80 | + | ||
81 | cpustr = g_strsplit(s->cpu_model, ",", 2); | ||
82 | |||
83 | oc = cpu_class_by_name(TYPE_ARM_CPU, cpustr[0]); | ||
84 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | ||
85 | return; | ||
86 | } | ||
87 | |||
88 | + object_property_set_link(OBJECT(s->cpu), OBJECT(&s->container), "memory", | ||
89 | + &error_abort); | ||
90 | object_property_set_bool(OBJECT(s->cpu), true, "realized", &err); | ||
91 | if (err != NULL) { | ||
92 | error_propagate(errp, err); | ||
93 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | ||
94 | return; | ||
95 | } | ||
96 | |||
97 | - sysbus_mmio_map(sbd, 0, bitband_output_addr[i]); | ||
98 | + memory_region_add_subregion(&s->container, bitband_output_addr[i], | ||
99 | + sysbus_mmio_get_region(sbd, 0)); | ||
100 | } | ||
101 | } | 33 | } |
102 | 34 | ||
103 | @@ -XXX,XX +XXX,XX @@ DeviceState *armv7m_init(MemoryRegion *system_memory, int mem_size, int num_irq, | 35 | /* Unmap all notifiers attached to @mr */ |
104 | armv7m = qdev_create(NULL, "armv7m"); | 36 | -inline void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) |
105 | qdev_prop_set_uint32(armv7m, "num-irq", num_irq); | 37 | +static void smmu_inv_notifiers_mr(IOMMUMemoryRegion *mr) |
106 | qdev_prop_set_string(armv7m, "cpu-model", cpu_model); | 38 | { |
107 | + object_property_set_link(OBJECT(armv7m), OBJECT(get_system_memory()), | 39 | IOMMUNotifier *n; |
108 | + "memory", &error_abort); | ||
109 | /* This will exit with an error if the user passed us a bad cpu_model */ | ||
110 | qdev_init_nofail(armv7m); | ||
111 | 40 | ||
112 | -- | 41 | -- |
113 | 2.7.4 | 42 | 2.25.1 |
114 | 43 | ||
115 | 44 | diff view generated by jsdifflib |
1 | Switch the stm32f205 SoC to create the armv7m object directly | 1 | From: Philippe Mathieu-Daudé <philmd@linaro.org> |
---|---|---|---|
2 | rather than via the armv7m_init() wrapper. This fits better | ||
3 | with the SoC model's very QOMified design. | ||
4 | 2 | ||
5 | In particular this means we can push loading the guest image | 3 | When using Clang ("Apple clang version 14.0.0 (clang-1400.0.29.202)") |
6 | out to the top level board code where it belongs, rather | 4 | and building with -Wall we get: |
7 | than the SoC object having a QOM property for the filename | ||
8 | to load. | ||
9 | 5 | ||
6 | hw/arm/smmu-common.c:173:33: warning: static function 'smmu_hash_remove_by_asid_iova' is used in an inline function with external linkage [-Wstatic-in-inline] | ||
7 | hw/arm/smmu-common.h:170:1: note: use 'static' to give inline function 'smmu_iotlb_inv_iova' internal linkage | ||
8 | void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | ||
9 | ^ | ||
10 | static | ||
11 | |||
12 | None of our code base require / use inlined functions with external | ||
13 | linkage. Some places use internal inlining in the hot path. These | ||
14 | two functions are certainly not in any hot path and don't justify | ||
15 | any inlining, so these are likely oversights rather than intentional. | ||
16 | |||
17 | Reported-by: Stefan Weil <sw@weilnetz.de> | ||
18 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
19 | Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org> | ||
20 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
21 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
22 | Message-id: 20221216214924.4711-3-philmd@linaro.org | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
12 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
13 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
14 | Message-id: 1487604965-23220-11-git-send-email-peter.maydell@linaro.org | ||
15 | --- | 24 | --- |
16 | include/hw/arm/stm32f205_soc.h | 4 +++- | 25 | hw/arm/smmu-common.c | 13 ++++++------- |
17 | hw/arm/netduino2.c | 7 ++++--- | 26 | 1 file changed, 6 insertions(+), 7 deletions(-) |
18 | hw/arm/stm32f205_soc.c | 16 +++++++++++++--- | ||
19 | 3 files changed, 20 insertions(+), 7 deletions(-) | ||
20 | 27 | ||
21 | diff --git a/include/hw/arm/stm32f205_soc.h b/include/hw/arm/stm32f205_soc.h | 28 | diff --git a/hw/arm/smmu-common.c b/hw/arm/smmu-common.c |
22 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/arm/stm32f205_soc.h | 30 | --- a/hw/arm/smmu-common.c |
24 | +++ b/include/hw/arm/stm32f205_soc.h | 31 | +++ b/hw/arm/smmu-common.c |
25 | @@ -XXX,XX +XXX,XX @@ | 32 | @@ -XXX,XX +XXX,XX @@ void smmu_iotlb_insert(SMMUState *bs, SMMUTransCfg *cfg, SMMUTLBEntry *new) |
26 | #include "hw/adc/stm32f2xx_adc.h" | 33 | g_hash_table_insert(bs->iotlb, key, new); |
27 | #include "hw/or-irq.h" | 34 | } |
28 | #include "hw/ssi/stm32f2xx_spi.h" | 35 | |
29 | +#include "hw/arm/armv7m.h" | 36 | -inline void smmu_iotlb_inv_all(SMMUState *s) |
30 | 37 | +void smmu_iotlb_inv_all(SMMUState *s) | |
31 | #define TYPE_STM32F205_SOC "stm32f205-soc" | ||
32 | #define STM32F205_SOC(obj) \ | ||
33 | @@ -XXX,XX +XXX,XX @@ typedef struct STM32F205State { | ||
34 | SysBusDevice parent_obj; | ||
35 | /*< public >*/ | ||
36 | |||
37 | - char *kernel_filename; | ||
38 | char *cpu_model; | ||
39 | |||
40 | + ARMv7MState armv7m; | ||
41 | + | ||
42 | STM32F2XXSyscfgState syscfg; | ||
43 | STM32F2XXUsartState usart[STM_NUM_USARTS]; | ||
44 | STM32F2XXTimerState timer[STM_NUM_TIMERS]; | ||
45 | diff --git a/hw/arm/netduino2.c b/hw/arm/netduino2.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/arm/netduino2.c | ||
48 | +++ b/hw/arm/netduino2.c | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | #include "hw/boards.h" | ||
51 | #include "qemu/error-report.h" | ||
52 | #include "hw/arm/stm32f205_soc.h" | ||
53 | +#include "hw/arm/arm.h" | ||
54 | |||
55 | static void netduino2_init(MachineState *machine) | ||
56 | { | 38 | { |
57 | DeviceState *dev; | 39 | trace_smmu_iotlb_inv_all(); |
58 | 40 | g_hash_table_remove_all(s->iotlb); | |
59 | dev = qdev_create(NULL, TYPE_STM32F205_SOC); | 41 | @@ -XXX,XX +XXX,XX @@ static gboolean smmu_hash_remove_by_asid_iova(gpointer key, gpointer value, |
60 | - if (machine->kernel_filename) { | 42 | ((entry->iova & ~info->mask) == info->iova); |
61 | - qdev_prop_set_string(dev, "kernel-filename", machine->kernel_filename); | ||
62 | - } | ||
63 | qdev_prop_set_string(dev, "cpu-model", "cortex-m3"); | ||
64 | object_property_set_bool(OBJECT(dev), true, "realized", &error_fatal); | ||
65 | + | ||
66 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | ||
67 | + FLASH_SIZE); | ||
68 | } | 43 | } |
69 | 44 | ||
70 | static void netduino2_machine_init(MachineClass *mc) | 45 | -inline void |
71 | diff --git a/hw/arm/stm32f205_soc.c b/hw/arm/stm32f205_soc.c | 46 | -smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, |
72 | index XXXXXXX..XXXXXXX 100644 | 47 | - uint8_t tg, uint64_t num_pages, uint8_t ttl) |
73 | --- a/hw/arm/stm32f205_soc.c | 48 | +void smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, |
74 | +++ b/hw/arm/stm32f205_soc.c | 49 | + uint8_t tg, uint64_t num_pages, uint8_t ttl) |
75 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_initfn(Object *obj) | 50 | { |
76 | STM32F205State *s = STM32F205_SOC(obj); | 51 | /* if tg is not set we use 4KB range invalidation */ |
77 | int i; | 52 | uint8_t granule = tg ? tg * 2 + 10 : 12; |
78 | 53 | @@ -XXX,XX +XXX,XX @@ smmu_iotlb_inv_iova(SMMUState *s, int asid, dma_addr_t iova, | |
79 | + object_initialize(&s->armv7m, sizeof(s->armv7m), TYPE_ARMV7M); | 54 | &info); |
80 | + qdev_set_parent_bus(DEVICE(&s->armv7m), sysbus_get_default()); | ||
81 | + | ||
82 | object_initialize(&s->syscfg, sizeof(s->syscfg), TYPE_STM32F2XX_SYSCFG); | ||
83 | qdev_set_parent_bus(DEVICE(&s->syscfg), sysbus_get_default()); | ||
84 | |||
85 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
86 | vmstate_register_ram_global(sram); | ||
87 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram); | ||
88 | |||
89 | - nvic = armv7m_init(get_system_memory(), FLASH_SIZE, 96, | ||
90 | - s->kernel_filename, s->cpu_model); | ||
91 | + nvic = DEVICE(&s->armv7m); | ||
92 | + qdev_prop_set_uint32(nvic, "num-irq", 96); | ||
93 | + qdev_prop_set_string(nvic, "cpu-model", s->cpu_model); | ||
94 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()), | ||
95 | + "memory", &error_abort); | ||
96 | + object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
97 | + if (err != NULL) { | ||
98 | + error_propagate(errp, err); | ||
99 | + return; | ||
100 | + } | ||
101 | |||
102 | /* System configuration controller */ | ||
103 | dev = DEVICE(&s->syscfg); | ||
104 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
105 | } | 55 | } |
106 | 56 | ||
107 | static Property stm32f205_soc_properties[] = { | 57 | -inline void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid) |
108 | - DEFINE_PROP_STRING("kernel-filename", STM32F205State, kernel_filename), | 58 | +void smmu_iotlb_inv_asid(SMMUState *s, uint16_t asid) |
109 | DEFINE_PROP_STRING("cpu-model", STM32F205State, cpu_model), | 59 | { |
110 | DEFINE_PROP_END_OF_LIST(), | 60 | trace_smmu_iotlb_inv_asid(asid); |
111 | }; | 61 | g_hash_table_foreach_remove(s->iotlb, smmu_hash_remove_by_asid, &asid); |
62 | @@ -XXX,XX +XXX,XX @@ error: | ||
63 | * | ||
64 | * return 0 on success | ||
65 | */ | ||
66 | -inline int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, | ||
67 | - SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) | ||
68 | +int smmu_ptw(SMMUTransCfg *cfg, dma_addr_t iova, IOMMUAccessFlags perm, | ||
69 | + SMMUTLBEntry *tlbe, SMMUPTWEventInfo *info) | ||
70 | { | ||
71 | if (!cfg->aa64) { | ||
72 | /* | ||
112 | -- | 73 | -- |
113 | 2.7.4 | 74 | 2.25.1 |
114 | 75 | ||
115 | 76 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
1 | 2 | ||
3 | So far the GPT timers were unable to raise IRQs to the processor. | ||
4 | |||
5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | --- | ||
9 | include/hw/arm/fsl-imx7.h | 5 +++++ | ||
10 | hw/arm/fsl-imx7.c | 10 ++++++++++ | ||
11 | 2 files changed, 15 insertions(+) | ||
12 | |||
13 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/include/hw/arm/fsl-imx7.h | ||
16 | +++ b/include/hw/arm/fsl-imx7.h | ||
17 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { | ||
18 | FSL_IMX7_USB2_IRQ = 42, | ||
19 | FSL_IMX7_USB3_IRQ = 40, | ||
20 | |||
21 | + FSL_IMX7_GPT1_IRQ = 55, | ||
22 | + FSL_IMX7_GPT2_IRQ = 54, | ||
23 | + FSL_IMX7_GPT3_IRQ = 53, | ||
24 | + FSL_IMX7_GPT4_IRQ = 52, | ||
25 | + | ||
26 | FSL_IMX7_WDOG1_IRQ = 78, | ||
27 | FSL_IMX7_WDOG2_IRQ = 79, | ||
28 | FSL_IMX7_WDOG3_IRQ = 10, | ||
29 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | ||
31 | --- a/hw/arm/fsl-imx7.c | ||
32 | +++ b/hw/arm/fsl-imx7.c | ||
33 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
34 | FSL_IMX7_GPT4_ADDR, | ||
35 | }; | ||
36 | |||
37 | + static const int FSL_IMX7_GPTn_IRQ[FSL_IMX7_NUM_GPTS] = { | ||
38 | + FSL_IMX7_GPT1_IRQ, | ||
39 | + FSL_IMX7_GPT2_IRQ, | ||
40 | + FSL_IMX7_GPT3_IRQ, | ||
41 | + FSL_IMX7_GPT4_IRQ, | ||
42 | + }; | ||
43 | + | ||
44 | s->gpt[i].ccm = IMX_CCM(&s->ccm); | ||
45 | sysbus_realize(SYS_BUS_DEVICE(&s->gpt[i]), &error_abort); | ||
46 | sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpt[i]), 0, FSL_IMX7_GPTn_ADDR[i]); | ||
47 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpt[i]), 0, | ||
48 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
49 | + FSL_IMX7_GPTn_IRQ[i])); | ||
50 | } | ||
51 | |||
52 | for (i = 0; i < FSL_IMX7_NUM_GPIOS; i++) { | ||
53 | -- | ||
54 | 2.25.1 | diff view generated by jsdifflib |
1 | The SysTick timer isn't really part of the NVIC proper; | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | we just modelled it that way back when we couldn't | ||
3 | easily have devices that only occupied a small chunk | ||
4 | of a memory region. Split it out into its own device. | ||
5 | 2 | ||
3 | CCM derived clocks will have to be added later. | ||
4 | |||
5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 1487604965-23220-10-git-send-email-peter.maydell@linaro.org | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | --- | 8 | --- |
10 | hw/timer/Makefile.objs | 1 + | 9 | hw/misc/imx7_ccm.c | 49 +++++++++++++++++++++++++++++++++++++--------- |
11 | include/hw/arm/armv7m_nvic.h | 10 +- | 10 | 1 file changed, 40 insertions(+), 9 deletions(-) |
12 | include/hw/timer/armv7m_systick.h | 34 ++++++ | ||
13 | hw/intc/armv7m_nvic.c | 160 ++++++------------------- | ||
14 | hw/timer/armv7m_systick.c | 240 ++++++++++++++++++++++++++++++++++++++ | ||
15 | hw/timer/trace-events | 6 + | ||
16 | 6 files changed, 318 insertions(+), 133 deletions(-) | ||
17 | create mode 100644 include/hw/timer/armv7m_systick.h | ||
18 | create mode 100644 hw/timer/armv7m_systick.c | ||
19 | 11 | ||
20 | diff --git a/hw/timer/Makefile.objs b/hw/timer/Makefile.objs | 12 | diff --git a/hw/misc/imx7_ccm.c b/hw/misc/imx7_ccm.c |
21 | index XXXXXXX..XXXXXXX 100644 | 13 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/timer/Makefile.objs | 14 | --- a/hw/misc/imx7_ccm.c |
23 | +++ b/hw/timer/Makefile.objs | 15 | +++ b/hw/misc/imx7_ccm.c |
24 | @@ -XXX,XX +XXX,XX @@ | 16 | @@ -XXX,XX +XXX,XX @@ |
25 | common-obj-$(CONFIG_ARM_TIMER) += arm_timer.o | 17 | #include "hw/misc/imx7_ccm.h" |
26 | common-obj-$(CONFIG_ARM_MPTIMER) += arm_mptimer.o | 18 | #include "migration/vmstate.h" |
27 | +common-obj-$(CONFIG_ARM_V7M) += armv7m_systick.o | 19 | |
28 | common-obj-$(CONFIG_A9_GTIMER) += a9gtimer.o | ||
29 | common-obj-$(CONFIG_CADENCE) += cadence_ttc.o | ||
30 | common-obj-$(CONFIG_DS1338) += ds1338.o | ||
31 | diff --git a/include/hw/arm/armv7m_nvic.h b/include/hw/arm/armv7m_nvic.h | ||
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/include/hw/arm/armv7m_nvic.h | ||
34 | +++ b/include/hw/arm/armv7m_nvic.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | |||
37 | #include "target/arm/cpu.h" | ||
38 | #include "hw/sysbus.h" | ||
39 | +#include "hw/timer/armv7m_systick.h" | ||
40 | |||
41 | #define TYPE_NVIC "armv7m_nvic" | ||
42 | |||
43 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | ||
44 | unsigned int vectpending; /* highest prio pending enabled exception */ | ||
45 | int exception_prio; /* group prio of the highest prio active exception */ | ||
46 | |||
47 | - struct { | ||
48 | - uint32_t control; | ||
49 | - uint32_t reload; | ||
50 | - int64_t tick; | ||
51 | - QEMUTimer *timer; | ||
52 | - } systick; | ||
53 | - | ||
54 | MemoryRegion sysregmem; | ||
55 | MemoryRegion container; | ||
56 | |||
57 | uint32_t num_irq; | ||
58 | qemu_irq excpout; | ||
59 | qemu_irq sysresetreq; | ||
60 | + | ||
61 | + SysTickState systick; | ||
62 | } NVICState; | ||
63 | |||
64 | #endif | ||
65 | diff --git a/include/hw/timer/armv7m_systick.h b/include/hw/timer/armv7m_systick.h | ||
66 | new file mode 100644 | ||
67 | index XXXXXXX..XXXXXXX | ||
68 | --- /dev/null | ||
69 | +++ b/include/hw/timer/armv7m_systick.h | ||
70 | @@ -XXX,XX +XXX,XX @@ | ||
71 | +/* | ||
72 | + * ARMv7M SysTick timer | ||
73 | + * | ||
74 | + * Copyright (c) 2006-2007 CodeSourcery. | ||
75 | + * Written by Paul Brook | ||
76 | + * Copyright (c) 2017 Linaro Ltd | ||
77 | + * Written by Peter Maydell | ||
78 | + * | ||
79 | + * This code is licensed under the GPL (version 2 or later). | ||
80 | + */ | ||
81 | + | ||
82 | +#ifndef HW_TIMER_ARMV7M_SYSTICK_H | ||
83 | +#define HW_TIMER_ARMV7M_SYSTICK_H | ||
84 | + | ||
85 | +#include "hw/sysbus.h" | ||
86 | + | ||
87 | +#define TYPE_SYSTICK "armv7m_systick" | ||
88 | + | ||
89 | +#define SYSTICK(obj) OBJECT_CHECK(SysTickState, (obj), TYPE_SYSTICK) | ||
90 | + | ||
91 | +typedef struct SysTickState { | ||
92 | + /*< private >*/ | ||
93 | + SysBusDevice parent_obj; | ||
94 | + /*< public >*/ | ||
95 | + | ||
96 | + uint32_t control; | ||
97 | + uint32_t reload; | ||
98 | + int64_t tick; | ||
99 | + QEMUTimer *timer; | ||
100 | + MemoryRegion iomem; | ||
101 | + qemu_irq irq; | ||
102 | +} SysTickState; | ||
103 | + | ||
104 | +#endif | ||
105 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
106 | index XXXXXXX..XXXXXXX 100644 | ||
107 | --- a/hw/intc/armv7m_nvic.c | ||
108 | +++ b/hw/intc/armv7m_nvic.c | ||
109 | @@ -XXX,XX +XXX,XX @@ static const uint8_t nvic_id[] = { | ||
110 | 0x00, 0xb0, 0x1b, 0x00, 0x0d, 0xe0, 0x05, 0xb1 | ||
111 | }; | ||
112 | |||
113 | -/* qemu timers run at 1GHz. We want something closer to 1MHz. */ | ||
114 | -#define SYSTICK_SCALE 1000ULL | ||
115 | - | ||
116 | -#define SYSTICK_ENABLE (1 << 0) | ||
117 | -#define SYSTICK_TICKINT (1 << 1) | ||
118 | -#define SYSTICK_CLKSOURCE (1 << 2) | ||
119 | -#define SYSTICK_COUNTFLAG (1 << 16) | ||
120 | - | ||
121 | -int system_clock_scale; | ||
122 | - | ||
123 | -/* Conversion factor from qemu timer to SysTick frequencies. */ | ||
124 | -static inline int64_t systick_scale(NVICState *s) | ||
125 | -{ | ||
126 | - if (s->systick.control & SYSTICK_CLKSOURCE) | ||
127 | - return system_clock_scale; | ||
128 | - else | ||
129 | - return 1000; | ||
130 | -} | ||
131 | - | ||
132 | -static void systick_reload(NVICState *s, int reset) | ||
133 | -{ | ||
134 | - /* The Cortex-M3 Devices Generic User Guide says that "When the | ||
135 | - * ENABLE bit is set to 1, the counter loads the RELOAD value from the | ||
136 | - * SYST RVR register and then counts down". So, we need to check the | ||
137 | - * ENABLE bit before reloading the value. | ||
138 | - */ | ||
139 | - if ((s->systick.control & SYSTICK_ENABLE) == 0) { | ||
140 | - return; | ||
141 | - } | ||
142 | - | ||
143 | - if (reset) | ||
144 | - s->systick.tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
145 | - s->systick.tick += (s->systick.reload + 1) * systick_scale(s); | ||
146 | - timer_mod(s->systick.timer, s->systick.tick); | ||
147 | -} | ||
148 | - | ||
149 | -static void systick_timer_tick(void * opaque) | ||
150 | -{ | ||
151 | - NVICState *s = (NVICState *)opaque; | ||
152 | - s->systick.control |= SYSTICK_COUNTFLAG; | ||
153 | - if (s->systick.control & SYSTICK_TICKINT) { | ||
154 | - /* Trigger the interrupt. */ | ||
155 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK); | ||
156 | - } | ||
157 | - if (s->systick.reload == 0) { | ||
158 | - s->systick.control &= ~SYSTICK_ENABLE; | ||
159 | - } else { | ||
160 | - systick_reload(s, 0); | ||
161 | - } | ||
162 | -} | ||
163 | - | ||
164 | -static void systick_reset(NVICState *s) | ||
165 | -{ | ||
166 | - s->systick.control = 0; | ||
167 | - s->systick.reload = 0; | ||
168 | - s->systick.tick = 0; | ||
169 | - timer_del(s->systick.timer); | ||
170 | -} | ||
171 | - | ||
172 | static int nvic_pending_prio(NVICState *s) | ||
173 | { | ||
174 | /* return the priority of the current pending interrupt, | ||
175 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset) | ||
176 | switch (offset) { | ||
177 | case 4: /* Interrupt Control Type. */ | ||
178 | return ((s->num_irq - NVIC_FIRST_IRQ) / 32) - 1; | ||
179 | - case 0x10: /* SysTick Control and Status. */ | ||
180 | - val = s->systick.control; | ||
181 | - s->systick.control &= ~SYSTICK_COUNTFLAG; | ||
182 | - return val; | ||
183 | - case 0x14: /* SysTick Reload Value. */ | ||
184 | - return s->systick.reload; | ||
185 | - case 0x18: /* SysTick Current Value. */ | ||
186 | - { | ||
187 | - int64_t t; | ||
188 | - if ((s->systick.control & SYSTICK_ENABLE) == 0) | ||
189 | - return 0; | ||
190 | - t = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
191 | - if (t >= s->systick.tick) | ||
192 | - return 0; | ||
193 | - val = ((s->systick.tick - (t + 1)) / systick_scale(s)) + 1; | ||
194 | - /* The interrupt in triggered when the timer reaches zero. | ||
195 | - However the counter is not reloaded until the next clock | ||
196 | - tick. This is a hack to return zero during the first tick. */ | ||
197 | - if (val > s->systick.reload) | ||
198 | - val = 0; | ||
199 | - return val; | ||
200 | - } | ||
201 | - case 0x1c: /* SysTick Calibration Value. */ | ||
202 | - return 10000; | ||
203 | case 0xd00: /* CPUID Base. */ | ||
204 | return cpu->midr; | ||
205 | case 0xd04: /* Interrupt Control State. */ | ||
206 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset) | ||
207 | static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) | ||
208 | { | ||
209 | ARMCPU *cpu = s->cpu; | ||
210 | - uint32_t oldval; | ||
211 | + | ||
212 | switch (offset) { | ||
213 | - case 0x10: /* SysTick Control and Status. */ | ||
214 | - oldval = s->systick.control; | ||
215 | - s->systick.control &= 0xfffffff8; | ||
216 | - s->systick.control |= value & 7; | ||
217 | - if ((oldval ^ value) & SYSTICK_ENABLE) { | ||
218 | - int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
219 | - if (value & SYSTICK_ENABLE) { | ||
220 | - if (s->systick.tick) { | ||
221 | - s->systick.tick += now; | ||
222 | - timer_mod(s->systick.timer, s->systick.tick); | ||
223 | - } else { | ||
224 | - systick_reload(s, 1); | ||
225 | - } | ||
226 | - } else { | ||
227 | - timer_del(s->systick.timer); | ||
228 | - s->systick.tick -= now; | ||
229 | - if (s->systick.tick < 0) | ||
230 | - s->systick.tick = 0; | ||
231 | - } | ||
232 | - } else if ((oldval ^ value) & SYSTICK_CLKSOURCE) { | ||
233 | - /* This is a hack. Force the timer to be reloaded | ||
234 | - when the reference clock is changed. */ | ||
235 | - systick_reload(s, 1); | ||
236 | - } | ||
237 | - break; | ||
238 | - case 0x14: /* SysTick Reload Value. */ | ||
239 | - s->systick.reload = value; | ||
240 | - break; | ||
241 | - case 0x18: /* SysTick Current Value. Writes reload the timer. */ | ||
242 | - systick_reload(s, 1); | ||
243 | - s->systick.control &= ~SYSTICK_COUNTFLAG; | ||
244 | - break; | ||
245 | case 0xd04: /* Interrupt Control State. */ | ||
246 | if (value & (1 << 31)) { | ||
247 | armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI); | ||
248 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_VecInfo = { | ||
249 | |||
250 | static const VMStateDescription vmstate_nvic = { | ||
251 | .name = "armv7m_nvic", | ||
252 | - .version_id = 3, | ||
253 | - .minimum_version_id = 3, | ||
254 | + .version_id = 4, | ||
255 | + .minimum_version_id = 4, | ||
256 | .post_load = &nvic_post_load, | ||
257 | .fields = (VMStateField[]) { | ||
258 | VMSTATE_STRUCT_ARRAY(vectors, NVICState, NVIC_MAX_VECTORS, 1, | ||
259 | vmstate_VecInfo, VecInfo), | ||
260 | - VMSTATE_UINT32(systick.control, NVICState), | ||
261 | - VMSTATE_UINT32(systick.reload, NVICState), | ||
262 | - VMSTATE_INT64(systick.tick, NVICState), | ||
263 | - VMSTATE_TIMER_PTR(systick.timer, NVICState), | ||
264 | VMSTATE_UINT32(prigroup, NVICState), | ||
265 | VMSTATE_END_OF_LIST() | ||
266 | } | ||
267 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
268 | |||
269 | s->exception_prio = NVIC_NOEXC_PRIO; | ||
270 | s->vectpending = 0; | ||
271 | +} | ||
272 | |||
273 | - systick_reset(s); | ||
274 | +static void nvic_systick_trigger(void *opaque, int n, int level) | ||
275 | +{ | ||
276 | + NVICState *s = opaque; | ||
277 | + | ||
278 | + if (level) { | ||
279 | + /* SysTick just asked us to pend its exception. | ||
280 | + * (This is different from an external interrupt line's | ||
281 | + * behaviour.) | ||
282 | + */ | ||
283 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK); | ||
284 | + } | ||
285 | } | ||
286 | |||
287 | static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
288 | { | ||
289 | NVICState *s = NVIC(dev); | ||
290 | + SysBusDevice *systick_sbd; | ||
291 | + Error *err = NULL; | ||
292 | |||
293 | s->cpu = ARM_CPU(qemu_get_cpu(0)); | ||
294 | assert(s->cpu); | ||
295 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
296 | /* include space for internal exception vectors */ | ||
297 | s->num_irq += NVIC_FIRST_IRQ; | ||
298 | |||
299 | + object_property_set_bool(OBJECT(&s->systick), true, "realized", &err); | ||
300 | + if (err != NULL) { | ||
301 | + error_propagate(errp, err); | ||
302 | + return; | ||
303 | + } | ||
304 | + systick_sbd = SYS_BUS_DEVICE(&s->systick); | ||
305 | + sysbus_connect_irq(systick_sbd, 0, | ||
306 | + qdev_get_gpio_in_named(dev, "systick-trigger", 0)); | ||
307 | + | ||
308 | /* The NVIC and System Control Space (SCS) starts at 0xe000e000 | ||
309 | * and looks like this: | ||
310 | * 0x004 - ICTR | ||
311 | - * 0x010 - 0x1c - systick | ||
312 | + * 0x010 - 0xff - systick | ||
313 | * 0x100..0x7ec - NVIC | ||
314 | * 0x7f0..0xcff - Reserved | ||
315 | * 0xd00..0xd3c - SCS registers | ||
316 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
317 | memory_region_init_io(&s->sysregmem, OBJECT(s), &nvic_sysreg_ops, s, | ||
318 | "nvic_sysregs", 0x1000); | ||
319 | memory_region_add_subregion(&s->container, 0, &s->sysregmem); | ||
320 | + memory_region_add_subregion_overlap(&s->container, 0x10, | ||
321 | + sysbus_mmio_get_region(systick_sbd, 0), | ||
322 | + 1); | ||
323 | |||
324 | sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->container); | ||
325 | - | ||
326 | - s->systick.timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, systick_timer_tick, s); | ||
327 | } | ||
328 | |||
329 | static void armv7m_nvic_instance_init(Object *obj) | ||
330 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_instance_init(Object *obj) | ||
331 | NVICState *nvic = NVIC(obj); | ||
332 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
333 | |||
334 | + object_initialize(&nvic->systick, sizeof(nvic->systick), TYPE_SYSTICK); | ||
335 | + qdev_set_parent_bus(DEVICE(&nvic->systick), sysbus_get_default()); | ||
336 | + | ||
337 | sysbus_init_irq(sbd, &nvic->excpout); | ||
338 | qdev_init_gpio_out_named(dev, &nvic->sysresetreq, "SYSRESETREQ", 1); | ||
339 | + qdev_init_gpio_in_named(dev, nvic_systick_trigger, "systick-trigger", 1); | ||
340 | } | ||
341 | |||
342 | static void armv7m_nvic_class_init(ObjectClass *klass, void *data) | ||
343 | diff --git a/hw/timer/armv7m_systick.c b/hw/timer/armv7m_systick.c | ||
344 | new file mode 100644 | ||
345 | index XXXXXXX..XXXXXXX | ||
346 | --- /dev/null | ||
347 | +++ b/hw/timer/armv7m_systick.c | ||
348 | @@ -XXX,XX +XXX,XX @@ | ||
349 | +/* | ||
350 | + * ARMv7M SysTick timer | ||
351 | + * | ||
352 | + * Copyright (c) 2006-2007 CodeSourcery. | ||
353 | + * Written by Paul Brook | ||
354 | + * Copyright (c) 2017 Linaro Ltd | ||
355 | + * Written by Peter Maydell | ||
356 | + * | ||
357 | + * This code is licensed under the GPL (version 2 or later). | ||
358 | + */ | ||
359 | + | ||
360 | +#include "qemu/osdep.h" | ||
361 | +#include "hw/timer/armv7m_systick.h" | ||
362 | +#include "qemu-common.h" | ||
363 | +#include "hw/sysbus.h" | ||
364 | +#include "qemu/timer.h" | ||
365 | +#include "qemu/log.h" | ||
366 | +#include "trace.h" | 20 | +#include "trace.h" |
367 | + | 21 | + |
368 | +/* qemu timers run at 1GHz. We want something closer to 1MHz. */ | 22 | +#define CKIH_FREQ 24000000 /* 24MHz crystal input */ |
369 | +#define SYSTICK_SCALE 1000ULL | ||
370 | + | 23 | + |
371 | +#define SYSTICK_ENABLE (1 << 0) | 24 | static void imx7_analog_reset(DeviceState *dev) |
372 | +#define SYSTICK_TICKINT (1 << 1) | 25 | { |
373 | +#define SYSTICK_CLKSOURCE (1 << 2) | 26 | IMX7AnalogState *s = IMX7_ANALOG(dev); |
374 | +#define SYSTICK_COUNTFLAG (1 << 16) | 27 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_imx7_ccm = { |
28 | static uint32_t imx7_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) | ||
29 | { | ||
30 | /* | ||
31 | - * This function is "consumed" by GPT emulation code, however on | ||
32 | - * i.MX7 each GPT block can have their own clock root. This means | ||
33 | - * that this functions needs somehow to know requester's identity | ||
34 | - * and the way to pass it: be it via additional IMXClk constants | ||
35 | - * or by adding another argument to this method needs to be | ||
36 | - * figured out | ||
37 | + * This function is "consumed" by GPT emulation code. Some clocks | ||
38 | + * have fixed frequencies and we can provide requested frequency | ||
39 | + * easily. However for CCM provided clocks (like IPG) each GPT | ||
40 | + * timer can have its own clock root. | ||
41 | + * This means we need additionnal information when calling this | ||
42 | + * function to know the requester's identity. | ||
43 | */ | ||
44 | - qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Not implemented\n", | ||
45 | - TYPE_IMX7_CCM, __func__); | ||
46 | - return 0; | ||
47 | + uint32_t freq = 0; | ||
375 | + | 48 | + |
376 | +int system_clock_scale; | 49 | + switch (clock) { |
377 | + | 50 | + case CLK_NONE: |
378 | +/* Conversion factor from qemu timer to SysTick frequencies. */ | ||
379 | +static inline int64_t systick_scale(SysTickState *s) | ||
380 | +{ | ||
381 | + if (s->control & SYSTICK_CLKSOURCE) { | ||
382 | + return system_clock_scale; | ||
383 | + } else { | ||
384 | + return 1000; | ||
385 | + } | ||
386 | +} | ||
387 | + | ||
388 | +static void systick_reload(SysTickState *s, int reset) | ||
389 | +{ | ||
390 | + /* The Cortex-M3 Devices Generic User Guide says that "When the | ||
391 | + * ENABLE bit is set to 1, the counter loads the RELOAD value from the | ||
392 | + * SYST RVR register and then counts down". So, we need to check the | ||
393 | + * ENABLE bit before reloading the value. | ||
394 | + */ | ||
395 | + trace_systick_reload(); | ||
396 | + | ||
397 | + if ((s->control & SYSTICK_ENABLE) == 0) { | ||
398 | + return; | ||
399 | + } | ||
400 | + | ||
401 | + if (reset) { | ||
402 | + s->tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
403 | + } | ||
404 | + s->tick += (s->reload + 1) * systick_scale(s); | ||
405 | + timer_mod(s->timer, s->tick); | ||
406 | +} | ||
407 | + | ||
408 | +static void systick_timer_tick(void *opaque) | ||
409 | +{ | ||
410 | + SysTickState *s = (SysTickState *)opaque; | ||
411 | + | ||
412 | + trace_systick_timer_tick(); | ||
413 | + | ||
414 | + s->control |= SYSTICK_COUNTFLAG; | ||
415 | + if (s->control & SYSTICK_TICKINT) { | ||
416 | + /* Tell the NVIC to pend the SysTick exception */ | ||
417 | + qemu_irq_pulse(s->irq); | ||
418 | + } | ||
419 | + if (s->reload == 0) { | ||
420 | + s->control &= ~SYSTICK_ENABLE; | ||
421 | + } else { | ||
422 | + systick_reload(s, 0); | ||
423 | + } | ||
424 | +} | ||
425 | + | ||
426 | +static uint64_t systick_read(void *opaque, hwaddr addr, unsigned size) | ||
427 | +{ | ||
428 | + SysTickState *s = opaque; | ||
429 | + uint32_t val; | ||
430 | + | ||
431 | + switch (addr) { | ||
432 | + case 0x0: /* SysTick Control and Status. */ | ||
433 | + val = s->control; | ||
434 | + s->control &= ~SYSTICK_COUNTFLAG; | ||
435 | + break; | 51 | + break; |
436 | + case 0x4: /* SysTick Reload Value. */ | 52 | + case CLK_32k: |
437 | + val = s->reload; | 53 | + freq = CKIL_FREQ; |
438 | + break; | 54 | + break; |
439 | + case 0x8: /* SysTick Current Value. */ | 55 | + case CLK_HIGH: |
440 | + { | 56 | + freq = CKIH_FREQ; |
441 | + int64_t t; | ||
442 | + | ||
443 | + if ((s->control & SYSTICK_ENABLE) == 0) { | ||
444 | + val = 0; | ||
445 | + break; | ||
446 | + } | ||
447 | + t = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
448 | + if (t >= s->tick) { | ||
449 | + val = 0; | ||
450 | + break; | ||
451 | + } | ||
452 | + val = ((s->tick - (t + 1)) / systick_scale(s)) + 1; | ||
453 | + /* The interrupt in triggered when the timer reaches zero. | ||
454 | + However the counter is not reloaded until the next clock | ||
455 | + tick. This is a hack to return zero during the first tick. */ | ||
456 | + if (val > s->reload) { | ||
457 | + val = 0; | ||
458 | + } | ||
459 | + break; | 57 | + break; |
460 | + } | 58 | + case CLK_IPG: |
461 | + case 0xc: /* SysTick Calibration Value. */ | 59 | + case CLK_IPG_HIGH: |
462 | + val = 10000; | 60 | + /* |
61 | + * For now we don't have a way to figure out the device this | ||
62 | + * function is called for. Until then the IPG derived clocks | ||
63 | + * are left unimplemented. | ||
64 | + */ | ||
65 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Clock %d Not implemented\n", | ||
66 | + TYPE_IMX7_CCM, __func__, clock); | ||
463 | + break; | 67 | + break; |
464 | + default: | 68 | + default: |
465 | + val = 0; | 69 | + qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n", |
466 | + qemu_log_mask(LOG_GUEST_ERROR, | 70 | + TYPE_IMX7_CCM, __func__, clock); |
467 | + "SysTick: Bad read offset 0x%" HWADDR_PRIx "\n", addr); | ||
468 | + break; | 71 | + break; |
469 | + } | 72 | + } |
470 | + | 73 | + |
471 | + trace_systick_read(addr, val, size); | 74 | + trace_ccm_clock_freq(clock, freq); |
472 | + return val; | ||
473 | +} | ||
474 | + | 75 | + |
475 | +static void systick_write(void *opaque, hwaddr addr, | 76 | + return freq; |
476 | + uint64_t value, unsigned size) | 77 | } |
477 | +{ | 78 | |
478 | + SysTickState *s = opaque; | 79 | static void imx7_ccm_class_init(ObjectClass *klass, void *data) |
479 | + | ||
480 | + trace_systick_write(addr, value, size); | ||
481 | + | ||
482 | + switch (addr) { | ||
483 | + case 0x0: /* SysTick Control and Status. */ | ||
484 | + { | ||
485 | + uint32_t oldval = s->control; | ||
486 | + | ||
487 | + s->control &= 0xfffffff8; | ||
488 | + s->control |= value & 7; | ||
489 | + if ((oldval ^ value) & SYSTICK_ENABLE) { | ||
490 | + int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
491 | + if (value & SYSTICK_ENABLE) { | ||
492 | + if (s->tick) { | ||
493 | + s->tick += now; | ||
494 | + timer_mod(s->timer, s->tick); | ||
495 | + } else { | ||
496 | + systick_reload(s, 1); | ||
497 | + } | ||
498 | + } else { | ||
499 | + timer_del(s->timer); | ||
500 | + s->tick -= now; | ||
501 | + if (s->tick < 0) { | ||
502 | + s->tick = 0; | ||
503 | + } | ||
504 | + } | ||
505 | + } else if ((oldval ^ value) & SYSTICK_CLKSOURCE) { | ||
506 | + /* This is a hack. Force the timer to be reloaded | ||
507 | + when the reference clock is changed. */ | ||
508 | + systick_reload(s, 1); | ||
509 | + } | ||
510 | + break; | ||
511 | + } | ||
512 | + case 0x4: /* SysTick Reload Value. */ | ||
513 | + s->reload = value; | ||
514 | + break; | ||
515 | + case 0x8: /* SysTick Current Value. Writes reload the timer. */ | ||
516 | + systick_reload(s, 1); | ||
517 | + s->control &= ~SYSTICK_COUNTFLAG; | ||
518 | + break; | ||
519 | + default: | ||
520 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
521 | + "SysTick: Bad write offset 0x%" HWADDR_PRIx "\n", addr); | ||
522 | + } | ||
523 | +} | ||
524 | + | ||
525 | +static const MemoryRegionOps systick_ops = { | ||
526 | + .read = systick_read, | ||
527 | + .write = systick_write, | ||
528 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
529 | + .valid.min_access_size = 4, | ||
530 | + .valid.max_access_size = 4, | ||
531 | +}; | ||
532 | + | ||
533 | +static void systick_reset(DeviceState *dev) | ||
534 | +{ | ||
535 | + SysTickState *s = SYSTICK(dev); | ||
536 | + | ||
537 | + s->control = 0; | ||
538 | + s->reload = 0; | ||
539 | + s->tick = 0; | ||
540 | + timer_del(s->timer); | ||
541 | +} | ||
542 | + | ||
543 | +static void systick_instance_init(Object *obj) | ||
544 | +{ | ||
545 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
546 | + SysTickState *s = SYSTICK(obj); | ||
547 | + | ||
548 | + memory_region_init_io(&s->iomem, obj, &systick_ops, s, "systick", 0xe0); | ||
549 | + sysbus_init_mmio(sbd, &s->iomem); | ||
550 | + sysbus_init_irq(sbd, &s->irq); | ||
551 | + s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, systick_timer_tick, s); | ||
552 | +} | ||
553 | + | ||
554 | +static const VMStateDescription vmstate_systick = { | ||
555 | + .name = "armv7m_systick", | ||
556 | + .version_id = 1, | ||
557 | + .minimum_version_id = 1, | ||
558 | + .fields = (VMStateField[]) { | ||
559 | + VMSTATE_UINT32(control, SysTickState), | ||
560 | + VMSTATE_UINT32(reload, SysTickState), | ||
561 | + VMSTATE_INT64(tick, SysTickState), | ||
562 | + VMSTATE_TIMER_PTR(timer, SysTickState), | ||
563 | + VMSTATE_END_OF_LIST() | ||
564 | + } | ||
565 | +}; | ||
566 | + | ||
567 | +static void systick_class_init(ObjectClass *klass, void *data) | ||
568 | +{ | ||
569 | + DeviceClass *dc = DEVICE_CLASS(klass); | ||
570 | + | ||
571 | + dc->vmsd = &vmstate_systick; | ||
572 | + dc->reset = systick_reset; | ||
573 | +} | ||
574 | + | ||
575 | +static const TypeInfo armv7m_systick_info = { | ||
576 | + .name = TYPE_SYSTICK, | ||
577 | + .parent = TYPE_SYS_BUS_DEVICE, | ||
578 | + .instance_init = systick_instance_init, | ||
579 | + .instance_size = sizeof(SysTickState), | ||
580 | + .class_init = systick_class_init, | ||
581 | +}; | ||
582 | + | ||
583 | +static void armv7m_systick_register_types(void) | ||
584 | +{ | ||
585 | + type_register_static(&armv7m_systick_info); | ||
586 | +} | ||
587 | + | ||
588 | +type_init(armv7m_systick_register_types) | ||
589 | diff --git a/hw/timer/trace-events b/hw/timer/trace-events | ||
590 | index XXXXXXX..XXXXXXX 100644 | ||
591 | --- a/hw/timer/trace-events | ||
592 | +++ b/hw/timer/trace-events | ||
593 | @@ -XXX,XX +XXX,XX @@ aspeed_timer_ctrl_pulse_enable(uint8_t i, bool enable) "Timer %" PRIu8 ": %d" | ||
594 | aspeed_timer_set_ctrl2(uint32_t value) "Value: 0x%" PRIx32 | ||
595 | aspeed_timer_set_value(int timer, int reg, uint32_t value) "Timer %d register %d: 0x%" PRIx32 | ||
596 | aspeed_timer_read(uint64_t offset, unsigned size, uint64_t value) "From 0x%" PRIx64 ": of size %u: 0x%" PRIx64 | ||
597 | + | ||
598 | +# hw/timer/armv7m_systick.c | ||
599 | +systick_reload(void) "systick reload" | ||
600 | +systick_timer_tick(void) "systick reload" | ||
601 | +systick_read(uint64_t addr, uint32_t value, unsigned size) "systick read addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
602 | +systick_write(uint64_t addr, uint32_t value, unsigned size) "systick write addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
603 | -- | 80 | -- |
604 | 2.7.4 | 81 | 2.25.1 |
605 | |||
606 | diff view generated by jsdifflib |
1 | Instead of the bitband device doing a cpu_physical_memory_read/write, | 1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> |
---|---|---|---|
2 | make it take a MemoryRegion which specifies where it should be | ||
3 | accessing, and use address_space_read/write to access the | ||
4 | corresponding AddressSpace. | ||
5 | 2 | ||
6 | Since this entails pretty much a rewrite, convert away from | 3 | The i.MX6UL doesn't support CLK_HIGH ou CLK_HIGH_DIV clock source. |
7 | old_mmio in the process. | ||
8 | 4 | ||
5 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
11 | Message-id: 1487604965-23220-8-git-send-email-peter.maydell@linaro.org | ||
12 | --- | 8 | --- |
13 | include/hw/arm/armv7m.h | 2 + | 9 | include/hw/timer/imx_gpt.h | 1 + |
14 | hw/arm/armv7m.c | 166 +++++++++++++++++++++++------------------------- | 10 | hw/arm/fsl-imx6ul.c | 2 +- |
15 | 2 files changed, 81 insertions(+), 87 deletions(-) | 11 | hw/misc/imx6ul_ccm.c | 6 ------ |
12 | hw/timer/imx_gpt.c | 25 +++++++++++++++++++++++++ | ||
13 | 4 files changed, 27 insertions(+), 7 deletions(-) | ||
16 | 14 | ||
17 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | 15 | diff --git a/include/hw/timer/imx_gpt.h b/include/hw/timer/imx_gpt.h |
18 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/arm/armv7m.h | 17 | --- a/include/hw/timer/imx_gpt.h |
20 | +++ b/include/hw/arm/armv7m.h | 18 | +++ b/include/hw/timer/imx_gpt.h |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 19 | @@ -XXX,XX +XXX,XX @@ |
22 | SysBusDevice parent_obj; | 20 | #define TYPE_IMX25_GPT "imx25.gpt" |
23 | /*< public >*/ | 21 | #define TYPE_IMX31_GPT "imx31.gpt" |
24 | 22 | #define TYPE_IMX6_GPT "imx6.gpt" | |
25 | + AddressSpace *source_as; | 23 | +#define TYPE_IMX6UL_GPT "imx6ul.gpt" |
26 | MemoryRegion iomem; | 24 | #define TYPE_IMX7_GPT "imx7.gpt" |
27 | uint32_t base; | 25 | |
28 | + MemoryRegion *source_memory; | 26 | #define TYPE_IMX_GPT TYPE_IMX25_GPT |
29 | } BitBandState; | 27 | diff --git a/hw/arm/fsl-imx6ul.c b/hw/arm/fsl-imx6ul.c |
30 | |||
31 | #define TYPE_ARMV7M "armv7m" | ||
32 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | 28 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/arm/armv7m.c | 29 | --- a/hw/arm/fsl-imx6ul.c |
35 | +++ b/hw/arm/armv7m.c | 30 | +++ b/hw/arm/fsl-imx6ul.c |
36 | @@ -XXX,XX +XXX,XX @@ | 31 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx6ul_init(Object *obj) |
37 | /* Bitbanded IO. Each word corresponds to a single bit. */ | 32 | */ |
38 | 33 | for (i = 0; i < FSL_IMX6UL_NUM_GPTS; i++) { | |
39 | /* Get the byte address of the real memory for a bitband access. */ | 34 | snprintf(name, NAME_SIZE, "gpt%d", i); |
40 | -static inline uint32_t bitband_addr(void * opaque, uint32_t addr) | 35 | - object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX7_GPT); |
41 | +static inline hwaddr bitband_addr(BitBandState *s, hwaddr offset) | 36 | + object_initialize_child(obj, name, &s->gpt[i], TYPE_IMX6UL_GPT); |
42 | { | 37 | } |
43 | - uint32_t res; | 38 | |
44 | - | 39 | /* |
45 | - res = *(uint32_t *)opaque; | 40 | diff --git a/hw/misc/imx6ul_ccm.c b/hw/misc/imx6ul_ccm.c |
46 | - res |= (addr & 0x1ffffff) >> 5; | 41 | index XXXXXXX..XXXXXXX 100644 |
47 | - return res; | 42 | --- a/hw/misc/imx6ul_ccm.c |
48 | - | 43 | +++ b/hw/misc/imx6ul_ccm.c |
49 | -} | 44 | @@ -XXX,XX +XXX,XX @@ static uint32_t imx6ul_ccm_get_clock_frequency(IMXCCMState *dev, IMXClk clock) |
50 | - | 45 | case CLK_32k: |
51 | -static uint32_t bitband_readb(void *opaque, hwaddr offset) | 46 | freq = CKIL_FREQ; |
52 | -{ | 47 | break; |
53 | - uint8_t v; | 48 | - case CLK_HIGH: |
54 | - cpu_physical_memory_read(bitband_addr(opaque, offset), &v, 1); | 49 | - freq = CKIH_FREQ; |
55 | - return (v & (1 << ((offset >> 2) & 7))) != 0; | 50 | - break; |
56 | -} | 51 | - case CLK_HIGH_DIV: |
57 | - | 52 | - freq = CKIH_FREQ / 8; |
58 | -static void bitband_writeb(void *opaque, hwaddr offset, | 53 | - break; |
59 | - uint32_t value) | 54 | default: |
60 | -{ | 55 | qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: unsupported clock %d\n", |
61 | - uint32_t addr; | 56 | TYPE_IMX6UL_CCM, __func__, clock); |
62 | - uint8_t mask; | 57 | diff --git a/hw/timer/imx_gpt.c b/hw/timer/imx_gpt.c |
63 | - uint8_t v; | 58 | index XXXXXXX..XXXXXXX 100644 |
64 | - addr = bitband_addr(opaque, offset); | 59 | --- a/hw/timer/imx_gpt.c |
65 | - mask = (1 << ((offset >> 2) & 7)); | 60 | +++ b/hw/timer/imx_gpt.c |
66 | - cpu_physical_memory_read(addr, &v, 1); | 61 | @@ -XXX,XX +XXX,XX @@ static const IMXClk imx6_gpt_clocks[] = { |
67 | - if (value & 1) | 62 | CLK_HIGH, /* 111 reference clock */ |
68 | - v |= mask; | 63 | }; |
69 | - else | 64 | |
70 | - v &= ~mask; | 65 | +static const IMXClk imx6ul_gpt_clocks[] = { |
71 | - cpu_physical_memory_write(addr, &v, 1); | 66 | + CLK_NONE, /* 000 No clock source */ |
72 | -} | 67 | + CLK_IPG, /* 001 ipg_clk, 532MHz*/ |
73 | - | 68 | + CLK_IPG_HIGH, /* 010 ipg_clk_highfreq */ |
74 | -static uint32_t bitband_readw(void *opaque, hwaddr offset) | 69 | + CLK_EXT, /* 011 External clock */ |
75 | -{ | 70 | + CLK_32k, /* 100 ipg_clk_32k */ |
76 | - uint32_t addr; | 71 | + CLK_NONE, /* 101 not defined */ |
77 | - uint16_t mask; | 72 | + CLK_NONE, /* 110 not defined */ |
78 | - uint16_t v; | 73 | + CLK_NONE, /* 111 not defined */ |
79 | - addr = bitband_addr(opaque, offset) & ~1; | 74 | +}; |
80 | - mask = (1 << ((offset >> 2) & 15)); | 75 | + |
81 | - mask = tswap16(mask); | 76 | static const IMXClk imx7_gpt_clocks[] = { |
82 | - cpu_physical_memory_read(addr, &v, 2); | 77 | CLK_NONE, /* 000 No clock source */ |
83 | - return (v & mask) != 0; | 78 | CLK_IPG, /* 001 ipg_clk, 532MHz*/ |
84 | -} | 79 | @@ -XXX,XX +XXX,XX @@ static void imx6_gpt_init(Object *obj) |
85 | - | 80 | s->clocks = imx6_gpt_clocks; |
86 | -static void bitband_writew(void *opaque, hwaddr offset, | ||
87 | - uint32_t value) | ||
88 | -{ | ||
89 | - uint32_t addr; | ||
90 | - uint16_t mask; | ||
91 | - uint16_t v; | ||
92 | - addr = bitband_addr(opaque, offset) & ~1; | ||
93 | - mask = (1 << ((offset >> 2) & 15)); | ||
94 | - mask = tswap16(mask); | ||
95 | - cpu_physical_memory_read(addr, &v, 2); | ||
96 | - if (value & 1) | ||
97 | - v |= mask; | ||
98 | - else | ||
99 | - v &= ~mask; | ||
100 | - cpu_physical_memory_write(addr, &v, 2); | ||
101 | + return s->base | (offset & 0x1ffffff) >> 5; | ||
102 | } | 81 | } |
103 | 82 | ||
104 | -static uint32_t bitband_readl(void *opaque, hwaddr offset) | 83 | +static void imx6ul_gpt_init(Object *obj) |
105 | +static MemTxResult bitband_read(void *opaque, hwaddr offset, | 84 | +{ |
106 | + uint64_t *data, unsigned size, MemTxAttrs attrs) | 85 | + IMXGPTState *s = IMX_GPT(obj); |
107 | { | ||
108 | - uint32_t addr; | ||
109 | - uint32_t mask; | ||
110 | - uint32_t v; | ||
111 | - addr = bitband_addr(opaque, offset) & ~3; | ||
112 | - mask = (1 << ((offset >> 2) & 31)); | ||
113 | - mask = tswap32(mask); | ||
114 | - cpu_physical_memory_read(addr, &v, 4); | ||
115 | - return (v & mask) != 0; | ||
116 | + BitBandState *s = opaque; | ||
117 | + uint8_t buf[4]; | ||
118 | + MemTxResult res; | ||
119 | + int bitpos, bit; | ||
120 | + hwaddr addr; | ||
121 | + | 86 | + |
122 | + assert(size <= 4); | 87 | + s->clocks = imx6ul_gpt_clocks; |
123 | + | ||
124 | + /* Find address in underlying memory and round down to multiple of size */ | ||
125 | + addr = bitband_addr(s, offset) & (-size); | ||
126 | + res = address_space_read(s->source_as, addr, attrs, buf, size); | ||
127 | + if (res) { | ||
128 | + return res; | ||
129 | + } | ||
130 | + /* Bit position in the N bytes read... */ | ||
131 | + bitpos = (offset >> 2) & ((size * 8) - 1); | ||
132 | + /* ...converted to byte in buffer and bit in byte */ | ||
133 | + bit = (buf[bitpos >> 3] >> (bitpos & 7)) & 1; | ||
134 | + *data = bit; | ||
135 | + return MEMTX_OK; | ||
136 | } | ||
137 | |||
138 | -static void bitband_writel(void *opaque, hwaddr offset, | ||
139 | - uint32_t value) | ||
140 | +static MemTxResult bitband_write(void *opaque, hwaddr offset, uint64_t value, | ||
141 | + unsigned size, MemTxAttrs attrs) | ||
142 | { | ||
143 | - uint32_t addr; | ||
144 | - uint32_t mask; | ||
145 | - uint32_t v; | ||
146 | - addr = bitband_addr(opaque, offset) & ~3; | ||
147 | - mask = (1 << ((offset >> 2) & 31)); | ||
148 | - mask = tswap32(mask); | ||
149 | - cpu_physical_memory_read(addr, &v, 4); | ||
150 | - if (value & 1) | ||
151 | - v |= mask; | ||
152 | - else | ||
153 | - v &= ~mask; | ||
154 | - cpu_physical_memory_write(addr, &v, 4); | ||
155 | + BitBandState *s = opaque; | ||
156 | + uint8_t buf[4]; | ||
157 | + MemTxResult res; | ||
158 | + int bitpos, bit; | ||
159 | + hwaddr addr; | ||
160 | + | ||
161 | + assert(size <= 4); | ||
162 | + | ||
163 | + /* Find address in underlying memory and round down to multiple of size */ | ||
164 | + addr = bitband_addr(s, offset) & (-size); | ||
165 | + res = address_space_read(s->source_as, addr, attrs, buf, size); | ||
166 | + if (res) { | ||
167 | + return res; | ||
168 | + } | ||
169 | + /* Bit position in the N bytes read... */ | ||
170 | + bitpos = (offset >> 2) & ((size * 8) - 1); | ||
171 | + /* ...converted to byte in buffer and bit in byte */ | ||
172 | + bit = 1 << (bitpos & 7); | ||
173 | + if (value & 1) { | ||
174 | + buf[bitpos >> 3] |= bit; | ||
175 | + } else { | ||
176 | + buf[bitpos >> 3] &= ~bit; | ||
177 | + } | ||
178 | + return address_space_write(s->source_as, addr, attrs, buf, size); | ||
179 | } | ||
180 | |||
181 | static const MemoryRegionOps bitband_ops = { | ||
182 | - .old_mmio = { | ||
183 | - .read = { bitband_readb, bitband_readw, bitband_readl, }, | ||
184 | - .write = { bitband_writeb, bitband_writew, bitband_writel, }, | ||
185 | - }, | ||
186 | + .read_with_attrs = bitband_read, | ||
187 | + .write_with_attrs = bitband_write, | ||
188 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
189 | + .impl.min_access_size = 1, | ||
190 | + .impl.max_access_size = 4, | ||
191 | + .valid.min_access_size = 1, | ||
192 | + .valid.max_access_size = 4, | ||
193 | }; | ||
194 | |||
195 | static void bitband_init(Object *obj) | ||
196 | @@ -XXX,XX +XXX,XX @@ static void bitband_init(Object *obj) | ||
197 | BitBandState *s = BITBAND(obj); | ||
198 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | ||
199 | |||
200 | - memory_region_init_io(&s->iomem, obj, &bitband_ops, &s->base, | ||
201 | + object_property_add_link(obj, "source-memory", | ||
202 | + TYPE_MEMORY_REGION, | ||
203 | + (Object **)&s->source_memory, | ||
204 | + qdev_prop_allow_set_link_before_realize, | ||
205 | + OBJ_PROP_LINK_UNREF_ON_RELEASE, | ||
206 | + &error_abort); | ||
207 | + memory_region_init_io(&s->iomem, obj, &bitband_ops, s, | ||
208 | "bitband", 0x02000000); | ||
209 | sysbus_init_mmio(dev, &s->iomem); | ||
210 | } | ||
211 | |||
212 | +static void bitband_realize(DeviceState *dev, Error **errp) | ||
213 | +{ | ||
214 | + BitBandState *s = BITBAND(dev); | ||
215 | + | ||
216 | + if (!s->source_memory) { | ||
217 | + error_setg(errp, "source-memory property not set"); | ||
218 | + return; | ||
219 | + } | ||
220 | + | ||
221 | + s->source_as = address_space_init_shareable(s->source_memory, | ||
222 | + "bitband-source"); | ||
223 | +} | 88 | +} |
224 | + | 89 | + |
225 | /* Board init. */ | 90 | static void imx7_gpt_init(Object *obj) |
226 | |||
227 | static const hwaddr bitband_input_addr[ARMV7M_NUM_BITBANDS] = { | ||
228 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | ||
229 | error_propagate(errp, err); | ||
230 | return; | ||
231 | } | ||
232 | + object_property_set_link(obj, OBJECT(s->board_memory), | ||
233 | + "source-memory", &error_abort); | ||
234 | object_property_set_bool(obj, true, "realized", &err); | ||
235 | if (err != NULL) { | ||
236 | error_propagate(errp, err); | ||
237 | @@ -XXX,XX +XXX,XX @@ static void bitband_class_init(ObjectClass *klass, void *data) | ||
238 | { | 91 | { |
239 | DeviceClass *dc = DEVICE_CLASS(klass); | 92 | IMXGPTState *s = IMX_GPT(obj); |
240 | 93 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo imx6_gpt_info = { | |
241 | + dc->realize = bitband_realize; | 94 | .instance_init = imx6_gpt_init, |
242 | dc->props = bitband_properties; | 95 | }; |
96 | |||
97 | +static const TypeInfo imx6ul_gpt_info = { | ||
98 | + .name = TYPE_IMX6UL_GPT, | ||
99 | + .parent = TYPE_IMX25_GPT, | ||
100 | + .instance_init = imx6ul_gpt_init, | ||
101 | +}; | ||
102 | + | ||
103 | static const TypeInfo imx7_gpt_info = { | ||
104 | .name = TYPE_IMX7_GPT, | ||
105 | .parent = TYPE_IMX25_GPT, | ||
106 | @@ -XXX,XX +XXX,XX @@ static void imx_gpt_register_types(void) | ||
107 | type_register_static(&imx25_gpt_info); | ||
108 | type_register_static(&imx31_gpt_info); | ||
109 | type_register_static(&imx6_gpt_info); | ||
110 | + type_register_static(&imx6ul_gpt_info); | ||
111 | type_register_static(&imx7_gpt_info); | ||
243 | } | 112 | } |
244 | 113 | ||
245 | -- | 114 | -- |
246 | 2.7.4 | 115 | 2.25.1 |
247 | |||
248 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
1 | 2 | ||
3 | IRQs were not associated to the various GPIO devices inside i.MX7D. | ||
4 | This patch brings the i.MX7D on par with i.MX6. | ||
5 | |||
6 | Signed-off-by: Jean-Christophe Dubois <jcd@tribudubois.net> | ||
7 | Message-id: 20221226101418.415170-1-jcd@tribudubois.net | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | --- | ||
11 | include/hw/arm/fsl-imx7.h | 15 +++++++++++++++ | ||
12 | hw/arm/fsl-imx7.c | 31 ++++++++++++++++++++++++++++++- | ||
13 | 2 files changed, 45 insertions(+), 1 deletion(-) | ||
14 | |||
15 | diff --git a/include/hw/arm/fsl-imx7.h b/include/hw/arm/fsl-imx7.h | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/include/hw/arm/fsl-imx7.h | ||
18 | +++ b/include/hw/arm/fsl-imx7.h | ||
19 | @@ -XXX,XX +XXX,XX @@ enum FslIMX7IRQs { | ||
20 | FSL_IMX7_GPT3_IRQ = 53, | ||
21 | FSL_IMX7_GPT4_IRQ = 52, | ||
22 | |||
23 | + FSL_IMX7_GPIO1_LOW_IRQ = 64, | ||
24 | + FSL_IMX7_GPIO1_HIGH_IRQ = 65, | ||
25 | + FSL_IMX7_GPIO2_LOW_IRQ = 66, | ||
26 | + FSL_IMX7_GPIO2_HIGH_IRQ = 67, | ||
27 | + FSL_IMX7_GPIO3_LOW_IRQ = 68, | ||
28 | + FSL_IMX7_GPIO3_HIGH_IRQ = 69, | ||
29 | + FSL_IMX7_GPIO4_LOW_IRQ = 70, | ||
30 | + FSL_IMX7_GPIO4_HIGH_IRQ = 71, | ||
31 | + FSL_IMX7_GPIO5_LOW_IRQ = 72, | ||
32 | + FSL_IMX7_GPIO5_HIGH_IRQ = 73, | ||
33 | + FSL_IMX7_GPIO6_LOW_IRQ = 74, | ||
34 | + FSL_IMX7_GPIO6_HIGH_IRQ = 75, | ||
35 | + FSL_IMX7_GPIO7_LOW_IRQ = 76, | ||
36 | + FSL_IMX7_GPIO7_HIGH_IRQ = 77, | ||
37 | + | ||
38 | FSL_IMX7_WDOG1_IRQ = 78, | ||
39 | FSL_IMX7_WDOG2_IRQ = 79, | ||
40 | FSL_IMX7_WDOG3_IRQ = 10, | ||
41 | diff --git a/hw/arm/fsl-imx7.c b/hw/arm/fsl-imx7.c | ||
42 | index XXXXXXX..XXXXXXX 100644 | ||
43 | --- a/hw/arm/fsl-imx7.c | ||
44 | +++ b/hw/arm/fsl-imx7.c | ||
45 | @@ -XXX,XX +XXX,XX @@ static void fsl_imx7_realize(DeviceState *dev, Error **errp) | ||
46 | FSL_IMX7_GPIO7_ADDR, | ||
47 | }; | ||
48 | |||
49 | + static const int FSL_IMX7_GPIOn_LOW_IRQ[FSL_IMX7_NUM_GPIOS] = { | ||
50 | + FSL_IMX7_GPIO1_LOW_IRQ, | ||
51 | + FSL_IMX7_GPIO2_LOW_IRQ, | ||
52 | + FSL_IMX7_GPIO3_LOW_IRQ, | ||
53 | + FSL_IMX7_GPIO4_LOW_IRQ, | ||
54 | + FSL_IMX7_GPIO5_LOW_IRQ, | ||
55 | + FSL_IMX7_GPIO6_LOW_IRQ, | ||
56 | + FSL_IMX7_GPIO7_LOW_IRQ, | ||
57 | + }; | ||
58 | + | ||
59 | + static const int FSL_IMX7_GPIOn_HIGH_IRQ[FSL_IMX7_NUM_GPIOS] = { | ||
60 | + FSL_IMX7_GPIO1_HIGH_IRQ, | ||
61 | + FSL_IMX7_GPIO2_HIGH_IRQ, | ||
62 | + FSL_IMX7_GPIO3_HIGH_IRQ, | ||
63 | + FSL_IMX7_GPIO4_HIGH_IRQ, | ||
64 | + FSL_IMX7_GPIO5_HIGH_IRQ, | ||
65 | + FSL_IMX7_GPIO6_HIGH_IRQ, | ||
66 | + FSL_IMX7_GPIO7_HIGH_IRQ, | ||
67 | + }; | ||
68 | + | ||
69 | sysbus_realize(SYS_BUS_DEVICE(&s->gpio[i]), &error_abort); | ||
70 | - sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, FSL_IMX7_GPIOn_ADDR[i]); | ||
71 | + sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio[i]), 0, | ||
72 | + FSL_IMX7_GPIOn_ADDR[i]); | ||
73 | + | ||
74 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 0, | ||
75 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
76 | + FSL_IMX7_GPIOn_LOW_IRQ[i])); | ||
77 | + | ||
78 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio[i]), 1, | ||
79 | + qdev_get_gpio_in(DEVICE(&s->a7mpcore), | ||
80 | + FSL_IMX7_GPIOn_HIGH_IRQ[i])); | ||
81 | } | ||
82 | |||
83 | /* | ||
84 | -- | ||
85 | 2.25.1 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Stephen Longfield <slongfield@google.com> | ||
1 | 2 | ||
3 | Size is used at lines 1088/1188 for the loop, which reads the last 4 | ||
4 | bytes from the crc_ptr so it does need to get increased, however it | ||
5 | shouldn't be increased before the buffer is passed to CRC computation, | ||
6 | or the crc32 function will access uninitialized memory. | ||
7 | |||
8 | This was pointed out to me by clg@kaod.org during the code review of | ||
9 | a similar patch to hw/net/ftgmac100.c | ||
10 | |||
11 | Change-Id: Ib0464303b191af1e28abeb2f5105eb25aadb5e9b | ||
12 | Signed-off-by: Stephen Longfield <slongfield@google.com> | ||
13 | Reviewed-by: Patrick Venture <venture@google.com> | ||
14 | Message-id: 20221221183202.3788132-1-slongfield@google.com | ||
15 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | --- | ||
18 | hw/net/imx_fec.c | 8 ++++---- | ||
19 | 1 file changed, 4 insertions(+), 4 deletions(-) | ||
20 | |||
21 | diff --git a/hw/net/imx_fec.c b/hw/net/imx_fec.c | ||
22 | index XXXXXXX..XXXXXXX 100644 | ||
23 | --- a/hw/net/imx_fec.c | ||
24 | +++ b/hw/net/imx_fec.c | ||
25 | @@ -XXX,XX +XXX,XX @@ static ssize_t imx_fec_receive(NetClientState *nc, const uint8_t *buf, | ||
26 | return 0; | ||
27 | } | ||
28 | |||
29 | - /* 4 bytes for the CRC. */ | ||
30 | - size += 4; | ||
31 | crc = cpu_to_be32(crc32(~0, buf, size)); | ||
32 | + /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */ | ||
33 | + size += 4; | ||
34 | crc_ptr = (uint8_t *) &crc; | ||
35 | |||
36 | /* Huge frames are truncated. */ | ||
37 | @@ -XXX,XX +XXX,XX @@ static ssize_t imx_enet_receive(NetClientState *nc, const uint8_t *buf, | ||
38 | return 0; | ||
39 | } | ||
40 | |||
41 | - /* 4 bytes for the CRC. */ | ||
42 | - size += 4; | ||
43 | crc = cpu_to_be32(crc32(~0, buf, size)); | ||
44 | + /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */ | ||
45 | + size += 4; | ||
46 | crc_ptr = (uint8_t *) &crc; | ||
47 | |||
48 | if (shift16) { | ||
49 | -- | ||
50 | 2.25.1 | diff view generated by jsdifflib |