1 | Second lot of ARM changes to sneak in before freeze: | 1 | Arm queue; some of the simpler stuff, things other have reviewed (thanks!), etc. |
---|---|---|---|
2 | * fixed version of the raspi2 sd controller patches | ||
3 | * GICv3 save/restore | ||
4 | * v7M QOMify | ||
5 | 2 | ||
6 | I've also included the Linux header update patches stolen | ||
7 | from Paolo's pullreq since it hasn't quite hit master yet. | ||
8 | |||
9 | thanks | ||
10 | -- PMM | 3 | -- PMM |
11 | 4 | ||
12 | The following changes since commit 1bbe5dc66b770d7bedd1d51d7935da948a510dd6: | 5 | The following changes since commit 5d2f557b47dfbf8f23277a5bdd8473d4607c681a: |
13 | 6 | ||
14 | Merge remote-tracking branch 'remotes/pmaydell/tags/pull-target-arm-20170228' into staging (2017-02-28 14:50:17 +0000) | 7 | Merge remote-tracking branch 'remotes/kraxel/tags/vga-20200605-pull-request' into staging (2020-06-05 13:53:05 +0100) |
15 | 8 | ||
16 | are available in the git repository at: | 9 | are available in the Git repository at: |
17 | 10 | ||
18 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170228-1 | 11 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20200605 |
19 | 12 | ||
20 | for you to fetch changes up to 1eeb5c7deacbfb4d4cad17590a16a99f3d85eabb: | 13 | for you to fetch changes up to 2c35a39eda0b16c2ed85c94cec204bf5efb97812: |
21 | 14 | ||
22 | bcm2835: add sdhost and gpio controllers (2017-02-28 17:10:00 +0000) | 15 | target/arm: Convert Neon one-register-and-immediate insns to decodetree (2020-06-05 17:23:10 +0100) |
23 | 16 | ||
24 | ---------------------------------------------------------------- | 17 | ---------------------------------------------------------------- |
25 | target-arm queue: | 18 | target-arm queue: |
26 | * raspi2: add gpio controller and sdhost controller, with | 19 | hw/ssi/imx_spi: Handle tx burst lengths other than 8 correctly |
27 | the wiring so the guest can switch which controller the | 20 | hw/input/pxa2xx_keypad: Replace hw_error() by qemu_log_mask() |
28 | SD card is attached to | 21 | hw/arm/pxa2xx: Replace printf() call by qemu_log_mask() |
29 | (this is sufficient to get raspbian kernels to boot) | 22 | target/arm: Convert crypto insns to gvec |
30 | * GICv3: support state save/restore from KVM | 23 | hw/adc/stm32f2xx_adc: Correct memory region size and access size |
31 | * update Linux headers to 4.11 | 24 | tests/acceptance: Add a boot test for the xlnx-versal-virt machine |
32 | * refactor and QOMify the ARMv7M container object | 25 | docs/system: Document Aspeed boards |
26 | raspi: Add model of the USB controller | ||
27 | target/arm: Convert 2-reg-and-shift and 1-reg-imm Neon insns to decodetree | ||
33 | 28 | ||
34 | ---------------------------------------------------------------- | 29 | ---------------------------------------------------------------- |
35 | Clement Deschamps (3): | 30 | Cédric Le Goater (1): |
36 | hw/sd: add card-reparenting function | 31 | docs/system: Document Aspeed boards |
37 | bcm2835_gpio: add bcm2835 gpio controller | ||
38 | bcm2835: add sdhost and gpio controllers | ||
39 | 32 | ||
40 | Paolo Bonzini (2): | 33 | Eden Mikitas (2): |
41 | update-linux-headers: update for 4.11 | 34 | hw/ssi/imx_spi: changed while statement to prevent underflow |
42 | update Linux headers to 4.11 | 35 | hw/ssi/imx_spi: Removed unnecessary cast of rx data received from slave |
43 | 36 | ||
44 | Peter Maydell (12): | 37 | Paul Zimmerman (7): |
45 | armv7m: Abstract out the "load kernel" code | 38 | raspi: add BCM2835 SOC MPHI emulation |
46 | armv7m: Move NVICState struct definition into header | 39 | dwc-hsotg (dwc2) USB host controller register definitions |
47 | armv7m: QOMify the armv7m container | 40 | dwc-hsotg (dwc2) USB host controller state definitions |
48 | armv7m: Use QOMified armv7m object in armv7m_init() | 41 | dwc-hsotg (dwc2) USB host controller emulation |
49 | armv7m: Make ARMv7M object take memory region link | 42 | usb: add short-packet handling to usb-storage driver |
50 | armv7m: Make NVIC expose a memory region rather than mapping itself | 43 | wire in the dwc-hsotg (dwc2) USB host controller emulation |
51 | armv7m: Make bitband device take the address space to access | 44 | raspi2 acceptance test: add test for dwc-hsotg (dwc2) USB host |
52 | armv7m: Don't put core v7M devices under CONFIG_STELLARIS | ||
53 | armv7m: Split systick out from NVIC | ||
54 | stm32f205: Create armv7m object without using armv7m_init() | ||
55 | stm32f205: Rename 'nvic' local to 'armv7m' | ||
56 | qdev: Have qdev_set_parent_bus() handle devices already on a bus | ||
57 | 45 | ||
58 | Vijaya Kumar K (4): | 46 | Peter Maydell (9): |
59 | hw/intc/arm_gicv3_kvm: Add ICC_SRE_EL1 register to vmstate | 47 | target/arm: Convert Neon VSHL and VSLI 2-reg-shift insn to decodetree |
60 | hw/intc/arm_gicv3_kvm: Implement get/put functions | 48 | target/arm: Convert Neon VSHR 2-reg-shift insns to decodetree |
61 | target-arm: Add GICv3CPUState in CPUARMState struct | 49 | target/arm: Convert Neon VSRA, VSRI, VRSHR, VRSRA 2-reg-shift insns to decodetree |
62 | hw/intc/arm_gicv3_kvm: Reset GICv3 cpu interface registers | 50 | target/arm: Convert VQSHLU, VQSHL 2-reg-shift insns to decodetree |
51 | target/arm: Convert Neon narrowing shifts with op==8 to decodetree | ||
52 | target/arm: Convert Neon narrowing shifts with op==9 to decodetree | ||
53 | target/arm: Convert Neon VSHLL, VMOVL to decodetree | ||
54 | target/arm: Convert VCVT fixed-point ops to decodetree | ||
55 | target/arm: Convert Neon one-register-and-immediate insns to decodetree | ||
63 | 56 | ||
64 | hw/gpio/Makefile.objs | 1 + | 57 | Philippe Mathieu-Daudé (3): |
65 | hw/intc/Makefile.objs | 2 +- | 58 | hw/input/pxa2xx_keypad: Replace hw_error() by qemu_log_mask() |
66 | hw/timer/Makefile.objs | 1 + | 59 | hw/arm/pxa2xx: Replace printf() call by qemu_log_mask() |
67 | hw/intc/gicv3_internal.h | 3 + | 60 | hw/adc/stm32f2xx_adc: Correct memory region size and access size |
68 | include/hw/arm/arm.h | 12 + | ||
69 | include/hw/arm/armv7m.h | 63 +++ | ||
70 | include/hw/arm/armv7m_nvic.h | 62 ++ | ||
71 | include/hw/arm/bcm2835_peripherals.h | 4 + | ||
72 | include/hw/arm/stm32f205_soc.h | 4 +- | ||
73 | include/hw/gpio/bcm2835_gpio.h | 39 ++ | ||
74 | include/hw/intc/arm_gicv3_common.h | 1 + | ||
75 | include/hw/sd/sd.h | 11 + | ||
76 | include/hw/timer/armv7m_systick.h | 34 ++ | ||
77 | include/standard-headers/asm-x86/hyperv.h | 8 + | ||
78 | include/standard-headers/linux/input-event-codes.h | 2 +- | ||
79 | include/standard-headers/linux/pci_regs.h | 25 + | ||
80 | include/standard-headers/linux/virtio_ids.h | 1 + | ||
81 | linux-headers/asm-arm/kvm.h | 15 + | ||
82 | linux-headers/asm-arm/unistd-common.h | 357 ++++++++++++ | ||
83 | linux-headers/asm-arm/unistd-eabi.h | 5 + | ||
84 | linux-headers/asm-arm/unistd-oabi.h | 17 + | ||
85 | linux-headers/asm-arm/unistd.h | 419 +------------- | ||
86 | linux-headers/asm-arm64/kvm.h | 13 + | ||
87 | linux-headers/asm-powerpc/kvm.h | 27 + | ||
88 | linux-headers/asm-powerpc/unistd.h | 1 + | ||
89 | linux-headers/asm-x86/kvm_para.h | 13 +- | ||
90 | linux-headers/linux/kvm.h | 24 +- | ||
91 | linux-headers/linux/kvm_para.h | 2 + | ||
92 | linux-headers/linux/userfaultfd.h | 67 ++- | ||
93 | linux-headers/linux/vfio.h | 10 + | ||
94 | target/arm/cpu.h | 2 + | ||
95 | hw/arm/armv7m.c | 379 ++++++++----- | ||
96 | hw/arm/bcm2835_peripherals.c | 43 +- | ||
97 | hw/arm/netduino2.c | 7 +- | ||
98 | hw/arm/stm32f205_soc.c | 28 +- | ||
99 | hw/core/qdev.c | 14 + | ||
100 | hw/gpio/bcm2835_gpio.c | 353 ++++++++++++ | ||
101 | hw/intc/arm_gicv3_common.c | 38 ++ | ||
102 | hw/intc/arm_gicv3_cpuif.c | 8 + | ||
103 | hw/intc/arm_gicv3_kvm.c | 629 ++++++++++++++++++++- | ||
104 | hw/intc/armv7m_nvic.c | 214 ++----- | ||
105 | hw/sd/core.c | 27 + | ||
106 | hw/timer/armv7m_systick.c | 240 ++++++++ | ||
107 | default-configs/arm-softmmu.mak | 2 + | ||
108 | hw/timer/trace-events | 6 + | ||
109 | scripts/update-linux-headers.sh | 13 +- | ||
110 | 46 files changed, 2479 insertions(+), 767 deletions(-) | ||
111 | create mode 100644 include/hw/arm/armv7m.h | ||
112 | create mode 100644 include/hw/arm/armv7m_nvic.h | ||
113 | create mode 100644 include/hw/gpio/bcm2835_gpio.h | ||
114 | create mode 100644 include/hw/timer/armv7m_systick.h | ||
115 | create mode 100644 linux-headers/asm-arm/unistd-common.h | ||
116 | create mode 100644 linux-headers/asm-arm/unistd-eabi.h | ||
117 | create mode 100644 linux-headers/asm-arm/unistd-oabi.h | ||
118 | create mode 100644 hw/gpio/bcm2835_gpio.c | ||
119 | create mode 100644 hw/timer/armv7m_systick.c | ||
120 | 61 | ||
62 | Richard Henderson (6): | ||
63 | target/arm: Convert aes and sm4 to gvec helpers | ||
64 | target/arm: Convert rax1 to gvec helpers | ||
65 | target/arm: Convert sha512 and sm3 to gvec helpers | ||
66 | target/arm: Convert sha1 and sha256 to gvec helpers | ||
67 | target/arm: Split helper_crypto_sha1_3reg | ||
68 | target/arm: Split helper_crypto_sm3tt | ||
69 | |||
70 | Thomas Huth (1): | ||
71 | tests/acceptance: Add a boot test for the xlnx-versal-virt machine | ||
72 | |||
73 | docs/system/arm/aspeed.rst | 85 ++ | ||
74 | docs/system/target-arm.rst | 1 + | ||
75 | hw/usb/hcd-dwc2.h | 190 +++++ | ||
76 | include/hw/arm/bcm2835_peripherals.h | 5 +- | ||
77 | include/hw/misc/bcm2835_mphi.h | 44 + | ||
78 | include/hw/usb/dwc2-regs.h | 899 ++++++++++++++++++++ | ||
79 | target/arm/helper.h | 45 +- | ||
80 | target/arm/translate-a64.h | 3 + | ||
81 | target/arm/vec_internal.h | 33 + | ||
82 | target/arm/neon-dp.decode | 214 ++++- | ||
83 | hw/adc/stm32f2xx_adc.c | 4 +- | ||
84 | hw/arm/bcm2835_peripherals.c | 38 +- | ||
85 | hw/arm/pxa2xx.c | 66 +- | ||
86 | hw/input/pxa2xx_keypad.c | 10 +- | ||
87 | hw/misc/bcm2835_mphi.c | 191 +++++ | ||
88 | hw/ssi/imx_spi.c | 4 +- | ||
89 | hw/usb/dev-storage.c | 15 +- | ||
90 | hw/usb/hcd-dwc2.c | 1417 ++++++++++++++++++++++++++++++++ | ||
91 | target/arm/crypto_helper.c | 267 ++++-- | ||
92 | target/arm/translate-a64.c | 198 ++--- | ||
93 | target/arm/translate-neon.inc.c | 796 ++++++++++++++---- | ||
94 | target/arm/translate.c | 539 +----------- | ||
95 | target/arm/vec_helper.c | 12 +- | ||
96 | hw/misc/Makefile.objs | 1 + | ||
97 | hw/usb/Kconfig | 5 + | ||
98 | hw/usb/Makefile.objs | 1 + | ||
99 | hw/usb/trace-events | 50 ++ | ||
100 | tests/acceptance/boot_linux_console.py | 35 +- | ||
101 | 28 files changed, 4258 insertions(+), 910 deletions(-) | ||
102 | create mode 100644 docs/system/arm/aspeed.rst | ||
103 | create mode 100644 hw/usb/hcd-dwc2.h | ||
104 | create mode 100644 include/hw/misc/bcm2835_mphi.h | ||
105 | create mode 100644 include/hw/usb/dwc2-regs.h | ||
106 | create mode 100644 target/arm/vec_internal.h | ||
107 | create mode 100644 hw/misc/bcm2835_mphi.c | ||
108 | create mode 100644 hw/usb/hcd-dwc2.c | ||
109 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Eden Mikitas <e.mikitas@gmail.com> | ||
1 | 2 | ||
3 | The while statement in question only checked if tx_burst is not 0. | ||
4 | tx_burst is a signed int, which is assigned the value put by the | ||
5 | guest driver in ECSPI_CONREG. The burst length can be anywhere | ||
6 | between 1 and 4096, and since tx_burst is always decremented by 8 | ||
7 | it could possibly underflow, causing an infinite loop. | ||
8 | |||
9 | Signed-off-by: Eden Mikitas <e.mikitas@gmail.com> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/ssi/imx_spi.c | 2 +- | ||
14 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
15 | |||
16 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/ssi/imx_spi.c | ||
19 | +++ b/hw/ssi/imx_spi.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_flush_txfifo(IMXSPIState *s) | ||
21 | |||
22 | rx = 0; | ||
23 | |||
24 | - while (tx_burst) { | ||
25 | + while (tx_burst > 0) { | ||
26 | uint8_t byte = tx & 0xff; | ||
27 | |||
28 | DPRINTF("writing 0x%02x\n", (uint32_t)byte); | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | From: Eden Mikitas <e.mikitas@gmail.com> | ||
1 | 2 | ||
3 | When inserting the value retrieved (rx) from the spi slave, rx is pushed to | ||
4 | rx_fifo after being cast to uint8_t. rx_fifo is a fifo32, and the rx | ||
5 | register the driver uses is also 32 bit. This zeroes the 24 most | ||
6 | significant bits of rx. This proved problematic with devices that expect to | ||
7 | use the whole 32 bits of the rx register. | ||
8 | |||
9 | Signed-off-by: Eden Mikitas <e.mikitas@gmail.com> | ||
10 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | --- | ||
13 | hw/ssi/imx_spi.c | 2 +- | ||
14 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
15 | |||
16 | diff --git a/hw/ssi/imx_spi.c b/hw/ssi/imx_spi.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/hw/ssi/imx_spi.c | ||
19 | +++ b/hw/ssi/imx_spi.c | ||
20 | @@ -XXX,XX +XXX,XX @@ static void imx_spi_flush_txfifo(IMXSPIState *s) | ||
21 | if (fifo32_is_full(&s->rx_fifo)) { | ||
22 | s->regs[ECSPI_STATREG] |= ECSPI_STATREG_RO; | ||
23 | } else { | ||
24 | - fifo32_push(&s->rx_fifo, (uint8_t)rx); | ||
25 | + fifo32_push(&s->rx_fifo, rx); | ||
26 | } | ||
27 | |||
28 | if (s->burst_length <= 0) { | ||
29 | -- | ||
30 | 2.20.1 | ||
31 | |||
32 | diff view generated by jsdifflib |
1 | The local variable 'nvic' in stm32f205_soc_realize() no longer | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | holds a direct pointer to the NVIC device; it is a pointer to | ||
3 | the ARMv7M container object. Rename it 'armv7m' accordingly. | ||
4 | 2 | ||
3 | hw_error() calls exit(). This a bit overkill when we can log | ||
4 | the accesses as unimplemented or guest error. | ||
5 | |||
6 | When fuzzing the devices, we don't want the whole process to | ||
7 | exit. Replace some hw_error() calls by qemu_log_mask() | ||
8 | (missed in commit 5a0001ec7e). | ||
9 | |||
10 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
11 | Message-id: 20200525114123.21317-2-f4bug@amsat.org | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | Message-id: 1487604965-23220-12-git-send-email-peter.maydell@linaro.org | ||
10 | --- | 14 | --- |
11 | hw/arm/stm32f205_soc.c | 18 +++++++++--------- | 15 | hw/input/pxa2xx_keypad.c | 10 +++++++--- |
12 | 1 file changed, 9 insertions(+), 9 deletions(-) | 16 | 1 file changed, 7 insertions(+), 3 deletions(-) |
13 | 17 | ||
14 | diff --git a/hw/arm/stm32f205_soc.c b/hw/arm/stm32f205_soc.c | 18 | diff --git a/hw/input/pxa2xx_keypad.c b/hw/input/pxa2xx_keypad.c |
15 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/stm32f205_soc.c | 20 | --- a/hw/input/pxa2xx_keypad.c |
17 | +++ b/hw/arm/stm32f205_soc.c | 21 | +++ b/hw/input/pxa2xx_keypad.c |
18 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_initfn(Object *obj) | 22 | @@ -XXX,XX +XXX,XX @@ |
19 | static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | 23 | */ |
20 | { | 24 | |
21 | STM32F205State *s = STM32F205_SOC(dev_soc); | 25 | #include "qemu/osdep.h" |
22 | - DeviceState *dev, *nvic; | 26 | -#include "hw/hw.h" |
23 | + DeviceState *dev, *armv7m; | 27 | +#include "qemu/log.h" |
24 | SysBusDevice *busdev; | 28 | #include "hw/irq.h" |
25 | Error *err = NULL; | 29 | #include "migration/vmstate.h" |
26 | int i; | 30 | #include "hw/arm/pxa.h" |
27 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | 31 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_keypad_read(void *opaque, hwaddr offset, |
28 | vmstate_register_ram_global(sram); | 32 | return s->kpkdi; |
29 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram); | 33 | break; |
30 | 34 | default: | |
31 | - nvic = DEVICE(&s->armv7m); | 35 | - hw_error("%s: Bad offset " REG_FMT "\n", __func__, offset); |
32 | - qdev_prop_set_uint32(nvic, "num-irq", 96); | 36 | + qemu_log_mask(LOG_GUEST_ERROR, |
33 | - qdev_prop_set_string(nvic, "cpu-model", s->cpu_model); | 37 | + "%s: Bad read offset 0x%"HWADDR_PRIx"\n", |
34 | + armv7m = DEVICE(&s->armv7m); | 38 | + __func__, offset); |
35 | + qdev_prop_set_uint32(armv7m, "num-irq", 96); | ||
36 | + qdev_prop_set_string(armv7m, "cpu-model", s->cpu_model); | ||
37 | object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()), | ||
38 | "memory", &error_abort); | ||
39 | object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
40 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
41 | } | 39 | } |
42 | busdev = SYS_BUS_DEVICE(dev); | 40 | |
43 | sysbus_mmio_map(busdev, 0, 0x40013800); | 41 | return 0; |
44 | - sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(nvic, 71)); | 42 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_keypad_write(void *opaque, hwaddr offset, |
45 | + sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, 71)); | 43 | break; |
46 | 44 | ||
47 | /* Attach UART (uses USART registers) and USART controllers */ | 45 | default: |
48 | for (i = 0; i < STM_NUM_USARTS; i++) { | 46 | - hw_error("%s: Bad offset " REG_FMT "\n", __func__, offset); |
49 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | 47 | + qemu_log_mask(LOG_GUEST_ERROR, |
50 | } | 48 | + "%s: Bad write offset 0x%"HWADDR_PRIx"\n", |
51 | busdev = SYS_BUS_DEVICE(dev); | 49 | + __func__, offset); |
52 | sysbus_mmio_map(busdev, 0, usart_addr[i]); | ||
53 | - sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(nvic, usart_irq[i])); | ||
54 | + sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, usart_irq[i])); | ||
55 | } | ||
56 | |||
57 | /* Timer 2 to 5 */ | ||
58 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
59 | } | ||
60 | busdev = SYS_BUS_DEVICE(dev); | ||
61 | sysbus_mmio_map(busdev, 0, timer_addr[i]); | ||
62 | - sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(nvic, timer_irq[i])); | ||
63 | + sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, timer_irq[i])); | ||
64 | } | ||
65 | |||
66 | /* ADC 1 to 3 */ | ||
67 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
68 | return; | ||
69 | } | ||
70 | qdev_connect_gpio_out(DEVICE(s->adc_irqs), 0, | ||
71 | - qdev_get_gpio_in(nvic, ADC_IRQ)); | ||
72 | + qdev_get_gpio_in(armv7m, ADC_IRQ)); | ||
73 | |||
74 | for (i = 0; i < STM_NUM_ADCS; i++) { | ||
75 | dev = DEVICE(&(s->adc[i])); | ||
76 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
77 | } | ||
78 | busdev = SYS_BUS_DEVICE(dev); | ||
79 | sysbus_mmio_map(busdev, 0, spi_addr[i]); | ||
80 | - sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(nvic, spi_irq[i])); | ||
81 | + sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, spi_irq[i])); | ||
82 | } | 50 | } |
83 | } | 51 | } |
84 | 52 | ||
85 | -- | 53 | -- |
86 | 2.7.4 | 54 | 2.20.1 |
87 | 55 | ||
88 | 56 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> | |
2 | |||
3 | Replace printf() calls by qemu_log_mask(), which is disabled | ||
4 | by default. This avoid flooding the terminal when fuzzing the | ||
5 | device. | ||
6 | |||
7 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
8 | Message-id: 20200525114123.21317-3-f4bug@amsat.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | hw/arm/pxa2xx.c | 66 ++++++++++++++++++++++++++++++++++++------------- | ||
13 | 1 file changed, 49 insertions(+), 17 deletions(-) | ||
14 | |||
15 | diff --git a/hw/arm/pxa2xx.c b/hw/arm/pxa2xx.c | ||
16 | index XXXXXXX..XXXXXXX 100644 | ||
17 | --- a/hw/arm/pxa2xx.c | ||
18 | +++ b/hw/arm/pxa2xx.c | ||
19 | @@ -XXX,XX +XXX,XX @@ | ||
20 | #include "sysemu/blockdev.h" | ||
21 | #include "sysemu/qtest.h" | ||
22 | #include "qemu/cutils.h" | ||
23 | +#include "qemu/log.h" | ||
24 | |||
25 | static struct { | ||
26 | hwaddr io_base; | ||
27 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_pm_read(void *opaque, hwaddr addr, | ||
28 | return s->pm_regs[addr >> 2]; | ||
29 | default: | ||
30 | fail: | ||
31 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
32 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
33 | + "%s: Bad read offset 0x%"HWADDR_PRIx"\n", | ||
34 | + __func__, addr); | ||
35 | break; | ||
36 | } | ||
37 | return 0; | ||
38 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_pm_write(void *opaque, hwaddr addr, | ||
39 | s->pm_regs[addr >> 2] = value; | ||
40 | break; | ||
41 | } | ||
42 | - | ||
43 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
44 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
45 | + "%s: Bad write offset 0x%"HWADDR_PRIx"\n", | ||
46 | + __func__, addr); | ||
47 | break; | ||
48 | } | ||
49 | } | ||
50 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_cm_read(void *opaque, hwaddr addr, | ||
51 | return s->cm_regs[CCCR >> 2] | (3 << 28); | ||
52 | |||
53 | default: | ||
54 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
55 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
56 | + "%s: Bad read offset 0x%"HWADDR_PRIx"\n", | ||
57 | + __func__, addr); | ||
58 | break; | ||
59 | } | ||
60 | return 0; | ||
61 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_cm_write(void *opaque, hwaddr addr, | ||
62 | break; | ||
63 | |||
64 | default: | ||
65 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
66 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
67 | + "%s: Bad write offset 0x%"HWADDR_PRIx"\n", | ||
68 | + __func__, addr); | ||
69 | break; | ||
70 | } | ||
71 | } | ||
72 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_mm_read(void *opaque, hwaddr addr, | ||
73 | return s->mm_regs[addr >> 2]; | ||
74 | /* fall through */ | ||
75 | default: | ||
76 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
77 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
78 | + "%s: Bad read offset 0x%"HWADDR_PRIx"\n", | ||
79 | + __func__, addr); | ||
80 | break; | ||
81 | } | ||
82 | return 0; | ||
83 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_mm_write(void *opaque, hwaddr addr, | ||
84 | } | ||
85 | |||
86 | default: | ||
87 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
88 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
89 | + "%s: Bad write offset 0x%"HWADDR_PRIx"\n", | ||
90 | + __func__, addr); | ||
91 | break; | ||
92 | } | ||
93 | } | ||
94 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_ssp_read(void *opaque, hwaddr addr, | ||
95 | case SSACD: | ||
96 | return s->ssacd; | ||
97 | default: | ||
98 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
99 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
100 | + "%s: Bad read offset 0x%"HWADDR_PRIx"\n", | ||
101 | + __func__, addr); | ||
102 | break; | ||
103 | } | ||
104 | return 0; | ||
105 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_ssp_write(void *opaque, hwaddr addr, | ||
106 | break; | ||
107 | |||
108 | default: | ||
109 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
110 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
111 | + "%s: Bad write offset 0x%"HWADDR_PRIx"\n", | ||
112 | + __func__, addr); | ||
113 | break; | ||
114 | } | ||
115 | } | ||
116 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_rtc_read(void *opaque, hwaddr addr, | ||
117 | else | ||
118 | return s->last_swcr; | ||
119 | default: | ||
120 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
121 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
122 | + "%s: Bad read offset 0x%"HWADDR_PRIx"\n", | ||
123 | + __func__, addr); | ||
124 | break; | ||
125 | } | ||
126 | return 0; | ||
127 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_rtc_write(void *opaque, hwaddr addr, | ||
128 | break; | ||
129 | |||
130 | default: | ||
131 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
132 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
133 | + "%s: Bad write offset 0x%"HWADDR_PRIx"\n", | ||
134 | + __func__, addr); | ||
135 | } | ||
136 | } | ||
137 | |||
138 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_i2c_read(void *opaque, hwaddr addr, | ||
139 | s->ibmr = 0; | ||
140 | return s->ibmr; | ||
141 | default: | ||
142 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
143 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
144 | + "%s: Bad read offset 0x%"HWADDR_PRIx"\n", | ||
145 | + __func__, addr); | ||
146 | break; | ||
147 | } | ||
148 | return 0; | ||
149 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_i2c_write(void *opaque, hwaddr addr, | ||
150 | break; | ||
151 | |||
152 | default: | ||
153 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
154 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
155 | + "%s: Bad write offset 0x%"HWADDR_PRIx"\n", | ||
156 | + __func__, addr); | ||
157 | } | ||
158 | } | ||
159 | |||
160 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_i2s_read(void *opaque, hwaddr addr, | ||
161 | } | ||
162 | return 0; | ||
163 | default: | ||
164 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
165 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
166 | + "%s: Bad read offset 0x%"HWADDR_PRIx"\n", | ||
167 | + __func__, addr); | ||
168 | break; | ||
169 | } | ||
170 | return 0; | ||
171 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_i2s_write(void *opaque, hwaddr addr, | ||
172 | } | ||
173 | break; | ||
174 | default: | ||
175 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
176 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
177 | + "%s: Bad write offset 0x%"HWADDR_PRIx"\n", | ||
178 | + __func__, addr); | ||
179 | } | ||
180 | } | ||
181 | |||
182 | @@ -XXX,XX +XXX,XX @@ static uint64_t pxa2xx_fir_read(void *opaque, hwaddr addr, | ||
183 | case ICFOR: | ||
184 | return s->rx_len; | ||
185 | default: | ||
186 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
187 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
188 | + "%s: Bad read offset 0x%"HWADDR_PRIx"\n", | ||
189 | + __func__, addr); | ||
190 | break; | ||
191 | } | ||
192 | return 0; | ||
193 | @@ -XXX,XX +XXX,XX @@ static void pxa2xx_fir_write(void *opaque, hwaddr addr, | ||
194 | case ICFOR: | ||
195 | break; | ||
196 | default: | ||
197 | - printf("%s: Bad register " REG_FMT "\n", __func__, addr); | ||
198 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
199 | + "%s: Bad write offset 0x%"HWADDR_PRIx"\n", | ||
200 | + __func__, addr); | ||
201 | } | ||
202 | } | ||
203 | |||
204 | -- | ||
205 | 2.20.1 | ||
206 | |||
207 | diff view generated by jsdifflib |
1 | Create a proper QOM object for the armv7m container, which | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | holds the CPU, the NVIC and the bitband regions. | 2 | |
3 | 3 | With this conversion, we will be able to use the same helpers | |
4 | with sve. In particular, pass 3 vector parameters for the | ||
5 | 3-operand operations; for advsimd the destination register | ||
6 | is also an input. | ||
7 | |||
8 | This also fixes a bug in which we failed to clear the high bits | ||
9 | of the SVE register after an AdvSIMD operation. | ||
10 | |||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
12 | Message-id: 20200514212831.31248-2-richard.henderson@linaro.org | ||
13 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
6 | Message-id: 1487604965-23220-4-git-send-email-peter.maydell@linaro.org | ||
7 | --- | 15 | --- |
8 | include/hw/arm/armv7m.h | 51 ++++++++++++++++++ | 16 | target/arm/helper.h | 6 ++-- |
9 | hw/arm/armv7m.c | 139 +++++++++++++++++++++++++++++++++++++++++++----- | 17 | target/arm/vec_internal.h | 33 +++++++++++++++++ |
10 | 2 files changed, 178 insertions(+), 12 deletions(-) | 18 | target/arm/crypto_helper.c | 72 +++++++++++++++++++++++++++----------- |
11 | create mode 100644 include/hw/arm/armv7m.h | 19 | target/arm/translate-a64.c | 55 ++++++++++++++++++----------- |
12 | 20 | target/arm/translate.c | 27 +++++++------- | |
13 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | 21 | target/arm/vec_helper.c | 12 +------ |
22 | 6 files changed, 138 insertions(+), 67 deletions(-) | ||
23 | create mode 100644 target/arm/vec_internal.h | ||
24 | |||
25 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
26 | index XXXXXXX..XXXXXXX 100644 | ||
27 | --- a/target/arm/helper.h | ||
28 | +++ b/target/arm/helper.h | ||
29 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(neon_qzip8, TCG_CALL_NO_RWG, void, ptr, ptr) | ||
30 | DEF_HELPER_FLAGS_2(neon_qzip16, TCG_CALL_NO_RWG, void, ptr, ptr) | ||
31 | DEF_HELPER_FLAGS_2(neon_qzip32, TCG_CALL_NO_RWG, void, ptr, ptr) | ||
32 | |||
33 | -DEF_HELPER_FLAGS_3(crypto_aese, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
34 | +DEF_HELPER_FLAGS_4(crypto_aese, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
35 | DEF_HELPER_FLAGS_3(crypto_aesmc, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
36 | |||
37 | DEF_HELPER_FLAGS_4(crypto_sha1_3reg, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
38 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_5(crypto_sm3tt, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32, i32) | ||
39 | DEF_HELPER_FLAGS_3(crypto_sm3partw1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
40 | DEF_HELPER_FLAGS_3(crypto_sm3partw2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
41 | |||
42 | -DEF_HELPER_FLAGS_2(crypto_sm4e, TCG_CALL_NO_RWG, void, ptr, ptr) | ||
43 | -DEF_HELPER_FLAGS_3(crypto_sm4ekey, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
44 | +DEF_HELPER_FLAGS_4(crypto_sm4e, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
45 | +DEF_HELPER_FLAGS_4(crypto_sm4ekey, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
46 | |||
47 | DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | ||
48 | DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) | ||
49 | diff --git a/target/arm/vec_internal.h b/target/arm/vec_internal.h | ||
14 | new file mode 100644 | 50 | new file mode 100644 |
15 | index XXXXXXX..XXXXXXX | 51 | index XXXXXXX..XXXXXXX |
16 | --- /dev/null | 52 | --- /dev/null |
17 | +++ b/include/hw/arm/armv7m.h | 53 | +++ b/target/arm/vec_internal.h |
18 | @@ -XXX,XX +XXX,XX @@ | 54 | @@ -XXX,XX +XXX,XX @@ |
19 | +/* | 55 | +/* |
20 | + * ARMv7M CPU object | 56 | + * ARM AdvSIMD / SVE Vector Helpers |
21 | + * | 57 | + * |
22 | + * Copyright (c) 2017 Linaro Ltd | 58 | + * Copyright (c) 2020 Linaro |
23 | + * Written by Peter Maydell <peter.maydell@linaro.org> | ||
24 | + * | 59 | + * |
25 | + * This code is licensed under the GPL version 2 or later. | 60 | + * This library is free software; you can redistribute it and/or |
61 | + * modify it under the terms of the GNU Lesser General Public | ||
62 | + * License as published by the Free Software Foundation; either | ||
63 | + * version 2 of the License, or (at your option) any later version. | ||
64 | + * | ||
65 | + * This library is distributed in the hope that it will be useful, | ||
66 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
67 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | ||
68 | + * Lesser General Public License for more details. | ||
69 | + * | ||
70 | + * You should have received a copy of the GNU Lesser General Public | ||
71 | + * License along with this library; if not, see <http://www.gnu.org/licenses/>. | ||
26 | + */ | 72 | + */ |
27 | + | 73 | + |
28 | +#ifndef HW_ARM_ARMV7M_H | 74 | +#ifndef TARGET_ARM_VEC_INTERNALS_H |
29 | +#define HW_ARM_ARMV7M_H | 75 | +#define TARGET_ARM_VEC_INTERNALS_H |
30 | + | 76 | + |
31 | +#include "hw/sysbus.h" | 77 | +static inline void clear_tail(void *vd, uintptr_t opr_sz, uintptr_t max_sz) |
32 | +#include "hw/arm/armv7m_nvic.h" | 78 | +{ |
33 | + | 79 | + uint64_t *d = vd + opr_sz; |
34 | +#define TYPE_BITBAND "ARM,bitband-memory" | 80 | + uintptr_t i; |
35 | +#define BITBAND(obj) OBJECT_CHECK(BitBandState, (obj), TYPE_BITBAND) | 81 | + |
36 | + | 82 | + for (i = opr_sz; i < max_sz; i += 8) { |
37 | +typedef struct { | 83 | + *d++ = 0; |
38 | + /*< private >*/ | 84 | + } |
39 | + SysBusDevice parent_obj; | 85 | +} |
40 | + /*< public >*/ | 86 | + |
41 | + | 87 | +#endif /* TARGET_ARM_VEC_INTERNALS_H */ |
42 | + MemoryRegion iomem; | 88 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c |
43 | + uint32_t base; | ||
44 | +} BitBandState; | ||
45 | + | ||
46 | +#define TYPE_ARMV7M "armv7m" | ||
47 | +#define ARMV7M(obj) OBJECT_CHECK(ARMv7MState, (obj), TYPE_ARMV7M) | ||
48 | + | ||
49 | +#define ARMV7M_NUM_BITBANDS 2 | ||
50 | + | ||
51 | +/* ARMv7M container object. | ||
52 | + * + Unnamed GPIO input lines: external IRQ lines for the NVIC | ||
53 | + * + Named GPIO output SYSRESETREQ: signalled for guest AIRCR.SYSRESETREQ | ||
54 | + * + Property "cpu-model": CPU model to instantiate | ||
55 | + * + Property "num-irq": number of external IRQ lines | ||
56 | + */ | ||
57 | +typedef struct ARMv7MState { | ||
58 | + /*< private >*/ | ||
59 | + SysBusDevice parent_obj; | ||
60 | + /*< public >*/ | ||
61 | + NVICState nvic; | ||
62 | + BitBandState bitband[ARMV7M_NUM_BITBANDS]; | ||
63 | + ARMCPU *cpu; | ||
64 | + | ||
65 | + /* Properties */ | ||
66 | + char *cpu_model; | ||
67 | +} ARMv7MState; | ||
68 | + | ||
69 | +#endif | ||
70 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | ||
71 | index XXXXXXX..XXXXXXX 100644 | 89 | index XXXXXXX..XXXXXXX 100644 |
72 | --- a/hw/arm/armv7m.c | 90 | --- a/target/arm/crypto_helper.c |
73 | +++ b/hw/arm/armv7m.c | 91 | +++ b/target/arm/crypto_helper.c |
74 | @@ -XXX,XX +XXX,XX @@ | 92 | @@ -XXX,XX +XXX,XX @@ |
93 | |||
94 | #include "cpu.h" | ||
95 | #include "exec/helper-proto.h" | ||
96 | +#include "tcg/tcg-gvec-desc.h" | ||
97 | #include "crypto/aes.h" | ||
98 | +#include "vec_internal.h" | ||
99 | |||
100 | union CRYPTO_STATE { | ||
101 | uint8_t bytes[16]; | ||
102 | @@ -XXX,XX +XXX,XX @@ union CRYPTO_STATE { | ||
103 | #define CR_ST_WORD(state, i) (state.words[i]) | ||
104 | #endif | ||
105 | |||
106 | -void HELPER(crypto_aese)(void *vd, void *vm, uint32_t decrypt) | ||
107 | +static void do_crypto_aese(uint64_t *rd, uint64_t *rn, | ||
108 | + uint64_t *rm, bool decrypt) | ||
109 | { | ||
110 | static uint8_t const * const sbox[2] = { AES_sbox, AES_isbox }; | ||
111 | static uint8_t const * const shift[2] = { AES_shifts, AES_ishifts }; | ||
112 | - uint64_t *rd = vd; | ||
113 | - uint64_t *rm = vm; | ||
114 | union CRYPTO_STATE rk = { .l = { rm[0], rm[1] } }; | ||
115 | - union CRYPTO_STATE st = { .l = { rd[0], rd[1] } }; | ||
116 | + union CRYPTO_STATE st = { .l = { rn[0], rn[1] } }; | ||
117 | int i; | ||
118 | |||
119 | - assert(decrypt < 2); | ||
120 | - | ||
121 | /* xor state vector with round key */ | ||
122 | rk.l[0] ^= st.l[0]; | ||
123 | rk.l[1] ^= st.l[1]; | ||
124 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_aese)(void *vd, void *vm, uint32_t decrypt) | ||
125 | rd[1] = st.l[1]; | ||
126 | } | ||
127 | |||
128 | -void HELPER(crypto_aesmc)(void *vd, void *vm, uint32_t decrypt) | ||
129 | +void HELPER(crypto_aese)(void *vd, void *vn, void *vm, uint32_t desc) | ||
130 | +{ | ||
131 | + intptr_t i, opr_sz = simd_oprsz(desc); | ||
132 | + bool decrypt = simd_data(desc); | ||
133 | + | ||
134 | + for (i = 0; i < opr_sz; i += 16) { | ||
135 | + do_crypto_aese(vd + i, vn + i, vm + i, decrypt); | ||
136 | + } | ||
137 | + clear_tail(vd, opr_sz, simd_maxsz(desc)); | ||
138 | +} | ||
139 | + | ||
140 | +static void do_crypto_aesmc(uint64_t *rd, uint64_t *rm, bool decrypt) | ||
141 | { | ||
142 | static uint32_t const mc[][256] = { { | ||
143 | /* MixColumns lookup table */ | ||
144 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_aesmc)(void *vd, void *vm, uint32_t decrypt) | ||
145 | 0xbe805d9f, 0xb58d5491, 0xa89a4f83, 0xa397468d, | ||
146 | } }; | ||
147 | |||
148 | - uint64_t *rd = vd; | ||
149 | - uint64_t *rm = vm; | ||
150 | union CRYPTO_STATE st = { .l = { rm[0], rm[1] } }; | ||
151 | int i; | ||
152 | |||
153 | - assert(decrypt < 2); | ||
154 | - | ||
155 | for (i = 0; i < 16; i += 4) { | ||
156 | CR_ST_WORD(st, i >> 2) = | ||
157 | mc[decrypt][CR_ST_BYTE(st, i)] ^ | ||
158 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_aesmc)(void *vd, void *vm, uint32_t decrypt) | ||
159 | rd[1] = st.l[1]; | ||
160 | } | ||
161 | |||
162 | +void HELPER(crypto_aesmc)(void *vd, void *vm, uint32_t desc) | ||
163 | +{ | ||
164 | + intptr_t i, opr_sz = simd_oprsz(desc); | ||
165 | + bool decrypt = simd_data(desc); | ||
166 | + | ||
167 | + for (i = 0; i < opr_sz; i += 16) { | ||
168 | + do_crypto_aesmc(vd + i, vm + i, decrypt); | ||
169 | + } | ||
170 | + clear_tail(vd, opr_sz, simd_maxsz(desc)); | ||
171 | +} | ||
172 | + | ||
173 | /* | ||
174 | * SHA-1 logical functions | ||
75 | */ | 175 | */ |
76 | 176 | @@ -XXX,XX +XXX,XX @@ static uint8_t const sm4_sbox[] = { | |
77 | #include "qemu/osdep.h" | 177 | 0x79, 0xee, 0x5f, 0x3e, 0xd7, 0xcb, 0x39, 0x48, |
78 | +#include "hw/arm/armv7m.h" | ||
79 | #include "qapi/error.h" | ||
80 | #include "qemu-common.h" | ||
81 | #include "cpu.h" | ||
82 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps bitband_ops = { | ||
83 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
84 | }; | 178 | }; |
85 | 179 | ||
86 | -#define TYPE_BITBAND "ARM,bitband-memory" | 180 | -void HELPER(crypto_sm4e)(void *vd, void *vn) |
87 | -#define BITBAND(obj) OBJECT_CHECK(BitBandState, (obj), TYPE_BITBAND) | 181 | +static void do_crypto_sm4e(uint64_t *rd, uint64_t *rn, uint64_t *rm) |
88 | - | ||
89 | -typedef struct { | ||
90 | - /*< private >*/ | ||
91 | - SysBusDevice parent_obj; | ||
92 | - /*< public >*/ | ||
93 | - | ||
94 | - MemoryRegion iomem; | ||
95 | - uint32_t base; | ||
96 | -} BitBandState; | ||
97 | - | ||
98 | static void bitband_init(Object *obj) | ||
99 | { | 182 | { |
100 | BitBandState *s = BITBAND(obj); | 183 | - uint64_t *rd = vd; |
101 | @@ -XXX,XX +XXX,XX @@ static void armv7m_bitband_init(void) | 184 | - uint64_t *rn = vn; |
102 | 185 | - union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | |
103 | /* Board init. */ | 186 | - union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; |
104 | 187 | + union CRYPTO_STATE d = { .l = { rn[0], rn[1] } }; | |
105 | +static const hwaddr bitband_input_addr[ARMV7M_NUM_BITBANDS] = { | 188 | + union CRYPTO_STATE n = { .l = { rm[0], rm[1] } }; |
106 | + 0x20000000, 0x40000000 | 189 | uint32_t t, i; |
107 | +}; | 190 | |
108 | + | 191 | for (i = 0; i < 4; i++) { |
109 | +static const hwaddr bitband_output_addr[ARMV7M_NUM_BITBANDS] = { | 192 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sm4e)(void *vd, void *vn) |
110 | + 0x22000000, 0x42000000 | 193 | rd[1] = d.l[1]; |
111 | +}; | 194 | } |
112 | + | 195 | |
113 | +static void armv7m_instance_init(Object *obj) | 196 | -void HELPER(crypto_sm4ekey)(void *vd, void *vn, void* vm) |
114 | +{ | 197 | +void HELPER(crypto_sm4e)(void *vd, void *vn, void *vm, uint32_t desc) |
115 | + ARMv7MState *s = ARMV7M(obj); | 198 | +{ |
116 | + int i; | 199 | + intptr_t i, opr_sz = simd_oprsz(desc); |
117 | + | 200 | + |
118 | + /* Can't init the cpu here, we don't yet know which model to use */ | 201 | + for (i = 0; i < opr_sz; i += 16) { |
119 | + | 202 | + do_crypto_sm4e(vd + i, vn + i, vm + i); |
120 | + object_initialize(&s->nvic, sizeof(s->nvic), "armv7m_nvic"); | 203 | + } |
121 | + qdev_set_parent_bus(DEVICE(&s->nvic), sysbus_get_default()); | 204 | + clear_tail(vd, opr_sz, simd_maxsz(desc)); |
122 | + object_property_add_alias(obj, "num-irq", | 205 | +} |
123 | + OBJECT(&s->nvic), "num-irq", &error_abort); | 206 | + |
124 | + | 207 | +static void do_crypto_sm4ekey(uint64_t *rd, uint64_t *rn, uint64_t *rm) |
125 | + for (i = 0; i < ARRAY_SIZE(s->bitband); i++) { | 208 | { |
126 | + object_initialize(&s->bitband[i], sizeof(s->bitband[i]), TYPE_BITBAND); | 209 | - uint64_t *rd = vd; |
127 | + qdev_set_parent_bus(DEVICE(&s->bitband[i]), sysbus_get_default()); | 210 | - uint64_t *rn = vn; |
128 | + } | 211 | - uint64_t *rm = vm; |
129 | +} | 212 | union CRYPTO_STATE d; |
130 | + | 213 | union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; |
131 | +static void armv7m_realize(DeviceState *dev, Error **errp) | 214 | union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; |
132 | +{ | 215 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sm4ekey)(void *vd, void *vn, void* vm) |
133 | + ARMv7MState *s = ARMV7M(dev); | 216 | rd[0] = d.l[0]; |
134 | + Error *err = NULL; | 217 | rd[1] = d.l[1]; |
135 | + int i; | 218 | } |
136 | + char **cpustr; | 219 | + |
137 | + ObjectClass *oc; | 220 | +void HELPER(crypto_sm4ekey)(void *vd, void *vn, void* vm, uint32_t desc) |
138 | + const char *typename; | 221 | +{ |
139 | + CPUClass *cc; | 222 | + intptr_t i, opr_sz = simd_oprsz(desc); |
140 | + | 223 | + |
141 | + cpustr = g_strsplit(s->cpu_model, ",", 2); | 224 | + for (i = 0; i < opr_sz; i += 16) { |
142 | + | 225 | + do_crypto_sm4ekey(vd + i, vn + i, vm + i); |
143 | + oc = cpu_class_by_name(TYPE_ARM_CPU, cpustr[0]); | 226 | + } |
144 | + if (!oc) { | 227 | + clear_tail(vd, opr_sz, simd_maxsz(desc)); |
145 | + error_setg(errp, "Unknown CPU model %s", cpustr[0]); | 228 | +} |
146 | + g_strfreev(cpustr); | 229 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
230 | index XXXXXXX..XXXXXXX 100644 | ||
231 | --- a/target/arm/translate-a64.c | ||
232 | +++ b/target/arm/translate-a64.c | ||
233 | @@ -XXX,XX +XXX,XX @@ static void gen_gvec_fn4(DisasContext *s, bool is_q, int rd, int rn, int rm, | ||
234 | is_q ? 16 : 8, vec_full_reg_size(s)); | ||
235 | } | ||
236 | |||
237 | +/* Expand a 2-operand operation using an out-of-line helper. */ | ||
238 | +static void gen_gvec_op2_ool(DisasContext *s, bool is_q, int rd, | ||
239 | + int rn, int data, gen_helper_gvec_2 *fn) | ||
240 | +{ | ||
241 | + tcg_gen_gvec_2_ool(vec_full_reg_offset(s, rd), | ||
242 | + vec_full_reg_offset(s, rn), | ||
243 | + is_q ? 16 : 8, vec_full_reg_size(s), data, fn); | ||
244 | +} | ||
245 | + | ||
246 | /* Expand a 3-operand operation using an out-of-line helper. */ | ||
247 | static void gen_gvec_op3_ool(DisasContext *s, bool is_q, int rd, | ||
248 | int rn, int rm, int data, gen_helper_gvec_3 *fn) | ||
249 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_aes(DisasContext *s, uint32_t insn) | ||
250 | int rn = extract32(insn, 5, 5); | ||
251 | int rd = extract32(insn, 0, 5); | ||
252 | int decrypt; | ||
253 | - TCGv_ptr tcg_rd_ptr, tcg_rn_ptr; | ||
254 | - TCGv_i32 tcg_decrypt; | ||
255 | - CryptoThreeOpIntFn *genfn; | ||
256 | + gen_helper_gvec_2 *genfn2 = NULL; | ||
257 | + gen_helper_gvec_3 *genfn3 = NULL; | ||
258 | |||
259 | if (!dc_isar_feature(aa64_aes, s) || size != 0) { | ||
260 | unallocated_encoding(s); | ||
261 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_aes(DisasContext *s, uint32_t insn) | ||
262 | switch (opcode) { | ||
263 | case 0x4: /* AESE */ | ||
264 | decrypt = 0; | ||
265 | - genfn = gen_helper_crypto_aese; | ||
266 | + genfn3 = gen_helper_crypto_aese; | ||
267 | break; | ||
268 | case 0x6: /* AESMC */ | ||
269 | decrypt = 0; | ||
270 | - genfn = gen_helper_crypto_aesmc; | ||
271 | + genfn2 = gen_helper_crypto_aesmc; | ||
272 | break; | ||
273 | case 0x5: /* AESD */ | ||
274 | decrypt = 1; | ||
275 | - genfn = gen_helper_crypto_aese; | ||
276 | + genfn3 = gen_helper_crypto_aese; | ||
277 | break; | ||
278 | case 0x7: /* AESIMC */ | ||
279 | decrypt = 1; | ||
280 | - genfn = gen_helper_crypto_aesmc; | ||
281 | + genfn2 = gen_helper_crypto_aesmc; | ||
282 | break; | ||
283 | default: | ||
284 | unallocated_encoding(s); | ||
285 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_aes(DisasContext *s, uint32_t insn) | ||
286 | if (!fp_access_check(s)) { | ||
287 | return; | ||
288 | } | ||
289 | - | ||
290 | - tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
291 | - tcg_rn_ptr = vec_full_reg_ptr(s, rn); | ||
292 | - tcg_decrypt = tcg_const_i32(decrypt); | ||
293 | - | ||
294 | - genfn(tcg_rd_ptr, tcg_rn_ptr, tcg_decrypt); | ||
295 | - | ||
296 | - tcg_temp_free_ptr(tcg_rd_ptr); | ||
297 | - tcg_temp_free_ptr(tcg_rn_ptr); | ||
298 | - tcg_temp_free_i32(tcg_decrypt); | ||
299 | + if (genfn2) { | ||
300 | + gen_gvec_op2_ool(s, true, rd, rn, decrypt, genfn2); | ||
301 | + } else { | ||
302 | + gen_gvec_op3_ool(s, true, rd, rd, rn, decrypt, genfn3); | ||
303 | + } | ||
304 | } | ||
305 | |||
306 | /* Crypto three-reg SHA | ||
307 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
308 | int rn = extract32(insn, 5, 5); | ||
309 | int rd = extract32(insn, 0, 5); | ||
310 | bool feature; | ||
311 | - CryptoThreeOpFn *genfn; | ||
312 | + CryptoThreeOpFn *genfn = NULL; | ||
313 | + gen_helper_gvec_3 *oolfn = NULL; | ||
314 | |||
315 | if (o == 0) { | ||
316 | switch (opcode) { | ||
317 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
318 | break; | ||
319 | case 2: /* SM4EKEY */ | ||
320 | feature = dc_isar_feature(aa64_sm4, s); | ||
321 | - genfn = gen_helper_crypto_sm4ekey; | ||
322 | + oolfn = gen_helper_crypto_sm4ekey; | ||
323 | break; | ||
324 | default: | ||
325 | unallocated_encoding(s); | ||
326 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
327 | return; | ||
328 | } | ||
329 | |||
330 | + if (oolfn) { | ||
331 | + gen_gvec_op3_ool(s, true, rd, rn, rm, 0, oolfn); | ||
147 | + return; | 332 | + return; |
148 | + } | 333 | + } |
149 | + | 334 | + |
150 | + cc = CPU_CLASS(oc); | 335 | if (genfn) { |
151 | + typename = object_class_get_name(oc); | 336 | TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; |
152 | + cc->parse_features(typename, cpustr[1], &err); | 337 | |
153 | + g_strfreev(cpustr); | 338 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) |
154 | + if (err) { | 339 | TCGv_ptr tcg_rd_ptr, tcg_rn_ptr; |
155 | + error_propagate(errp, err); | 340 | bool feature; |
341 | CryptoTwoOpFn *genfn; | ||
342 | + gen_helper_gvec_3 *oolfn = NULL; | ||
343 | |||
344 | switch (opcode) { | ||
345 | case 0: /* SHA512SU0 */ | ||
346 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | ||
347 | break; | ||
348 | case 1: /* SM4E */ | ||
349 | feature = dc_isar_feature(aa64_sm4, s); | ||
350 | - genfn = gen_helper_crypto_sm4e; | ||
351 | + oolfn = gen_helper_crypto_sm4e; | ||
352 | break; | ||
353 | default: | ||
354 | unallocated_encoding(s); | ||
355 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | ||
356 | return; | ||
357 | } | ||
358 | |||
359 | + if (oolfn) { | ||
360 | + gen_gvec_op3_ool(s, true, rd, rd, rn, 0, oolfn); | ||
156 | + return; | 361 | + return; |
157 | + } | 362 | + } |
158 | + | 363 | + |
159 | + s->cpu = ARM_CPU(object_new(typename)); | 364 | tcg_rd_ptr = vec_full_reg_ptr(s, rd); |
160 | + if (!s->cpu) { | 365 | tcg_rn_ptr = vec_full_reg_ptr(s, rn); |
161 | + error_setg(errp, "Unknown CPU model %s", s->cpu_model); | 366 | |
162 | + return; | 367 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
163 | + } | 368 | index XXXXXXX..XXXXXXX 100644 |
164 | + | 369 | --- a/target/arm/translate.c |
165 | + object_property_set_bool(OBJECT(s->cpu), true, "realized", &err); | 370 | +++ b/target/arm/translate.c |
166 | + if (err != NULL) { | 371 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
167 | + error_propagate(errp, err); | 372 | if (!dc_isar_feature(aa32_aes, s) || ((rm | rd) & 1)) { |
168 | + return; | 373 | return 1; |
169 | + } | 374 | } |
170 | + | 375 | - ptr1 = vfp_reg_ptr(true, rd); |
171 | + /* Note that we must realize the NVIC after the CPU */ | 376 | - ptr2 = vfp_reg_ptr(true, rm); |
172 | + object_property_set_bool(OBJECT(&s->nvic), true, "realized", &err); | 377 | - |
173 | + if (err != NULL) { | 378 | - /* Bit 6 is the lowest opcode bit; it distinguishes between |
174 | + error_propagate(errp, err); | 379 | - * encryption (AESE/AESMC) and decryption (AESD/AESIMC) |
175 | + return; | 380 | - */ |
176 | + } | 381 | - tmp3 = tcg_const_i32(extract32(insn, 6, 1)); |
177 | + | 382 | - |
178 | + /* Alias the NVIC's input and output GPIOs as our own so the board | 383 | + /* |
179 | + * code can wire them up. (We do this in realize because the | 384 | + * Bit 6 is the lowest opcode bit; it distinguishes |
180 | + * NVIC doesn't create the input GPIO array until realize.) | 385 | + * between encryption (AESE/AESMC) and decryption |
181 | + */ | 386 | + * (AESD/AESIMC). |
182 | + qdev_pass_gpios(DEVICE(&s->nvic), dev, NULL); | 387 | + */ |
183 | + qdev_pass_gpios(DEVICE(&s->nvic), dev, "SYSRESETREQ"); | 388 | if (op == NEON_2RM_AESE) { |
184 | + | 389 | - gen_helper_crypto_aese(ptr1, ptr2, tmp3); |
185 | + /* Wire the NVIC up to the CPU */ | 390 | + tcg_gen_gvec_3_ool(vfp_reg_offset(true, rd), |
186 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->nvic), 0, | 391 | + vfp_reg_offset(true, rd), |
187 | + qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ)); | 392 | + vfp_reg_offset(true, rm), |
188 | + s->cpu->env.nvic = &s->nvic; | 393 | + 16, 16, extract32(insn, 6, 1), |
189 | + | 394 | + gen_helper_crypto_aese); |
190 | + for (i = 0; i < ARRAY_SIZE(s->bitband); i++) { | 395 | } else { |
191 | + Object *obj = OBJECT(&s->bitband[i]); | 396 | - gen_helper_crypto_aesmc(ptr1, ptr2, tmp3); |
192 | + SysBusDevice *sbd = SYS_BUS_DEVICE(&s->bitband[i]); | 397 | + tcg_gen_gvec_2_ool(vfp_reg_offset(true, rd), |
193 | + | 398 | + vfp_reg_offset(true, rm), |
194 | + object_property_set_int(obj, bitband_input_addr[i], "base", &err); | 399 | + 16, 16, extract32(insn, 6, 1), |
195 | + if (err != NULL) { | 400 | + gen_helper_crypto_aesmc); |
196 | + error_propagate(errp, err); | 401 | } |
197 | + return; | 402 | - tcg_temp_free_ptr(ptr1); |
198 | + } | 403 | - tcg_temp_free_ptr(ptr2); |
199 | + object_property_set_bool(obj, true, "realized", &err); | 404 | - tcg_temp_free_i32(tmp3); |
200 | + if (err != NULL) { | 405 | break; |
201 | + error_propagate(errp, err); | 406 | case NEON_2RM_SHA1H: |
202 | + return; | 407 | if (!dc_isar_feature(aa32_sha1, s) || ((rm | rd) & 1)) { |
203 | + } | 408 | diff --git a/target/arm/vec_helper.c b/target/arm/vec_helper.c |
204 | + | 409 | index XXXXXXX..XXXXXXX 100644 |
205 | + sysbus_mmio_map(sbd, 0, bitband_output_addr[i]); | 410 | --- a/target/arm/vec_helper.c |
206 | + } | 411 | +++ b/target/arm/vec_helper.c |
207 | +} | 412 | @@ -XXX,XX +XXX,XX @@ |
208 | + | 413 | #include "exec/helper-proto.h" |
209 | +static Property armv7m_properties[] = { | 414 | #include "tcg/tcg-gvec-desc.h" |
210 | + DEFINE_PROP_STRING("cpu-model", ARMv7MState, cpu_model), | 415 | #include "fpu/softfloat.h" |
211 | + DEFINE_PROP_END_OF_LIST(), | 416 | - |
212 | +}; | 417 | +#include "vec_internal.h" |
213 | + | 418 | |
214 | +static void armv7m_class_init(ObjectClass *klass, void *data) | 419 | /* Note that vector data is stored in host-endian 64-bit chunks, |
215 | +{ | 420 | so addressing units smaller than that needs a host-endian fixup. */ |
216 | + DeviceClass *dc = DEVICE_CLASS(klass); | 421 | @@ -XXX,XX +XXX,XX @@ |
217 | + | 422 | #define H4(x) (x) |
218 | + dc->realize = armv7m_realize; | 423 | #endif |
219 | + dc->props = armv7m_properties; | 424 | |
220 | +} | 425 | -static void clear_tail(void *vd, uintptr_t opr_sz, uintptr_t max_sz) |
221 | + | 426 | -{ |
222 | +static const TypeInfo armv7m_info = { | 427 | - uint64_t *d = vd + opr_sz; |
223 | + .name = TYPE_ARMV7M, | 428 | - uintptr_t i; |
224 | + .parent = TYPE_SYS_BUS_DEVICE, | 429 | - |
225 | + .instance_size = sizeof(ARMv7MState), | 430 | - for (i = opr_sz; i < max_sz; i += 8) { |
226 | + .instance_init = armv7m_instance_init, | 431 | - *d++ = 0; |
227 | + .class_init = armv7m_class_init, | 432 | - } |
228 | +}; | 433 | -} |
229 | + | 434 | - |
230 | static void armv7m_reset(void *opaque) | 435 | /* Signed saturating rounding doubling multiply-accumulate high half, 16-bit */ |
231 | { | 436 | static int16_t inl_qrdmlah_s16(int16_t src1, int16_t src2, |
232 | ARMCPU *cpu = opaque; | 437 | int16_t src3, uint32_t *sat) |
233 | @@ -XXX,XX +XXX,XX @@ static const TypeInfo bitband_info = { | ||
234 | static void armv7m_register_types(void) | ||
235 | { | ||
236 | type_register_static(&bitband_info); | ||
237 | + type_register_static(&armv7m_info); | ||
238 | } | ||
239 | |||
240 | type_init(armv7m_register_types) | ||
241 | -- | 438 | -- |
242 | 2.7.4 | 439 | 2.20.1 |
243 | 440 | ||
244 | 441 | diff view generated by jsdifflib |
1 | From: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | To Save and Restore ICC_SRE_EL1 register introduce vmstate | 3 | With this conversion, we will be able to use the same helpers |
4 | subsection and load only if non-zero. | 4 | with sve. This also fixes a bug in which we failed to clear |
5 | Also initialize icc_sre_el1 with to 0x7 in pre_load | 5 | the high bits of the SVE register after an AdvSIMD operation. |
6 | function. | ||
7 | 6 | ||
8 | Signed-off-by: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 20200514212831.31248-3-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
11 | Message-id: 1487850673-26455-3-git-send-email-vijay.kilari@gmail.com | ||
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 11 | --- |
14 | include/hw/intc/arm_gicv3_common.h | 1 + | 12 | target/arm/helper.h | 2 ++ |
15 | hw/intc/arm_gicv3_common.c | 36 ++++++++++++++++++++++++++++++++++++ | 13 | target/arm/translate-a64.h | 3 ++ |
16 | 2 files changed, 37 insertions(+) | 14 | target/arm/crypto_helper.c | 11 +++++++ |
15 | target/arm/translate-a64.c | 59 ++++++++++++++++++++------------------ | ||
16 | 4 files changed, 47 insertions(+), 28 deletions(-) | ||
17 | 17 | ||
18 | diff --git a/include/hw/intc/arm_gicv3_common.h b/include/hw/intc/arm_gicv3_common.h | 18 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
19 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/intc/arm_gicv3_common.h | 20 | --- a/target/arm/helper.h |
21 | +++ b/include/hw/intc/arm_gicv3_common.h | 21 | +++ b/target/arm/helper.h |
22 | @@ -XXX,XX +XXX,XX @@ struct GICv3CPUState { | 22 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(crypto_sm3partw2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) |
23 | uint8_t gicr_ipriorityr[GIC_INTERNAL]; | 23 | DEF_HELPER_FLAGS_4(crypto_sm4e, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
24 | 24 | DEF_HELPER_FLAGS_4(crypto_sm4ekey, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | |
25 | /* CPU interface */ | 25 | |
26 | + uint64_t icc_sre_el1; | 26 | +DEF_HELPER_FLAGS_4(crypto_rax1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
27 | uint64_t icc_ctlr_el1[2]; | 27 | + |
28 | uint64_t icc_pmr_el1; | 28 | DEF_HELPER_FLAGS_3(crc32, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) |
29 | uint64_t icc_bpr[3]; | 29 | DEF_HELPER_FLAGS_3(crc32c, TCG_CALL_NO_RWG_SE, i32, i32, i32, i32) |
30 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c | 30 | |
31 | diff --git a/target/arm/translate-a64.h b/target/arm/translate-a64.h | ||
31 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/hw/intc/arm_gicv3_common.c | 33 | --- a/target/arm/translate-a64.h |
33 | +++ b/hw/intc/arm_gicv3_common.c | 34 | +++ b/target/arm/translate-a64.h |
34 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_gicv3_cpu_virt = { | 35 | @@ -XXX,XX +XXX,XX @@ static inline int vec_full_reg_size(DisasContext *s) |
36 | |||
37 | bool disas_sve(DisasContext *, uint32_t); | ||
38 | |||
39 | +void gen_gvec_rax1(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
40 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz); | ||
41 | + | ||
42 | #endif /* TARGET_ARM_TRANSLATE_A64_H */ | ||
43 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | ||
44 | index XXXXXXX..XXXXXXX 100644 | ||
45 | --- a/target/arm/crypto_helper.c | ||
46 | +++ b/target/arm/crypto_helper.c | ||
47 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sm4ekey)(void *vd, void *vn, void* vm, uint32_t desc) | ||
35 | } | 48 | } |
36 | }; | 49 | clear_tail(vd, opr_sz, simd_maxsz(desc)); |
37 | 50 | } | |
38 | +static int icc_sre_el1_reg_pre_load(void *opaque) | 51 | + |
52 | +void HELPER(crypto_rax1)(void *vd, void *vn, void *vm, uint32_t desc) | ||
39 | +{ | 53 | +{ |
40 | + GICv3CPUState *cs = opaque; | 54 | + intptr_t i, opr_sz = simd_oprsz(desc); |
55 | + uint64_t *d = vd, *n = vn, *m = vm; | ||
41 | + | 56 | + |
42 | + /* | 57 | + for (i = 0; i < opr_sz / 8; ++i) { |
43 | + * If the sre_el1 subsection is not transferred this | 58 | + d[i] = n[i] ^ rol64(m[i], 1); |
44 | + * means SRE_EL1 is 0x7 (which might not be the same as | 59 | + } |
45 | + * our reset value). | 60 | + clear_tail(vd, opr_sz, simd_maxsz(desc)); |
46 | + */ | 61 | +} |
47 | + cs->icc_sre_el1 = 0x7; | 62 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
48 | + return 0; | 63 | index XXXXXXX..XXXXXXX 100644 |
64 | --- a/target/arm/translate-a64.c | ||
65 | +++ b/target/arm/translate-a64.c | ||
66 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha(DisasContext *s, uint32_t insn) | ||
67 | tcg_temp_free_ptr(tcg_rn_ptr); | ||
68 | } | ||
69 | |||
70 | +static void gen_rax1_i64(TCGv_i64 d, TCGv_i64 n, TCGv_i64 m) | ||
71 | +{ | ||
72 | + tcg_gen_rotli_i64(d, m, 1); | ||
73 | + tcg_gen_xor_i64(d, d, n); | ||
49 | +} | 74 | +} |
50 | + | 75 | + |
51 | +static bool icc_sre_el1_reg_needed(void *opaque) | 76 | +static void gen_rax1_vec(unsigned vece, TCGv_vec d, TCGv_vec n, TCGv_vec m) |
52 | +{ | 77 | +{ |
53 | + GICv3CPUState *cs = opaque; | 78 | + tcg_gen_rotli_vec(vece, d, m, 1); |
54 | + | 79 | + tcg_gen_xor_vec(vece, d, d, n); |
55 | + return cs->icc_sre_el1 != 7; | ||
56 | +} | 80 | +} |
57 | + | 81 | + |
58 | +const VMStateDescription vmstate_gicv3_cpu_sre_el1 = { | 82 | +void gen_gvec_rax1(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, |
59 | + .name = "arm_gicv3_cpu/sre_el1", | 83 | + uint32_t rm_ofs, uint32_t opr_sz, uint32_t max_sz) |
60 | + .version_id = 1, | 84 | +{ |
61 | + .minimum_version_id = 1, | 85 | + static const TCGOpcode vecop_list[] = { INDEX_op_rotli_vec, 0 }; |
62 | + .pre_load = icc_sre_el1_reg_pre_load, | 86 | + static const GVecGen3 op = { |
63 | + .needed = icc_sre_el1_reg_needed, | 87 | + .fni8 = gen_rax1_i64, |
64 | + .fields = (VMStateField[]) { | 88 | + .fniv = gen_rax1_vec, |
65 | + VMSTATE_UINT64(icc_sre_el1, GICv3CPUState), | 89 | + .opt_opc = vecop_list, |
66 | + VMSTATE_END_OF_LIST() | 90 | + .fno = gen_helper_crypto_rax1, |
67 | + } | 91 | + .vece = MO_64, |
68 | +}; | 92 | + }; |
93 | + tcg_gen_gvec_3(rd_ofs, rn_ofs, rm_ofs, opr_sz, max_sz, &op); | ||
94 | +} | ||
69 | + | 95 | + |
70 | static const VMStateDescription vmstate_gicv3_cpu = { | 96 | /* Crypto three-reg SHA512 |
71 | .name = "arm_gicv3_cpu", | 97 | * 31 21 20 16 15 14 13 12 11 10 9 5 4 0 |
72 | .version_id = 1, | 98 | * +-----------------------+------+---+---+-----+--------+------+------+ |
73 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_gicv3_cpu = { | 99 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) |
74 | .subsections = (const VMStateDescription * []) { | 100 | bool feature; |
75 | &vmstate_gicv3_cpu_virt, | 101 | CryptoThreeOpFn *genfn = NULL; |
76 | NULL | 102 | gen_helper_gvec_3 *oolfn = NULL; |
77 | + }, | 103 | + GVecGen3Fn *gvecfn = NULL; |
78 | + .subsections = (const VMStateDescription * []) { | 104 | |
79 | + &vmstate_gicv3_cpu_sre_el1, | 105 | if (o == 0) { |
80 | + NULL | 106 | switch (opcode) { |
107 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
108 | break; | ||
109 | case 3: /* RAX1 */ | ||
110 | feature = dc_isar_feature(aa64_sha3, s); | ||
111 | - genfn = NULL; | ||
112 | + gvecfn = gen_gvec_rax1; | ||
113 | break; | ||
114 | default: | ||
115 | g_assert_not_reached(); | ||
116 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
117 | |||
118 | if (oolfn) { | ||
119 | gen_gvec_op3_ool(s, true, rd, rn, rm, 0, oolfn); | ||
120 | - return; | ||
121 | - } | ||
122 | - | ||
123 | - if (genfn) { | ||
124 | + } else if (gvecfn) { | ||
125 | + gen_gvec_fn3(s, true, rd, rn, rm, gvecfn, MO_64); | ||
126 | + } else { | ||
127 | TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; | ||
128 | |||
129 | tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
130 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
131 | tcg_temp_free_ptr(tcg_rd_ptr); | ||
132 | tcg_temp_free_ptr(tcg_rn_ptr); | ||
133 | tcg_temp_free_ptr(tcg_rm_ptr); | ||
134 | - } else { | ||
135 | - TCGv_i64 tcg_op1, tcg_op2, tcg_res[2]; | ||
136 | - int pass; | ||
137 | - | ||
138 | - tcg_op1 = tcg_temp_new_i64(); | ||
139 | - tcg_op2 = tcg_temp_new_i64(); | ||
140 | - tcg_res[0] = tcg_temp_new_i64(); | ||
141 | - tcg_res[1] = tcg_temp_new_i64(); | ||
142 | - | ||
143 | - for (pass = 0; pass < 2; pass++) { | ||
144 | - read_vec_element(s, tcg_op1, rn, pass, MO_64); | ||
145 | - read_vec_element(s, tcg_op2, rm, pass, MO_64); | ||
146 | - | ||
147 | - tcg_gen_rotli_i64(tcg_res[pass], tcg_op2, 1); | ||
148 | - tcg_gen_xor_i64(tcg_res[pass], tcg_res[pass], tcg_op1); | ||
149 | - } | ||
150 | - write_vec_element(s, tcg_res[0], rd, 0, MO_64); | ||
151 | - write_vec_element(s, tcg_res[1], rd, 1, MO_64); | ||
152 | - | ||
153 | - tcg_temp_free_i64(tcg_op1); | ||
154 | - tcg_temp_free_i64(tcg_op2); | ||
155 | - tcg_temp_free_i64(tcg_res[0]); | ||
156 | - tcg_temp_free_i64(tcg_res[1]); | ||
81 | } | 157 | } |
82 | }; | 158 | } |
83 | 159 | ||
84 | -- | 160 | -- |
85 | 2.7.4 | 161 | 2.20.1 |
86 | 162 | ||
87 | 163 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Do not yet convert the helpers to loop over opr_sz, but the | ||
4 | descriptor allows the vector tail to be cleared. Which fixes | ||
5 | an existing bug vs SVE. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200514212831.31248-4-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.h | 15 +++++++----- | ||
13 | target/arm/crypto_helper.c | 37 +++++++++++++++++++++++----- | ||
14 | target/arm/translate-a64.c | 50 ++++++++++++-------------------------- | ||
15 | 3 files changed, 55 insertions(+), 47 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/helper.h | ||
20 | +++ b/target/arm/helper.h | ||
21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(crypto_sha256h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
22 | DEF_HELPER_FLAGS_2(crypto_sha256su0, TCG_CALL_NO_RWG, void, ptr, ptr) | ||
23 | DEF_HELPER_FLAGS_3(crypto_sha256su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
24 | |||
25 | -DEF_HELPER_FLAGS_3(crypto_sha512h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
26 | -DEF_HELPER_FLAGS_3(crypto_sha512h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
27 | -DEF_HELPER_FLAGS_2(crypto_sha512su0, TCG_CALL_NO_RWG, void, ptr, ptr) | ||
28 | -DEF_HELPER_FLAGS_3(crypto_sha512su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
29 | +DEF_HELPER_FLAGS_4(crypto_sha512h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_4(crypto_sha512h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_3(crypto_sha512su0, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
32 | +DEF_HELPER_FLAGS_4(crypto_sha512su1, TCG_CALL_NO_RWG, | ||
33 | + void, ptr, ptr, ptr, i32) | ||
34 | |||
35 | DEF_HELPER_FLAGS_5(crypto_sm3tt, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32, i32) | ||
36 | -DEF_HELPER_FLAGS_3(crypto_sm3partw1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
37 | -DEF_HELPER_FLAGS_3(crypto_sm3partw2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) | ||
38 | +DEF_HELPER_FLAGS_4(crypto_sm3partw1, TCG_CALL_NO_RWG, | ||
39 | + void, ptr, ptr, ptr, i32) | ||
40 | +DEF_HELPER_FLAGS_4(crypto_sm3partw2, TCG_CALL_NO_RWG, | ||
41 | + void, ptr, ptr, ptr, i32) | ||
42 | |||
43 | DEF_HELPER_FLAGS_4(crypto_sm4e, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
44 | DEF_HELPER_FLAGS_4(crypto_sm4ekey, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
45 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/crypto_helper.c | ||
48 | +++ b/target/arm/crypto_helper.c | ||
49 | @@ -XXX,XX +XXX,XX @@ union CRYPTO_STATE { | ||
50 | #define CR_ST_WORD(state, i) (state.words[i]) | ||
51 | #endif | ||
52 | |||
53 | +/* | ||
54 | + * The caller has not been converted to full gvec, and so only | ||
55 | + * modifies the low 16 bytes of the vector register. | ||
56 | + */ | ||
57 | +static void clear_tail_16(void *vd, uint32_t desc) | ||
58 | +{ | ||
59 | + int opr_sz = simd_oprsz(desc); | ||
60 | + int max_sz = simd_maxsz(desc); | ||
61 | + | ||
62 | + assert(opr_sz == 16); | ||
63 | + clear_tail(vd, opr_sz, max_sz); | ||
64 | +} | ||
65 | + | ||
66 | static void do_crypto_aese(uint64_t *rd, uint64_t *rn, | ||
67 | uint64_t *rm, bool decrypt) | ||
68 | { | ||
69 | @@ -XXX,XX +XXX,XX @@ static uint64_t s1_512(uint64_t x) | ||
70 | return ror64(x, 19) ^ ror64(x, 61) ^ (x >> 6); | ||
71 | } | ||
72 | |||
73 | -void HELPER(crypto_sha512h)(void *vd, void *vn, void *vm) | ||
74 | +void HELPER(crypto_sha512h)(void *vd, void *vn, void *vm, uint32_t desc) | ||
75 | { | ||
76 | uint64_t *rd = vd; | ||
77 | uint64_t *rn = vn; | ||
78 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha512h)(void *vd, void *vn, void *vm) | ||
79 | |||
80 | rd[0] = d0; | ||
81 | rd[1] = d1; | ||
82 | + | ||
83 | + clear_tail_16(vd, desc); | ||
84 | } | ||
85 | |||
86 | -void HELPER(crypto_sha512h2)(void *vd, void *vn, void *vm) | ||
87 | +void HELPER(crypto_sha512h2)(void *vd, void *vn, void *vm, uint32_t desc) | ||
88 | { | ||
89 | uint64_t *rd = vd; | ||
90 | uint64_t *rn = vn; | ||
91 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha512h2)(void *vd, void *vn, void *vm) | ||
92 | |||
93 | rd[0] = d0; | ||
94 | rd[1] = d1; | ||
95 | + | ||
96 | + clear_tail_16(vd, desc); | ||
97 | } | ||
98 | |||
99 | -void HELPER(crypto_sha512su0)(void *vd, void *vn) | ||
100 | +void HELPER(crypto_sha512su0)(void *vd, void *vn, uint32_t desc) | ||
101 | { | ||
102 | uint64_t *rd = vd; | ||
103 | uint64_t *rn = vn; | ||
104 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha512su0)(void *vd, void *vn) | ||
105 | |||
106 | rd[0] = d0; | ||
107 | rd[1] = d1; | ||
108 | + | ||
109 | + clear_tail_16(vd, desc); | ||
110 | } | ||
111 | |||
112 | -void HELPER(crypto_sha512su1)(void *vd, void *vn, void *vm) | ||
113 | +void HELPER(crypto_sha512su1)(void *vd, void *vn, void *vm, uint32_t desc) | ||
114 | { | ||
115 | uint64_t *rd = vd; | ||
116 | uint64_t *rn = vn; | ||
117 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha512su1)(void *vd, void *vn, void *vm) | ||
118 | |||
119 | rd[0] += s1_512(rn[0]) + rm[0]; | ||
120 | rd[1] += s1_512(rn[1]) + rm[1]; | ||
121 | + | ||
122 | + clear_tail_16(vd, desc); | ||
123 | } | ||
124 | |||
125 | -void HELPER(crypto_sm3partw1)(void *vd, void *vn, void *vm) | ||
126 | +void HELPER(crypto_sm3partw1)(void *vd, void *vn, void *vm, uint32_t desc) | ||
127 | { | ||
128 | uint64_t *rd = vd; | ||
129 | uint64_t *rn = vn; | ||
130 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sm3partw1)(void *vd, void *vn, void *vm) | ||
131 | |||
132 | rd[0] = d.l[0]; | ||
133 | rd[1] = d.l[1]; | ||
134 | + | ||
135 | + clear_tail_16(vd, desc); | ||
136 | } | ||
137 | |||
138 | -void HELPER(crypto_sm3partw2)(void *vd, void *vn, void *vm) | ||
139 | +void HELPER(crypto_sm3partw2)(void *vd, void *vn, void *vm, uint32_t desc) | ||
140 | { | ||
141 | uint64_t *rd = vd; | ||
142 | uint64_t *rn = vn; | ||
143 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sm3partw2)(void *vd, void *vn, void *vm) | ||
144 | |||
145 | rd[0] = d.l[0]; | ||
146 | rd[1] = d.l[1]; | ||
147 | + | ||
148 | + clear_tail_16(vd, desc); | ||
149 | } | ||
150 | |||
151 | void HELPER(crypto_sm3tt)(void *vd, void *vn, void *vm, uint32_t imm2, | ||
152 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/target/arm/translate-a64.c | ||
155 | +++ b/target/arm/translate-a64.c | ||
156 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
157 | int rn = extract32(insn, 5, 5); | ||
158 | int rd = extract32(insn, 0, 5); | ||
159 | bool feature; | ||
160 | - CryptoThreeOpFn *genfn = NULL; | ||
161 | gen_helper_gvec_3 *oolfn = NULL; | ||
162 | GVecGen3Fn *gvecfn = NULL; | ||
163 | |||
164 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
165 | switch (opcode) { | ||
166 | case 0: /* SHA512H */ | ||
167 | feature = dc_isar_feature(aa64_sha512, s); | ||
168 | - genfn = gen_helper_crypto_sha512h; | ||
169 | + oolfn = gen_helper_crypto_sha512h; | ||
170 | break; | ||
171 | case 1: /* SHA512H2 */ | ||
172 | feature = dc_isar_feature(aa64_sha512, s); | ||
173 | - genfn = gen_helper_crypto_sha512h2; | ||
174 | + oolfn = gen_helper_crypto_sha512h2; | ||
175 | break; | ||
176 | case 2: /* SHA512SU1 */ | ||
177 | feature = dc_isar_feature(aa64_sha512, s); | ||
178 | - genfn = gen_helper_crypto_sha512su1; | ||
179 | + oolfn = gen_helper_crypto_sha512su1; | ||
180 | break; | ||
181 | case 3: /* RAX1 */ | ||
182 | feature = dc_isar_feature(aa64_sha3, s); | ||
183 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
184 | switch (opcode) { | ||
185 | case 0: /* SM3PARTW1 */ | ||
186 | feature = dc_isar_feature(aa64_sm3, s); | ||
187 | - genfn = gen_helper_crypto_sm3partw1; | ||
188 | + oolfn = gen_helper_crypto_sm3partw1; | ||
189 | break; | ||
190 | case 1: /* SM3PARTW2 */ | ||
191 | feature = dc_isar_feature(aa64_sm3, s); | ||
192 | - genfn = gen_helper_crypto_sm3partw2; | ||
193 | + oolfn = gen_helper_crypto_sm3partw2; | ||
194 | break; | ||
195 | case 2: /* SM4EKEY */ | ||
196 | feature = dc_isar_feature(aa64_sm4, s); | ||
197 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha512(DisasContext *s, uint32_t insn) | ||
198 | |||
199 | if (oolfn) { | ||
200 | gen_gvec_op3_ool(s, true, rd, rn, rm, 0, oolfn); | ||
201 | - } else if (gvecfn) { | ||
202 | - gen_gvec_fn3(s, true, rd, rn, rm, gvecfn, MO_64); | ||
203 | } else { | ||
204 | - TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; | ||
205 | - | ||
206 | - tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
207 | - tcg_rn_ptr = vec_full_reg_ptr(s, rn); | ||
208 | - tcg_rm_ptr = vec_full_reg_ptr(s, rm); | ||
209 | - | ||
210 | - genfn(tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr); | ||
211 | - | ||
212 | - tcg_temp_free_ptr(tcg_rd_ptr); | ||
213 | - tcg_temp_free_ptr(tcg_rn_ptr); | ||
214 | - tcg_temp_free_ptr(tcg_rm_ptr); | ||
215 | + gen_gvec_fn3(s, true, rd, rn, rm, gvecfn, MO_64); | ||
216 | } | ||
217 | } | ||
218 | |||
219 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | ||
220 | int opcode = extract32(insn, 10, 2); | ||
221 | int rn = extract32(insn, 5, 5); | ||
222 | int rd = extract32(insn, 0, 5); | ||
223 | - TCGv_ptr tcg_rd_ptr, tcg_rn_ptr; | ||
224 | bool feature; | ||
225 | - CryptoTwoOpFn *genfn; | ||
226 | - gen_helper_gvec_3 *oolfn = NULL; | ||
227 | |||
228 | switch (opcode) { | ||
229 | case 0: /* SHA512SU0 */ | ||
230 | feature = dc_isar_feature(aa64_sha512, s); | ||
231 | - genfn = gen_helper_crypto_sha512su0; | ||
232 | break; | ||
233 | case 1: /* SM4E */ | ||
234 | feature = dc_isar_feature(aa64_sm4, s); | ||
235 | - oolfn = gen_helper_crypto_sm4e; | ||
236 | break; | ||
237 | default: | ||
238 | unallocated_encoding(s); | ||
239 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha512(DisasContext *s, uint32_t insn) | ||
240 | return; | ||
241 | } | ||
242 | |||
243 | - if (oolfn) { | ||
244 | - gen_gvec_op3_ool(s, true, rd, rd, rn, 0, oolfn); | ||
245 | - return; | ||
246 | + switch (opcode) { | ||
247 | + case 0: /* SHA512SU0 */ | ||
248 | + gen_gvec_op2_ool(s, true, rd, rn, 0, gen_helper_crypto_sha512su0); | ||
249 | + break; | ||
250 | + case 1: /* SM4E */ | ||
251 | + gen_gvec_op3_ool(s, true, rd, rd, rn, 0, gen_helper_crypto_sm4e); | ||
252 | + break; | ||
253 | + default: | ||
254 | + g_assert_not_reached(); | ||
255 | } | ||
256 | - | ||
257 | - tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
258 | - tcg_rn_ptr = vec_full_reg_ptr(s, rn); | ||
259 | - | ||
260 | - genfn(tcg_rd_ptr, tcg_rn_ptr); | ||
261 | - | ||
262 | - tcg_temp_free_ptr(tcg_rd_ptr); | ||
263 | - tcg_temp_free_ptr(tcg_rn_ptr); | ||
264 | } | ||
265 | |||
266 | /* Crypto four-register | ||
267 | -- | ||
268 | 2.20.1 | ||
269 | |||
270 | diff view generated by jsdifflib |
1 | Make the ARMv7M object take a memory region link which it uses | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | to wire up the bitband rather than having them always put | ||
3 | themselves in the system address space. | ||
4 | 2 | ||
3 | Do not yet convert the helpers to loop over opr_sz, but the | ||
4 | descriptor allows the vector tail to be cleared. Which fixes | ||
5 | an existing bug vs SVE. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200514212831.31248-5-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Message-id: 1487604965-23220-6-git-send-email-peter.maydell@linaro.org | ||
8 | --- | 11 | --- |
9 | include/hw/arm/armv7m.h | 10 ++++++++++ | 12 | target/arm/helper.h | 12 ++-- |
10 | hw/arm/armv7m.c | 23 ++++++++++++++++++++++- | 13 | target/arm/neon-dp.decode | 12 ++-- |
11 | 2 files changed, 32 insertions(+), 1 deletion(-) | 14 | target/arm/crypto_helper.c | 24 +++++-- |
15 | target/arm/translate-a64.c | 34 ++++----- | ||
16 | target/arm/translate-neon.inc.c | 124 +++++--------------------------- | ||
17 | target/arm/translate.c | 24 ++----- | ||
18 | 6 files changed, 67 insertions(+), 163 deletions(-) | ||
12 | 19 | ||
13 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | 20 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/include/hw/arm/armv7m.h | 22 | --- a/target/arm/helper.h |
16 | +++ b/include/hw/arm/armv7m.h | 23 | +++ b/target/arm/helper.h |
17 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 24 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_4(crypto_aese, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
18 | * + Named GPIO output SYSRESETREQ: signalled for guest AIRCR.SYSRESETREQ | 25 | DEF_HELPER_FLAGS_3(crypto_aesmc, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
19 | * + Property "cpu-model": CPU model to instantiate | 26 | |
20 | * + Property "num-irq": number of external IRQ lines | 27 | DEF_HELPER_FLAGS_4(crypto_sha1_3reg, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
21 | + * + Property "memory": MemoryRegion defining the physical address space | 28 | -DEF_HELPER_FLAGS_2(crypto_sha1h, TCG_CALL_NO_RWG, void, ptr, ptr) |
22 | + * that CPU accesses see. (The NVIC, bitbanding and other CPU-internal | 29 | -DEF_HELPER_FLAGS_2(crypto_sha1su1, TCG_CALL_NO_RWG, void, ptr, ptr) |
23 | + * devices will be automatically layered on top of this view.) | 30 | +DEF_HELPER_FLAGS_3(crypto_sha1h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
24 | */ | 31 | +DEF_HELPER_FLAGS_3(crypto_sha1su1, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
25 | typedef struct ARMv7MState { | 32 | |
26 | /*< private >*/ | 33 | -DEF_HELPER_FLAGS_3(crypto_sha256h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) |
27 | @@ -XXX,XX +XXX,XX @@ typedef struct ARMv7MState { | 34 | -DEF_HELPER_FLAGS_3(crypto_sha256h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) |
28 | BitBandState bitband[ARMV7M_NUM_BITBANDS]; | 35 | -DEF_HELPER_FLAGS_2(crypto_sha256su0, TCG_CALL_NO_RWG, void, ptr, ptr) |
29 | ARMCPU *cpu; | 36 | -DEF_HELPER_FLAGS_3(crypto_sha256su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr) |
30 | 37 | +DEF_HELPER_FLAGS_4(crypto_sha256h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | |
31 | + /* MemoryRegion we pass to the CPU, with our devices layered on | 38 | +DEF_HELPER_FLAGS_4(crypto_sha256h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
32 | + * top of the ones the board provides in board_memory. | 39 | +DEF_HELPER_FLAGS_3(crypto_sha256su0, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
33 | + */ | 40 | +DEF_HELPER_FLAGS_4(crypto_sha256su1, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
34 | + MemoryRegion container; | 41 | |
35 | + | 42 | DEF_HELPER_FLAGS_4(crypto_sha512h, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
36 | /* Properties */ | 43 | DEF_HELPER_FLAGS_4(crypto_sha512h2, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) |
37 | char *cpu_model; | 44 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
38 | + /* MemoryRegion the board provides to us (with its devices, RAM, etc) */ | 45 | index XXXXXXX..XXXXXXX 100644 |
39 | + MemoryRegion *board_memory; | 46 | --- a/target/arm/neon-dp.decode |
40 | } ARMv7MState; | 47 | +++ b/target/arm/neon-dp.decode |
41 | 48 | @@ -XXX,XX +XXX,XX @@ VPADD_3s 1111 001 0 0 . .. .... .... 1011 . . . 1 .... @3same_q0 | |
42 | #endif | 49 | |
43 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 50 | VQRDMLAH_3s 1111 001 1 0 . .. .... .... 1011 ... 1 .... @3same |
44 | index XXXXXXX..XXXXXXX 100644 | 51 | |
45 | --- a/hw/arm/armv7m.c | 52 | +@3same_crypto .... .... .... .... .... .... .... .... \ |
46 | +++ b/hw/arm/armv7m.c | 53 | + &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 q=1 |
47 | @@ -XXX,XX +XXX,XX @@ | 54 | + |
48 | #include "elf.h" | 55 | SHA1_3s 1111 001 0 0 . optype:2 .... .... 1100 . 1 . 0 .... \ |
49 | #include "sysemu/qtest.h" | 56 | vm=%vm_dp vn=%vn_dp vd=%vd_dp |
50 | #include "qemu/error-report.h" | 57 | -SHA256H_3s 1111 001 1 0 . 00 .... .... 1100 . 1 . 0 .... \ |
51 | +#include "exec/address-spaces.h" | 58 | - vm=%vm_dp vn=%vn_dp vd=%vd_dp |
52 | 59 | -SHA256H2_3s 1111 001 1 0 . 01 .... .... 1100 . 1 . 0 .... \ | |
53 | /* Bitbanded IO. Each word corresponds to a single bit. */ | 60 | - vm=%vm_dp vn=%vn_dp vd=%vd_dp |
54 | 61 | -SHA256SU1_3s 1111 001 1 0 . 10 .... .... 1100 . 1 . 0 .... \ | |
55 | @@ -XXX,XX +XXX,XX @@ static void armv7m_instance_init(Object *obj) | 62 | - vm=%vm_dp vn=%vn_dp vd=%vd_dp |
56 | 63 | +SHA256H_3s 1111 001 1 0 . 00 .... .... 1100 . 1 . 0 .... @3same_crypto | |
57 | /* Can't init the cpu here, we don't yet know which model to use */ | 64 | +SHA256H2_3s 1111 001 1 0 . 01 .... .... 1100 . 1 . 0 .... @3same_crypto |
58 | 65 | +SHA256SU1_3s 1111 001 1 0 . 10 .... .... 1100 . 1 . 0 .... @3same_crypto | |
59 | + object_property_add_link(obj, "memory", | 66 | |
60 | + TYPE_MEMORY_REGION, | 67 | VFMA_fp_3s 1111 001 0 0 . 0 . .... .... 1100 ... 1 .... @3same_fp |
61 | + (Object **)&s->board_memory, | 68 | VFMS_fp_3s 1111 001 0 0 . 1 . .... .... 1100 ... 1 .... @3same_fp |
62 | + qdev_prop_allow_set_link_before_realize, | 69 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c |
63 | + OBJ_PROP_LINK_UNREF_ON_RELEASE, | 70 | index XXXXXXX..XXXXXXX 100644 |
64 | + &error_abort); | 71 | --- a/target/arm/crypto_helper.c |
65 | + memory_region_init(&s->container, obj, "armv7m-container", UINT64_MAX); | 72 | +++ b/target/arm/crypto_helper.c |
66 | + | 73 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha1_3reg)(void *vd, void *vn, void *vm, uint32_t op) |
67 | object_initialize(&s->nvic, sizeof(s->nvic), "armv7m_nvic"); | 74 | rd[1] = d.l[1]; |
68 | qdev_set_parent_bus(DEVICE(&s->nvic), sysbus_get_default()); | 75 | } |
69 | object_property_add_alias(obj, "num-irq", | 76 | |
70 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | 77 | -void HELPER(crypto_sha1h)(void *vd, void *vm) |
71 | const char *typename; | 78 | +void HELPER(crypto_sha1h)(void *vd, void *vm, uint32_t desc) |
72 | CPUClass *cc; | 79 | { |
73 | 80 | uint64_t *rd = vd; | |
74 | + if (!s->board_memory) { | 81 | uint64_t *rm = vm; |
75 | + error_setg(errp, "memory property was not set"); | 82 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha1h)(void *vd, void *vm) |
76 | + return; | 83 | |
77 | + } | 84 | rd[0] = m.l[0]; |
78 | + | 85 | rd[1] = m.l[1]; |
79 | + memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -1); | 86 | + |
80 | + | 87 | + clear_tail_16(vd, desc); |
81 | cpustr = g_strsplit(s->cpu_model, ",", 2); | 88 | } |
82 | 89 | ||
83 | oc = cpu_class_by_name(TYPE_ARM_CPU, cpustr[0]); | 90 | -void HELPER(crypto_sha1su1)(void *vd, void *vm) |
84 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | 91 | +void HELPER(crypto_sha1su1)(void *vd, void *vm, uint32_t desc) |
92 | { | ||
93 | uint64_t *rd = vd; | ||
94 | uint64_t *rm = vm; | ||
95 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha1su1)(void *vd, void *vm) | ||
96 | |||
97 | rd[0] = d.l[0]; | ||
98 | rd[1] = d.l[1]; | ||
99 | + | ||
100 | + clear_tail_16(vd, desc); | ||
101 | } | ||
102 | |||
103 | /* | ||
104 | @@ -XXX,XX +XXX,XX @@ static uint32_t s1(uint32_t x) | ||
105 | return ror32(x, 17) ^ ror32(x, 19) ^ (x >> 10); | ||
106 | } | ||
107 | |||
108 | -void HELPER(crypto_sha256h)(void *vd, void *vn, void *vm) | ||
109 | +void HELPER(crypto_sha256h)(void *vd, void *vn, void *vm, uint32_t desc) | ||
110 | { | ||
111 | uint64_t *rd = vd; | ||
112 | uint64_t *rn = vn; | ||
113 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha256h)(void *vd, void *vn, void *vm) | ||
114 | |||
115 | rd[0] = d.l[0]; | ||
116 | rd[1] = d.l[1]; | ||
117 | + | ||
118 | + clear_tail_16(vd, desc); | ||
119 | } | ||
120 | |||
121 | -void HELPER(crypto_sha256h2)(void *vd, void *vn, void *vm) | ||
122 | +void HELPER(crypto_sha256h2)(void *vd, void *vn, void *vm, uint32_t desc) | ||
123 | { | ||
124 | uint64_t *rd = vd; | ||
125 | uint64_t *rn = vn; | ||
126 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha256h2)(void *vd, void *vn, void *vm) | ||
127 | |||
128 | rd[0] = d.l[0]; | ||
129 | rd[1] = d.l[1]; | ||
130 | + | ||
131 | + clear_tail_16(vd, desc); | ||
132 | } | ||
133 | |||
134 | -void HELPER(crypto_sha256su0)(void *vd, void *vm) | ||
135 | +void HELPER(crypto_sha256su0)(void *vd, void *vm, uint32_t desc) | ||
136 | { | ||
137 | uint64_t *rd = vd; | ||
138 | uint64_t *rm = vm; | ||
139 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha256su0)(void *vd, void *vm) | ||
140 | |||
141 | rd[0] = d.l[0]; | ||
142 | rd[1] = d.l[1]; | ||
143 | + | ||
144 | + clear_tail_16(vd, desc); | ||
145 | } | ||
146 | |||
147 | -void HELPER(crypto_sha256su1)(void *vd, void *vn, void *vm) | ||
148 | +void HELPER(crypto_sha256su1)(void *vd, void *vn, void *vm, uint32_t desc) | ||
149 | { | ||
150 | uint64_t *rd = vd; | ||
151 | uint64_t *rn = vn; | ||
152 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sha256su1)(void *vd, void *vn, void *vm) | ||
153 | |||
154 | rd[0] = d.l[0]; | ||
155 | rd[1] = d.l[1]; | ||
156 | + | ||
157 | + clear_tail_16(vd, desc); | ||
158 | } | ||
159 | |||
160 | /* | ||
161 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
162 | index XXXXXXX..XXXXXXX 100644 | ||
163 | --- a/target/arm/translate-a64.c | ||
164 | +++ b/target/arm/translate-a64.c | ||
165 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha(DisasContext *s, uint32_t insn) | ||
166 | int rm = extract32(insn, 16, 5); | ||
167 | int rn = extract32(insn, 5, 5); | ||
168 | int rd = extract32(insn, 0, 5); | ||
169 | - CryptoThreeOpFn *genfn; | ||
170 | - TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; | ||
171 | + gen_helper_gvec_3 *genfn; | ||
172 | bool feature; | ||
173 | |||
174 | if (size != 0) { | ||
175 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha(DisasContext *s, uint32_t insn) | ||
85 | return; | 176 | return; |
86 | } | 177 | } |
87 | 178 | ||
88 | + object_property_set_link(OBJECT(s->cpu), OBJECT(&s->container), "memory", | 179 | - tcg_rd_ptr = vec_full_reg_ptr(s, rd); |
89 | + &error_abort); | 180 | - tcg_rn_ptr = vec_full_reg_ptr(s, rn); |
90 | object_property_set_bool(OBJECT(s->cpu), true, "realized", &err); | 181 | - tcg_rm_ptr = vec_full_reg_ptr(s, rm); |
91 | if (err != NULL) { | 182 | - |
92 | error_propagate(errp, err); | 183 | if (genfn) { |
93 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | 184 | - genfn(tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr); |
94 | return; | 185 | + gen_gvec_op3_ool(s, true, rd, rn, rm, 0, genfn); |
95 | } | 186 | } else { |
96 | 187 | TCGv_i32 tcg_opcode = tcg_const_i32(opcode); | |
97 | - sysbus_mmio_map(sbd, 0, bitband_output_addr[i]); | 188 | + TCGv_ptr tcg_rd_ptr = vec_full_reg_ptr(s, rd); |
98 | + memory_region_add_subregion(&s->container, bitband_output_addr[i], | 189 | + TCGv_ptr tcg_rn_ptr = vec_full_reg_ptr(s, rn); |
99 | + sysbus_mmio_get_region(sbd, 0)); | 190 | + TCGv_ptr tcg_rm_ptr = vec_full_reg_ptr(s, rm); |
191 | |||
192 | gen_helper_crypto_sha1_3reg(tcg_rd_ptr, tcg_rn_ptr, | ||
193 | tcg_rm_ptr, tcg_opcode); | ||
194 | - tcg_temp_free_i32(tcg_opcode); | ||
195 | - } | ||
196 | |||
197 | - tcg_temp_free_ptr(tcg_rd_ptr); | ||
198 | - tcg_temp_free_ptr(tcg_rn_ptr); | ||
199 | - tcg_temp_free_ptr(tcg_rm_ptr); | ||
200 | + tcg_temp_free_i32(tcg_opcode); | ||
201 | + tcg_temp_free_ptr(tcg_rd_ptr); | ||
202 | + tcg_temp_free_ptr(tcg_rn_ptr); | ||
203 | + tcg_temp_free_ptr(tcg_rm_ptr); | ||
204 | + } | ||
205 | } | ||
206 | |||
207 | /* Crypto two-reg SHA | ||
208 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha(DisasContext *s, uint32_t insn) | ||
209 | int opcode = extract32(insn, 12, 5); | ||
210 | int rn = extract32(insn, 5, 5); | ||
211 | int rd = extract32(insn, 0, 5); | ||
212 | - CryptoTwoOpFn *genfn; | ||
213 | + gen_helper_gvec_2 *genfn; | ||
214 | bool feature; | ||
215 | - TCGv_ptr tcg_rd_ptr, tcg_rn_ptr; | ||
216 | |||
217 | if (size != 0) { | ||
218 | unallocated_encoding(s); | ||
219 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_two_reg_sha(DisasContext *s, uint32_t insn) | ||
220 | if (!fp_access_check(s)) { | ||
221 | return; | ||
100 | } | 222 | } |
101 | } | 223 | - |
102 | 224 | - tcg_rd_ptr = vec_full_reg_ptr(s, rd); | |
103 | @@ -XXX,XX +XXX,XX @@ DeviceState *armv7m_init(MemoryRegion *system_memory, int mem_size, int num_irq, | 225 | - tcg_rn_ptr = vec_full_reg_ptr(s, rn); |
104 | armv7m = qdev_create(NULL, "armv7m"); | 226 | - |
105 | qdev_prop_set_uint32(armv7m, "num-irq", num_irq); | 227 | - genfn(tcg_rd_ptr, tcg_rn_ptr); |
106 | qdev_prop_set_string(armv7m, "cpu-model", cpu_model); | 228 | - |
107 | + object_property_set_link(OBJECT(armv7m), OBJECT(get_system_memory()), | 229 | - tcg_temp_free_ptr(tcg_rd_ptr); |
108 | + "memory", &error_abort); | 230 | - tcg_temp_free_ptr(tcg_rn_ptr); |
109 | /* This will exit with an error if the user passed us a bad cpu_model */ | 231 | + gen_gvec_op2_ool(s, true, rd, rn, 0, genfn); |
110 | qdev_init_nofail(armv7m); | 232 | } |
111 | 233 | ||
234 | static void gen_rax1_i64(TCGv_i64 d, TCGv_i64 n, TCGv_i64 m) | ||
235 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
236 | index XXXXXXX..XXXXXXX 100644 | ||
237 | --- a/target/arm/translate-neon.inc.c | ||
238 | +++ b/target/arm/translate-neon.inc.c | ||
239 | @@ -XXX,XX +XXX,XX @@ DO_3SAME_CMP(VCGE_S, TCG_COND_GE) | ||
240 | DO_3SAME_CMP(VCGE_U, TCG_COND_GEU) | ||
241 | DO_3SAME_CMP(VCEQ, TCG_COND_EQ) | ||
242 | |||
243 | -static void gen_VMUL_p_3s(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, | ||
244 | - uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) | ||
245 | -{ | ||
246 | - tcg_gen_gvec_3_ool(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, | ||
247 | - 0, gen_helper_gvec_pmul_b); | ||
248 | -} | ||
249 | +#define WRAP_OOL_FN(WRAPNAME, FUNC) \ | ||
250 | + static void WRAPNAME(unsigned vece, uint32_t rd_ofs, uint32_t rn_ofs, \ | ||
251 | + uint32_t rm_ofs, uint32_t oprsz, uint32_t maxsz) \ | ||
252 | + { \ | ||
253 | + tcg_gen_gvec_3_ool(rd_ofs, rn_ofs, rm_ofs, oprsz, maxsz, 0, FUNC); \ | ||
254 | + } | ||
255 | + | ||
256 | +WRAP_OOL_FN(gen_VMUL_p_3s, gen_helper_gvec_pmul_b) | ||
257 | |||
258 | static bool trans_VMUL_p_3s(DisasContext *s, arg_3same *a) | ||
259 | { | ||
260 | @@ -XXX,XX +XXX,XX @@ static bool trans_SHA1_3s(DisasContext *s, arg_SHA1_3s *a) | ||
261 | return true; | ||
262 | } | ||
263 | |||
264 | -static bool trans_SHA256H_3s(DisasContext *s, arg_SHA256H_3s *a) | ||
265 | -{ | ||
266 | - TCGv_ptr ptr1, ptr2, ptr3; | ||
267 | - | ||
268 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
269 | - !dc_isar_feature(aa32_sha2, s)) { | ||
270 | - return false; | ||
271 | +#define DO_SHA2(NAME, FUNC) \ | ||
272 | + WRAP_OOL_FN(gen_##NAME##_3s, FUNC) \ | ||
273 | + static bool trans_##NAME##_3s(DisasContext *s, arg_3same *a) \ | ||
274 | + { \ | ||
275 | + if (!dc_isar_feature(aa32_sha2, s)) { \ | ||
276 | + return false; \ | ||
277 | + } \ | ||
278 | + return do_3same(s, a, gen_##NAME##_3s); \ | ||
279 | } | ||
280 | |||
281 | - /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
282 | - if (!dc_isar_feature(aa32_simd_r32, s) && | ||
283 | - ((a->vd | a->vn | a->vm) & 0x10)) { | ||
284 | - return false; | ||
285 | - } | ||
286 | - | ||
287 | - if ((a->vn | a->vm | a->vd) & 1) { | ||
288 | - return false; | ||
289 | - } | ||
290 | - | ||
291 | - if (!vfp_access_check(s)) { | ||
292 | - return true; | ||
293 | - } | ||
294 | - | ||
295 | - ptr1 = vfp_reg_ptr(true, a->vd); | ||
296 | - ptr2 = vfp_reg_ptr(true, a->vn); | ||
297 | - ptr3 = vfp_reg_ptr(true, a->vm); | ||
298 | - gen_helper_crypto_sha256h(ptr1, ptr2, ptr3); | ||
299 | - tcg_temp_free_ptr(ptr1); | ||
300 | - tcg_temp_free_ptr(ptr2); | ||
301 | - tcg_temp_free_ptr(ptr3); | ||
302 | - | ||
303 | - return true; | ||
304 | -} | ||
305 | - | ||
306 | -static bool trans_SHA256H2_3s(DisasContext *s, arg_SHA256H2_3s *a) | ||
307 | -{ | ||
308 | - TCGv_ptr ptr1, ptr2, ptr3; | ||
309 | - | ||
310 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
311 | - !dc_isar_feature(aa32_sha2, s)) { | ||
312 | - return false; | ||
313 | - } | ||
314 | - | ||
315 | - /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
316 | - if (!dc_isar_feature(aa32_simd_r32, s) && | ||
317 | - ((a->vd | a->vn | a->vm) & 0x10)) { | ||
318 | - return false; | ||
319 | - } | ||
320 | - | ||
321 | - if ((a->vn | a->vm | a->vd) & 1) { | ||
322 | - return false; | ||
323 | - } | ||
324 | - | ||
325 | - if (!vfp_access_check(s)) { | ||
326 | - return true; | ||
327 | - } | ||
328 | - | ||
329 | - ptr1 = vfp_reg_ptr(true, a->vd); | ||
330 | - ptr2 = vfp_reg_ptr(true, a->vn); | ||
331 | - ptr3 = vfp_reg_ptr(true, a->vm); | ||
332 | - gen_helper_crypto_sha256h2(ptr1, ptr2, ptr3); | ||
333 | - tcg_temp_free_ptr(ptr1); | ||
334 | - tcg_temp_free_ptr(ptr2); | ||
335 | - tcg_temp_free_ptr(ptr3); | ||
336 | - | ||
337 | - return true; | ||
338 | -} | ||
339 | - | ||
340 | -static bool trans_SHA256SU1_3s(DisasContext *s, arg_SHA256SU1_3s *a) | ||
341 | -{ | ||
342 | - TCGv_ptr ptr1, ptr2, ptr3; | ||
343 | - | ||
344 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
345 | - !dc_isar_feature(aa32_sha2, s)) { | ||
346 | - return false; | ||
347 | - } | ||
348 | - | ||
349 | - /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
350 | - if (!dc_isar_feature(aa32_simd_r32, s) && | ||
351 | - ((a->vd | a->vn | a->vm) & 0x10)) { | ||
352 | - return false; | ||
353 | - } | ||
354 | - | ||
355 | - if ((a->vn | a->vm | a->vd) & 1) { | ||
356 | - return false; | ||
357 | - } | ||
358 | - | ||
359 | - if (!vfp_access_check(s)) { | ||
360 | - return true; | ||
361 | - } | ||
362 | - | ||
363 | - ptr1 = vfp_reg_ptr(true, a->vd); | ||
364 | - ptr2 = vfp_reg_ptr(true, a->vn); | ||
365 | - ptr3 = vfp_reg_ptr(true, a->vm); | ||
366 | - gen_helper_crypto_sha256su1(ptr1, ptr2, ptr3); | ||
367 | - tcg_temp_free_ptr(ptr1); | ||
368 | - tcg_temp_free_ptr(ptr2); | ||
369 | - tcg_temp_free_ptr(ptr3); | ||
370 | - | ||
371 | - return true; | ||
372 | -} | ||
373 | +DO_SHA2(SHA256H, gen_helper_crypto_sha256h) | ||
374 | +DO_SHA2(SHA256H2, gen_helper_crypto_sha256h2) | ||
375 | +DO_SHA2(SHA256SU1, gen_helper_crypto_sha256su1) | ||
376 | |||
377 | #define DO_3SAME_64(INSN, FUNC) \ | ||
378 | static void gen_##INSN##_3s(unsigned vece, uint32_t rd_ofs, \ | ||
379 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
380 | index XXXXXXX..XXXXXXX 100644 | ||
381 | --- a/target/arm/translate.c | ||
382 | +++ b/target/arm/translate.c | ||
383 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
384 | int vec_size; | ||
385 | uint32_t imm; | ||
386 | TCGv_i32 tmp, tmp2, tmp3, tmp4, tmp5; | ||
387 | - TCGv_ptr ptr1, ptr2; | ||
388 | + TCGv_ptr ptr1; | ||
389 | TCGv_i64 tmp64; | ||
390 | |||
391 | if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
392 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
393 | if (!dc_isar_feature(aa32_sha1, s) || ((rm | rd) & 1)) { | ||
394 | return 1; | ||
395 | } | ||
396 | - ptr1 = vfp_reg_ptr(true, rd); | ||
397 | - ptr2 = vfp_reg_ptr(true, rm); | ||
398 | - | ||
399 | - gen_helper_crypto_sha1h(ptr1, ptr2); | ||
400 | - | ||
401 | - tcg_temp_free_ptr(ptr1); | ||
402 | - tcg_temp_free_ptr(ptr2); | ||
403 | + tcg_gen_gvec_2_ool(rd_ofs, rm_ofs, 16, 16, 0, | ||
404 | + gen_helper_crypto_sha1h); | ||
405 | break; | ||
406 | case NEON_2RM_SHA1SU1: | ||
407 | if ((rm | rd) & 1) { | ||
408 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
409 | } else if (!dc_isar_feature(aa32_sha1, s)) { | ||
410 | return 1; | ||
411 | } | ||
412 | - ptr1 = vfp_reg_ptr(true, rd); | ||
413 | - ptr2 = vfp_reg_ptr(true, rm); | ||
414 | - if (q) { | ||
415 | - gen_helper_crypto_sha256su0(ptr1, ptr2); | ||
416 | - } else { | ||
417 | - gen_helper_crypto_sha1su1(ptr1, ptr2); | ||
418 | - } | ||
419 | - tcg_temp_free_ptr(ptr1); | ||
420 | - tcg_temp_free_ptr(ptr2); | ||
421 | + tcg_gen_gvec_2_ool(rd_ofs, rm_ofs, 16, 16, 0, | ||
422 | + q ? gen_helper_crypto_sha256su0 | ||
423 | + : gen_helper_crypto_sha1su1); | ||
424 | break; | ||
425 | - | ||
426 | case NEON_2RM_VMVN: | ||
427 | tcg_gen_gvec_not(0, rd_ofs, rm_ofs, vec_size, vec_size); | ||
428 | break; | ||
112 | -- | 429 | -- |
113 | 2.7.4 | 430 | 2.20.1 |
114 | 431 | ||
115 | 432 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | From: Richard Henderson <richard.henderson@linaro.org> | |
2 | |||
3 | Rather than passing an opcode to a helper, fully decode the | ||
4 | operation at translate time. Use clear_tail_16 to zap the | ||
5 | balance of the SVE register with the AdvSIMD write. | ||
6 | |||
7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20200514212831.31248-6-richard.henderson@linaro.org | ||
9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/helper.h | 5 +- | ||
13 | target/arm/neon-dp.decode | 6 +- | ||
14 | target/arm/crypto_helper.c | 99 +++++++++++++++++++++------------ | ||
15 | target/arm/translate-a64.c | 29 ++++------ | ||
16 | target/arm/translate-neon.inc.c | 46 ++++----------- | ||
17 | 5 files changed, 93 insertions(+), 92 deletions(-) | ||
18 | |||
19 | diff --git a/target/arm/helper.h b/target/arm/helper.h | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/target/arm/helper.h | ||
22 | +++ b/target/arm/helper.h | ||
23 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_2(neon_qzip32, TCG_CALL_NO_RWG, void, ptr, ptr) | ||
24 | DEF_HELPER_FLAGS_4(crypto_aese, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
25 | DEF_HELPER_FLAGS_3(crypto_aesmc, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
26 | |||
27 | -DEF_HELPER_FLAGS_4(crypto_sha1_3reg, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_4(crypto_sha1su0, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_4(crypto_sha1c, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
30 | +DEF_HELPER_FLAGS_4(crypto_sha1p, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
31 | +DEF_HELPER_FLAGS_4(crypto_sha1m, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
32 | DEF_HELPER_FLAGS_3(crypto_sha1h, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
33 | DEF_HELPER_FLAGS_3(crypto_sha1su1, TCG_CALL_NO_RWG, void, ptr, ptr, i32) | ||
34 | |||
35 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
36 | index XXXXXXX..XXXXXXX 100644 | ||
37 | --- a/target/arm/neon-dp.decode | ||
38 | +++ b/target/arm/neon-dp.decode | ||
39 | @@ -XXX,XX +XXX,XX @@ VQRDMLAH_3s 1111 001 1 0 . .. .... .... 1011 ... 1 .... @3same | ||
40 | @3same_crypto .... .... .... .... .... .... .... .... \ | ||
41 | &3same vm=%vm_dp vn=%vn_dp vd=%vd_dp size=0 q=1 | ||
42 | |||
43 | -SHA1_3s 1111 001 0 0 . optype:2 .... .... 1100 . 1 . 0 .... \ | ||
44 | - vm=%vm_dp vn=%vn_dp vd=%vd_dp | ||
45 | +SHA1C_3s 1111 001 0 0 . 00 .... .... 1100 . 1 . 0 .... @3same_crypto | ||
46 | +SHA1P_3s 1111 001 0 0 . 01 .... .... 1100 . 1 . 0 .... @3same_crypto | ||
47 | +SHA1M_3s 1111 001 0 0 . 10 .... .... 1100 . 1 . 0 .... @3same_crypto | ||
48 | +SHA1SU0_3s 1111 001 0 0 . 11 .... .... 1100 . 1 . 0 .... @3same_crypto | ||
49 | SHA256H_3s 1111 001 1 0 . 00 .... .... 1100 . 1 . 0 .... @3same_crypto | ||
50 | SHA256H2_3s 1111 001 1 0 . 01 .... .... 1100 . 1 . 0 .... @3same_crypto | ||
51 | SHA256SU1_3s 1111 001 1 0 . 10 .... .... 1100 . 1 . 0 .... @3same_crypto | ||
52 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | ||
53 | index XXXXXXX..XXXXXXX 100644 | ||
54 | --- a/target/arm/crypto_helper.c | ||
55 | +++ b/target/arm/crypto_helper.c | ||
56 | @@ -XXX,XX +XXX,XX @@ union CRYPTO_STATE { | ||
57 | }; | ||
58 | |||
59 | #ifdef HOST_WORDS_BIGENDIAN | ||
60 | -#define CR_ST_BYTE(state, i) (state.bytes[(15 - (i)) ^ 8]) | ||
61 | -#define CR_ST_WORD(state, i) (state.words[(3 - (i)) ^ 2]) | ||
62 | +#define CR_ST_BYTE(state, i) ((state).bytes[(15 - (i)) ^ 8]) | ||
63 | +#define CR_ST_WORD(state, i) ((state).words[(3 - (i)) ^ 2]) | ||
64 | #else | ||
65 | -#define CR_ST_BYTE(state, i) (state.bytes[i]) | ||
66 | -#define CR_ST_WORD(state, i) (state.words[i]) | ||
67 | +#define CR_ST_BYTE(state, i) ((state).bytes[i]) | ||
68 | +#define CR_ST_WORD(state, i) ((state).words[i]) | ||
69 | #endif | ||
70 | |||
71 | /* | ||
72 | @@ -XXX,XX +XXX,XX @@ static uint32_t maj(uint32_t x, uint32_t y, uint32_t z) | ||
73 | return (x & y) | ((x | y) & z); | ||
74 | } | ||
75 | |||
76 | -void HELPER(crypto_sha1_3reg)(void *vd, void *vn, void *vm, uint32_t op) | ||
77 | +void HELPER(crypto_sha1su0)(void *vd, void *vn, void *vm, uint32_t desc) | ||
78 | +{ | ||
79 | + uint64_t *d = vd, *n = vn, *m = vm; | ||
80 | + uint64_t d0, d1; | ||
81 | + | ||
82 | + d0 = d[1] ^ d[0] ^ m[0]; | ||
83 | + d1 = n[0] ^ d[1] ^ m[1]; | ||
84 | + d[0] = d0; | ||
85 | + d[1] = d1; | ||
86 | + | ||
87 | + clear_tail_16(vd, desc); | ||
88 | +} | ||
89 | + | ||
90 | +static inline void crypto_sha1_3reg(uint64_t *rd, uint64_t *rn, | ||
91 | + uint64_t *rm, uint32_t desc, | ||
92 | + uint32_t (*fn)(union CRYPTO_STATE *d)) | ||
93 | { | ||
94 | - uint64_t *rd = vd; | ||
95 | - uint64_t *rn = vn; | ||
96 | - uint64_t *rm = vm; | ||
97 | union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
98 | union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
99 | union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
100 | + int i; | ||
101 | |||
102 | - if (op == 3) { /* sha1su0 */ | ||
103 | - d.l[0] ^= d.l[1] ^ m.l[0]; | ||
104 | - d.l[1] ^= n.l[0] ^ m.l[1]; | ||
105 | - } else { | ||
106 | - int i; | ||
107 | + for (i = 0; i < 4; i++) { | ||
108 | + uint32_t t = fn(&d); | ||
109 | |||
110 | - for (i = 0; i < 4; i++) { | ||
111 | - uint32_t t; | ||
112 | + t += rol32(CR_ST_WORD(d, 0), 5) + CR_ST_WORD(n, 0) | ||
113 | + + CR_ST_WORD(m, i); | ||
114 | |||
115 | - switch (op) { | ||
116 | - case 0: /* sha1c */ | ||
117 | - t = cho(CR_ST_WORD(d, 1), CR_ST_WORD(d, 2), CR_ST_WORD(d, 3)); | ||
118 | - break; | ||
119 | - case 1: /* sha1p */ | ||
120 | - t = par(CR_ST_WORD(d, 1), CR_ST_WORD(d, 2), CR_ST_WORD(d, 3)); | ||
121 | - break; | ||
122 | - case 2: /* sha1m */ | ||
123 | - t = maj(CR_ST_WORD(d, 1), CR_ST_WORD(d, 2), CR_ST_WORD(d, 3)); | ||
124 | - break; | ||
125 | - default: | ||
126 | - g_assert_not_reached(); | ||
127 | - } | ||
128 | - t += rol32(CR_ST_WORD(d, 0), 5) + CR_ST_WORD(n, 0) | ||
129 | - + CR_ST_WORD(m, i); | ||
130 | - | ||
131 | - CR_ST_WORD(n, 0) = CR_ST_WORD(d, 3); | ||
132 | - CR_ST_WORD(d, 3) = CR_ST_WORD(d, 2); | ||
133 | - CR_ST_WORD(d, 2) = ror32(CR_ST_WORD(d, 1), 2); | ||
134 | - CR_ST_WORD(d, 1) = CR_ST_WORD(d, 0); | ||
135 | - CR_ST_WORD(d, 0) = t; | ||
136 | - } | ||
137 | + CR_ST_WORD(n, 0) = CR_ST_WORD(d, 3); | ||
138 | + CR_ST_WORD(d, 3) = CR_ST_WORD(d, 2); | ||
139 | + CR_ST_WORD(d, 2) = ror32(CR_ST_WORD(d, 1), 2); | ||
140 | + CR_ST_WORD(d, 1) = CR_ST_WORD(d, 0); | ||
141 | + CR_ST_WORD(d, 0) = t; | ||
142 | } | ||
143 | rd[0] = d.l[0]; | ||
144 | rd[1] = d.l[1]; | ||
145 | + | ||
146 | + clear_tail_16(rd, desc); | ||
147 | +} | ||
148 | + | ||
149 | +static uint32_t do_sha1c(union CRYPTO_STATE *d) | ||
150 | +{ | ||
151 | + return cho(CR_ST_WORD(*d, 1), CR_ST_WORD(*d, 2), CR_ST_WORD(*d, 3)); | ||
152 | +} | ||
153 | + | ||
154 | +void HELPER(crypto_sha1c)(void *vd, void *vn, void *vm, uint32_t desc) | ||
155 | +{ | ||
156 | + crypto_sha1_3reg(vd, vn, vm, desc, do_sha1c); | ||
157 | +} | ||
158 | + | ||
159 | +static uint32_t do_sha1p(union CRYPTO_STATE *d) | ||
160 | +{ | ||
161 | + return par(CR_ST_WORD(*d, 1), CR_ST_WORD(*d, 2), CR_ST_WORD(*d, 3)); | ||
162 | +} | ||
163 | + | ||
164 | +void HELPER(crypto_sha1p)(void *vd, void *vn, void *vm, uint32_t desc) | ||
165 | +{ | ||
166 | + crypto_sha1_3reg(vd, vn, vm, desc, do_sha1p); | ||
167 | +} | ||
168 | + | ||
169 | +static uint32_t do_sha1m(union CRYPTO_STATE *d) | ||
170 | +{ | ||
171 | + return maj(CR_ST_WORD(*d, 1), CR_ST_WORD(*d, 2), CR_ST_WORD(*d, 3)); | ||
172 | +} | ||
173 | + | ||
174 | +void HELPER(crypto_sha1m)(void *vd, void *vn, void *vm, uint32_t desc) | ||
175 | +{ | ||
176 | + crypto_sha1_3reg(vd, vn, vm, desc, do_sha1m); | ||
177 | } | ||
178 | |||
179 | void HELPER(crypto_sha1h)(void *vd, void *vm, uint32_t desc) | ||
180 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c | ||
181 | index XXXXXXX..XXXXXXX 100644 | ||
182 | --- a/target/arm/translate-a64.c | ||
183 | +++ b/target/arm/translate-a64.c | ||
184 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha(DisasContext *s, uint32_t insn) | ||
185 | |||
186 | switch (opcode) { | ||
187 | case 0: /* SHA1C */ | ||
188 | + genfn = gen_helper_crypto_sha1c; | ||
189 | + feature = dc_isar_feature(aa64_sha1, s); | ||
190 | + break; | ||
191 | case 1: /* SHA1P */ | ||
192 | + genfn = gen_helper_crypto_sha1p; | ||
193 | + feature = dc_isar_feature(aa64_sha1, s); | ||
194 | + break; | ||
195 | case 2: /* SHA1M */ | ||
196 | + genfn = gen_helper_crypto_sha1m; | ||
197 | + feature = dc_isar_feature(aa64_sha1, s); | ||
198 | + break; | ||
199 | case 3: /* SHA1SU0 */ | ||
200 | - genfn = NULL; | ||
201 | + genfn = gen_helper_crypto_sha1su0; | ||
202 | feature = dc_isar_feature(aa64_sha1, s); | ||
203 | break; | ||
204 | case 4: /* SHA256H */ | ||
205 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_sha(DisasContext *s, uint32_t insn) | ||
206 | if (!fp_access_check(s)) { | ||
207 | return; | ||
208 | } | ||
209 | - | ||
210 | - if (genfn) { | ||
211 | - gen_gvec_op3_ool(s, true, rd, rn, rm, 0, genfn); | ||
212 | - } else { | ||
213 | - TCGv_i32 tcg_opcode = tcg_const_i32(opcode); | ||
214 | - TCGv_ptr tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
215 | - TCGv_ptr tcg_rn_ptr = vec_full_reg_ptr(s, rn); | ||
216 | - TCGv_ptr tcg_rm_ptr = vec_full_reg_ptr(s, rm); | ||
217 | - | ||
218 | - gen_helper_crypto_sha1_3reg(tcg_rd_ptr, tcg_rn_ptr, | ||
219 | - tcg_rm_ptr, tcg_opcode); | ||
220 | - | ||
221 | - tcg_temp_free_i32(tcg_opcode); | ||
222 | - tcg_temp_free_ptr(tcg_rd_ptr); | ||
223 | - tcg_temp_free_ptr(tcg_rn_ptr); | ||
224 | - tcg_temp_free_ptr(tcg_rm_ptr); | ||
225 | - } | ||
226 | + gen_gvec_op3_ool(s, true, rd, rn, rm, 0, genfn); | ||
227 | } | ||
228 | |||
229 | /* Crypto two-reg SHA | ||
230 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
231 | index XXXXXXX..XXXXXXX 100644 | ||
232 | --- a/target/arm/translate-neon.inc.c | ||
233 | +++ b/target/arm/translate-neon.inc.c | ||
234 | @@ -XXX,XX +XXX,XX @@ static bool trans_VMUL_p_3s(DisasContext *s, arg_3same *a) | ||
235 | DO_VQRDMLAH(VQRDMLAH, gen_gvec_sqrdmlah_qc) | ||
236 | DO_VQRDMLAH(VQRDMLSH, gen_gvec_sqrdmlsh_qc) | ||
237 | |||
238 | -static bool trans_SHA1_3s(DisasContext *s, arg_SHA1_3s *a) | ||
239 | -{ | ||
240 | - TCGv_ptr ptr1, ptr2, ptr3; | ||
241 | - TCGv_i32 tmp; | ||
242 | - | ||
243 | - if (!arm_dc_feature(s, ARM_FEATURE_NEON) || | ||
244 | - !dc_isar_feature(aa32_sha1, s)) { | ||
245 | - return false; | ||
246 | +#define DO_SHA1(NAME, FUNC) \ | ||
247 | + WRAP_OOL_FN(gen_##NAME##_3s, FUNC) \ | ||
248 | + static bool trans_##NAME##_3s(DisasContext *s, arg_3same *a) \ | ||
249 | + { \ | ||
250 | + if (!dc_isar_feature(aa32_sha1, s)) { \ | ||
251 | + return false; \ | ||
252 | + } \ | ||
253 | + return do_3same(s, a, gen_##NAME##_3s); \ | ||
254 | } | ||
255 | |||
256 | - /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
257 | - if (!dc_isar_feature(aa32_simd_r32, s) && | ||
258 | - ((a->vd | a->vn | a->vm) & 0x10)) { | ||
259 | - return false; | ||
260 | - } | ||
261 | - | ||
262 | - if ((a->vn | a->vm | a->vd) & 1) { | ||
263 | - return false; | ||
264 | - } | ||
265 | - | ||
266 | - if (!vfp_access_check(s)) { | ||
267 | - return true; | ||
268 | - } | ||
269 | - | ||
270 | - ptr1 = vfp_reg_ptr(true, a->vd); | ||
271 | - ptr2 = vfp_reg_ptr(true, a->vn); | ||
272 | - ptr3 = vfp_reg_ptr(true, a->vm); | ||
273 | - tmp = tcg_const_i32(a->optype); | ||
274 | - gen_helper_crypto_sha1_3reg(ptr1, ptr2, ptr3, tmp); | ||
275 | - tcg_temp_free_i32(tmp); | ||
276 | - tcg_temp_free_ptr(ptr1); | ||
277 | - tcg_temp_free_ptr(ptr2); | ||
278 | - tcg_temp_free_ptr(ptr3); | ||
279 | - | ||
280 | - return true; | ||
281 | -} | ||
282 | +DO_SHA1(SHA1C, gen_helper_crypto_sha1c) | ||
283 | +DO_SHA1(SHA1P, gen_helper_crypto_sha1p) | ||
284 | +DO_SHA1(SHA1M, gen_helper_crypto_sha1m) | ||
285 | +DO_SHA1(SHA1SU0, gen_helper_crypto_sha1su0) | ||
286 | |||
287 | #define DO_SHA2(NAME, FUNC) \ | ||
288 | WRAP_OOL_FN(gen_##NAME##_3s, FUNC) \ | ||
289 | -- | ||
290 | 2.20.1 | ||
291 | |||
292 | diff view generated by jsdifflib |
1 | From: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | Reset CPU interface registers of GICv3 when CPU is reset. | 3 | Rather than passing an opcode to a helper, fully decode the |
4 | For this, ARMCPRegInfo struct is registered with one ICC | 4 | operation at translate time. Use clear_tail_16 to zap the |
5 | register whose resetfn is called when cpu is reset. | 5 | balance of the SVE register with the AdvSIMD write. |
6 | 6 | ||
7 | All the ICC registers are reset under one single register | 7 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
8 | reset function instead of calling resetfn for each ICC | 8 | Message-id: 20200514212831.31248-7-richard.henderson@linaro.org |
9 | register. | ||
10 | |||
11 | Signed-off-by: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
13 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
14 | Message-id: 1487850673-26455-6-git-send-email-vijay.kilari@gmail.com | ||
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 11 | --- |
17 | hw/intc/arm_gicv3_kvm.c | 60 +++++++++++++++++++++++++++++++++++++++++++++++++ | 12 | target/arm/helper.h | 5 ++++- |
18 | 1 file changed, 60 insertions(+) | 13 | target/arm/crypto_helper.c | 24 ++++++++++++++++++------ |
14 | target/arm/translate-a64.c | 21 +++++---------------- | ||
15 | 3 files changed, 27 insertions(+), 23 deletions(-) | ||
19 | 16 | ||
20 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | 17 | diff --git a/target/arm/helper.h b/target/arm/helper.h |
21 | index XXXXXXX..XXXXXXX 100644 | 18 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/intc/arm_gicv3_kvm.c | 19 | --- a/target/arm/helper.h |
23 | +++ b/hw/intc/arm_gicv3_kvm.c | 20 | +++ b/target/arm/helper.h |
24 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_get(GICv3State *s) | 21 | @@ -XXX,XX +XXX,XX @@ DEF_HELPER_FLAGS_3(crypto_sha512su0, TCG_CALL_NO_RWG, void, ptr, ptr, i32) |
22 | DEF_HELPER_FLAGS_4(crypto_sha512su1, TCG_CALL_NO_RWG, | ||
23 | void, ptr, ptr, ptr, i32) | ||
24 | |||
25 | -DEF_HELPER_FLAGS_5(crypto_sm3tt, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32, i32) | ||
26 | +DEF_HELPER_FLAGS_4(crypto_sm3tt1a, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
27 | +DEF_HELPER_FLAGS_4(crypto_sm3tt1b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
28 | +DEF_HELPER_FLAGS_4(crypto_sm3tt2a, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
29 | +DEF_HELPER_FLAGS_4(crypto_sm3tt2b, TCG_CALL_NO_RWG, void, ptr, ptr, ptr, i32) | ||
30 | DEF_HELPER_FLAGS_4(crypto_sm3partw1, TCG_CALL_NO_RWG, | ||
31 | void, ptr, ptr, ptr, i32) | ||
32 | DEF_HELPER_FLAGS_4(crypto_sm3partw2, TCG_CALL_NO_RWG, | ||
33 | diff --git a/target/arm/crypto_helper.c b/target/arm/crypto_helper.c | ||
34 | index XXXXXXX..XXXXXXX 100644 | ||
35 | --- a/target/arm/crypto_helper.c | ||
36 | +++ b/target/arm/crypto_helper.c | ||
37 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sm3partw2)(void *vd, void *vn, void *vm, uint32_t desc) | ||
38 | clear_tail_16(vd, desc); | ||
39 | } | ||
40 | |||
41 | -void HELPER(crypto_sm3tt)(void *vd, void *vn, void *vm, uint32_t imm2, | ||
42 | - uint32_t opcode) | ||
43 | +static inline void QEMU_ALWAYS_INLINE | ||
44 | +crypto_sm3tt(uint64_t *rd, uint64_t *rn, uint64_t *rm, | ||
45 | + uint32_t desc, uint32_t opcode) | ||
46 | { | ||
47 | - uint64_t *rd = vd; | ||
48 | - uint64_t *rn = vn; | ||
49 | - uint64_t *rm = vm; | ||
50 | union CRYPTO_STATE d = { .l = { rd[0], rd[1] } }; | ||
51 | union CRYPTO_STATE n = { .l = { rn[0], rn[1] } }; | ||
52 | union CRYPTO_STATE m = { .l = { rm[0], rm[1] } }; | ||
53 | + uint32_t imm2 = simd_data(desc); | ||
54 | uint32_t t; | ||
55 | |||
56 | assert(imm2 < 4); | ||
57 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sm3tt)(void *vd, void *vn, void *vm, uint32_t imm2, | ||
58 | /* SM3TT2B */ | ||
59 | t = cho(CR_ST_WORD(d, 3), CR_ST_WORD(d, 2), CR_ST_WORD(d, 1)); | ||
60 | } else { | ||
61 | - g_assert_not_reached(); | ||
62 | + qemu_build_not_reached(); | ||
25 | } | 63 | } |
64 | |||
65 | t += CR_ST_WORD(d, 0) + CR_ST_WORD(m, imm2); | ||
66 | @@ -XXX,XX +XXX,XX @@ void HELPER(crypto_sm3tt)(void *vd, void *vn, void *vm, uint32_t imm2, | ||
67 | |||
68 | rd[0] = d.l[0]; | ||
69 | rd[1] = d.l[1]; | ||
70 | + | ||
71 | + clear_tail_16(rd, desc); | ||
26 | } | 72 | } |
27 | 73 | ||
28 | +static void arm_gicv3_icc_reset(CPUARMState *env, const ARMCPRegInfo *ri) | 74 | +#define DO_SM3TT(NAME, OPCODE) \ |
29 | +{ | 75 | + void HELPER(NAME)(void *vd, void *vn, void *vm, uint32_t desc) \ |
30 | + ARMCPU *cpu; | 76 | + { crypto_sm3tt(vd, vn, vm, desc, OPCODE); } |
31 | + GICv3State *s; | ||
32 | + GICv3CPUState *c; | ||
33 | + | 77 | + |
34 | + c = (GICv3CPUState *)env->gicv3state; | 78 | +DO_SM3TT(crypto_sm3tt1a, 0) |
35 | + s = c->gic; | 79 | +DO_SM3TT(crypto_sm3tt1b, 1) |
36 | + cpu = ARM_CPU(c->cpu); | 80 | +DO_SM3TT(crypto_sm3tt2a, 2) |
81 | +DO_SM3TT(crypto_sm3tt2b, 3) | ||
37 | + | 82 | + |
38 | + /* Initialize to actual HW supported configuration */ | 83 | +#undef DO_SM3TT |
39 | + kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS, | ||
40 | + KVM_VGIC_ATTR(ICC_CTLR_EL1, cpu->mp_affinity), | ||
41 | + &c->icc_ctlr_el1[GICV3_NS], false); | ||
42 | + | 84 | + |
43 | + c->icc_ctlr_el1[GICV3_S] = c->icc_ctlr_el1[GICV3_NS]; | 85 | static uint8_t const sm4_sbox[] = { |
44 | + c->icc_pmr_el1 = 0; | 86 | 0xd6, 0x90, 0xe9, 0xfe, 0xcc, 0xe1, 0x3d, 0xb7, |
45 | + c->icc_bpr[GICV3_G0] = GIC_MIN_BPR; | 87 | 0x16, 0xb6, 0x14, 0xc2, 0x28, 0xfb, 0x2c, 0x05, |
46 | + c->icc_bpr[GICV3_G1] = GIC_MIN_BPR; | 88 | diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c |
47 | + c->icc_bpr[GICV3_G1NS] = GIC_MIN_BPR; | 89 | index XXXXXXX..XXXXXXX 100644 |
48 | + | 90 | --- a/target/arm/translate-a64.c |
49 | + c->icc_sre_el1 = 0x7; | 91 | +++ b/target/arm/translate-a64.c |
50 | + memset(c->icc_apr, 0, sizeof(c->icc_apr)); | 92 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_xar(DisasContext *s, uint32_t insn) |
51 | + memset(c->icc_igrpen, 0, sizeof(c->icc_igrpen)); | 93 | */ |
52 | +} | 94 | static void disas_crypto_three_reg_imm2(DisasContext *s, uint32_t insn) |
53 | + | ||
54 | static void kvm_arm_gicv3_reset(DeviceState *dev) | ||
55 | { | 95 | { |
56 | GICv3State *s = ARM_GICV3_COMMON(dev); | 96 | + static gen_helper_gvec_3 * const fns[4] = { |
57 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_reset(DeviceState *dev) | 97 | + gen_helper_crypto_sm3tt1a, gen_helper_crypto_sm3tt1b, |
58 | kvm_arm_gicv3_put(s); | 98 | + gen_helper_crypto_sm3tt2a, gen_helper_crypto_sm3tt2b, |
99 | + }; | ||
100 | int opcode = extract32(insn, 10, 2); | ||
101 | int imm2 = extract32(insn, 12, 2); | ||
102 | int rm = extract32(insn, 16, 5); | ||
103 | int rn = extract32(insn, 5, 5); | ||
104 | int rd = extract32(insn, 0, 5); | ||
105 | - TCGv_ptr tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr; | ||
106 | - TCGv_i32 tcg_imm2, tcg_opcode; | ||
107 | |||
108 | if (!dc_isar_feature(aa64_sm3, s)) { | ||
109 | unallocated_encoding(s); | ||
110 | @@ -XXX,XX +XXX,XX @@ static void disas_crypto_three_reg_imm2(DisasContext *s, uint32_t insn) | ||
111 | return; | ||
112 | } | ||
113 | |||
114 | - tcg_rd_ptr = vec_full_reg_ptr(s, rd); | ||
115 | - tcg_rn_ptr = vec_full_reg_ptr(s, rn); | ||
116 | - tcg_rm_ptr = vec_full_reg_ptr(s, rm); | ||
117 | - tcg_imm2 = tcg_const_i32(imm2); | ||
118 | - tcg_opcode = tcg_const_i32(opcode); | ||
119 | - | ||
120 | - gen_helper_crypto_sm3tt(tcg_rd_ptr, tcg_rn_ptr, tcg_rm_ptr, tcg_imm2, | ||
121 | - tcg_opcode); | ||
122 | - | ||
123 | - tcg_temp_free_ptr(tcg_rd_ptr); | ||
124 | - tcg_temp_free_ptr(tcg_rn_ptr); | ||
125 | - tcg_temp_free_ptr(tcg_rm_ptr); | ||
126 | - tcg_temp_free_i32(tcg_imm2); | ||
127 | - tcg_temp_free_i32(tcg_opcode); | ||
128 | + gen_gvec_op3_ool(s, true, rd, rn, rm, imm2, fns[opcode]); | ||
59 | } | 129 | } |
60 | 130 | ||
61 | +/* | 131 | /* C3.6 Data processing - SIMD, inc Crypto |
62 | + * CPU interface registers of GIC needs to be reset on CPU reset. | ||
63 | + * For the calling arm_gicv3_icc_reset() on CPU reset, we register | ||
64 | + * below ARMCPRegInfo. As we reset the whole cpu interface under single | ||
65 | + * register reset, we define only one register of CPU interface instead | ||
66 | + * of defining all the registers. | ||
67 | + */ | ||
68 | +static const ARMCPRegInfo gicv3_cpuif_reginfo[] = { | ||
69 | + { .name = "ICC_CTLR_EL1", .state = ARM_CP_STATE_BOTH, | ||
70 | + .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 12, .opc2 = 4, | ||
71 | + /* | ||
72 | + * If ARM_CP_NOP is used, resetfn is not called, | ||
73 | + * So ARM_CP_NO_RAW is appropriate type. | ||
74 | + */ | ||
75 | + .type = ARM_CP_NO_RAW, | ||
76 | + .access = PL1_RW, | ||
77 | + .readfn = arm_cp_read_zero, | ||
78 | + .writefn = arm_cp_write_ignore, | ||
79 | + /* | ||
80 | + * We hang the whole cpu interface reset routine off here | ||
81 | + * rather than parcelling it out into one little function | ||
82 | + * per register | ||
83 | + */ | ||
84 | + .resetfn = arm_gicv3_icc_reset, | ||
85 | + }, | ||
86 | + REGINFO_SENTINEL | ||
87 | +}; | ||
88 | + | ||
89 | static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) | ||
90 | { | ||
91 | GICv3State *s = KVM_ARM_GICV3(dev); | ||
92 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) | ||
93 | |||
94 | gicv3_init_irqs_and_mmio(s, kvm_arm_gicv3_set_irq, NULL); | ||
95 | |||
96 | + for (i = 0; i < s->num_cpu; i++) { | ||
97 | + ARMCPU *cpu = ARM_CPU(qemu_get_cpu(i)); | ||
98 | + | ||
99 | + define_arm_cp_regs(cpu, gicv3_cpuif_reginfo); | ||
100 | + } | ||
101 | + | ||
102 | /* Try to create the device via the device control API */ | ||
103 | s->dev_fd = kvm_create_device(kvm_state, KVM_DEV_TYPE_ARM_VGIC_V3, false); | ||
104 | if (s->dev_fd < 0) { | ||
105 | -- | 132 | -- |
106 | 2.7.4 | 133 | 2.20.1 |
107 | 134 | ||
108 | 135 | diff view generated by jsdifflib |
1 | Make the NVIC device expose a memory region for its users | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | to map, rather than mapping itself into the system memory | ||
3 | space on realize, and get the one user (the ARMv7M object) | ||
4 | to do this. | ||
5 | 2 | ||
3 | The ADC region size is 256B, split as: | ||
4 | - [0x00 - 0x4f] defined | ||
5 | - [0x50 - 0xff] reserved | ||
6 | |||
7 | All registers are 32-bit (thus when the datasheet mentions the | ||
8 | last defined register is 0x4c, it means its address range is | ||
9 | 0x4c .. 0x4f. | ||
10 | |||
11 | This model implementation is also 32-bit. Set MemoryRegionOps | ||
12 | 'impl' fields. | ||
13 | |||
14 | See: | ||
15 | 'RM0033 Reference manual Rev 8', Table 10.13.18 "ADC register map". | ||
16 | |||
17 | Reported-by: Seth Kintigh <skintigh@gmail.com> | ||
18 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> | ||
19 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
20 | Message-id: 20200603055915.17678-1-f4bug@amsat.org | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 21 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
8 | Message-id: 1487604965-23220-7-git-send-email-peter.maydell@linaro.org | ||
9 | --- | 22 | --- |
10 | hw/arm/armv7m.c | 7 ++++++- | 23 | hw/adc/stm32f2xx_adc.c | 4 +++- |
11 | hw/intc/armv7m_nvic.c | 7 ++----- | 24 | 1 file changed, 3 insertions(+), 1 deletion(-) |
12 | 2 files changed, 8 insertions(+), 6 deletions(-) | ||
13 | 25 | ||
14 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 26 | diff --git a/hw/adc/stm32f2xx_adc.c b/hw/adc/stm32f2xx_adc.c |
15 | index XXXXXXX..XXXXXXX 100644 | 27 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/hw/arm/armv7m.c | 28 | --- a/hw/adc/stm32f2xx_adc.c |
17 | +++ b/hw/arm/armv7m.c | 29 | +++ b/hw/adc/stm32f2xx_adc.c |
18 | @@ -XXX,XX +XXX,XX @@ static void armv7m_instance_init(Object *obj) | 30 | @@ -XXX,XX +XXX,XX @@ static const MemoryRegionOps stm32f2xx_adc_ops = { |
19 | static void armv7m_realize(DeviceState *dev, Error **errp) | 31 | .read = stm32f2xx_adc_read, |
20 | { | 32 | .write = stm32f2xx_adc_write, |
21 | ARMv7MState *s = ARMV7M(dev); | 33 | .endianness = DEVICE_NATIVE_ENDIAN, |
22 | + SysBusDevice *sbd; | 34 | + .impl.min_access_size = 4, |
23 | Error *err = NULL; | 35 | + .impl.max_access_size = 4, |
24 | int i; | 36 | }; |
25 | char **cpustr; | 37 | |
26 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | 38 | static const VMStateDescription vmstate_stm32f2xx_adc = { |
27 | qdev_pass_gpios(DEVICE(&s->nvic), dev, "SYSRESETREQ"); | 39 | @@ -XXX,XX +XXX,XX @@ static void stm32f2xx_adc_init(Object *obj) |
28 | 40 | sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq); | |
29 | /* Wire the NVIC up to the CPU */ | 41 | |
30 | - sysbus_connect_irq(SYS_BUS_DEVICE(&s->nvic), 0, | 42 | memory_region_init_io(&s->mmio, obj, &stm32f2xx_adc_ops, s, |
31 | + sbd = SYS_BUS_DEVICE(&s->nvic); | 43 | - TYPE_STM32F2XX_ADC, 0xFF); |
32 | + sysbus_connect_irq(sbd, 0, | 44 | + TYPE_STM32F2XX_ADC, 0x100); |
33 | qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ)); | 45 | sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio); |
34 | s->cpu->env.nvic = &s->nvic; | ||
35 | |||
36 | + memory_region_add_subregion(&s->container, 0xe000e000, | ||
37 | + sysbus_mmio_get_region(sbd, 0)); | ||
38 | + | ||
39 | for (i = 0; i < ARRAY_SIZE(s->bitband); i++) { | ||
40 | Object *obj = OBJECT(&s->bitband[i]); | ||
41 | SysBusDevice *sbd = SYS_BUS_DEVICE(&s->bitband[i]); | ||
42 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/hw/intc/armv7m_nvic.c | ||
45 | +++ b/hw/intc/armv7m_nvic.c | ||
46 | @@ -XXX,XX +XXX,XX @@ | ||
47 | #include "hw/arm/arm.h" | ||
48 | #include "hw/arm/armv7m_nvic.h" | ||
49 | #include "target/arm/cpu.h" | ||
50 | -#include "exec/address-spaces.h" | ||
51 | #include "qemu/log.h" | ||
52 | #include "trace.h" | ||
53 | |||
54 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
55 | "nvic_sysregs", 0x1000); | ||
56 | memory_region_add_subregion(&s->container, 0, &s->sysregmem); | ||
57 | |||
58 | - /* Map the whole thing into system memory at the location required | ||
59 | - * by the v7M architecture. | ||
60 | - */ | ||
61 | - memory_region_add_subregion(get_system_memory(), 0xe000e000, &s->container); | ||
62 | + sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->container); | ||
63 | + | ||
64 | s->systick.timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, systick_timer_tick, s); | ||
65 | } | 46 | } |
66 | 47 | ||
67 | -- | 48 | -- |
68 | 2.7.4 | 49 | 2.20.1 |
69 | 50 | ||
70 | 51 | diff view generated by jsdifflib |
1 | From: Clement Deschamps <clement.deschamps@antfield.fr> | 1 | From: Thomas Huth <thuth@redhat.com> |
---|---|---|---|
2 | 2 | ||
3 | Provide a new function sdbus_reparent_card() in sd core for reparenting | 3 | As described by Edgar here: |
4 | a card from a SDBus to another one. | ||
5 | 4 | ||
6 | This function is required by the raspi platform, where the two SD | 5 | https://www.mail-archive.com/qemu-devel@nongnu.org/msg605124.html |
7 | controllers can be dynamically switched. | ||
8 | 6 | ||
9 | Signed-off-by: Clement Deschamps <clement.deschamps@antfield.fr> | 7 | we can use the Ubuntu kernel for testing the xlnx-versal-virt machine. |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 8 | So let's add a boot test for this now. |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | |
12 | Message-id: 1488293711-14195-3-git-send-email-peter.maydell@linaro.org | 10 | Reviewed-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
13 | Message-id: 20170224164021.9066-3-clement.deschamps@antfield.fr | 11 | Tested-by: Philippe Mathieu-Daudé <philmd@redhat.com> |
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Thomas Huth <thuth@redhat.com> |
15 | [PMM: added a doc comment to the header file; changed to | 13 | Reviewed-by: Alistair Francis <alistair.francis@wdc.com> |
16 | use new behaviour of qdev_set_parent_bus()] | 14 | Reviewed-by: Edgar E. Iglesias <edgar.iglesias@xilinx.com> |
15 | Message-id: 20200525141237.15243-1-thuth@redhat.com | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 16 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 17 | --- |
19 | include/hw/sd/sd.h | 11 +++++++++++ | 18 | tests/acceptance/boot_linux_console.py | 26 ++++++++++++++++++++++++++ |
20 | hw/sd/core.c | 27 +++++++++++++++++++++++++++ | 19 | 1 file changed, 26 insertions(+) |
21 | 2 files changed, 38 insertions(+) | ||
22 | 20 | ||
23 | diff --git a/include/hw/sd/sd.h b/include/hw/sd/sd.h | 21 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
24 | index XXXXXXX..XXXXXXX 100644 | 22 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/sd/sd.h | 23 | --- a/tests/acceptance/boot_linux_console.py |
26 | +++ b/include/hw/sd/sd.h | 24 | +++ b/tests/acceptance/boot_linux_console.py |
27 | @@ -XXX,XX +XXX,XX @@ uint8_t sdbus_read_data(SDBus *sd); | 25 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(LinuxKernelTest): |
28 | bool sdbus_data_ready(SDBus *sd); | 26 | console_pattern = 'Kernel command line: %s' % kernel_command_line |
29 | bool sdbus_get_inserted(SDBus *sd); | 27 | self.wait_for_console_pattern(console_pattern) |
30 | bool sdbus_get_readonly(SDBus *sd); | 28 | |
31 | +/** | 29 | + def test_aarch64_xlnx_versal_virt(self): |
32 | + * sdbus_reparent_card: Reparent an SD card from one controller to another | 30 | + """ |
33 | + * @from: controller bus to remove card from | 31 | + :avocado: tags=arch:aarch64 |
34 | + * @to: controller bus to move card to | 32 | + :avocado: tags=machine:xlnx-versal-virt |
35 | + * | 33 | + :avocado: tags=device:pl011 |
36 | + * Reparent an SD card, effectively unplugging it from one controller | 34 | + :avocado: tags=device:arm_gicv3 |
37 | + * and inserting it into another. This is useful for SoCs like the | 35 | + """ |
38 | + * bcm2835 which have two SD controllers and connect a single SD card | 36 | + kernel_url = ('http://ports.ubuntu.com/ubuntu-ports/dists/' |
39 | + * to them, selected by the guest reprogramming GPIO line routing. | 37 | + 'bionic-updates/main/installer-arm64/current/images/' |
40 | + */ | 38 | + 'netboot/ubuntu-installer/arm64/linux') |
41 | +void sdbus_reparent_card(SDBus *from, SDBus *to); | 39 | + kernel_hash = '5bfc54cf7ed8157d93f6e5b0241e727b6dc22c50' |
42 | 40 | + kernel_path = self.fetch_asset(kernel_url, asset_hash=kernel_hash) | |
43 | /* Functions to be used by SD devices to report back to qdevified controllers */ | ||
44 | void sdbus_set_inserted(SDBus *sd, bool inserted); | ||
45 | diff --git a/hw/sd/core.c b/hw/sd/core.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/sd/core.c | ||
48 | +++ b/hw/sd/core.c | ||
49 | @@ -XXX,XX +XXX,XX @@ void sdbus_set_readonly(SDBus *sdbus, bool readonly) | ||
50 | } | ||
51 | } | ||
52 | |||
53 | +void sdbus_reparent_card(SDBus *from, SDBus *to) | ||
54 | +{ | ||
55 | + SDState *card = get_card(from); | ||
56 | + SDCardClass *sc; | ||
57 | + bool readonly; | ||
58 | + | 41 | + |
59 | + /* We directly reparent the card object rather than implementing this | 42 | + initrd_url = ('http://ports.ubuntu.com/ubuntu-ports/dists/' |
60 | + * as a hotpluggable connection because we don't want to expose SD cards | 43 | + 'bionic-updates/main/installer-arm64/current/images/' |
61 | + * to users as being hotpluggable, and we can get away with it in this | 44 | + 'netboot/ubuntu-installer/arm64/initrd.gz') |
62 | + * limited use case. This could perhaps be implemented more cleanly in | 45 | + initrd_hash = 'd385d3e88d53e2004c5d43cbe668b458a094f772' |
63 | + * future by adding support to the hotplug infrastructure for "device | 46 | + initrd_path = self.fetch_asset(initrd_url, asset_hash=initrd_hash) |
64 | + * can be hotplugged only via code, not by user". | ||
65 | + */ | ||
66 | + | 47 | + |
67 | + if (!card) { | 48 | + self.vm.set_console() |
68 | + return; | 49 | + self.vm.add_args('-m', '2G', |
69 | + } | 50 | + '-kernel', kernel_path, |
51 | + '-initrd', initrd_path) | ||
52 | + self.vm.launch() | ||
53 | + self.wait_for_console_pattern('Checked W+X mappings: passed') | ||
70 | + | 54 | + |
71 | + sc = SD_CARD_GET_CLASS(card); | 55 | def test_arm_virt(self): |
72 | + readonly = sc->get_readonly(card); | 56 | """ |
73 | + | 57 | :avocado: tags=arch:arm |
74 | + sdbus_set_inserted(from, false); | ||
75 | + qdev_set_parent_bus(DEVICE(card), &to->qbus); | ||
76 | + sdbus_set_inserted(to, true); | ||
77 | + sdbus_set_readonly(to, readonly); | ||
78 | +} | ||
79 | + | ||
80 | static const TypeInfo sd_bus_info = { | ||
81 | .name = TYPE_SD_BUS, | ||
82 | .parent = TYPE_BUS, | ||
83 | -- | 58 | -- |
84 | 2.7.4 | 59 | 2.20.1 |
85 | 60 | ||
86 | 61 | diff view generated by jsdifflib |
1 | Switch the stm32f205 SoC to create the armv7m object directly | 1 | From: Cédric Le Goater <clg@kaod.org> |
---|---|---|---|
2 | rather than via the armv7m_init() wrapper. This fits better | ||
3 | with the SoC model's very QOMified design. | ||
4 | 2 | ||
5 | In particular this means we can push loading the guest image | 3 | Signed-off-by: Cédric Le Goater <clg@kaod.org> |
6 | out to the top level board code where it belongs, rather | 4 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
7 | than the SoC object having a QOM property for the filename | 5 | Message-id: 20200602135050.593692-1-clg@kaod.org |
8 | to load. | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | --- | ||
8 | docs/system/arm/aspeed.rst | 85 ++++++++++++++++++++++++++++++++++++++ | ||
9 | docs/system/target-arm.rst | 1 + | ||
10 | 2 files changed, 86 insertions(+) | ||
11 | create mode 100644 docs/system/arm/aspeed.rst | ||
9 | 12 | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | diff --git a/docs/system/arm/aspeed.rst b/docs/system/arm/aspeed.rst |
11 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 14 | new file mode 100644 |
12 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 15 | index XXXXXXX..XXXXXXX |
13 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 16 | --- /dev/null |
14 | Message-id: 1487604965-23220-11-git-send-email-peter.maydell@linaro.org | 17 | +++ b/docs/system/arm/aspeed.rst |
15 | --- | 18 | @@ -XXX,XX +XXX,XX @@ |
16 | include/hw/arm/stm32f205_soc.h | 4 +++- | 19 | +Aspeed family boards (``*-bmc``, ``ast2500-evb``, ``ast2600-evb``) |
17 | hw/arm/netduino2.c | 7 ++++--- | 20 | +================================================================== |
18 | hw/arm/stm32f205_soc.c | 16 +++++++++++++--- | 21 | + |
19 | 3 files changed, 20 insertions(+), 7 deletions(-) | 22 | +The QEMU Aspeed machines model BMCs of various OpenPOWER systems and |
20 | 23 | +Aspeed evaluation boards. They are based on different releases of the | |
21 | diff --git a/include/hw/arm/stm32f205_soc.h b/include/hw/arm/stm32f205_soc.h | 24 | +Aspeed SoC : the AST2400 integrating an ARM926EJ-S CPU (400MHz), the |
25 | +AST2500 with an ARM1176JZS CPU (800MHz) and more recently the AST2600 | ||
26 | +with dual cores ARM Cortex A7 CPUs (1.2GHz). | ||
27 | + | ||
28 | +The SoC comes with RAM, Gigabit ethernet, USB, SD/MMC, USB, SPI, I2C, | ||
29 | +etc. | ||
30 | + | ||
31 | +AST2400 SoC based machines : | ||
32 | + | ||
33 | +- ``palmetto-bmc`` OpenPOWER Palmetto POWER8 BMC | ||
34 | + | ||
35 | +AST2500 SoC based machines : | ||
36 | + | ||
37 | +- ``ast2500-evb`` Aspeed AST2500 Evaluation board | ||
38 | +- ``romulus-bmc`` OpenPOWER Romulus POWER9 BMC | ||
39 | +- ``witherspoon-bmc`` OpenPOWER Witherspoon POWER9 BMC | ||
40 | +- ``sonorapass-bmc`` OCP SonoraPass BMC | ||
41 | +- ``swift-bmc`` OpenPOWER Swift BMC POWER9 | ||
42 | + | ||
43 | +AST2600 SoC based machines : | ||
44 | + | ||
45 | +- ``ast2600-evb`` Aspeed AST2600 Evaluation board (Cortex A7) | ||
46 | +- ``tacoma-bmc`` OpenPOWER Witherspoon POWER9 AST2600 BMC | ||
47 | + | ||
48 | +Supported devices | ||
49 | +----------------- | ||
50 | + | ||
51 | + * SMP (for the AST2600 Cortex-A7) | ||
52 | + * Interrupt Controller (VIC) | ||
53 | + * Timer Controller | ||
54 | + * RTC Controller | ||
55 | + * I2C Controller | ||
56 | + * System Control Unit (SCU) | ||
57 | + * SRAM mapping | ||
58 | + * X-DMA Controller (basic interface) | ||
59 | + * Static Memory Controller (SMC or FMC) - Only SPI Flash support | ||
60 | + * SPI Memory Controller | ||
61 | + * USB 2.0 Controller | ||
62 | + * SD/MMC storage controllers | ||
63 | + * SDRAM controller (dummy interface for basic settings and training) | ||
64 | + * Watchdog Controller | ||
65 | + * GPIO Controller (Master only) | ||
66 | + * UART | ||
67 | + * Ethernet controllers | ||
68 | + | ||
69 | + | ||
70 | +Missing devices | ||
71 | +--------------- | ||
72 | + | ||
73 | + * Coprocessor support | ||
74 | + * ADC (out of tree implementation) | ||
75 | + * PWM and Fan Controller | ||
76 | + * LPC Bus Controller | ||
77 | + * Slave GPIO Controller | ||
78 | + * Super I/O Controller | ||
79 | + * Hash/Crypto Engine | ||
80 | + * PCI-Express 1 Controller | ||
81 | + * Graphic Display Controller | ||
82 | + * PECI Controller | ||
83 | + * MCTP Controller | ||
84 | + * Mailbox Controller | ||
85 | + * Virtual UART | ||
86 | + * eSPI Controller | ||
87 | + * I3C Controller | ||
88 | + | ||
89 | +Boot options | ||
90 | +------------ | ||
91 | + | ||
92 | +The Aspeed machines can be started using the -kernel option to load a | ||
93 | +Linux kernel or from a firmare image which can be downloaded from the | ||
94 | +OpenPOWER jenkins : | ||
95 | + | ||
96 | + https://openpower.xyz/ | ||
97 | + | ||
98 | +The image should be attached as an MTD drive. Run : | ||
99 | + | ||
100 | +.. code-block:: bash | ||
101 | + | ||
102 | + $ qemu-system-arm -M romulus-bmc -nic user \ | ||
103 | + -drive file=flash-romulus,format=raw,if=mtd -nographic | ||
104 | diff --git a/docs/system/target-arm.rst b/docs/system/target-arm.rst | ||
22 | index XXXXXXX..XXXXXXX 100644 | 105 | index XXXXXXX..XXXXXXX 100644 |
23 | --- a/include/hw/arm/stm32f205_soc.h | 106 | --- a/docs/system/target-arm.rst |
24 | +++ b/include/hw/arm/stm32f205_soc.h | 107 | +++ b/docs/system/target-arm.rst |
25 | @@ -XXX,XX +XXX,XX @@ | 108 | @@ -XXX,XX +XXX,XX @@ undocumented; you can get a complete list by running |
26 | #include "hw/adc/stm32f2xx_adc.h" | 109 | arm/realview |
27 | #include "hw/or-irq.h" | 110 | arm/versatile |
28 | #include "hw/ssi/stm32f2xx_spi.h" | 111 | arm/vexpress |
29 | +#include "hw/arm/armv7m.h" | 112 | + arm/aspeed |
30 | 113 | arm/musicpal | |
31 | #define TYPE_STM32F205_SOC "stm32f205-soc" | 114 | arm/nseries |
32 | #define STM32F205_SOC(obj) \ | 115 | arm/orangepi |
33 | @@ -XXX,XX +XXX,XX @@ typedef struct STM32F205State { | ||
34 | SysBusDevice parent_obj; | ||
35 | /*< public >*/ | ||
36 | |||
37 | - char *kernel_filename; | ||
38 | char *cpu_model; | ||
39 | |||
40 | + ARMv7MState armv7m; | ||
41 | + | ||
42 | STM32F2XXSyscfgState syscfg; | ||
43 | STM32F2XXUsartState usart[STM_NUM_USARTS]; | ||
44 | STM32F2XXTimerState timer[STM_NUM_TIMERS]; | ||
45 | diff --git a/hw/arm/netduino2.c b/hw/arm/netduino2.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/hw/arm/netduino2.c | ||
48 | +++ b/hw/arm/netduino2.c | ||
49 | @@ -XXX,XX +XXX,XX @@ | ||
50 | #include "hw/boards.h" | ||
51 | #include "qemu/error-report.h" | ||
52 | #include "hw/arm/stm32f205_soc.h" | ||
53 | +#include "hw/arm/arm.h" | ||
54 | |||
55 | static void netduino2_init(MachineState *machine) | ||
56 | { | ||
57 | DeviceState *dev; | ||
58 | |||
59 | dev = qdev_create(NULL, TYPE_STM32F205_SOC); | ||
60 | - if (machine->kernel_filename) { | ||
61 | - qdev_prop_set_string(dev, "kernel-filename", machine->kernel_filename); | ||
62 | - } | ||
63 | qdev_prop_set_string(dev, "cpu-model", "cortex-m3"); | ||
64 | object_property_set_bool(OBJECT(dev), true, "realized", &error_fatal); | ||
65 | + | ||
66 | + armv7m_load_kernel(ARM_CPU(first_cpu), machine->kernel_filename, | ||
67 | + FLASH_SIZE); | ||
68 | } | ||
69 | |||
70 | static void netduino2_machine_init(MachineClass *mc) | ||
71 | diff --git a/hw/arm/stm32f205_soc.c b/hw/arm/stm32f205_soc.c | ||
72 | index XXXXXXX..XXXXXXX 100644 | ||
73 | --- a/hw/arm/stm32f205_soc.c | ||
74 | +++ b/hw/arm/stm32f205_soc.c | ||
75 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_initfn(Object *obj) | ||
76 | STM32F205State *s = STM32F205_SOC(obj); | ||
77 | int i; | ||
78 | |||
79 | + object_initialize(&s->armv7m, sizeof(s->armv7m), TYPE_ARMV7M); | ||
80 | + qdev_set_parent_bus(DEVICE(&s->armv7m), sysbus_get_default()); | ||
81 | + | ||
82 | object_initialize(&s->syscfg, sizeof(s->syscfg), TYPE_STM32F2XX_SYSCFG); | ||
83 | qdev_set_parent_bus(DEVICE(&s->syscfg), sysbus_get_default()); | ||
84 | |||
85 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
86 | vmstate_register_ram_global(sram); | ||
87 | memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram); | ||
88 | |||
89 | - nvic = armv7m_init(get_system_memory(), FLASH_SIZE, 96, | ||
90 | - s->kernel_filename, s->cpu_model); | ||
91 | + nvic = DEVICE(&s->armv7m); | ||
92 | + qdev_prop_set_uint32(nvic, "num-irq", 96); | ||
93 | + qdev_prop_set_string(nvic, "cpu-model", s->cpu_model); | ||
94 | + object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()), | ||
95 | + "memory", &error_abort); | ||
96 | + object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); | ||
97 | + if (err != NULL) { | ||
98 | + error_propagate(errp, err); | ||
99 | + return; | ||
100 | + } | ||
101 | |||
102 | /* System configuration controller */ | ||
103 | dev = DEVICE(&s->syscfg); | ||
104 | @@ -XXX,XX +XXX,XX @@ static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) | ||
105 | } | ||
106 | |||
107 | static Property stm32f205_soc_properties[] = { | ||
108 | - DEFINE_PROP_STRING("kernel-filename", STM32F205State, kernel_filename), | ||
109 | DEFINE_PROP_STRING("cpu-model", STM32F205State, cpu_model), | ||
110 | DEFINE_PROP_END_OF_LIST(), | ||
111 | }; | ||
112 | -- | 116 | -- |
113 | 2.7.4 | 117 | 2.20.1 |
114 | 118 | ||
115 | 119 | diff view generated by jsdifflib |
1 | The SysTick timer isn't really part of the NVIC proper; | 1 | From: Paul Zimmerman <pauldzim@gmail.com> |
---|---|---|---|
2 | we just modelled it that way back when we couldn't | 2 | |
3 | easily have devices that only occupied a small chunk | 3 | Add BCM2835 SOC MPHI (Message-based Parallel Host Interface) |
4 | of a memory region. Split it out into its own device. | 4 | emulation. It is very basic, only providing the FIQ interrupt |
5 | 5 | needed to allow the dwc-otg USB host controller driver in the | |
6 | Raspbian kernel to function. | ||
7 | |||
8 | Signed-off-by: Paul Zimmerman <pauldzim@gmail.com> | ||
9 | Acked-by: Philippe Mathieu-Daude <f4bug@amsat.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | Message-id: 20200520235349.21215-2-pauldzim@gmail.com | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 1487604965-23220-10-git-send-email-peter.maydell@linaro.org | ||
8 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
9 | --- | 13 | --- |
10 | hw/timer/Makefile.objs | 1 + | 14 | include/hw/arm/bcm2835_peripherals.h | 2 + |
11 | include/hw/arm/armv7m_nvic.h | 10 +- | 15 | include/hw/misc/bcm2835_mphi.h | 44 ++++++ |
12 | include/hw/timer/armv7m_systick.h | 34 ++++++ | 16 | hw/arm/bcm2835_peripherals.c | 17 +++ |
13 | hw/intc/armv7m_nvic.c | 160 ++++++------------------- | 17 | hw/misc/bcm2835_mphi.c | 191 +++++++++++++++++++++++++++ |
14 | hw/timer/armv7m_systick.c | 240 ++++++++++++++++++++++++++++++++++++++ | 18 | hw/misc/Makefile.objs | 1 + |
15 | hw/timer/trace-events | 6 + | 19 | 5 files changed, 255 insertions(+) |
16 | 6 files changed, 318 insertions(+), 133 deletions(-) | 20 | create mode 100644 include/hw/misc/bcm2835_mphi.h |
17 | create mode 100644 include/hw/timer/armv7m_systick.h | 21 | create mode 100644 hw/misc/bcm2835_mphi.c |
18 | create mode 100644 hw/timer/armv7m_systick.c | 22 | |
19 | 23 | diff --git a/include/hw/arm/bcm2835_peripherals.h b/include/hw/arm/bcm2835_peripherals.h | |
20 | diff --git a/hw/timer/Makefile.objs b/hw/timer/Makefile.objs | ||
21 | index XXXXXXX..XXXXXXX 100644 | 24 | index XXXXXXX..XXXXXXX 100644 |
22 | --- a/hw/timer/Makefile.objs | 25 | --- a/include/hw/arm/bcm2835_peripherals.h |
23 | +++ b/hw/timer/Makefile.objs | 26 | +++ b/include/hw/arm/bcm2835_peripherals.h |
24 | @@ -XXX,XX +XXX,XX @@ | 27 | @@ -XXX,XX +XXX,XX @@ |
25 | common-obj-$(CONFIG_ARM_TIMER) += arm_timer.o | 28 | #include "hw/misc/bcm2835_property.h" |
26 | common-obj-$(CONFIG_ARM_MPTIMER) += arm_mptimer.o | 29 | #include "hw/misc/bcm2835_rng.h" |
27 | +common-obj-$(CONFIG_ARM_V7M) += armv7m_systick.o | 30 | #include "hw/misc/bcm2835_mbox.h" |
28 | common-obj-$(CONFIG_A9_GTIMER) += a9gtimer.o | 31 | +#include "hw/misc/bcm2835_mphi.h" |
29 | common-obj-$(CONFIG_CADENCE) += cadence_ttc.o | 32 | #include "hw/misc/bcm2835_thermal.h" |
30 | common-obj-$(CONFIG_DS1338) += ds1338.o | 33 | #include "hw/sd/sdhci.h" |
31 | diff --git a/include/hw/arm/armv7m_nvic.h b/include/hw/arm/armv7m_nvic.h | 34 | #include "hw/sd/bcm2835_sdhost.h" |
32 | index XXXXXXX..XXXXXXX 100644 | 35 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM2835PeripheralState { |
33 | --- a/include/hw/arm/armv7m_nvic.h | 36 | qemu_irq irq, fiq; |
34 | +++ b/include/hw/arm/armv7m_nvic.h | 37 | |
35 | @@ -XXX,XX +XXX,XX @@ | 38 | BCM2835SystemTimerState systmr; |
36 | 39 | + BCM2835MphiState mphi; | |
37 | #include "target/arm/cpu.h" | 40 | UnimplementedDeviceState armtmr; |
38 | #include "hw/sysbus.h" | 41 | UnimplementedDeviceState cprman; |
39 | +#include "hw/timer/armv7m_systick.h" | 42 | UnimplementedDeviceState a2w; |
40 | 43 | diff --git a/include/hw/misc/bcm2835_mphi.h b/include/hw/misc/bcm2835_mphi.h | |
41 | #define TYPE_NVIC "armv7m_nvic" | ||
42 | |||
43 | @@ -XXX,XX +XXX,XX @@ typedef struct NVICState { | ||
44 | unsigned int vectpending; /* highest prio pending enabled exception */ | ||
45 | int exception_prio; /* group prio of the highest prio active exception */ | ||
46 | |||
47 | - struct { | ||
48 | - uint32_t control; | ||
49 | - uint32_t reload; | ||
50 | - int64_t tick; | ||
51 | - QEMUTimer *timer; | ||
52 | - } systick; | ||
53 | - | ||
54 | MemoryRegion sysregmem; | ||
55 | MemoryRegion container; | ||
56 | |||
57 | uint32_t num_irq; | ||
58 | qemu_irq excpout; | ||
59 | qemu_irq sysresetreq; | ||
60 | + | ||
61 | + SysTickState systick; | ||
62 | } NVICState; | ||
63 | |||
64 | #endif | ||
65 | diff --git a/include/hw/timer/armv7m_systick.h b/include/hw/timer/armv7m_systick.h | ||
66 | new file mode 100644 | 44 | new file mode 100644 |
67 | index XXXXXXX..XXXXXXX | 45 | index XXXXXXX..XXXXXXX |
68 | --- /dev/null | 46 | --- /dev/null |
69 | +++ b/include/hw/timer/armv7m_systick.h | 47 | +++ b/include/hw/misc/bcm2835_mphi.h |
70 | @@ -XXX,XX +XXX,XX @@ | 48 | @@ -XXX,XX +XXX,XX @@ |
71 | +/* | 49 | +/* |
72 | + * ARMv7M SysTick timer | 50 | + * BCM2835 SOC MPHI state definitions |
73 | + * | 51 | + * |
74 | + * Copyright (c) 2006-2007 CodeSourcery. | 52 | + * Copyright (c) 2020 Paul Zimmerman <pauldzim@gmail.com> |
75 | + * Written by Paul Brook | 53 | + * |
76 | + * Copyright (c) 2017 Linaro Ltd | 54 | + * This program is free software; you can redistribute it and/or modify |
77 | + * Written by Peter Maydell | 55 | + * it under the terms of the GNU General Public License as published by |
78 | + * | 56 | + * the Free Software Foundation; either version 2 of the License, or |
79 | + * This code is licensed under the GPL (version 2 or later). | 57 | + * (at your option) any later version. |
58 | + * | ||
59 | + * This program is distributed in the hope that it will be useful, | ||
60 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
61 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
62 | + * GNU General Public License for more details. | ||
80 | + */ | 63 | + */ |
81 | + | 64 | + |
82 | +#ifndef HW_TIMER_ARMV7M_SYSTICK_H | 65 | +#ifndef HW_MISC_BCM2835_MPHI_H |
83 | +#define HW_TIMER_ARMV7M_SYSTICK_H | 66 | +#define HW_MISC_BCM2835_MPHI_H |
84 | + | 67 | + |
68 | +#include "hw/irq.h" | ||
85 | +#include "hw/sysbus.h" | 69 | +#include "hw/sysbus.h" |
86 | + | 70 | + |
87 | +#define TYPE_SYSTICK "armv7m_systick" | 71 | +#define MPHI_MMIO_SIZE 0x1000 |
88 | + | 72 | + |
89 | +#define SYSTICK(obj) OBJECT_CHECK(SysTickState, (obj), TYPE_SYSTICK) | 73 | +typedef struct BCM2835MphiState BCM2835MphiState; |
90 | + | 74 | + |
91 | +typedef struct SysTickState { | 75 | +struct BCM2835MphiState { |
92 | + /*< private >*/ | ||
93 | + SysBusDevice parent_obj; | 76 | + SysBusDevice parent_obj; |
94 | + /*< public >*/ | 77 | + qemu_irq irq; |
95 | + | ||
96 | + uint32_t control; | ||
97 | + uint32_t reload; | ||
98 | + int64_t tick; | ||
99 | + QEMUTimer *timer; | ||
100 | + MemoryRegion iomem; | 78 | + MemoryRegion iomem; |
101 | + qemu_irq irq; | 79 | + |
102 | +} SysTickState; | 80 | + uint32_t outdda; |
81 | + uint32_t outddb; | ||
82 | + uint32_t ctrl; | ||
83 | + uint32_t intstat; | ||
84 | + uint32_t swirq; | ||
85 | +}; | ||
86 | + | ||
87 | +#define TYPE_BCM2835_MPHI "bcm2835-mphi" | ||
88 | + | ||
89 | +#define BCM2835_MPHI(obj) \ | ||
90 | + OBJECT_CHECK(BCM2835MphiState, (obj), TYPE_BCM2835_MPHI) | ||
103 | + | 91 | + |
104 | +#endif | 92 | +#endif |
105 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | 93 | diff --git a/hw/arm/bcm2835_peripherals.c b/hw/arm/bcm2835_peripherals.c |
106 | index XXXXXXX..XXXXXXX 100644 | 94 | index XXXXXXX..XXXXXXX 100644 |
107 | --- a/hw/intc/armv7m_nvic.c | 95 | --- a/hw/arm/bcm2835_peripherals.c |
108 | +++ b/hw/intc/armv7m_nvic.c | 96 | +++ b/hw/arm/bcm2835_peripherals.c |
109 | @@ -XXX,XX +XXX,XX @@ static const uint8_t nvic_id[] = { | 97 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_init(Object *obj) |
110 | 0x00, 0xb0, 0x1b, 0x00, 0x0d, 0xe0, 0x05, 0xb1 | 98 | OBJECT(&s->sdhci.sdbus)); |
111 | }; | 99 | object_property_add_const_link(OBJECT(&s->gpio), "sdbus-sdhost", |
112 | 100 | OBJECT(&s->sdhost.sdbus)); | |
113 | -/* qemu timers run at 1GHz. We want something closer to 1MHz. */ | 101 | + |
114 | -#define SYSTICK_SCALE 1000ULL | 102 | + /* Mphi */ |
115 | - | 103 | + sysbus_init_child_obj(obj, "mphi", &s->mphi, sizeof(s->mphi), |
116 | -#define SYSTICK_ENABLE (1 << 0) | 104 | + TYPE_BCM2835_MPHI); |
117 | -#define SYSTICK_TICKINT (1 << 1) | ||
118 | -#define SYSTICK_CLKSOURCE (1 << 2) | ||
119 | -#define SYSTICK_COUNTFLAG (1 << 16) | ||
120 | - | ||
121 | -int system_clock_scale; | ||
122 | - | ||
123 | -/* Conversion factor from qemu timer to SysTick frequencies. */ | ||
124 | -static inline int64_t systick_scale(NVICState *s) | ||
125 | -{ | ||
126 | - if (s->systick.control & SYSTICK_CLKSOURCE) | ||
127 | - return system_clock_scale; | ||
128 | - else | ||
129 | - return 1000; | ||
130 | -} | ||
131 | - | ||
132 | -static void systick_reload(NVICState *s, int reset) | ||
133 | -{ | ||
134 | - /* The Cortex-M3 Devices Generic User Guide says that "When the | ||
135 | - * ENABLE bit is set to 1, the counter loads the RELOAD value from the | ||
136 | - * SYST RVR register and then counts down". So, we need to check the | ||
137 | - * ENABLE bit before reloading the value. | ||
138 | - */ | ||
139 | - if ((s->systick.control & SYSTICK_ENABLE) == 0) { | ||
140 | - return; | ||
141 | - } | ||
142 | - | ||
143 | - if (reset) | ||
144 | - s->systick.tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
145 | - s->systick.tick += (s->systick.reload + 1) * systick_scale(s); | ||
146 | - timer_mod(s->systick.timer, s->systick.tick); | ||
147 | -} | ||
148 | - | ||
149 | -static void systick_timer_tick(void * opaque) | ||
150 | -{ | ||
151 | - NVICState *s = (NVICState *)opaque; | ||
152 | - s->systick.control |= SYSTICK_COUNTFLAG; | ||
153 | - if (s->systick.control & SYSTICK_TICKINT) { | ||
154 | - /* Trigger the interrupt. */ | ||
155 | - armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK); | ||
156 | - } | ||
157 | - if (s->systick.reload == 0) { | ||
158 | - s->systick.control &= ~SYSTICK_ENABLE; | ||
159 | - } else { | ||
160 | - systick_reload(s, 0); | ||
161 | - } | ||
162 | -} | ||
163 | - | ||
164 | -static void systick_reset(NVICState *s) | ||
165 | -{ | ||
166 | - s->systick.control = 0; | ||
167 | - s->systick.reload = 0; | ||
168 | - s->systick.tick = 0; | ||
169 | - timer_del(s->systick.timer); | ||
170 | -} | ||
171 | - | ||
172 | static int nvic_pending_prio(NVICState *s) | ||
173 | { | ||
174 | /* return the priority of the current pending interrupt, | ||
175 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset) | ||
176 | switch (offset) { | ||
177 | case 4: /* Interrupt Control Type. */ | ||
178 | return ((s->num_irq - NVIC_FIRST_IRQ) / 32) - 1; | ||
179 | - case 0x10: /* SysTick Control and Status. */ | ||
180 | - val = s->systick.control; | ||
181 | - s->systick.control &= ~SYSTICK_COUNTFLAG; | ||
182 | - return val; | ||
183 | - case 0x14: /* SysTick Reload Value. */ | ||
184 | - return s->systick.reload; | ||
185 | - case 0x18: /* SysTick Current Value. */ | ||
186 | - { | ||
187 | - int64_t t; | ||
188 | - if ((s->systick.control & SYSTICK_ENABLE) == 0) | ||
189 | - return 0; | ||
190 | - t = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
191 | - if (t >= s->systick.tick) | ||
192 | - return 0; | ||
193 | - val = ((s->systick.tick - (t + 1)) / systick_scale(s)) + 1; | ||
194 | - /* The interrupt in triggered when the timer reaches zero. | ||
195 | - However the counter is not reloaded until the next clock | ||
196 | - tick. This is a hack to return zero during the first tick. */ | ||
197 | - if (val > s->systick.reload) | ||
198 | - val = 0; | ||
199 | - return val; | ||
200 | - } | ||
201 | - case 0x1c: /* SysTick Calibration Value. */ | ||
202 | - return 10000; | ||
203 | case 0xd00: /* CPUID Base. */ | ||
204 | return cpu->midr; | ||
205 | case 0xd04: /* Interrupt Control State. */ | ||
206 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset) | ||
207 | static void nvic_writel(NVICState *s, uint32_t offset, uint32_t value) | ||
208 | { | ||
209 | ARMCPU *cpu = s->cpu; | ||
210 | - uint32_t oldval; | ||
211 | + | ||
212 | switch (offset) { | ||
213 | - case 0x10: /* SysTick Control and Status. */ | ||
214 | - oldval = s->systick.control; | ||
215 | - s->systick.control &= 0xfffffff8; | ||
216 | - s->systick.control |= value & 7; | ||
217 | - if ((oldval ^ value) & SYSTICK_ENABLE) { | ||
218 | - int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
219 | - if (value & SYSTICK_ENABLE) { | ||
220 | - if (s->systick.tick) { | ||
221 | - s->systick.tick += now; | ||
222 | - timer_mod(s->systick.timer, s->systick.tick); | ||
223 | - } else { | ||
224 | - systick_reload(s, 1); | ||
225 | - } | ||
226 | - } else { | ||
227 | - timer_del(s->systick.timer); | ||
228 | - s->systick.tick -= now; | ||
229 | - if (s->systick.tick < 0) | ||
230 | - s->systick.tick = 0; | ||
231 | - } | ||
232 | - } else if ((oldval ^ value) & SYSTICK_CLKSOURCE) { | ||
233 | - /* This is a hack. Force the timer to be reloaded | ||
234 | - when the reference clock is changed. */ | ||
235 | - systick_reload(s, 1); | ||
236 | - } | ||
237 | - break; | ||
238 | - case 0x14: /* SysTick Reload Value. */ | ||
239 | - s->systick.reload = value; | ||
240 | - break; | ||
241 | - case 0x18: /* SysTick Current Value. Writes reload the timer. */ | ||
242 | - systick_reload(s, 1); | ||
243 | - s->systick.control &= ~SYSTICK_COUNTFLAG; | ||
244 | - break; | ||
245 | case 0xd04: /* Interrupt Control State. */ | ||
246 | if (value & (1 << 31)) { | ||
247 | armv7m_nvic_set_pending(s, ARMV7M_EXCP_NMI); | ||
248 | @@ -XXX,XX +XXX,XX @@ static const VMStateDescription vmstate_VecInfo = { | ||
249 | |||
250 | static const VMStateDescription vmstate_nvic = { | ||
251 | .name = "armv7m_nvic", | ||
252 | - .version_id = 3, | ||
253 | - .minimum_version_id = 3, | ||
254 | + .version_id = 4, | ||
255 | + .minimum_version_id = 4, | ||
256 | .post_load = &nvic_post_load, | ||
257 | .fields = (VMStateField[]) { | ||
258 | VMSTATE_STRUCT_ARRAY(vectors, NVICState, NVIC_MAX_VECTORS, 1, | ||
259 | vmstate_VecInfo, VecInfo), | ||
260 | - VMSTATE_UINT32(systick.control, NVICState), | ||
261 | - VMSTATE_UINT32(systick.reload, NVICState), | ||
262 | - VMSTATE_INT64(systick.tick, NVICState), | ||
263 | - VMSTATE_TIMER_PTR(systick.timer, NVICState), | ||
264 | VMSTATE_UINT32(prigroup, NVICState), | ||
265 | VMSTATE_END_OF_LIST() | ||
266 | } | ||
267 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_reset(DeviceState *dev) | ||
268 | |||
269 | s->exception_prio = NVIC_NOEXC_PRIO; | ||
270 | s->vectpending = 0; | ||
271 | +} | ||
272 | |||
273 | - systick_reset(s); | ||
274 | +static void nvic_systick_trigger(void *opaque, int n, int level) | ||
275 | +{ | ||
276 | + NVICState *s = opaque; | ||
277 | + | ||
278 | + if (level) { | ||
279 | + /* SysTick just asked us to pend its exception. | ||
280 | + * (This is different from an external interrupt line's | ||
281 | + * behaviour.) | ||
282 | + */ | ||
283 | + armv7m_nvic_set_pending(s, ARMV7M_EXCP_SYSTICK); | ||
284 | + } | ||
285 | } | 105 | } |
286 | 106 | ||
287 | static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | 107 | static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) |
288 | { | 108 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) |
289 | NVICState *s = NVIC(dev); | 109 | |
290 | + SysBusDevice *systick_sbd; | 110 | object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->gpio), "sd-bus"); |
291 | + Error *err = NULL; | 111 | |
292 | 112 | + /* Mphi */ | |
293 | s->cpu = ARM_CPU(qemu_get_cpu(0)); | 113 | + object_property_set_bool(OBJECT(&s->mphi), true, "realized", &err); |
294 | assert(s->cpu); | 114 | + if (err) { |
295 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
296 | /* include space for internal exception vectors */ | ||
297 | s->num_irq += NVIC_FIRST_IRQ; | ||
298 | |||
299 | + object_property_set_bool(OBJECT(&s->systick), true, "realized", &err); | ||
300 | + if (err != NULL) { | ||
301 | + error_propagate(errp, err); | 115 | + error_propagate(errp, err); |
302 | + return; | 116 | + return; |
303 | + } | 117 | + } |
304 | + systick_sbd = SYS_BUS_DEVICE(&s->systick); | 118 | + |
305 | + sysbus_connect_irq(systick_sbd, 0, | 119 | + memory_region_add_subregion(&s->peri_mr, MPHI_OFFSET, |
306 | + qdev_get_gpio_in_named(dev, "systick-trigger", 0)); | 120 | + sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->mphi), 0)); |
307 | + | 121 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->mphi), 0, |
308 | /* The NVIC and System Control Space (SCS) starts at 0xe000e000 | 122 | + qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, |
309 | * and looks like this: | 123 | + INTERRUPT_HOSTPORT)); |
310 | * 0x004 - ICTR | 124 | + |
311 | - * 0x010 - 0x1c - systick | 125 | create_unimp(s, &s->armtmr, "bcm2835-sp804", ARMCTRL_TIMER0_1_OFFSET, 0x40); |
312 | + * 0x010 - 0xff - systick | 126 | create_unimp(s, &s->cprman, "bcm2835-cprman", CPRMAN_OFFSET, 0x1000); |
313 | * 0x100..0x7ec - NVIC | 127 | create_unimp(s, &s->a2w, "bcm2835-a2w", A2W_OFFSET, 0x1000); |
314 | * 0x7f0..0xcff - Reserved | 128 | diff --git a/hw/misc/bcm2835_mphi.c b/hw/misc/bcm2835_mphi.c |
315 | * 0xd00..0xd3c - SCS registers | ||
316 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_realize(DeviceState *dev, Error **errp) | ||
317 | memory_region_init_io(&s->sysregmem, OBJECT(s), &nvic_sysreg_ops, s, | ||
318 | "nvic_sysregs", 0x1000); | ||
319 | memory_region_add_subregion(&s->container, 0, &s->sysregmem); | ||
320 | + memory_region_add_subregion_overlap(&s->container, 0x10, | ||
321 | + sysbus_mmio_get_region(systick_sbd, 0), | ||
322 | + 1); | ||
323 | |||
324 | sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->container); | ||
325 | - | ||
326 | - s->systick.timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, systick_timer_tick, s); | ||
327 | } | ||
328 | |||
329 | static void armv7m_nvic_instance_init(Object *obj) | ||
330 | @@ -XXX,XX +XXX,XX @@ static void armv7m_nvic_instance_init(Object *obj) | ||
331 | NVICState *nvic = NVIC(obj); | ||
332 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | ||
333 | |||
334 | + object_initialize(&nvic->systick, sizeof(nvic->systick), TYPE_SYSTICK); | ||
335 | + qdev_set_parent_bus(DEVICE(&nvic->systick), sysbus_get_default()); | ||
336 | + | ||
337 | sysbus_init_irq(sbd, &nvic->excpout); | ||
338 | qdev_init_gpio_out_named(dev, &nvic->sysresetreq, "SYSRESETREQ", 1); | ||
339 | + qdev_init_gpio_in_named(dev, nvic_systick_trigger, "systick-trigger", 1); | ||
340 | } | ||
341 | |||
342 | static void armv7m_nvic_class_init(ObjectClass *klass, void *data) | ||
343 | diff --git a/hw/timer/armv7m_systick.c b/hw/timer/armv7m_systick.c | ||
344 | new file mode 100644 | 129 | new file mode 100644 |
345 | index XXXXXXX..XXXXXXX | 130 | index XXXXXXX..XXXXXXX |
346 | --- /dev/null | 131 | --- /dev/null |
347 | +++ b/hw/timer/armv7m_systick.c | 132 | +++ b/hw/misc/bcm2835_mphi.c |
348 | @@ -XXX,XX +XXX,XX @@ | 133 | @@ -XXX,XX +XXX,XX @@ |
349 | +/* | 134 | +/* |
350 | + * ARMv7M SysTick timer | 135 | + * BCM2835 SOC MPHI emulation |
351 | + * | 136 | + * |
352 | + * Copyright (c) 2006-2007 CodeSourcery. | 137 | + * Very basic emulation, only providing the FIQ interrupt needed to |
353 | + * Written by Paul Brook | 138 | + * allow the dwc-otg USB host controller driver in the Raspbian kernel |
354 | + * Copyright (c) 2017 Linaro Ltd | 139 | + * to function. |
355 | + * Written by Peter Maydell | 140 | + * |
356 | + * | 141 | + * Copyright (c) 2020 Paul Zimmerman <pauldzim@gmail.com> |
357 | + * This code is licensed under the GPL (version 2 or later). | 142 | + * |
143 | + * This program is free software; you can redistribute it and/or modify | ||
144 | + * it under the terms of the GNU General Public License as published by | ||
145 | + * the Free Software Foundation; either version 2 of the License, or | ||
146 | + * (at your option) any later version. | ||
147 | + * | ||
148 | + * This program is distributed in the hope that it will be useful, | ||
149 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
150 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
151 | + * GNU General Public License for more details. | ||
358 | + */ | 152 | + */ |
359 | + | 153 | + |
360 | +#include "qemu/osdep.h" | 154 | +#include "qemu/osdep.h" |
361 | +#include "hw/timer/armv7m_systick.h" | 155 | +#include "qapi/error.h" |
362 | +#include "qemu-common.h" | 156 | +#include "hw/misc/bcm2835_mphi.h" |
363 | +#include "hw/sysbus.h" | 157 | +#include "migration/vmstate.h" |
364 | +#include "qemu/timer.h" | 158 | +#include "qemu/error-report.h" |
365 | +#include "qemu/log.h" | 159 | +#include "qemu/log.h" |
366 | +#include "trace.h" | 160 | +#include "qemu/main-loop.h" |
367 | + | 161 | + |
368 | +/* qemu timers run at 1GHz. We want something closer to 1MHz. */ | 162 | +static inline void mphi_raise_irq(BCM2835MphiState *s) |
369 | +#define SYSTICK_SCALE 1000ULL | 163 | +{ |
370 | + | 164 | + qemu_set_irq(s->irq, 1); |
371 | +#define SYSTICK_ENABLE (1 << 0) | 165 | +} |
372 | +#define SYSTICK_TICKINT (1 << 1) | 166 | + |
373 | +#define SYSTICK_CLKSOURCE (1 << 2) | 167 | +static inline void mphi_lower_irq(BCM2835MphiState *s) |
374 | +#define SYSTICK_COUNTFLAG (1 << 16) | 168 | +{ |
375 | + | 169 | + qemu_set_irq(s->irq, 0); |
376 | +int system_clock_scale; | 170 | +} |
377 | + | 171 | + |
378 | +/* Conversion factor from qemu timer to SysTick frequencies. */ | 172 | +static uint64_t mphi_reg_read(void *ptr, hwaddr addr, unsigned size) |
379 | +static inline int64_t systick_scale(SysTickState *s) | 173 | +{ |
380 | +{ | 174 | + BCM2835MphiState *s = ptr; |
381 | + if (s->control & SYSTICK_CLKSOURCE) { | 175 | + uint32_t val = 0; |
382 | + return system_clock_scale; | 176 | + |
383 | + } else { | 177 | + switch (addr) { |
384 | + return 1000; | 178 | + case 0x28: /* outdda */ |
385 | + } | 179 | + val = s->outdda; |
386 | +} | 180 | + break; |
387 | + | 181 | + case 0x2c: /* outddb */ |
388 | +static void systick_reload(SysTickState *s, int reset) | 182 | + val = s->outddb; |
389 | +{ | 183 | + break; |
390 | + /* The Cortex-M3 Devices Generic User Guide says that "When the | 184 | + case 0x4c: /* ctrl */ |
391 | + * ENABLE bit is set to 1, the counter loads the RELOAD value from the | 185 | + val = s->ctrl; |
392 | + * SYST RVR register and then counts down". So, we need to check the | 186 | + val |= 1 << 17; |
393 | + * ENABLE bit before reloading the value. | 187 | + break; |
394 | + */ | 188 | + case 0x50: /* intstat */ |
395 | + trace_systick_reload(); | 189 | + val = s->intstat; |
396 | + | 190 | + break; |
397 | + if ((s->control & SYSTICK_ENABLE) == 0) { | 191 | + case 0x1f0: /* swirq_set */ |
192 | + val = s->swirq; | ||
193 | + break; | ||
194 | + case 0x1f4: /* swirq_clr */ | ||
195 | + val = s->swirq; | ||
196 | + break; | ||
197 | + default: | ||
198 | + qemu_log_mask(LOG_UNIMP, "read from unknown register"); | ||
199 | + break; | ||
200 | + } | ||
201 | + | ||
202 | + return val; | ||
203 | +} | ||
204 | + | ||
205 | +static void mphi_reg_write(void *ptr, hwaddr addr, uint64_t val, unsigned size) | ||
206 | +{ | ||
207 | + BCM2835MphiState *s = ptr; | ||
208 | + int do_irq = 0; | ||
209 | + | ||
210 | + switch (addr) { | ||
211 | + case 0x28: /* outdda */ | ||
212 | + s->outdda = val; | ||
213 | + break; | ||
214 | + case 0x2c: /* outddb */ | ||
215 | + s->outddb = val; | ||
216 | + if (val & (1 << 29)) { | ||
217 | + do_irq = 1; | ||
218 | + } | ||
219 | + break; | ||
220 | + case 0x4c: /* ctrl */ | ||
221 | + s->ctrl = val; | ||
222 | + if (val & (1 << 16)) { | ||
223 | + do_irq = -1; | ||
224 | + } | ||
225 | + break; | ||
226 | + case 0x50: /* intstat */ | ||
227 | + s->intstat = val; | ||
228 | + if (val & ((1 << 16) | (1 << 29))) { | ||
229 | + do_irq = -1; | ||
230 | + } | ||
231 | + break; | ||
232 | + case 0x1f0: /* swirq_set */ | ||
233 | + s->swirq |= val; | ||
234 | + do_irq = 1; | ||
235 | + break; | ||
236 | + case 0x1f4: /* swirq_clr */ | ||
237 | + s->swirq &= ~val; | ||
238 | + do_irq = -1; | ||
239 | + break; | ||
240 | + default: | ||
241 | + qemu_log_mask(LOG_UNIMP, "write to unknown register"); | ||
398 | + return; | 242 | + return; |
399 | + } | 243 | + } |
400 | + | 244 | + |
401 | + if (reset) { | 245 | + if (do_irq > 0) { |
402 | + s->tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 246 | + mphi_raise_irq(s); |
403 | + } | 247 | + } else if (do_irq < 0) { |
404 | + s->tick += (s->reload + 1) * systick_scale(s); | 248 | + mphi_lower_irq(s); |
405 | + timer_mod(s->timer, s->tick); | 249 | + } |
406 | +} | 250 | +} |
407 | + | 251 | + |
408 | +static void systick_timer_tick(void *opaque) | 252 | +static const MemoryRegionOps mphi_mmio_ops = { |
409 | +{ | 253 | + .read = mphi_reg_read, |
410 | + SysTickState *s = (SysTickState *)opaque; | 254 | + .write = mphi_reg_write, |
411 | + | 255 | + .impl.min_access_size = 4, |
412 | + trace_systick_timer_tick(); | 256 | + .impl.max_access_size = 4, |
413 | + | 257 | + .endianness = DEVICE_LITTLE_ENDIAN, |
414 | + s->control |= SYSTICK_COUNTFLAG; | ||
415 | + if (s->control & SYSTICK_TICKINT) { | ||
416 | + /* Tell the NVIC to pend the SysTick exception */ | ||
417 | + qemu_irq_pulse(s->irq); | ||
418 | + } | ||
419 | + if (s->reload == 0) { | ||
420 | + s->control &= ~SYSTICK_ENABLE; | ||
421 | + } else { | ||
422 | + systick_reload(s, 0); | ||
423 | + } | ||
424 | +} | ||
425 | + | ||
426 | +static uint64_t systick_read(void *opaque, hwaddr addr, unsigned size) | ||
427 | +{ | ||
428 | + SysTickState *s = opaque; | ||
429 | + uint32_t val; | ||
430 | + | ||
431 | + switch (addr) { | ||
432 | + case 0x0: /* SysTick Control and Status. */ | ||
433 | + val = s->control; | ||
434 | + s->control &= ~SYSTICK_COUNTFLAG; | ||
435 | + break; | ||
436 | + case 0x4: /* SysTick Reload Value. */ | ||
437 | + val = s->reload; | ||
438 | + break; | ||
439 | + case 0x8: /* SysTick Current Value. */ | ||
440 | + { | ||
441 | + int64_t t; | ||
442 | + | ||
443 | + if ((s->control & SYSTICK_ENABLE) == 0) { | ||
444 | + val = 0; | ||
445 | + break; | ||
446 | + } | ||
447 | + t = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
448 | + if (t >= s->tick) { | ||
449 | + val = 0; | ||
450 | + break; | ||
451 | + } | ||
452 | + val = ((s->tick - (t + 1)) / systick_scale(s)) + 1; | ||
453 | + /* The interrupt in triggered when the timer reaches zero. | ||
454 | + However the counter is not reloaded until the next clock | ||
455 | + tick. This is a hack to return zero during the first tick. */ | ||
456 | + if (val > s->reload) { | ||
457 | + val = 0; | ||
458 | + } | ||
459 | + break; | ||
460 | + } | ||
461 | + case 0xc: /* SysTick Calibration Value. */ | ||
462 | + val = 10000; | ||
463 | + break; | ||
464 | + default: | ||
465 | + val = 0; | ||
466 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
467 | + "SysTick: Bad read offset 0x%" HWADDR_PRIx "\n", addr); | ||
468 | + break; | ||
469 | + } | ||
470 | + | ||
471 | + trace_systick_read(addr, val, size); | ||
472 | + return val; | ||
473 | +} | ||
474 | + | ||
475 | +static void systick_write(void *opaque, hwaddr addr, | ||
476 | + uint64_t value, unsigned size) | ||
477 | +{ | ||
478 | + SysTickState *s = opaque; | ||
479 | + | ||
480 | + trace_systick_write(addr, value, size); | ||
481 | + | ||
482 | + switch (addr) { | ||
483 | + case 0x0: /* SysTick Control and Status. */ | ||
484 | + { | ||
485 | + uint32_t oldval = s->control; | ||
486 | + | ||
487 | + s->control &= 0xfffffff8; | ||
488 | + s->control |= value & 7; | ||
489 | + if ((oldval ^ value) & SYSTICK_ENABLE) { | ||
490 | + int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
491 | + if (value & SYSTICK_ENABLE) { | ||
492 | + if (s->tick) { | ||
493 | + s->tick += now; | ||
494 | + timer_mod(s->timer, s->tick); | ||
495 | + } else { | ||
496 | + systick_reload(s, 1); | ||
497 | + } | ||
498 | + } else { | ||
499 | + timer_del(s->timer); | ||
500 | + s->tick -= now; | ||
501 | + if (s->tick < 0) { | ||
502 | + s->tick = 0; | ||
503 | + } | ||
504 | + } | ||
505 | + } else if ((oldval ^ value) & SYSTICK_CLKSOURCE) { | ||
506 | + /* This is a hack. Force the timer to be reloaded | ||
507 | + when the reference clock is changed. */ | ||
508 | + systick_reload(s, 1); | ||
509 | + } | ||
510 | + break; | ||
511 | + } | ||
512 | + case 0x4: /* SysTick Reload Value. */ | ||
513 | + s->reload = value; | ||
514 | + break; | ||
515 | + case 0x8: /* SysTick Current Value. Writes reload the timer. */ | ||
516 | + systick_reload(s, 1); | ||
517 | + s->control &= ~SYSTICK_COUNTFLAG; | ||
518 | + break; | ||
519 | + default: | ||
520 | + qemu_log_mask(LOG_GUEST_ERROR, | ||
521 | + "SysTick: Bad write offset 0x%" HWADDR_PRIx "\n", addr); | ||
522 | + } | ||
523 | +} | ||
524 | + | ||
525 | +static const MemoryRegionOps systick_ops = { | ||
526 | + .read = systick_read, | ||
527 | + .write = systick_write, | ||
528 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
529 | + .valid.min_access_size = 4, | ||
530 | + .valid.max_access_size = 4, | ||
531 | +}; | 258 | +}; |
532 | + | 259 | + |
533 | +static void systick_reset(DeviceState *dev) | 260 | +static void mphi_reset(DeviceState *dev) |
534 | +{ | 261 | +{ |
535 | + SysTickState *s = SYSTICK(dev); | 262 | + BCM2835MphiState *s = BCM2835_MPHI(dev); |
536 | + | 263 | + |
537 | + s->control = 0; | 264 | + s->outdda = 0; |
538 | + s->reload = 0; | 265 | + s->outddb = 0; |
539 | + s->tick = 0; | 266 | + s->ctrl = 0; |
540 | + timer_del(s->timer); | 267 | + s->intstat = 0; |
541 | +} | 268 | + s->swirq = 0; |
542 | + | 269 | +} |
543 | +static void systick_instance_init(Object *obj) | 270 | + |
271 | +static void mphi_realize(DeviceState *dev, Error **errp) | ||
272 | +{ | ||
273 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | ||
274 | + BCM2835MphiState *s = BCM2835_MPHI(dev); | ||
275 | + | ||
276 | + sysbus_init_irq(sbd, &s->irq); | ||
277 | +} | ||
278 | + | ||
279 | +static void mphi_init(Object *obj) | ||
544 | +{ | 280 | +{ |
545 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 281 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
546 | + SysTickState *s = SYSTICK(obj); | 282 | + BCM2835MphiState *s = BCM2835_MPHI(obj); |
547 | + | 283 | + |
548 | + memory_region_init_io(&s->iomem, obj, &systick_ops, s, "systick", 0xe0); | 284 | + memory_region_init_io(&s->iomem, obj, &mphi_mmio_ops, s, "mphi", MPHI_MMIO_SIZE); |
549 | + sysbus_init_mmio(sbd, &s->iomem); | 285 | + sysbus_init_mmio(sbd, &s->iomem); |
550 | + sysbus_init_irq(sbd, &s->irq); | 286 | +} |
551 | + s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, systick_timer_tick, s); | 287 | + |
552 | +} | 288 | +const VMStateDescription vmstate_mphi_state = { |
553 | + | 289 | + .name = "mphi", |
554 | +static const VMStateDescription vmstate_systick = { | ||
555 | + .name = "armv7m_systick", | ||
556 | + .version_id = 1, | 290 | + .version_id = 1, |
557 | + .minimum_version_id = 1, | 291 | + .minimum_version_id = 1, |
558 | + .fields = (VMStateField[]) { | 292 | + .fields = (VMStateField[]) { |
559 | + VMSTATE_UINT32(control, SysTickState), | 293 | + VMSTATE_UINT32(outdda, BCM2835MphiState), |
560 | + VMSTATE_UINT32(reload, SysTickState), | 294 | + VMSTATE_UINT32(outddb, BCM2835MphiState), |
561 | + VMSTATE_INT64(tick, SysTickState), | 295 | + VMSTATE_UINT32(ctrl, BCM2835MphiState), |
562 | + VMSTATE_TIMER_PTR(timer, SysTickState), | 296 | + VMSTATE_UINT32(intstat, BCM2835MphiState), |
297 | + VMSTATE_UINT32(swirq, BCM2835MphiState), | ||
563 | + VMSTATE_END_OF_LIST() | 298 | + VMSTATE_END_OF_LIST() |
564 | + } | 299 | + } |
565 | +}; | 300 | +}; |
566 | + | 301 | + |
567 | +static void systick_class_init(ObjectClass *klass, void *data) | 302 | +static void mphi_class_init(ObjectClass *klass, void *data) |
568 | +{ | 303 | +{ |
569 | + DeviceClass *dc = DEVICE_CLASS(klass); | 304 | + DeviceClass *dc = DEVICE_CLASS(klass); |
570 | + | 305 | + |
571 | + dc->vmsd = &vmstate_systick; | 306 | + dc->realize = mphi_realize; |
572 | + dc->reset = systick_reset; | 307 | + dc->reset = mphi_reset; |
573 | +} | 308 | + dc->vmsd = &vmstate_mphi_state; |
574 | + | 309 | +} |
575 | +static const TypeInfo armv7m_systick_info = { | 310 | + |
576 | + .name = TYPE_SYSTICK, | 311 | +static const TypeInfo bcm2835_mphi_type_info = { |
577 | + .parent = TYPE_SYS_BUS_DEVICE, | 312 | + .name = TYPE_BCM2835_MPHI, |
578 | + .instance_init = systick_instance_init, | 313 | + .parent = TYPE_SYS_BUS_DEVICE, |
579 | + .instance_size = sizeof(SysTickState), | 314 | + .instance_size = sizeof(BCM2835MphiState), |
580 | + .class_init = systick_class_init, | 315 | + .instance_init = mphi_init, |
316 | + .class_init = mphi_class_init, | ||
581 | +}; | 317 | +}; |
582 | + | 318 | + |
583 | +static void armv7m_systick_register_types(void) | 319 | +static void bcm2835_mphi_register_types(void) |
584 | +{ | 320 | +{ |
585 | + type_register_static(&armv7m_systick_info); | 321 | + type_register_static(&bcm2835_mphi_type_info); |
586 | +} | 322 | +} |
587 | + | 323 | + |
588 | +type_init(armv7m_systick_register_types) | 324 | +type_init(bcm2835_mphi_register_types) |
589 | diff --git a/hw/timer/trace-events b/hw/timer/trace-events | 325 | diff --git a/hw/misc/Makefile.objs b/hw/misc/Makefile.objs |
590 | index XXXXXXX..XXXXXXX 100644 | 326 | index XXXXXXX..XXXXXXX 100644 |
591 | --- a/hw/timer/trace-events | 327 | --- a/hw/misc/Makefile.objs |
592 | +++ b/hw/timer/trace-events | 328 | +++ b/hw/misc/Makefile.objs |
593 | @@ -XXX,XX +XXX,XX @@ aspeed_timer_ctrl_pulse_enable(uint8_t i, bool enable) "Timer %" PRIu8 ": %d" | 329 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_OMAP) += omap_l4.o |
594 | aspeed_timer_set_ctrl2(uint32_t value) "Value: 0x%" PRIx32 | 330 | common-obj-$(CONFIG_OMAP) += omap_sdrc.o |
595 | aspeed_timer_set_value(int timer, int reg, uint32_t value) "Timer %d register %d: 0x%" PRIx32 | 331 | common-obj-$(CONFIG_OMAP) += omap_tap.o |
596 | aspeed_timer_read(uint64_t offset, unsigned size, uint64_t value) "From 0x%" PRIx64 ": of size %u: 0x%" PRIx64 | 332 | common-obj-$(CONFIG_RASPI) += bcm2835_mbox.o |
597 | + | 333 | +common-obj-$(CONFIG_RASPI) += bcm2835_mphi.o |
598 | +# hw/timer/armv7m_systick.c | 334 | common-obj-$(CONFIG_RASPI) += bcm2835_property.o |
599 | +systick_reload(void) "systick reload" | 335 | common-obj-$(CONFIG_RASPI) += bcm2835_rng.o |
600 | +systick_timer_tick(void) "systick reload" | 336 | common-obj-$(CONFIG_RASPI) += bcm2835_thermal.o |
601 | +systick_read(uint64_t addr, uint32_t value, unsigned size) "systick read addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
602 | +systick_write(uint64_t addr, uint32_t value, unsigned size) "systick write addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" | ||
603 | -- | 337 | -- |
604 | 2.7.4 | 338 | 2.20.1 |
605 | 339 | ||
606 | 340 | diff view generated by jsdifflib |
1 | From: Paolo Bonzini <pbonzini@redhat.com> | 1 | From: Paul Zimmerman <pauldzim@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | virtio_mmio.h would be deleted; I am leaving it in though it was a | 3 | Import the dwc-hsotg (dwc2) register definitions file from the |
4 | mistake to add it. | 4 | Linux kernel. This is a copy of drivers/usb/dwc2/hw.h from the |
5 | mainline Linux kernel, the only changes being to the header, and | ||
6 | two instances of 'u32' changed to 'uint32_t' to allow it to | ||
7 | compile. Checkpatch throws a boatload of errors due to the tab | ||
8 | indentation, but I would rather import it as-is than reformat it. | ||
5 | 9 | ||
6 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> | 10 | Signed-off-by: Paul Zimmerman <pauldzim@gmail.com> |
11 | Message-id: 20200520235349.21215-3-pauldzim@gmail.com | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | --- | 14 | --- |
9 | include/standard-headers/asm-x86/hyperv.h | 8 + | 15 | include/hw/usb/dwc2-regs.h | 899 +++++++++++++++++++++++++++++++++++++ |
10 | include/standard-headers/linux/input-event-codes.h | 2 +- | 16 | 1 file changed, 899 insertions(+) |
11 | include/standard-headers/linux/pci_regs.h | 25 ++ | 17 | create mode 100644 include/hw/usb/dwc2-regs.h |
12 | include/standard-headers/linux/virtio_ids.h | 1 + | ||
13 | linux-headers/asm-arm/kvm.h | 15 + | ||
14 | linux-headers/asm-arm/unistd-common.h | 357 ++++++++++++++++++ | ||
15 | linux-headers/asm-arm/unistd-eabi.h | 5 + | ||
16 | linux-headers/asm-arm/unistd-oabi.h | 17 + | ||
17 | linux-headers/asm-arm/unistd.h | 419 +-------------------- | ||
18 | linux-headers/asm-arm64/kvm.h | 13 + | ||
19 | linux-headers/asm-powerpc/kvm.h | 27 ++ | ||
20 | linux-headers/asm-powerpc/unistd.h | 1 + | ||
21 | linux-headers/asm-x86/kvm_para.h | 13 +- | ||
22 | linux-headers/linux/kvm.h | 24 +- | ||
23 | linux-headers/linux/kvm_para.h | 2 + | ||
24 | linux-headers/linux/userfaultfd.h | 67 +++- | ||
25 | linux-headers/linux/vfio.h | 10 + | ||
26 | 17 files changed, 577 insertions(+), 429 deletions(-) | ||
27 | create mode 100644 linux-headers/asm-arm/unistd-common.h | ||
28 | create mode 100644 linux-headers/asm-arm/unistd-eabi.h | ||
29 | create mode 100644 linux-headers/asm-arm/unistd-oabi.h | ||
30 | 18 | ||
31 | diff --git a/include/standard-headers/asm-x86/hyperv.h b/include/standard-headers/asm-x86/hyperv.h | 19 | diff --git a/include/hw/usb/dwc2-regs.h b/include/hw/usb/dwc2-regs.h |
32 | index XXXXXXX..XXXXXXX 100644 | ||
33 | --- a/include/standard-headers/asm-x86/hyperv.h | ||
34 | +++ b/include/standard-headers/asm-x86/hyperv.h | ||
35 | @@ -XXX,XX +XXX,XX @@ | ||
36 | */ | ||
37 | #define HV_X64_MSR_STAT_PAGES_AVAILABLE (1 << 8) | ||
38 | |||
39 | +/* Crash MSR available */ | ||
40 | +#define HV_FEATURE_GUEST_CRASH_MSR_AVAILABLE (1 << 10) | ||
41 | + | ||
42 | /* | ||
43 | * Feature identification: EBX indicates which flags were specified at | ||
44 | * partition creation. The format is the same as the partition creation | ||
45 | @@ -XXX,XX +XXX,XX @@ | ||
46 | */ | ||
47 | #define HV_X64_RELAXED_TIMING_RECOMMENDED (1 << 5) | ||
48 | |||
49 | +/* | ||
50 | + * Crash notification flag. | ||
51 | + */ | ||
52 | +#define HV_CRASH_CTL_CRASH_NOTIFY (1ULL << 63) | ||
53 | + | ||
54 | /* MSR used to identify the guest OS. */ | ||
55 | #define HV_X64_MSR_GUEST_OS_ID 0x40000000 | ||
56 | |||
57 | diff --git a/include/standard-headers/linux/input-event-codes.h b/include/standard-headers/linux/input-event-codes.h | ||
58 | index XXXXXXX..XXXXXXX 100644 | ||
59 | --- a/include/standard-headers/linux/input-event-codes.h | ||
60 | +++ b/include/standard-headers/linux/input-event-codes.h | ||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | * Control a data application associated with the currently viewed channel, | ||
63 | * e.g. teletext or data broadcast application (MHEG, MHP, HbbTV, etc.) | ||
64 | */ | ||
65 | -#define KEY_DATA 0x275 | ||
66 | +#define KEY_DATA 0x277 | ||
67 | |||
68 | #define BTN_TRIGGER_HAPPY 0x2c0 | ||
69 | #define BTN_TRIGGER_HAPPY1 0x2c0 | ||
70 | diff --git a/include/standard-headers/linux/pci_regs.h b/include/standard-headers/linux/pci_regs.h | ||
71 | index XXXXXXX..XXXXXXX 100644 | ||
72 | --- a/include/standard-headers/linux/pci_regs.h | ||
73 | +++ b/include/standard-headers/linux/pci_regs.h | ||
74 | @@ -XXX,XX +XXX,XX @@ | ||
75 | #define LINUX_PCI_REGS_H | ||
76 | |||
77 | /* | ||
78 | + * Conventional PCI and PCI-X Mode 1 devices have 256 bytes of | ||
79 | + * configuration space. PCI-X Mode 2 and PCIe devices have 4096 bytes of | ||
80 | + * configuration space. | ||
81 | + */ | ||
82 | +#define PCI_CFG_SPACE_SIZE 256 | ||
83 | +#define PCI_CFG_SPACE_EXP_SIZE 4096 | ||
84 | + | ||
85 | +/* | ||
86 | * Under PCI, each device has 256 bytes of configuration address space, | ||
87 | * of which the first 64 bytes are standardized as follows: | ||
88 | */ | ||
89 | @@ -XXX,XX +XXX,XX @@ | ||
90 | #define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */ | ||
91 | #define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */ | ||
92 | #define PCI_EXT_CAP_ID_DPC 0x1D /* Downstream Port Containment */ | ||
93 | +#define PCI_EXT_CAP_ID_L1SS 0x1E /* L1 PM Substates */ | ||
94 | #define PCI_EXT_CAP_ID_PTM 0x1F /* Precision Time Measurement */ | ||
95 | #define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PTM | ||
96 | |||
97 | @@ -XXX,XX +XXX,XX @@ | ||
98 | #define PCI_EXP_DPC_STATUS 8 /* DPC Status */ | ||
99 | #define PCI_EXP_DPC_STATUS_TRIGGER 0x01 /* Trigger Status */ | ||
100 | #define PCI_EXP_DPC_STATUS_INTERRUPT 0x08 /* Interrupt Status */ | ||
101 | +#define PCI_EXP_DPC_RP_BUSY 0x10 /* Root Port Busy */ | ||
102 | |||
103 | #define PCI_EXP_DPC_SOURCE_ID 10 /* DPC Source Identifier */ | ||
104 | |||
105 | @@ -XXX,XX +XXX,XX @@ | ||
106 | #define PCI_PTM_CTRL_ENABLE 0x00000001 /* PTM enable */ | ||
107 | #define PCI_PTM_CTRL_ROOT 0x00000002 /* Root select */ | ||
108 | |||
109 | +/* L1 PM Substates */ | ||
110 | +#define PCI_L1SS_CAP 4 /* capability register */ | ||
111 | +#define PCI_L1SS_CAP_PCIPM_L1_2 1 /* PCI PM L1.2 Support */ | ||
112 | +#define PCI_L1SS_CAP_PCIPM_L1_1 2 /* PCI PM L1.1 Support */ | ||
113 | +#define PCI_L1SS_CAP_ASPM_L1_2 4 /* ASPM L1.2 Support */ | ||
114 | +#define PCI_L1SS_CAP_ASPM_L1_1 8 /* ASPM L1.1 Support */ | ||
115 | +#define PCI_L1SS_CAP_L1_PM_SS 16 /* L1 PM Substates Support */ | ||
116 | +#define PCI_L1SS_CTL1 8 /* Control Register 1 */ | ||
117 | +#define PCI_L1SS_CTL1_PCIPM_L1_2 1 /* PCI PM L1.2 Enable */ | ||
118 | +#define PCI_L1SS_CTL1_PCIPM_L1_1 2 /* PCI PM L1.1 Support */ | ||
119 | +#define PCI_L1SS_CTL1_ASPM_L1_2 4 /* ASPM L1.2 Support */ | ||
120 | +#define PCI_L1SS_CTL1_ASPM_L1_1 8 /* ASPM L1.1 Support */ | ||
121 | +#define PCI_L1SS_CTL1_L1SS_MASK 0x0000000F | ||
122 | +#define PCI_L1SS_CTL2 0xC /* Control Register 2 */ | ||
123 | + | ||
124 | #endif /* LINUX_PCI_REGS_H */ | ||
125 | diff --git a/include/standard-headers/linux/virtio_ids.h b/include/standard-headers/linux/virtio_ids.h | ||
126 | index XXXXXXX..XXXXXXX 100644 | ||
127 | --- a/include/standard-headers/linux/virtio_ids.h | ||
128 | +++ b/include/standard-headers/linux/virtio_ids.h | ||
129 | @@ -XXX,XX +XXX,XX @@ | ||
130 | #define VIRTIO_ID_INPUT 18 /* virtio input */ | ||
131 | #define VIRTIO_ID_VSOCK 19 /* virtio vsock transport */ | ||
132 | #define VIRTIO_ID_CRYPTO 20 /* virtio crypto */ | ||
133 | + | ||
134 | #endif /* _LINUX_VIRTIO_IDS_H */ | ||
135 | diff --git a/linux-headers/asm-arm/kvm.h b/linux-headers/asm-arm/kvm.h | ||
136 | index XXXXXXX..XXXXXXX 100644 | ||
137 | --- a/linux-headers/asm-arm/kvm.h | ||
138 | +++ b/linux-headers/asm-arm/kvm.h | ||
139 | @@ -XXX,XX +XXX,XX @@ struct kvm_regs { | ||
140 | /* Supported VGICv3 address types */ | ||
141 | #define KVM_VGIC_V3_ADDR_TYPE_DIST 2 | ||
142 | #define KVM_VGIC_V3_ADDR_TYPE_REDIST 3 | ||
143 | +#define KVM_VGIC_ITS_ADDR_TYPE 4 | ||
144 | |||
145 | #define KVM_VGIC_V3_DIST_SIZE SZ_64K | ||
146 | #define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K) | ||
147 | +#define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K) | ||
148 | |||
149 | #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */ | ||
150 | #define KVM_ARM_VCPU_PSCI_0_2 1 /* CPU uses PSCI v0.2 */ | ||
151 | @@ -XXX,XX +XXX,XX @@ struct kvm_arch_memory_slot { | ||
152 | #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2 | ||
153 | #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32 | ||
154 | #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT) | ||
155 | +#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32 | ||
156 | +#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \ | ||
157 | + (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT) | ||
158 | #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0 | ||
159 | #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT) | ||
160 | +#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff) | ||
161 | #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3 | ||
162 | #define KVM_DEV_ARM_VGIC_GRP_CTRL 4 | ||
163 | +#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5 | ||
164 | +#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6 | ||
165 | +#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7 | ||
166 | +#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10 | ||
167 | +#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \ | ||
168 | + (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT) | ||
169 | +#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff | ||
170 | +#define VGIC_LEVEL_INFO_LINE_LEVEL 0 | ||
171 | + | ||
172 | #define KVM_DEV_ARM_VGIC_CTRL_INIT 0 | ||
173 | |||
174 | /* KVM_IRQ_LINE irq field index values */ | ||
175 | diff --git a/linux-headers/asm-arm/unistd-common.h b/linux-headers/asm-arm/unistd-common.h | ||
176 | new file mode 100644 | 20 | new file mode 100644 |
177 | index XXXXXXX..XXXXXXX | 21 | index XXXXXXX..XXXXXXX |
178 | --- /dev/null | 22 | --- /dev/null |
179 | +++ b/linux-headers/asm-arm/unistd-common.h | 23 | +++ b/include/hw/usb/dwc2-regs.h |
180 | @@ -XXX,XX +XXX,XX @@ | 24 | @@ -XXX,XX +XXX,XX @@ |
181 | +#ifndef _ASM_ARM_UNISTD_COMMON_H | 25 | +/* SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause) */ |
182 | +#define _ASM_ARM_UNISTD_COMMON_H 1 | ||
183 | + | ||
184 | +#define __NR_restart_syscall (__NR_SYSCALL_BASE + 0) | ||
185 | +#define __NR_exit (__NR_SYSCALL_BASE + 1) | ||
186 | +#define __NR_fork (__NR_SYSCALL_BASE + 2) | ||
187 | +#define __NR_read (__NR_SYSCALL_BASE + 3) | ||
188 | +#define __NR_write (__NR_SYSCALL_BASE + 4) | ||
189 | +#define __NR_open (__NR_SYSCALL_BASE + 5) | ||
190 | +#define __NR_close (__NR_SYSCALL_BASE + 6) | ||
191 | +#define __NR_creat (__NR_SYSCALL_BASE + 8) | ||
192 | +#define __NR_link (__NR_SYSCALL_BASE + 9) | ||
193 | +#define __NR_unlink (__NR_SYSCALL_BASE + 10) | ||
194 | +#define __NR_execve (__NR_SYSCALL_BASE + 11) | ||
195 | +#define __NR_chdir (__NR_SYSCALL_BASE + 12) | ||
196 | +#define __NR_mknod (__NR_SYSCALL_BASE + 14) | ||
197 | +#define __NR_chmod (__NR_SYSCALL_BASE + 15) | ||
198 | +#define __NR_lchown (__NR_SYSCALL_BASE + 16) | ||
199 | +#define __NR_lseek (__NR_SYSCALL_BASE + 19) | ||
200 | +#define __NR_getpid (__NR_SYSCALL_BASE + 20) | ||
201 | +#define __NR_mount (__NR_SYSCALL_BASE + 21) | ||
202 | +#define __NR_setuid (__NR_SYSCALL_BASE + 23) | ||
203 | +#define __NR_getuid (__NR_SYSCALL_BASE + 24) | ||
204 | +#define __NR_ptrace (__NR_SYSCALL_BASE + 26) | ||
205 | +#define __NR_pause (__NR_SYSCALL_BASE + 29) | ||
206 | +#define __NR_access (__NR_SYSCALL_BASE + 33) | ||
207 | +#define __NR_nice (__NR_SYSCALL_BASE + 34) | ||
208 | +#define __NR_sync (__NR_SYSCALL_BASE + 36) | ||
209 | +#define __NR_kill (__NR_SYSCALL_BASE + 37) | ||
210 | +#define __NR_rename (__NR_SYSCALL_BASE + 38) | ||
211 | +#define __NR_mkdir (__NR_SYSCALL_BASE + 39) | ||
212 | +#define __NR_rmdir (__NR_SYSCALL_BASE + 40) | ||
213 | +#define __NR_dup (__NR_SYSCALL_BASE + 41) | ||
214 | +#define __NR_pipe (__NR_SYSCALL_BASE + 42) | ||
215 | +#define __NR_times (__NR_SYSCALL_BASE + 43) | ||
216 | +#define __NR_brk (__NR_SYSCALL_BASE + 45) | ||
217 | +#define __NR_setgid (__NR_SYSCALL_BASE + 46) | ||
218 | +#define __NR_getgid (__NR_SYSCALL_BASE + 47) | ||
219 | +#define __NR_geteuid (__NR_SYSCALL_BASE + 49) | ||
220 | +#define __NR_getegid (__NR_SYSCALL_BASE + 50) | ||
221 | +#define __NR_acct (__NR_SYSCALL_BASE + 51) | ||
222 | +#define __NR_umount2 (__NR_SYSCALL_BASE + 52) | ||
223 | +#define __NR_ioctl (__NR_SYSCALL_BASE + 54) | ||
224 | +#define __NR_fcntl (__NR_SYSCALL_BASE + 55) | ||
225 | +#define __NR_setpgid (__NR_SYSCALL_BASE + 57) | ||
226 | +#define __NR_umask (__NR_SYSCALL_BASE + 60) | ||
227 | +#define __NR_chroot (__NR_SYSCALL_BASE + 61) | ||
228 | +#define __NR_ustat (__NR_SYSCALL_BASE + 62) | ||
229 | +#define __NR_dup2 (__NR_SYSCALL_BASE + 63) | ||
230 | +#define __NR_getppid (__NR_SYSCALL_BASE + 64) | ||
231 | +#define __NR_getpgrp (__NR_SYSCALL_BASE + 65) | ||
232 | +#define __NR_setsid (__NR_SYSCALL_BASE + 66) | ||
233 | +#define __NR_sigaction (__NR_SYSCALL_BASE + 67) | ||
234 | +#define __NR_setreuid (__NR_SYSCALL_BASE + 70) | ||
235 | +#define __NR_setregid (__NR_SYSCALL_BASE + 71) | ||
236 | +#define __NR_sigsuspend (__NR_SYSCALL_BASE + 72) | ||
237 | +#define __NR_sigpending (__NR_SYSCALL_BASE + 73) | ||
238 | +#define __NR_sethostname (__NR_SYSCALL_BASE + 74) | ||
239 | +#define __NR_setrlimit (__NR_SYSCALL_BASE + 75) | ||
240 | +#define __NR_getrusage (__NR_SYSCALL_BASE + 77) | ||
241 | +#define __NR_gettimeofday (__NR_SYSCALL_BASE + 78) | ||
242 | +#define __NR_settimeofday (__NR_SYSCALL_BASE + 79) | ||
243 | +#define __NR_getgroups (__NR_SYSCALL_BASE + 80) | ||
244 | +#define __NR_setgroups (__NR_SYSCALL_BASE + 81) | ||
245 | +#define __NR_symlink (__NR_SYSCALL_BASE + 83) | ||
246 | +#define __NR_readlink (__NR_SYSCALL_BASE + 85) | ||
247 | +#define __NR_uselib (__NR_SYSCALL_BASE + 86) | ||
248 | +#define __NR_swapon (__NR_SYSCALL_BASE + 87) | ||
249 | +#define __NR_reboot (__NR_SYSCALL_BASE + 88) | ||
250 | +#define __NR_munmap (__NR_SYSCALL_BASE + 91) | ||
251 | +#define __NR_truncate (__NR_SYSCALL_BASE + 92) | ||
252 | +#define __NR_ftruncate (__NR_SYSCALL_BASE + 93) | ||
253 | +#define __NR_fchmod (__NR_SYSCALL_BASE + 94) | ||
254 | +#define __NR_fchown (__NR_SYSCALL_BASE + 95) | ||
255 | +#define __NR_getpriority (__NR_SYSCALL_BASE + 96) | ||
256 | +#define __NR_setpriority (__NR_SYSCALL_BASE + 97) | ||
257 | +#define __NR_statfs (__NR_SYSCALL_BASE + 99) | ||
258 | +#define __NR_fstatfs (__NR_SYSCALL_BASE + 100) | ||
259 | +#define __NR_syslog (__NR_SYSCALL_BASE + 103) | ||
260 | +#define __NR_setitimer (__NR_SYSCALL_BASE + 104) | ||
261 | +#define __NR_getitimer (__NR_SYSCALL_BASE + 105) | ||
262 | +#define __NR_stat (__NR_SYSCALL_BASE + 106) | ||
263 | +#define __NR_lstat (__NR_SYSCALL_BASE + 107) | ||
264 | +#define __NR_fstat (__NR_SYSCALL_BASE + 108) | ||
265 | +#define __NR_vhangup (__NR_SYSCALL_BASE + 111) | ||
266 | +#define __NR_wait4 (__NR_SYSCALL_BASE + 114) | ||
267 | +#define __NR_swapoff (__NR_SYSCALL_BASE + 115) | ||
268 | +#define __NR_sysinfo (__NR_SYSCALL_BASE + 116) | ||
269 | +#define __NR_fsync (__NR_SYSCALL_BASE + 118) | ||
270 | +#define __NR_sigreturn (__NR_SYSCALL_BASE + 119) | ||
271 | +#define __NR_clone (__NR_SYSCALL_BASE + 120) | ||
272 | +#define __NR_setdomainname (__NR_SYSCALL_BASE + 121) | ||
273 | +#define __NR_uname (__NR_SYSCALL_BASE + 122) | ||
274 | +#define __NR_adjtimex (__NR_SYSCALL_BASE + 124) | ||
275 | +#define __NR_mprotect (__NR_SYSCALL_BASE + 125) | ||
276 | +#define __NR_sigprocmask (__NR_SYSCALL_BASE + 126) | ||
277 | +#define __NR_init_module (__NR_SYSCALL_BASE + 128) | ||
278 | +#define __NR_delete_module (__NR_SYSCALL_BASE + 129) | ||
279 | +#define __NR_quotactl (__NR_SYSCALL_BASE + 131) | ||
280 | +#define __NR_getpgid (__NR_SYSCALL_BASE + 132) | ||
281 | +#define __NR_fchdir (__NR_SYSCALL_BASE + 133) | ||
282 | +#define __NR_bdflush (__NR_SYSCALL_BASE + 134) | ||
283 | +#define __NR_sysfs (__NR_SYSCALL_BASE + 135) | ||
284 | +#define __NR_personality (__NR_SYSCALL_BASE + 136) | ||
285 | +#define __NR_setfsuid (__NR_SYSCALL_BASE + 138) | ||
286 | +#define __NR_setfsgid (__NR_SYSCALL_BASE + 139) | ||
287 | +#define __NR__llseek (__NR_SYSCALL_BASE + 140) | ||
288 | +#define __NR_getdents (__NR_SYSCALL_BASE + 141) | ||
289 | +#define __NR__newselect (__NR_SYSCALL_BASE + 142) | ||
290 | +#define __NR_flock (__NR_SYSCALL_BASE + 143) | ||
291 | +#define __NR_msync (__NR_SYSCALL_BASE + 144) | ||
292 | +#define __NR_readv (__NR_SYSCALL_BASE + 145) | ||
293 | +#define __NR_writev (__NR_SYSCALL_BASE + 146) | ||
294 | +#define __NR_getsid (__NR_SYSCALL_BASE + 147) | ||
295 | +#define __NR_fdatasync (__NR_SYSCALL_BASE + 148) | ||
296 | +#define __NR__sysctl (__NR_SYSCALL_BASE + 149) | ||
297 | +#define __NR_mlock (__NR_SYSCALL_BASE + 150) | ||
298 | +#define __NR_munlock (__NR_SYSCALL_BASE + 151) | ||
299 | +#define __NR_mlockall (__NR_SYSCALL_BASE + 152) | ||
300 | +#define __NR_munlockall (__NR_SYSCALL_BASE + 153) | ||
301 | +#define __NR_sched_setparam (__NR_SYSCALL_BASE + 154) | ||
302 | +#define __NR_sched_getparam (__NR_SYSCALL_BASE + 155) | ||
303 | +#define __NR_sched_setscheduler (__NR_SYSCALL_BASE + 156) | ||
304 | +#define __NR_sched_getscheduler (__NR_SYSCALL_BASE + 157) | ||
305 | +#define __NR_sched_yield (__NR_SYSCALL_BASE + 158) | ||
306 | +#define __NR_sched_get_priority_max (__NR_SYSCALL_BASE + 159) | ||
307 | +#define __NR_sched_get_priority_min (__NR_SYSCALL_BASE + 160) | ||
308 | +#define __NR_sched_rr_get_interval (__NR_SYSCALL_BASE + 161) | ||
309 | +#define __NR_nanosleep (__NR_SYSCALL_BASE + 162) | ||
310 | +#define __NR_mremap (__NR_SYSCALL_BASE + 163) | ||
311 | +#define __NR_setresuid (__NR_SYSCALL_BASE + 164) | ||
312 | +#define __NR_getresuid (__NR_SYSCALL_BASE + 165) | ||
313 | +#define __NR_poll (__NR_SYSCALL_BASE + 168) | ||
314 | +#define __NR_nfsservctl (__NR_SYSCALL_BASE + 169) | ||
315 | +#define __NR_setresgid (__NR_SYSCALL_BASE + 170) | ||
316 | +#define __NR_getresgid (__NR_SYSCALL_BASE + 171) | ||
317 | +#define __NR_prctl (__NR_SYSCALL_BASE + 172) | ||
318 | +#define __NR_rt_sigreturn (__NR_SYSCALL_BASE + 173) | ||
319 | +#define __NR_rt_sigaction (__NR_SYSCALL_BASE + 174) | ||
320 | +#define __NR_rt_sigprocmask (__NR_SYSCALL_BASE + 175) | ||
321 | +#define __NR_rt_sigpending (__NR_SYSCALL_BASE + 176) | ||
322 | +#define __NR_rt_sigtimedwait (__NR_SYSCALL_BASE + 177) | ||
323 | +#define __NR_rt_sigqueueinfo (__NR_SYSCALL_BASE + 178) | ||
324 | +#define __NR_rt_sigsuspend (__NR_SYSCALL_BASE + 179) | ||
325 | +#define __NR_pread64 (__NR_SYSCALL_BASE + 180) | ||
326 | +#define __NR_pwrite64 (__NR_SYSCALL_BASE + 181) | ||
327 | +#define __NR_chown (__NR_SYSCALL_BASE + 182) | ||
328 | +#define __NR_getcwd (__NR_SYSCALL_BASE + 183) | ||
329 | +#define __NR_capget (__NR_SYSCALL_BASE + 184) | ||
330 | +#define __NR_capset (__NR_SYSCALL_BASE + 185) | ||
331 | +#define __NR_sigaltstack (__NR_SYSCALL_BASE + 186) | ||
332 | +#define __NR_sendfile (__NR_SYSCALL_BASE + 187) | ||
333 | +#define __NR_vfork (__NR_SYSCALL_BASE + 190) | ||
334 | +#define __NR_ugetrlimit (__NR_SYSCALL_BASE + 191) | ||
335 | +#define __NR_mmap2 (__NR_SYSCALL_BASE + 192) | ||
336 | +#define __NR_truncate64 (__NR_SYSCALL_BASE + 193) | ||
337 | +#define __NR_ftruncate64 (__NR_SYSCALL_BASE + 194) | ||
338 | +#define __NR_stat64 (__NR_SYSCALL_BASE + 195) | ||
339 | +#define __NR_lstat64 (__NR_SYSCALL_BASE + 196) | ||
340 | +#define __NR_fstat64 (__NR_SYSCALL_BASE + 197) | ||
341 | +#define __NR_lchown32 (__NR_SYSCALL_BASE + 198) | ||
342 | +#define __NR_getuid32 (__NR_SYSCALL_BASE + 199) | ||
343 | +#define __NR_getgid32 (__NR_SYSCALL_BASE + 200) | ||
344 | +#define __NR_geteuid32 (__NR_SYSCALL_BASE + 201) | ||
345 | +#define __NR_getegid32 (__NR_SYSCALL_BASE + 202) | ||
346 | +#define __NR_setreuid32 (__NR_SYSCALL_BASE + 203) | ||
347 | +#define __NR_setregid32 (__NR_SYSCALL_BASE + 204) | ||
348 | +#define __NR_getgroups32 (__NR_SYSCALL_BASE + 205) | ||
349 | +#define __NR_setgroups32 (__NR_SYSCALL_BASE + 206) | ||
350 | +#define __NR_fchown32 (__NR_SYSCALL_BASE + 207) | ||
351 | +#define __NR_setresuid32 (__NR_SYSCALL_BASE + 208) | ||
352 | +#define __NR_getresuid32 (__NR_SYSCALL_BASE + 209) | ||
353 | +#define __NR_setresgid32 (__NR_SYSCALL_BASE + 210) | ||
354 | +#define __NR_getresgid32 (__NR_SYSCALL_BASE + 211) | ||
355 | +#define __NR_chown32 (__NR_SYSCALL_BASE + 212) | ||
356 | +#define __NR_setuid32 (__NR_SYSCALL_BASE + 213) | ||
357 | +#define __NR_setgid32 (__NR_SYSCALL_BASE + 214) | ||
358 | +#define __NR_setfsuid32 (__NR_SYSCALL_BASE + 215) | ||
359 | +#define __NR_setfsgid32 (__NR_SYSCALL_BASE + 216) | ||
360 | +#define __NR_getdents64 (__NR_SYSCALL_BASE + 217) | ||
361 | +#define __NR_pivot_root (__NR_SYSCALL_BASE + 218) | ||
362 | +#define __NR_mincore (__NR_SYSCALL_BASE + 219) | ||
363 | +#define __NR_madvise (__NR_SYSCALL_BASE + 220) | ||
364 | +#define __NR_fcntl64 (__NR_SYSCALL_BASE + 221) | ||
365 | +#define __NR_gettid (__NR_SYSCALL_BASE + 224) | ||
366 | +#define __NR_readahead (__NR_SYSCALL_BASE + 225) | ||
367 | +#define __NR_setxattr (__NR_SYSCALL_BASE + 226) | ||
368 | +#define __NR_lsetxattr (__NR_SYSCALL_BASE + 227) | ||
369 | +#define __NR_fsetxattr (__NR_SYSCALL_BASE + 228) | ||
370 | +#define __NR_getxattr (__NR_SYSCALL_BASE + 229) | ||
371 | +#define __NR_lgetxattr (__NR_SYSCALL_BASE + 230) | ||
372 | +#define __NR_fgetxattr (__NR_SYSCALL_BASE + 231) | ||
373 | +#define __NR_listxattr (__NR_SYSCALL_BASE + 232) | ||
374 | +#define __NR_llistxattr (__NR_SYSCALL_BASE + 233) | ||
375 | +#define __NR_flistxattr (__NR_SYSCALL_BASE + 234) | ||
376 | +#define __NR_removexattr (__NR_SYSCALL_BASE + 235) | ||
377 | +#define __NR_lremovexattr (__NR_SYSCALL_BASE + 236) | ||
378 | +#define __NR_fremovexattr (__NR_SYSCALL_BASE + 237) | ||
379 | +#define __NR_tkill (__NR_SYSCALL_BASE + 238) | ||
380 | +#define __NR_sendfile64 (__NR_SYSCALL_BASE + 239) | ||
381 | +#define __NR_futex (__NR_SYSCALL_BASE + 240) | ||
382 | +#define __NR_sched_setaffinity (__NR_SYSCALL_BASE + 241) | ||
383 | +#define __NR_sched_getaffinity (__NR_SYSCALL_BASE + 242) | ||
384 | +#define __NR_io_setup (__NR_SYSCALL_BASE + 243) | ||
385 | +#define __NR_io_destroy (__NR_SYSCALL_BASE + 244) | ||
386 | +#define __NR_io_getevents (__NR_SYSCALL_BASE + 245) | ||
387 | +#define __NR_io_submit (__NR_SYSCALL_BASE + 246) | ||
388 | +#define __NR_io_cancel (__NR_SYSCALL_BASE + 247) | ||
389 | +#define __NR_exit_group (__NR_SYSCALL_BASE + 248) | ||
390 | +#define __NR_lookup_dcookie (__NR_SYSCALL_BASE + 249) | ||
391 | +#define __NR_epoll_create (__NR_SYSCALL_BASE + 250) | ||
392 | +#define __NR_epoll_ctl (__NR_SYSCALL_BASE + 251) | ||
393 | +#define __NR_epoll_wait (__NR_SYSCALL_BASE + 252) | ||
394 | +#define __NR_remap_file_pages (__NR_SYSCALL_BASE + 253) | ||
395 | +#define __NR_set_tid_address (__NR_SYSCALL_BASE + 256) | ||
396 | +#define __NR_timer_create (__NR_SYSCALL_BASE + 257) | ||
397 | +#define __NR_timer_settime (__NR_SYSCALL_BASE + 258) | ||
398 | +#define __NR_timer_gettime (__NR_SYSCALL_BASE + 259) | ||
399 | +#define __NR_timer_getoverrun (__NR_SYSCALL_BASE + 260) | ||
400 | +#define __NR_timer_delete (__NR_SYSCALL_BASE + 261) | ||
401 | +#define __NR_clock_settime (__NR_SYSCALL_BASE + 262) | ||
402 | +#define __NR_clock_gettime (__NR_SYSCALL_BASE + 263) | ||
403 | +#define __NR_clock_getres (__NR_SYSCALL_BASE + 264) | ||
404 | +#define __NR_clock_nanosleep (__NR_SYSCALL_BASE + 265) | ||
405 | +#define __NR_statfs64 (__NR_SYSCALL_BASE + 266) | ||
406 | +#define __NR_fstatfs64 (__NR_SYSCALL_BASE + 267) | ||
407 | +#define __NR_tgkill (__NR_SYSCALL_BASE + 268) | ||
408 | +#define __NR_utimes (__NR_SYSCALL_BASE + 269) | ||
409 | +#define __NR_arm_fadvise64_64 (__NR_SYSCALL_BASE + 270) | ||
410 | +#define __NR_pciconfig_iobase (__NR_SYSCALL_BASE + 271) | ||
411 | +#define __NR_pciconfig_read (__NR_SYSCALL_BASE + 272) | ||
412 | +#define __NR_pciconfig_write (__NR_SYSCALL_BASE + 273) | ||
413 | +#define __NR_mq_open (__NR_SYSCALL_BASE + 274) | ||
414 | +#define __NR_mq_unlink (__NR_SYSCALL_BASE + 275) | ||
415 | +#define __NR_mq_timedsend (__NR_SYSCALL_BASE + 276) | ||
416 | +#define __NR_mq_timedreceive (__NR_SYSCALL_BASE + 277) | ||
417 | +#define __NR_mq_notify (__NR_SYSCALL_BASE + 278) | ||
418 | +#define __NR_mq_getsetattr (__NR_SYSCALL_BASE + 279) | ||
419 | +#define __NR_waitid (__NR_SYSCALL_BASE + 280) | ||
420 | +#define __NR_socket (__NR_SYSCALL_BASE + 281) | ||
421 | +#define __NR_bind (__NR_SYSCALL_BASE + 282) | ||
422 | +#define __NR_connect (__NR_SYSCALL_BASE + 283) | ||
423 | +#define __NR_listen (__NR_SYSCALL_BASE + 284) | ||
424 | +#define __NR_accept (__NR_SYSCALL_BASE + 285) | ||
425 | +#define __NR_getsockname (__NR_SYSCALL_BASE + 286) | ||
426 | +#define __NR_getpeername (__NR_SYSCALL_BASE + 287) | ||
427 | +#define __NR_socketpair (__NR_SYSCALL_BASE + 288) | ||
428 | +#define __NR_send (__NR_SYSCALL_BASE + 289) | ||
429 | +#define __NR_sendto (__NR_SYSCALL_BASE + 290) | ||
430 | +#define __NR_recv (__NR_SYSCALL_BASE + 291) | ||
431 | +#define __NR_recvfrom (__NR_SYSCALL_BASE + 292) | ||
432 | +#define __NR_shutdown (__NR_SYSCALL_BASE + 293) | ||
433 | +#define __NR_setsockopt (__NR_SYSCALL_BASE + 294) | ||
434 | +#define __NR_getsockopt (__NR_SYSCALL_BASE + 295) | ||
435 | +#define __NR_sendmsg (__NR_SYSCALL_BASE + 296) | ||
436 | +#define __NR_recvmsg (__NR_SYSCALL_BASE + 297) | ||
437 | +#define __NR_semop (__NR_SYSCALL_BASE + 298) | ||
438 | +#define __NR_semget (__NR_SYSCALL_BASE + 299) | ||
439 | +#define __NR_semctl (__NR_SYSCALL_BASE + 300) | ||
440 | +#define __NR_msgsnd (__NR_SYSCALL_BASE + 301) | ||
441 | +#define __NR_msgrcv (__NR_SYSCALL_BASE + 302) | ||
442 | +#define __NR_msgget (__NR_SYSCALL_BASE + 303) | ||
443 | +#define __NR_msgctl (__NR_SYSCALL_BASE + 304) | ||
444 | +#define __NR_shmat (__NR_SYSCALL_BASE + 305) | ||
445 | +#define __NR_shmdt (__NR_SYSCALL_BASE + 306) | ||
446 | +#define __NR_shmget (__NR_SYSCALL_BASE + 307) | ||
447 | +#define __NR_shmctl (__NR_SYSCALL_BASE + 308) | ||
448 | +#define __NR_add_key (__NR_SYSCALL_BASE + 309) | ||
449 | +#define __NR_request_key (__NR_SYSCALL_BASE + 310) | ||
450 | +#define __NR_keyctl (__NR_SYSCALL_BASE + 311) | ||
451 | +#define __NR_semtimedop (__NR_SYSCALL_BASE + 312) | ||
452 | +#define __NR_vserver (__NR_SYSCALL_BASE + 313) | ||
453 | +#define __NR_ioprio_set (__NR_SYSCALL_BASE + 314) | ||
454 | +#define __NR_ioprio_get (__NR_SYSCALL_BASE + 315) | ||
455 | +#define __NR_inotify_init (__NR_SYSCALL_BASE + 316) | ||
456 | +#define __NR_inotify_add_watch (__NR_SYSCALL_BASE + 317) | ||
457 | +#define __NR_inotify_rm_watch (__NR_SYSCALL_BASE + 318) | ||
458 | +#define __NR_mbind (__NR_SYSCALL_BASE + 319) | ||
459 | +#define __NR_get_mempolicy (__NR_SYSCALL_BASE + 320) | ||
460 | +#define __NR_set_mempolicy (__NR_SYSCALL_BASE + 321) | ||
461 | +#define __NR_openat (__NR_SYSCALL_BASE + 322) | ||
462 | +#define __NR_mkdirat (__NR_SYSCALL_BASE + 323) | ||
463 | +#define __NR_mknodat (__NR_SYSCALL_BASE + 324) | ||
464 | +#define __NR_fchownat (__NR_SYSCALL_BASE + 325) | ||
465 | +#define __NR_futimesat (__NR_SYSCALL_BASE + 326) | ||
466 | +#define __NR_fstatat64 (__NR_SYSCALL_BASE + 327) | ||
467 | +#define __NR_unlinkat (__NR_SYSCALL_BASE + 328) | ||
468 | +#define __NR_renameat (__NR_SYSCALL_BASE + 329) | ||
469 | +#define __NR_linkat (__NR_SYSCALL_BASE + 330) | ||
470 | +#define __NR_symlinkat (__NR_SYSCALL_BASE + 331) | ||
471 | +#define __NR_readlinkat (__NR_SYSCALL_BASE + 332) | ||
472 | +#define __NR_fchmodat (__NR_SYSCALL_BASE + 333) | ||
473 | +#define __NR_faccessat (__NR_SYSCALL_BASE + 334) | ||
474 | +#define __NR_pselect6 (__NR_SYSCALL_BASE + 335) | ||
475 | +#define __NR_ppoll (__NR_SYSCALL_BASE + 336) | ||
476 | +#define __NR_unshare (__NR_SYSCALL_BASE + 337) | ||
477 | +#define __NR_set_robust_list (__NR_SYSCALL_BASE + 338) | ||
478 | +#define __NR_get_robust_list (__NR_SYSCALL_BASE + 339) | ||
479 | +#define __NR_splice (__NR_SYSCALL_BASE + 340) | ||
480 | +#define __NR_arm_sync_file_range (__NR_SYSCALL_BASE + 341) | ||
481 | +#define __NR_tee (__NR_SYSCALL_BASE + 342) | ||
482 | +#define __NR_vmsplice (__NR_SYSCALL_BASE + 343) | ||
483 | +#define __NR_move_pages (__NR_SYSCALL_BASE + 344) | ||
484 | +#define __NR_getcpu (__NR_SYSCALL_BASE + 345) | ||
485 | +#define __NR_epoll_pwait (__NR_SYSCALL_BASE + 346) | ||
486 | +#define __NR_kexec_load (__NR_SYSCALL_BASE + 347) | ||
487 | +#define __NR_utimensat (__NR_SYSCALL_BASE + 348) | ||
488 | +#define __NR_signalfd (__NR_SYSCALL_BASE + 349) | ||
489 | +#define __NR_timerfd_create (__NR_SYSCALL_BASE + 350) | ||
490 | +#define __NR_eventfd (__NR_SYSCALL_BASE + 351) | ||
491 | +#define __NR_fallocate (__NR_SYSCALL_BASE + 352) | ||
492 | +#define __NR_timerfd_settime (__NR_SYSCALL_BASE + 353) | ||
493 | +#define __NR_timerfd_gettime (__NR_SYSCALL_BASE + 354) | ||
494 | +#define __NR_signalfd4 (__NR_SYSCALL_BASE + 355) | ||
495 | +#define __NR_eventfd2 (__NR_SYSCALL_BASE + 356) | ||
496 | +#define __NR_epoll_create1 (__NR_SYSCALL_BASE + 357) | ||
497 | +#define __NR_dup3 (__NR_SYSCALL_BASE + 358) | ||
498 | +#define __NR_pipe2 (__NR_SYSCALL_BASE + 359) | ||
499 | +#define __NR_inotify_init1 (__NR_SYSCALL_BASE + 360) | ||
500 | +#define __NR_preadv (__NR_SYSCALL_BASE + 361) | ||
501 | +#define __NR_pwritev (__NR_SYSCALL_BASE + 362) | ||
502 | +#define __NR_rt_tgsigqueueinfo (__NR_SYSCALL_BASE + 363) | ||
503 | +#define __NR_perf_event_open (__NR_SYSCALL_BASE + 364) | ||
504 | +#define __NR_recvmmsg (__NR_SYSCALL_BASE + 365) | ||
505 | +#define __NR_accept4 (__NR_SYSCALL_BASE + 366) | ||
506 | +#define __NR_fanotify_init (__NR_SYSCALL_BASE + 367) | ||
507 | +#define __NR_fanotify_mark (__NR_SYSCALL_BASE + 368) | ||
508 | +#define __NR_prlimit64 (__NR_SYSCALL_BASE + 369) | ||
509 | +#define __NR_name_to_handle_at (__NR_SYSCALL_BASE + 370) | ||
510 | +#define __NR_open_by_handle_at (__NR_SYSCALL_BASE + 371) | ||
511 | +#define __NR_clock_adjtime (__NR_SYSCALL_BASE + 372) | ||
512 | +#define __NR_syncfs (__NR_SYSCALL_BASE + 373) | ||
513 | +#define __NR_sendmmsg (__NR_SYSCALL_BASE + 374) | ||
514 | +#define __NR_setns (__NR_SYSCALL_BASE + 375) | ||
515 | +#define __NR_process_vm_readv (__NR_SYSCALL_BASE + 376) | ||
516 | +#define __NR_process_vm_writev (__NR_SYSCALL_BASE + 377) | ||
517 | +#define __NR_kcmp (__NR_SYSCALL_BASE + 378) | ||
518 | +#define __NR_finit_module (__NR_SYSCALL_BASE + 379) | ||
519 | +#define __NR_sched_setattr (__NR_SYSCALL_BASE + 380) | ||
520 | +#define __NR_sched_getattr (__NR_SYSCALL_BASE + 381) | ||
521 | +#define __NR_renameat2 (__NR_SYSCALL_BASE + 382) | ||
522 | +#define __NR_seccomp (__NR_SYSCALL_BASE + 383) | ||
523 | +#define __NR_getrandom (__NR_SYSCALL_BASE + 384) | ||
524 | +#define __NR_memfd_create (__NR_SYSCALL_BASE + 385) | ||
525 | +#define __NR_bpf (__NR_SYSCALL_BASE + 386) | ||
526 | +#define __NR_execveat (__NR_SYSCALL_BASE + 387) | ||
527 | +#define __NR_userfaultfd (__NR_SYSCALL_BASE + 388) | ||
528 | +#define __NR_membarrier (__NR_SYSCALL_BASE + 389) | ||
529 | +#define __NR_mlock2 (__NR_SYSCALL_BASE + 390) | ||
530 | +#define __NR_copy_file_range (__NR_SYSCALL_BASE + 391) | ||
531 | +#define __NR_preadv2 (__NR_SYSCALL_BASE + 392) | ||
532 | +#define __NR_pwritev2 (__NR_SYSCALL_BASE + 393) | ||
533 | +#define __NR_pkey_mprotect (__NR_SYSCALL_BASE + 394) | ||
534 | +#define __NR_pkey_alloc (__NR_SYSCALL_BASE + 395) | ||
535 | +#define __NR_pkey_free (__NR_SYSCALL_BASE + 396) | ||
536 | + | ||
537 | +#endif /* _ASM_ARM_UNISTD_COMMON_H */ | ||
538 | diff --git a/linux-headers/asm-arm/unistd-eabi.h b/linux-headers/asm-arm/unistd-eabi.h | ||
539 | new file mode 100644 | ||
540 | index XXXXXXX..XXXXXXX | ||
541 | --- /dev/null | ||
542 | +++ b/linux-headers/asm-arm/unistd-eabi.h | ||
543 | @@ -XXX,XX +XXX,XX @@ | ||
544 | +#ifndef _ASM_ARM_UNISTD_EABI_H | ||
545 | +#define _ASM_ARM_UNISTD_EABI_H 1 | ||
546 | + | ||
547 | + | ||
548 | +#endif /* _ASM_ARM_UNISTD_EABI_H */ | ||
549 | diff --git a/linux-headers/asm-arm/unistd-oabi.h b/linux-headers/asm-arm/unistd-oabi.h | ||
550 | new file mode 100644 | ||
551 | index XXXXXXX..XXXXXXX | ||
552 | --- /dev/null | ||
553 | +++ b/linux-headers/asm-arm/unistd-oabi.h | ||
554 | @@ -XXX,XX +XXX,XX @@ | ||
555 | +#ifndef _ASM_ARM_UNISTD_OABI_H | ||
556 | +#define _ASM_ARM_UNISTD_OABI_H 1 | ||
557 | + | ||
558 | +#define __NR_time (__NR_SYSCALL_BASE + 13) | ||
559 | +#define __NR_umount (__NR_SYSCALL_BASE + 22) | ||
560 | +#define __NR_stime (__NR_SYSCALL_BASE + 25) | ||
561 | +#define __NR_alarm (__NR_SYSCALL_BASE + 27) | ||
562 | +#define __NR_utime (__NR_SYSCALL_BASE + 30) | ||
563 | +#define __NR_getrlimit (__NR_SYSCALL_BASE + 76) | ||
564 | +#define __NR_select (__NR_SYSCALL_BASE + 82) | ||
565 | +#define __NR_readdir (__NR_SYSCALL_BASE + 89) | ||
566 | +#define __NR_mmap (__NR_SYSCALL_BASE + 90) | ||
567 | +#define __NR_socketcall (__NR_SYSCALL_BASE + 102) | ||
568 | +#define __NR_syscall (__NR_SYSCALL_BASE + 113) | ||
569 | +#define __NR_ipc (__NR_SYSCALL_BASE + 117) | ||
570 | + | ||
571 | +#endif /* _ASM_ARM_UNISTD_OABI_H */ | ||
572 | diff --git a/linux-headers/asm-arm/unistd.h b/linux-headers/asm-arm/unistd.h | ||
573 | index XXXXXXX..XXXXXXX 100644 | ||
574 | --- a/linux-headers/asm-arm/unistd.h | ||
575 | +++ b/linux-headers/asm-arm/unistd.h | ||
576 | @@ -XXX,XX +XXX,XX @@ | ||
577 | |||
578 | #if defined(__thumb__) || defined(__ARM_EABI__) | ||
579 | #define __NR_SYSCALL_BASE 0 | ||
580 | +#include <asm/unistd-eabi.h> | ||
581 | #else | ||
582 | #define __NR_SYSCALL_BASE __NR_OABI_SYSCALL_BASE | ||
583 | +#include <asm/unistd-oabi.h> | ||
584 | #endif | ||
585 | |||
586 | -/* | ||
587 | - * This file contains the system call numbers. | ||
588 | - */ | ||
589 | - | ||
590 | -#define __NR_restart_syscall (__NR_SYSCALL_BASE+ 0) | ||
591 | -#define __NR_exit (__NR_SYSCALL_BASE+ 1) | ||
592 | -#define __NR_fork (__NR_SYSCALL_BASE+ 2) | ||
593 | -#define __NR_read (__NR_SYSCALL_BASE+ 3) | ||
594 | -#define __NR_write (__NR_SYSCALL_BASE+ 4) | ||
595 | -#define __NR_open (__NR_SYSCALL_BASE+ 5) | ||
596 | -#define __NR_close (__NR_SYSCALL_BASE+ 6) | ||
597 | - /* 7 was sys_waitpid */ | ||
598 | -#define __NR_creat (__NR_SYSCALL_BASE+ 8) | ||
599 | -#define __NR_link (__NR_SYSCALL_BASE+ 9) | ||
600 | -#define __NR_unlink (__NR_SYSCALL_BASE+ 10) | ||
601 | -#define __NR_execve (__NR_SYSCALL_BASE+ 11) | ||
602 | -#define __NR_chdir (__NR_SYSCALL_BASE+ 12) | ||
603 | -#define __NR_time (__NR_SYSCALL_BASE+ 13) | ||
604 | -#define __NR_mknod (__NR_SYSCALL_BASE+ 14) | ||
605 | -#define __NR_chmod (__NR_SYSCALL_BASE+ 15) | ||
606 | -#define __NR_lchown (__NR_SYSCALL_BASE+ 16) | ||
607 | - /* 17 was sys_break */ | ||
608 | - /* 18 was sys_stat */ | ||
609 | -#define __NR_lseek (__NR_SYSCALL_BASE+ 19) | ||
610 | -#define __NR_getpid (__NR_SYSCALL_BASE+ 20) | ||
611 | -#define __NR_mount (__NR_SYSCALL_BASE+ 21) | ||
612 | -#define __NR_umount (__NR_SYSCALL_BASE+ 22) | ||
613 | -#define __NR_setuid (__NR_SYSCALL_BASE+ 23) | ||
614 | -#define __NR_getuid (__NR_SYSCALL_BASE+ 24) | ||
615 | -#define __NR_stime (__NR_SYSCALL_BASE+ 25) | ||
616 | -#define __NR_ptrace (__NR_SYSCALL_BASE+ 26) | ||
617 | -#define __NR_alarm (__NR_SYSCALL_BASE+ 27) | ||
618 | - /* 28 was sys_fstat */ | ||
619 | -#define __NR_pause (__NR_SYSCALL_BASE+ 29) | ||
620 | -#define __NR_utime (__NR_SYSCALL_BASE+ 30) | ||
621 | - /* 31 was sys_stty */ | ||
622 | - /* 32 was sys_gtty */ | ||
623 | -#define __NR_access (__NR_SYSCALL_BASE+ 33) | ||
624 | -#define __NR_nice (__NR_SYSCALL_BASE+ 34) | ||
625 | - /* 35 was sys_ftime */ | ||
626 | -#define __NR_sync (__NR_SYSCALL_BASE+ 36) | ||
627 | -#define __NR_kill (__NR_SYSCALL_BASE+ 37) | ||
628 | -#define __NR_rename (__NR_SYSCALL_BASE+ 38) | ||
629 | -#define __NR_mkdir (__NR_SYSCALL_BASE+ 39) | ||
630 | -#define __NR_rmdir (__NR_SYSCALL_BASE+ 40) | ||
631 | -#define __NR_dup (__NR_SYSCALL_BASE+ 41) | ||
632 | -#define __NR_pipe (__NR_SYSCALL_BASE+ 42) | ||
633 | -#define __NR_times (__NR_SYSCALL_BASE+ 43) | ||
634 | - /* 44 was sys_prof */ | ||
635 | -#define __NR_brk (__NR_SYSCALL_BASE+ 45) | ||
636 | -#define __NR_setgid (__NR_SYSCALL_BASE+ 46) | ||
637 | -#define __NR_getgid (__NR_SYSCALL_BASE+ 47) | ||
638 | - /* 48 was sys_signal */ | ||
639 | -#define __NR_geteuid (__NR_SYSCALL_BASE+ 49) | ||
640 | -#define __NR_getegid (__NR_SYSCALL_BASE+ 50) | ||
641 | -#define __NR_acct (__NR_SYSCALL_BASE+ 51) | ||
642 | -#define __NR_umount2 (__NR_SYSCALL_BASE+ 52) | ||
643 | - /* 53 was sys_lock */ | ||
644 | -#define __NR_ioctl (__NR_SYSCALL_BASE+ 54) | ||
645 | -#define __NR_fcntl (__NR_SYSCALL_BASE+ 55) | ||
646 | - /* 56 was sys_mpx */ | ||
647 | -#define __NR_setpgid (__NR_SYSCALL_BASE+ 57) | ||
648 | - /* 58 was sys_ulimit */ | ||
649 | - /* 59 was sys_olduname */ | ||
650 | -#define __NR_umask (__NR_SYSCALL_BASE+ 60) | ||
651 | -#define __NR_chroot (__NR_SYSCALL_BASE+ 61) | ||
652 | -#define __NR_ustat (__NR_SYSCALL_BASE+ 62) | ||
653 | -#define __NR_dup2 (__NR_SYSCALL_BASE+ 63) | ||
654 | -#define __NR_getppid (__NR_SYSCALL_BASE+ 64) | ||
655 | -#define __NR_getpgrp (__NR_SYSCALL_BASE+ 65) | ||
656 | -#define __NR_setsid (__NR_SYSCALL_BASE+ 66) | ||
657 | -#define __NR_sigaction (__NR_SYSCALL_BASE+ 67) | ||
658 | - /* 68 was sys_sgetmask */ | ||
659 | - /* 69 was sys_ssetmask */ | ||
660 | -#define __NR_setreuid (__NR_SYSCALL_BASE+ 70) | ||
661 | -#define __NR_setregid (__NR_SYSCALL_BASE+ 71) | ||
662 | -#define __NR_sigsuspend (__NR_SYSCALL_BASE+ 72) | ||
663 | -#define __NR_sigpending (__NR_SYSCALL_BASE+ 73) | ||
664 | -#define __NR_sethostname (__NR_SYSCALL_BASE+ 74) | ||
665 | -#define __NR_setrlimit (__NR_SYSCALL_BASE+ 75) | ||
666 | -#define __NR_getrlimit (__NR_SYSCALL_BASE+ 76) /* Back compat 2GB limited rlimit */ | ||
667 | -#define __NR_getrusage (__NR_SYSCALL_BASE+ 77) | ||
668 | -#define __NR_gettimeofday (__NR_SYSCALL_BASE+ 78) | ||
669 | -#define __NR_settimeofday (__NR_SYSCALL_BASE+ 79) | ||
670 | -#define __NR_getgroups (__NR_SYSCALL_BASE+ 80) | ||
671 | -#define __NR_setgroups (__NR_SYSCALL_BASE+ 81) | ||
672 | -#define __NR_select (__NR_SYSCALL_BASE+ 82) | ||
673 | -#define __NR_symlink (__NR_SYSCALL_BASE+ 83) | ||
674 | - /* 84 was sys_lstat */ | ||
675 | -#define __NR_readlink (__NR_SYSCALL_BASE+ 85) | ||
676 | -#define __NR_uselib (__NR_SYSCALL_BASE+ 86) | ||
677 | -#define __NR_swapon (__NR_SYSCALL_BASE+ 87) | ||
678 | -#define __NR_reboot (__NR_SYSCALL_BASE+ 88) | ||
679 | -#define __NR_readdir (__NR_SYSCALL_BASE+ 89) | ||
680 | -#define __NR_mmap (__NR_SYSCALL_BASE+ 90) | ||
681 | -#define __NR_munmap (__NR_SYSCALL_BASE+ 91) | ||
682 | -#define __NR_truncate (__NR_SYSCALL_BASE+ 92) | ||
683 | -#define __NR_ftruncate (__NR_SYSCALL_BASE+ 93) | ||
684 | -#define __NR_fchmod (__NR_SYSCALL_BASE+ 94) | ||
685 | -#define __NR_fchown (__NR_SYSCALL_BASE+ 95) | ||
686 | -#define __NR_getpriority (__NR_SYSCALL_BASE+ 96) | ||
687 | -#define __NR_setpriority (__NR_SYSCALL_BASE+ 97) | ||
688 | - /* 98 was sys_profil */ | ||
689 | -#define __NR_statfs (__NR_SYSCALL_BASE+ 99) | ||
690 | -#define __NR_fstatfs (__NR_SYSCALL_BASE+100) | ||
691 | - /* 101 was sys_ioperm */ | ||
692 | -#define __NR_socketcall (__NR_SYSCALL_BASE+102) | ||
693 | -#define __NR_syslog (__NR_SYSCALL_BASE+103) | ||
694 | -#define __NR_setitimer (__NR_SYSCALL_BASE+104) | ||
695 | -#define __NR_getitimer (__NR_SYSCALL_BASE+105) | ||
696 | -#define __NR_stat (__NR_SYSCALL_BASE+106) | ||
697 | -#define __NR_lstat (__NR_SYSCALL_BASE+107) | ||
698 | -#define __NR_fstat (__NR_SYSCALL_BASE+108) | ||
699 | - /* 109 was sys_uname */ | ||
700 | - /* 110 was sys_iopl */ | ||
701 | -#define __NR_vhangup (__NR_SYSCALL_BASE+111) | ||
702 | - /* 112 was sys_idle */ | ||
703 | -#define __NR_syscall (__NR_SYSCALL_BASE+113) /* syscall to call a syscall! */ | ||
704 | -#define __NR_wait4 (__NR_SYSCALL_BASE+114) | ||
705 | -#define __NR_swapoff (__NR_SYSCALL_BASE+115) | ||
706 | -#define __NR_sysinfo (__NR_SYSCALL_BASE+116) | ||
707 | -#define __NR_ipc (__NR_SYSCALL_BASE+117) | ||
708 | -#define __NR_fsync (__NR_SYSCALL_BASE+118) | ||
709 | -#define __NR_sigreturn (__NR_SYSCALL_BASE+119) | ||
710 | -#define __NR_clone (__NR_SYSCALL_BASE+120) | ||
711 | -#define __NR_setdomainname (__NR_SYSCALL_BASE+121) | ||
712 | -#define __NR_uname (__NR_SYSCALL_BASE+122) | ||
713 | - /* 123 was sys_modify_ldt */ | ||
714 | -#define __NR_adjtimex (__NR_SYSCALL_BASE+124) | ||
715 | -#define __NR_mprotect (__NR_SYSCALL_BASE+125) | ||
716 | -#define __NR_sigprocmask (__NR_SYSCALL_BASE+126) | ||
717 | - /* 127 was sys_create_module */ | ||
718 | -#define __NR_init_module (__NR_SYSCALL_BASE+128) | ||
719 | -#define __NR_delete_module (__NR_SYSCALL_BASE+129) | ||
720 | - /* 130 was sys_get_kernel_syms */ | ||
721 | -#define __NR_quotactl (__NR_SYSCALL_BASE+131) | ||
722 | -#define __NR_getpgid (__NR_SYSCALL_BASE+132) | ||
723 | -#define __NR_fchdir (__NR_SYSCALL_BASE+133) | ||
724 | -#define __NR_bdflush (__NR_SYSCALL_BASE+134) | ||
725 | -#define __NR_sysfs (__NR_SYSCALL_BASE+135) | ||
726 | -#define __NR_personality (__NR_SYSCALL_BASE+136) | ||
727 | - /* 137 was sys_afs_syscall */ | ||
728 | -#define __NR_setfsuid (__NR_SYSCALL_BASE+138) | ||
729 | -#define __NR_setfsgid (__NR_SYSCALL_BASE+139) | ||
730 | -#define __NR__llseek (__NR_SYSCALL_BASE+140) | ||
731 | -#define __NR_getdents (__NR_SYSCALL_BASE+141) | ||
732 | -#define __NR__newselect (__NR_SYSCALL_BASE+142) | ||
733 | -#define __NR_flock (__NR_SYSCALL_BASE+143) | ||
734 | -#define __NR_msync (__NR_SYSCALL_BASE+144) | ||
735 | -#define __NR_readv (__NR_SYSCALL_BASE+145) | ||
736 | -#define __NR_writev (__NR_SYSCALL_BASE+146) | ||
737 | -#define __NR_getsid (__NR_SYSCALL_BASE+147) | ||
738 | -#define __NR_fdatasync (__NR_SYSCALL_BASE+148) | ||
739 | -#define __NR__sysctl (__NR_SYSCALL_BASE+149) | ||
740 | -#define __NR_mlock (__NR_SYSCALL_BASE+150) | ||
741 | -#define __NR_munlock (__NR_SYSCALL_BASE+151) | ||
742 | -#define __NR_mlockall (__NR_SYSCALL_BASE+152) | ||
743 | -#define __NR_munlockall (__NR_SYSCALL_BASE+153) | ||
744 | -#define __NR_sched_setparam (__NR_SYSCALL_BASE+154) | ||
745 | -#define __NR_sched_getparam (__NR_SYSCALL_BASE+155) | ||
746 | -#define __NR_sched_setscheduler (__NR_SYSCALL_BASE+156) | ||
747 | -#define __NR_sched_getscheduler (__NR_SYSCALL_BASE+157) | ||
748 | -#define __NR_sched_yield (__NR_SYSCALL_BASE+158) | ||
749 | -#define __NR_sched_get_priority_max (__NR_SYSCALL_BASE+159) | ||
750 | -#define __NR_sched_get_priority_min (__NR_SYSCALL_BASE+160) | ||
751 | -#define __NR_sched_rr_get_interval (__NR_SYSCALL_BASE+161) | ||
752 | -#define __NR_nanosleep (__NR_SYSCALL_BASE+162) | ||
753 | -#define __NR_mremap (__NR_SYSCALL_BASE+163) | ||
754 | -#define __NR_setresuid (__NR_SYSCALL_BASE+164) | ||
755 | -#define __NR_getresuid (__NR_SYSCALL_BASE+165) | ||
756 | - /* 166 was sys_vm86 */ | ||
757 | - /* 167 was sys_query_module */ | ||
758 | -#define __NR_poll (__NR_SYSCALL_BASE+168) | ||
759 | -#define __NR_nfsservctl (__NR_SYSCALL_BASE+169) | ||
760 | -#define __NR_setresgid (__NR_SYSCALL_BASE+170) | ||
761 | -#define __NR_getresgid (__NR_SYSCALL_BASE+171) | ||
762 | -#define __NR_prctl (__NR_SYSCALL_BASE+172) | ||
763 | -#define __NR_rt_sigreturn (__NR_SYSCALL_BASE+173) | ||
764 | -#define __NR_rt_sigaction (__NR_SYSCALL_BASE+174) | ||
765 | -#define __NR_rt_sigprocmask (__NR_SYSCALL_BASE+175) | ||
766 | -#define __NR_rt_sigpending (__NR_SYSCALL_BASE+176) | ||
767 | -#define __NR_rt_sigtimedwait (__NR_SYSCALL_BASE+177) | ||
768 | -#define __NR_rt_sigqueueinfo (__NR_SYSCALL_BASE+178) | ||
769 | -#define __NR_rt_sigsuspend (__NR_SYSCALL_BASE+179) | ||
770 | -#define __NR_pread64 (__NR_SYSCALL_BASE+180) | ||
771 | -#define __NR_pwrite64 (__NR_SYSCALL_BASE+181) | ||
772 | -#define __NR_chown (__NR_SYSCALL_BASE+182) | ||
773 | -#define __NR_getcwd (__NR_SYSCALL_BASE+183) | ||
774 | -#define __NR_capget (__NR_SYSCALL_BASE+184) | ||
775 | -#define __NR_capset (__NR_SYSCALL_BASE+185) | ||
776 | -#define __NR_sigaltstack (__NR_SYSCALL_BASE+186) | ||
777 | -#define __NR_sendfile (__NR_SYSCALL_BASE+187) | ||
778 | - /* 188 reserved */ | ||
779 | - /* 189 reserved */ | ||
780 | -#define __NR_vfork (__NR_SYSCALL_BASE+190) | ||
781 | -#define __NR_ugetrlimit (__NR_SYSCALL_BASE+191) /* SuS compliant getrlimit */ | ||
782 | -#define __NR_mmap2 (__NR_SYSCALL_BASE+192) | ||
783 | -#define __NR_truncate64 (__NR_SYSCALL_BASE+193) | ||
784 | -#define __NR_ftruncate64 (__NR_SYSCALL_BASE+194) | ||
785 | -#define __NR_stat64 (__NR_SYSCALL_BASE+195) | ||
786 | -#define __NR_lstat64 (__NR_SYSCALL_BASE+196) | ||
787 | -#define __NR_fstat64 (__NR_SYSCALL_BASE+197) | ||
788 | -#define __NR_lchown32 (__NR_SYSCALL_BASE+198) | ||
789 | -#define __NR_getuid32 (__NR_SYSCALL_BASE+199) | ||
790 | -#define __NR_getgid32 (__NR_SYSCALL_BASE+200) | ||
791 | -#define __NR_geteuid32 (__NR_SYSCALL_BASE+201) | ||
792 | -#define __NR_getegid32 (__NR_SYSCALL_BASE+202) | ||
793 | -#define __NR_setreuid32 (__NR_SYSCALL_BASE+203) | ||
794 | -#define __NR_setregid32 (__NR_SYSCALL_BASE+204) | ||
795 | -#define __NR_getgroups32 (__NR_SYSCALL_BASE+205) | ||
796 | -#define __NR_setgroups32 (__NR_SYSCALL_BASE+206) | ||
797 | -#define __NR_fchown32 (__NR_SYSCALL_BASE+207) | ||
798 | -#define __NR_setresuid32 (__NR_SYSCALL_BASE+208) | ||
799 | -#define __NR_getresuid32 (__NR_SYSCALL_BASE+209) | ||
800 | -#define __NR_setresgid32 (__NR_SYSCALL_BASE+210) | ||
801 | -#define __NR_getresgid32 (__NR_SYSCALL_BASE+211) | ||
802 | -#define __NR_chown32 (__NR_SYSCALL_BASE+212) | ||
803 | -#define __NR_setuid32 (__NR_SYSCALL_BASE+213) | ||
804 | -#define __NR_setgid32 (__NR_SYSCALL_BASE+214) | ||
805 | -#define __NR_setfsuid32 (__NR_SYSCALL_BASE+215) | ||
806 | -#define __NR_setfsgid32 (__NR_SYSCALL_BASE+216) | ||
807 | -#define __NR_getdents64 (__NR_SYSCALL_BASE+217) | ||
808 | -#define __NR_pivot_root (__NR_SYSCALL_BASE+218) | ||
809 | -#define __NR_mincore (__NR_SYSCALL_BASE+219) | ||
810 | -#define __NR_madvise (__NR_SYSCALL_BASE+220) | ||
811 | -#define __NR_fcntl64 (__NR_SYSCALL_BASE+221) | ||
812 | - /* 222 for tux */ | ||
813 | - /* 223 is unused */ | ||
814 | -#define __NR_gettid (__NR_SYSCALL_BASE+224) | ||
815 | -#define __NR_readahead (__NR_SYSCALL_BASE+225) | ||
816 | -#define __NR_setxattr (__NR_SYSCALL_BASE+226) | ||
817 | -#define __NR_lsetxattr (__NR_SYSCALL_BASE+227) | ||
818 | -#define __NR_fsetxattr (__NR_SYSCALL_BASE+228) | ||
819 | -#define __NR_getxattr (__NR_SYSCALL_BASE+229) | ||
820 | -#define __NR_lgetxattr (__NR_SYSCALL_BASE+230) | ||
821 | -#define __NR_fgetxattr (__NR_SYSCALL_BASE+231) | ||
822 | -#define __NR_listxattr (__NR_SYSCALL_BASE+232) | ||
823 | -#define __NR_llistxattr (__NR_SYSCALL_BASE+233) | ||
824 | -#define __NR_flistxattr (__NR_SYSCALL_BASE+234) | ||
825 | -#define __NR_removexattr (__NR_SYSCALL_BASE+235) | ||
826 | -#define __NR_lremovexattr (__NR_SYSCALL_BASE+236) | ||
827 | -#define __NR_fremovexattr (__NR_SYSCALL_BASE+237) | ||
828 | -#define __NR_tkill (__NR_SYSCALL_BASE+238) | ||
829 | -#define __NR_sendfile64 (__NR_SYSCALL_BASE+239) | ||
830 | -#define __NR_futex (__NR_SYSCALL_BASE+240) | ||
831 | -#define __NR_sched_setaffinity (__NR_SYSCALL_BASE+241) | ||
832 | -#define __NR_sched_getaffinity (__NR_SYSCALL_BASE+242) | ||
833 | -#define __NR_io_setup (__NR_SYSCALL_BASE+243) | ||
834 | -#define __NR_io_destroy (__NR_SYSCALL_BASE+244) | ||
835 | -#define __NR_io_getevents (__NR_SYSCALL_BASE+245) | ||
836 | -#define __NR_io_submit (__NR_SYSCALL_BASE+246) | ||
837 | -#define __NR_io_cancel (__NR_SYSCALL_BASE+247) | ||
838 | -#define __NR_exit_group (__NR_SYSCALL_BASE+248) | ||
839 | -#define __NR_lookup_dcookie (__NR_SYSCALL_BASE+249) | ||
840 | -#define __NR_epoll_create (__NR_SYSCALL_BASE+250) | ||
841 | -#define __NR_epoll_ctl (__NR_SYSCALL_BASE+251) | ||
842 | -#define __NR_epoll_wait (__NR_SYSCALL_BASE+252) | ||
843 | -#define __NR_remap_file_pages (__NR_SYSCALL_BASE+253) | ||
844 | - /* 254 for set_thread_area */ | ||
845 | - /* 255 for get_thread_area */ | ||
846 | -#define __NR_set_tid_address (__NR_SYSCALL_BASE+256) | ||
847 | -#define __NR_timer_create (__NR_SYSCALL_BASE+257) | ||
848 | -#define __NR_timer_settime (__NR_SYSCALL_BASE+258) | ||
849 | -#define __NR_timer_gettime (__NR_SYSCALL_BASE+259) | ||
850 | -#define __NR_timer_getoverrun (__NR_SYSCALL_BASE+260) | ||
851 | -#define __NR_timer_delete (__NR_SYSCALL_BASE+261) | ||
852 | -#define __NR_clock_settime (__NR_SYSCALL_BASE+262) | ||
853 | -#define __NR_clock_gettime (__NR_SYSCALL_BASE+263) | ||
854 | -#define __NR_clock_getres (__NR_SYSCALL_BASE+264) | ||
855 | -#define __NR_clock_nanosleep (__NR_SYSCALL_BASE+265) | ||
856 | -#define __NR_statfs64 (__NR_SYSCALL_BASE+266) | ||
857 | -#define __NR_fstatfs64 (__NR_SYSCALL_BASE+267) | ||
858 | -#define __NR_tgkill (__NR_SYSCALL_BASE+268) | ||
859 | -#define __NR_utimes (__NR_SYSCALL_BASE+269) | ||
860 | -#define __NR_arm_fadvise64_64 (__NR_SYSCALL_BASE+270) | ||
861 | -#define __NR_pciconfig_iobase (__NR_SYSCALL_BASE+271) | ||
862 | -#define __NR_pciconfig_read (__NR_SYSCALL_BASE+272) | ||
863 | -#define __NR_pciconfig_write (__NR_SYSCALL_BASE+273) | ||
864 | -#define __NR_mq_open (__NR_SYSCALL_BASE+274) | ||
865 | -#define __NR_mq_unlink (__NR_SYSCALL_BASE+275) | ||
866 | -#define __NR_mq_timedsend (__NR_SYSCALL_BASE+276) | ||
867 | -#define __NR_mq_timedreceive (__NR_SYSCALL_BASE+277) | ||
868 | -#define __NR_mq_notify (__NR_SYSCALL_BASE+278) | ||
869 | -#define __NR_mq_getsetattr (__NR_SYSCALL_BASE+279) | ||
870 | -#define __NR_waitid (__NR_SYSCALL_BASE+280) | ||
871 | -#define __NR_socket (__NR_SYSCALL_BASE+281) | ||
872 | -#define __NR_bind (__NR_SYSCALL_BASE+282) | ||
873 | -#define __NR_connect (__NR_SYSCALL_BASE+283) | ||
874 | -#define __NR_listen (__NR_SYSCALL_BASE+284) | ||
875 | -#define __NR_accept (__NR_SYSCALL_BASE+285) | ||
876 | -#define __NR_getsockname (__NR_SYSCALL_BASE+286) | ||
877 | -#define __NR_getpeername (__NR_SYSCALL_BASE+287) | ||
878 | -#define __NR_socketpair (__NR_SYSCALL_BASE+288) | ||
879 | -#define __NR_send (__NR_SYSCALL_BASE+289) | ||
880 | -#define __NR_sendto (__NR_SYSCALL_BASE+290) | ||
881 | -#define __NR_recv (__NR_SYSCALL_BASE+291) | ||
882 | -#define __NR_recvfrom (__NR_SYSCALL_BASE+292) | ||
883 | -#define __NR_shutdown (__NR_SYSCALL_BASE+293) | ||
884 | -#define __NR_setsockopt (__NR_SYSCALL_BASE+294) | ||
885 | -#define __NR_getsockopt (__NR_SYSCALL_BASE+295) | ||
886 | -#define __NR_sendmsg (__NR_SYSCALL_BASE+296) | ||
887 | -#define __NR_recvmsg (__NR_SYSCALL_BASE+297) | ||
888 | -#define __NR_semop (__NR_SYSCALL_BASE+298) | ||
889 | -#define __NR_semget (__NR_SYSCALL_BASE+299) | ||
890 | -#define __NR_semctl (__NR_SYSCALL_BASE+300) | ||
891 | -#define __NR_msgsnd (__NR_SYSCALL_BASE+301) | ||
892 | -#define __NR_msgrcv (__NR_SYSCALL_BASE+302) | ||
893 | -#define __NR_msgget (__NR_SYSCALL_BASE+303) | ||
894 | -#define __NR_msgctl (__NR_SYSCALL_BASE+304) | ||
895 | -#define __NR_shmat (__NR_SYSCALL_BASE+305) | ||
896 | -#define __NR_shmdt (__NR_SYSCALL_BASE+306) | ||
897 | -#define __NR_shmget (__NR_SYSCALL_BASE+307) | ||
898 | -#define __NR_shmctl (__NR_SYSCALL_BASE+308) | ||
899 | -#define __NR_add_key (__NR_SYSCALL_BASE+309) | ||
900 | -#define __NR_request_key (__NR_SYSCALL_BASE+310) | ||
901 | -#define __NR_keyctl (__NR_SYSCALL_BASE+311) | ||
902 | -#define __NR_semtimedop (__NR_SYSCALL_BASE+312) | ||
903 | -#define __NR_vserver (__NR_SYSCALL_BASE+313) | ||
904 | -#define __NR_ioprio_set (__NR_SYSCALL_BASE+314) | ||
905 | -#define __NR_ioprio_get (__NR_SYSCALL_BASE+315) | ||
906 | -#define __NR_inotify_init (__NR_SYSCALL_BASE+316) | ||
907 | -#define __NR_inotify_add_watch (__NR_SYSCALL_BASE+317) | ||
908 | -#define __NR_inotify_rm_watch (__NR_SYSCALL_BASE+318) | ||
909 | -#define __NR_mbind (__NR_SYSCALL_BASE+319) | ||
910 | -#define __NR_get_mempolicy (__NR_SYSCALL_BASE+320) | ||
911 | -#define __NR_set_mempolicy (__NR_SYSCALL_BASE+321) | ||
912 | -#define __NR_openat (__NR_SYSCALL_BASE+322) | ||
913 | -#define __NR_mkdirat (__NR_SYSCALL_BASE+323) | ||
914 | -#define __NR_mknodat (__NR_SYSCALL_BASE+324) | ||
915 | -#define __NR_fchownat (__NR_SYSCALL_BASE+325) | ||
916 | -#define __NR_futimesat (__NR_SYSCALL_BASE+326) | ||
917 | -#define __NR_fstatat64 (__NR_SYSCALL_BASE+327) | ||
918 | -#define __NR_unlinkat (__NR_SYSCALL_BASE+328) | ||
919 | -#define __NR_renameat (__NR_SYSCALL_BASE+329) | ||
920 | -#define __NR_linkat (__NR_SYSCALL_BASE+330) | ||
921 | -#define __NR_symlinkat (__NR_SYSCALL_BASE+331) | ||
922 | -#define __NR_readlinkat (__NR_SYSCALL_BASE+332) | ||
923 | -#define __NR_fchmodat (__NR_SYSCALL_BASE+333) | ||
924 | -#define __NR_faccessat (__NR_SYSCALL_BASE+334) | ||
925 | -#define __NR_pselect6 (__NR_SYSCALL_BASE+335) | ||
926 | -#define __NR_ppoll (__NR_SYSCALL_BASE+336) | ||
927 | -#define __NR_unshare (__NR_SYSCALL_BASE+337) | ||
928 | -#define __NR_set_robust_list (__NR_SYSCALL_BASE+338) | ||
929 | -#define __NR_get_robust_list (__NR_SYSCALL_BASE+339) | ||
930 | -#define __NR_splice (__NR_SYSCALL_BASE+340) | ||
931 | -#define __NR_arm_sync_file_range (__NR_SYSCALL_BASE+341) | ||
932 | +#include <asm/unistd-common.h> | ||
933 | #define __NR_sync_file_range2 __NR_arm_sync_file_range | ||
934 | -#define __NR_tee (__NR_SYSCALL_BASE+342) | ||
935 | -#define __NR_vmsplice (__NR_SYSCALL_BASE+343) | ||
936 | -#define __NR_move_pages (__NR_SYSCALL_BASE+344) | ||
937 | -#define __NR_getcpu (__NR_SYSCALL_BASE+345) | ||
938 | -#define __NR_epoll_pwait (__NR_SYSCALL_BASE+346) | ||
939 | -#define __NR_kexec_load (__NR_SYSCALL_BASE+347) | ||
940 | -#define __NR_utimensat (__NR_SYSCALL_BASE+348) | ||
941 | -#define __NR_signalfd (__NR_SYSCALL_BASE+349) | ||
942 | -#define __NR_timerfd_create (__NR_SYSCALL_BASE+350) | ||
943 | -#define __NR_eventfd (__NR_SYSCALL_BASE+351) | ||
944 | -#define __NR_fallocate (__NR_SYSCALL_BASE+352) | ||
945 | -#define __NR_timerfd_settime (__NR_SYSCALL_BASE+353) | ||
946 | -#define __NR_timerfd_gettime (__NR_SYSCALL_BASE+354) | ||
947 | -#define __NR_signalfd4 (__NR_SYSCALL_BASE+355) | ||
948 | -#define __NR_eventfd2 (__NR_SYSCALL_BASE+356) | ||
949 | -#define __NR_epoll_create1 (__NR_SYSCALL_BASE+357) | ||
950 | -#define __NR_dup3 (__NR_SYSCALL_BASE+358) | ||
951 | -#define __NR_pipe2 (__NR_SYSCALL_BASE+359) | ||
952 | -#define __NR_inotify_init1 (__NR_SYSCALL_BASE+360) | ||
953 | -#define __NR_preadv (__NR_SYSCALL_BASE+361) | ||
954 | -#define __NR_pwritev (__NR_SYSCALL_BASE+362) | ||
955 | -#define __NR_rt_tgsigqueueinfo (__NR_SYSCALL_BASE+363) | ||
956 | -#define __NR_perf_event_open (__NR_SYSCALL_BASE+364) | ||
957 | -#define __NR_recvmmsg (__NR_SYSCALL_BASE+365) | ||
958 | -#define __NR_accept4 (__NR_SYSCALL_BASE+366) | ||
959 | -#define __NR_fanotify_init (__NR_SYSCALL_BASE+367) | ||
960 | -#define __NR_fanotify_mark (__NR_SYSCALL_BASE+368) | ||
961 | -#define __NR_prlimit64 (__NR_SYSCALL_BASE+369) | ||
962 | -#define __NR_name_to_handle_at (__NR_SYSCALL_BASE+370) | ||
963 | -#define __NR_open_by_handle_at (__NR_SYSCALL_BASE+371) | ||
964 | -#define __NR_clock_adjtime (__NR_SYSCALL_BASE+372) | ||
965 | -#define __NR_syncfs (__NR_SYSCALL_BASE+373) | ||
966 | -#define __NR_sendmmsg (__NR_SYSCALL_BASE+374) | ||
967 | -#define __NR_setns (__NR_SYSCALL_BASE+375) | ||
968 | -#define __NR_process_vm_readv (__NR_SYSCALL_BASE+376) | ||
969 | -#define __NR_process_vm_writev (__NR_SYSCALL_BASE+377) | ||
970 | -#define __NR_kcmp (__NR_SYSCALL_BASE+378) | ||
971 | -#define __NR_finit_module (__NR_SYSCALL_BASE+379) | ||
972 | -#define __NR_sched_setattr (__NR_SYSCALL_BASE+380) | ||
973 | -#define __NR_sched_getattr (__NR_SYSCALL_BASE+381) | ||
974 | -#define __NR_renameat2 (__NR_SYSCALL_BASE+382) | ||
975 | -#define __NR_seccomp (__NR_SYSCALL_BASE+383) | ||
976 | -#define __NR_getrandom (__NR_SYSCALL_BASE+384) | ||
977 | -#define __NR_memfd_create (__NR_SYSCALL_BASE+385) | ||
978 | -#define __NR_bpf (__NR_SYSCALL_BASE+386) | ||
979 | -#define __NR_execveat (__NR_SYSCALL_BASE+387) | ||
980 | -#define __NR_userfaultfd (__NR_SYSCALL_BASE+388) | ||
981 | -#define __NR_membarrier (__NR_SYSCALL_BASE+389) | ||
982 | -#define __NR_mlock2 (__NR_SYSCALL_BASE+390) | ||
983 | -#define __NR_copy_file_range (__NR_SYSCALL_BASE+391) | ||
984 | -#define __NR_preadv2 (__NR_SYSCALL_BASE+392) | ||
985 | -#define __NR_pwritev2 (__NR_SYSCALL_BASE+393) | ||
986 | |||
987 | /* | ||
988 | * The following SWIs are ARM private. | ||
989 | @@ -XXX,XX +XXX,XX @@ | ||
990 | #define __ARM_NR_usr32 (__ARM_NR_BASE+4) | ||
991 | #define __ARM_NR_set_tls (__ARM_NR_BASE+5) | ||
992 | |||
993 | -/* | ||
994 | - * The following syscalls are obsolete and no longer available for EABI. | ||
995 | - */ | ||
996 | -#if defined(__ARM_EABI__) | ||
997 | -#undef __NR_time | ||
998 | -#undef __NR_umount | ||
999 | -#undef __NR_stime | ||
1000 | -#undef __NR_alarm | ||
1001 | -#undef __NR_utime | ||
1002 | -#undef __NR_getrlimit | ||
1003 | -#undef __NR_select | ||
1004 | -#undef __NR_readdir | ||
1005 | -#undef __NR_mmap | ||
1006 | -#undef __NR_socketcall | ||
1007 | -#undef __NR_syscall | ||
1008 | -#undef __NR_ipc | ||
1009 | -#endif | ||
1010 | - | ||
1011 | #endif /* __ASM_ARM_UNISTD_H */ | ||
1012 | diff --git a/linux-headers/asm-arm64/kvm.h b/linux-headers/asm-arm64/kvm.h | ||
1013 | index XXXXXXX..XXXXXXX 100644 | ||
1014 | --- a/linux-headers/asm-arm64/kvm.h | ||
1015 | +++ b/linux-headers/asm-arm64/kvm.h | ||
1016 | @@ -XXX,XX +XXX,XX @@ struct kvm_arch_memory_slot { | ||
1017 | #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2 | ||
1018 | #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32 | ||
1019 | #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT) | ||
1020 | +#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32 | ||
1021 | +#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \ | ||
1022 | + (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT) | ||
1023 | #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0 | ||
1024 | #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT) | ||
1025 | +#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff) | ||
1026 | #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3 | ||
1027 | #define KVM_DEV_ARM_VGIC_GRP_CTRL 4 | ||
1028 | +#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5 | ||
1029 | +#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6 | ||
1030 | +#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7 | ||
1031 | +#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10 | ||
1032 | +#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \ | ||
1033 | + (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT) | ||
1034 | +#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff | ||
1035 | +#define VGIC_LEVEL_INFO_LINE_LEVEL 0 | ||
1036 | + | ||
1037 | #define KVM_DEV_ARM_VGIC_CTRL_INIT 0 | ||
1038 | |||
1039 | /* Device Control API on vcpu fd */ | ||
1040 | diff --git a/linux-headers/asm-powerpc/kvm.h b/linux-headers/asm-powerpc/kvm.h | ||
1041 | index XXXXXXX..XXXXXXX 100644 | ||
1042 | --- a/linux-headers/asm-powerpc/kvm.h | ||
1043 | +++ b/linux-headers/asm-powerpc/kvm.h | ||
1044 | @@ -XXX,XX +XXX,XX @@ struct kvm_get_htab_header { | ||
1045 | __u16 n_invalid; | ||
1046 | }; | ||
1047 | |||
1048 | +/* For KVM_PPC_CONFIGURE_V3_MMU */ | ||
1049 | +struct kvm_ppc_mmuv3_cfg { | ||
1050 | + __u64 flags; | ||
1051 | + __u64 process_table; /* second doubleword of partition table entry */ | ||
1052 | +}; | ||
1053 | + | ||
1054 | +/* Flag values for KVM_PPC_CONFIGURE_V3_MMU */ | ||
1055 | +#define KVM_PPC_MMUV3_RADIX 1 /* 1 = radix mode, 0 = HPT */ | ||
1056 | +#define KVM_PPC_MMUV3_GTSE 2 /* global translation shootdown enb. */ | ||
1057 | + | ||
1058 | +/* For KVM_PPC_GET_RMMU_INFO */ | ||
1059 | +struct kvm_ppc_rmmu_info { | ||
1060 | + struct kvm_ppc_radix_geom { | ||
1061 | + __u8 page_shift; | ||
1062 | + __u8 level_bits[4]; | ||
1063 | + __u8 pad[3]; | ||
1064 | + } geometries[8]; | ||
1065 | + __u32 ap_encodings[8]; | ||
1066 | +}; | ||
1067 | + | ||
1068 | /* Per-vcpu XICS interrupt controller state */ | ||
1069 | #define KVM_REG_PPC_ICP_STATE (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0x8c) | ||
1070 | |||
1071 | @@ -XXX,XX +XXX,XX @@ struct kvm_get_htab_header { | ||
1072 | #define KVM_REG_PPC_SPRG9 (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xba) | ||
1073 | #define KVM_REG_PPC_DBSR (KVM_REG_PPC | KVM_REG_SIZE_U32 | 0xbb) | ||
1074 | |||
1075 | +/* POWER9 registers */ | ||
1076 | +#define KVM_REG_PPC_TIDR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbc) | ||
1077 | +#define KVM_REG_PPC_PSSCR (KVM_REG_PPC | KVM_REG_SIZE_U64 | 0xbd) | ||
1078 | + | ||
1079 | /* Transactional Memory checkpointed state: | ||
1080 | * This is all GPRs, all VSX regs and a subset of SPRs | ||
1081 | */ | ||
1082 | @@ -XXX,XX +XXX,XX @@ struct kvm_get_htab_header { | ||
1083 | #define KVM_REG_PPC_TM_VSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U32 | 0x67) | ||
1084 | #define KVM_REG_PPC_TM_DSCR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x68) | ||
1085 | #define KVM_REG_PPC_TM_TAR (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x69) | ||
1086 | +#define KVM_REG_PPC_TM_XER (KVM_REG_PPC_TM | KVM_REG_SIZE_U64 | 0x6a) | ||
1087 | |||
1088 | /* PPC64 eXternal Interrupt Controller Specification */ | ||
1089 | #define KVM_DEV_XICS_GRP_SOURCES 1 /* 64-bit source attributes */ | ||
1090 | @@ -XXX,XX +XXX,XX @@ struct kvm_get_htab_header { | ||
1091 | #define KVM_XICS_LEVEL_SENSITIVE (1ULL << 40) | ||
1092 | #define KVM_XICS_MASKED (1ULL << 41) | ||
1093 | #define KVM_XICS_PENDING (1ULL << 42) | ||
1094 | +#define KVM_XICS_PRESENTED (1ULL << 43) | ||
1095 | +#define KVM_XICS_QUEUED (1ULL << 44) | ||
1096 | |||
1097 | #endif /* __LINUX_KVM_POWERPC_H */ | ||
1098 | diff --git a/linux-headers/asm-powerpc/unistd.h b/linux-headers/asm-powerpc/unistd.h | ||
1099 | index XXXXXXX..XXXXXXX 100644 | ||
1100 | --- a/linux-headers/asm-powerpc/unistd.h | ||
1101 | +++ b/linux-headers/asm-powerpc/unistd.h | ||
1102 | @@ -XXX,XX +XXX,XX @@ | ||
1103 | #define __NR_copy_file_range 379 | ||
1104 | #define __NR_preadv2 380 | ||
1105 | #define __NR_pwritev2 381 | ||
1106 | +#define __NR_kexec_file_load 382 | ||
1107 | |||
1108 | #endif /* _ASM_POWERPC_UNISTD_H_ */ | ||
1109 | diff --git a/linux-headers/asm-x86/kvm_para.h b/linux-headers/asm-x86/kvm_para.h | ||
1110 | index XXXXXXX..XXXXXXX 100644 | ||
1111 | --- a/linux-headers/asm-x86/kvm_para.h | ||
1112 | +++ b/linux-headers/asm-x86/kvm_para.h | ||
1113 | @@ -XXX,XX +XXX,XX @@ struct kvm_steal_time { | ||
1114 | __u64 steal; | ||
1115 | __u32 version; | ||
1116 | __u32 flags; | ||
1117 | - __u32 pad[12]; | ||
1118 | + __u8 preempted; | ||
1119 | + __u8 u8_pad[3]; | ||
1120 | + __u32 pad[11]; | ||
1121 | +}; | ||
1122 | + | ||
1123 | +#define KVM_CLOCK_PAIRING_WALLCLOCK 0 | ||
1124 | +struct kvm_clock_pairing { | ||
1125 | + __s64 sec; | ||
1126 | + __s64 nsec; | ||
1127 | + __u64 tsc; | ||
1128 | + __u32 flags; | ||
1129 | + __u32 pad[9]; | ||
1130 | }; | ||
1131 | |||
1132 | #define KVM_STEAL_ALIGNMENT_BITS 5 | ||
1133 | diff --git a/linux-headers/linux/kvm.h b/linux-headers/linux/kvm.h | ||
1134 | index XXXXXXX..XXXXXXX 100644 | ||
1135 | --- a/linux-headers/linux/kvm.h | ||
1136 | +++ b/linux-headers/linux/kvm.h | ||
1137 | @@ -XXX,XX +XXX,XX @@ struct kvm_hyperv_exit { | ||
1138 | struct kvm_run { | ||
1139 | /* in */ | ||
1140 | __u8 request_interrupt_window; | ||
1141 | - __u8 padding1[7]; | ||
1142 | + __u8 immediate_exit; | ||
1143 | + __u8 padding1[6]; | ||
1144 | |||
1145 | /* out */ | ||
1146 | __u32 exit_reason; | ||
1147 | @@ -XXX,XX +XXX,XX @@ struct kvm_enable_cap { | ||
1148 | }; | ||
1149 | |||
1150 | /* for KVM_PPC_GET_PVINFO */ | ||
1151 | + | ||
1152 | +#define KVM_PPC_PVINFO_FLAGS_EV_IDLE (1<<0) | ||
1153 | + | ||
1154 | struct kvm_ppc_pvinfo { | ||
1155 | /* out */ | ||
1156 | __u32 flags; | ||
1157 | @@ -XXX,XX +XXX,XX @@ struct kvm_ppc_smmu_info { | ||
1158 | struct kvm_ppc_one_seg_page_size sps[KVM_PPC_PAGE_SIZES_MAX_SZ]; | ||
1159 | }; | ||
1160 | |||
1161 | -#define KVM_PPC_PVINFO_FLAGS_EV_IDLE (1<<0) | ||
1162 | +/* for KVM_PPC_RESIZE_HPT_{PREPARE,COMMIT} */ | ||
1163 | +struct kvm_ppc_resize_hpt { | ||
1164 | + __u64 flags; | ||
1165 | + __u32 shift; | ||
1166 | + __u32 pad; | ||
1167 | +}; | ||
1168 | |||
1169 | #define KVMIO 0xAE | ||
1170 | |||
1171 | @@ -XXX,XX +XXX,XX @@ struct kvm_ppc_smmu_info { | ||
1172 | #define KVM_CAP_S390_USER_INSTR0 130 | ||
1173 | #define KVM_CAP_MSI_DEVID 131 | ||
1174 | #define KVM_CAP_PPC_HTM 132 | ||
1175 | +#define KVM_CAP_SPAPR_RESIZE_HPT 133 | ||
1176 | +#define KVM_CAP_PPC_MMU_RADIX 134 | ||
1177 | +#define KVM_CAP_PPC_MMU_HASH_V3 135 | ||
1178 | +#define KVM_CAP_IMMEDIATE_EXIT 136 | ||
1179 | |||
1180 | #ifdef KVM_CAP_IRQ_ROUTING | ||
1181 | |||
1182 | @@ -XXX,XX +XXX,XX @@ struct kvm_s390_ucas_mapping { | ||
1183 | #define KVM_ARM_SET_DEVICE_ADDR _IOW(KVMIO, 0xab, struct kvm_arm_device_addr) | ||
1184 | /* Available with KVM_CAP_PPC_RTAS */ | ||
1185 | #define KVM_PPC_RTAS_DEFINE_TOKEN _IOW(KVMIO, 0xac, struct kvm_rtas_token_args) | ||
1186 | +/* Available with KVM_CAP_SPAPR_RESIZE_HPT */ | ||
1187 | +#define KVM_PPC_RESIZE_HPT_PREPARE _IOR(KVMIO, 0xad, struct kvm_ppc_resize_hpt) | ||
1188 | +#define KVM_PPC_RESIZE_HPT_COMMIT _IOR(KVMIO, 0xae, struct kvm_ppc_resize_hpt) | ||
1189 | +/* Available with KVM_CAP_PPC_RADIX_MMU or KVM_CAP_PPC_HASH_MMU_V3 */ | ||
1190 | +#define KVM_PPC_CONFIGURE_V3_MMU _IOW(KVMIO, 0xaf, struct kvm_ppc_mmuv3_cfg) | ||
1191 | +/* Available with KVM_CAP_PPC_RADIX_MMU */ | ||
1192 | +#define KVM_PPC_GET_RMMU_INFO _IOW(KVMIO, 0xb0, struct kvm_ppc_rmmu_info) | ||
1193 | |||
1194 | /* ioctl for vm fd */ | ||
1195 | #define KVM_CREATE_DEVICE _IOWR(KVMIO, 0xe0, struct kvm_create_device) | ||
1196 | diff --git a/linux-headers/linux/kvm_para.h b/linux-headers/linux/kvm_para.h | ||
1197 | index XXXXXXX..XXXXXXX 100644 | ||
1198 | --- a/linux-headers/linux/kvm_para.h | ||
1199 | +++ b/linux-headers/linux/kvm_para.h | ||
1200 | @@ -XXX,XX +XXX,XX @@ | ||
1201 | #define KVM_EFAULT EFAULT | ||
1202 | #define KVM_E2BIG E2BIG | ||
1203 | #define KVM_EPERM EPERM | ||
1204 | +#define KVM_EOPNOTSUPP 95 | ||
1205 | |||
1206 | #define KVM_HC_VAPIC_POLL_IRQ 1 | ||
1207 | #define KVM_HC_MMU_OP 2 | ||
1208 | @@ -XXX,XX +XXX,XX @@ | ||
1209 | #define KVM_HC_MIPS_GET_CLOCK_FREQ 6 | ||
1210 | #define KVM_HC_MIPS_EXIT_VM 7 | ||
1211 | #define KVM_HC_MIPS_CONSOLE_OUTPUT 8 | ||
1212 | +#define KVM_HC_CLOCK_PAIRING 9 | ||
1213 | |||
1214 | /* | ||
1215 | * hypercalls use architecture specific | ||
1216 | diff --git a/linux-headers/linux/userfaultfd.h b/linux-headers/linux/userfaultfd.h | ||
1217 | index XXXXXXX..XXXXXXX 100644 | ||
1218 | --- a/linux-headers/linux/userfaultfd.h | ||
1219 | +++ b/linux-headers/linux/userfaultfd.h | ||
1220 | @@ -XXX,XX +XXX,XX @@ | ||
1221 | |||
1222 | #include <linux/types.h> | ||
1223 | |||
1224 | -#define UFFD_API ((__u64)0xAA) | ||
1225 | /* | ||
1226 | - * After implementing the respective features it will become: | ||
1227 | - * #define UFFD_API_FEATURES (UFFD_FEATURE_PAGEFAULT_FLAG_WP | \ | ||
1228 | - * UFFD_FEATURE_EVENT_FORK) | ||
1229 | + * If the UFFDIO_API is upgraded someday, the UFFDIO_UNREGISTER and | ||
1230 | + * UFFDIO_WAKE ioctls should be defined as _IOW and not as _IOR. In | ||
1231 | + * userfaultfd.h we assumed the kernel was reading (instead _IOC_READ | ||
1232 | + * means the userland is reading). | ||
1233 | */ | ||
1234 | -#define UFFD_API_FEATURES (0) | ||
1235 | +#define UFFD_API ((__u64)0xAA) | ||
1236 | +#define UFFD_API_FEATURES (UFFD_FEATURE_EVENT_FORK | \ | ||
1237 | + UFFD_FEATURE_EVENT_REMAP | \ | ||
1238 | + UFFD_FEATURE_EVENT_MADVDONTNEED | \ | ||
1239 | + UFFD_FEATURE_MISSING_HUGETLBFS | \ | ||
1240 | + UFFD_FEATURE_MISSING_SHMEM) | ||
1241 | #define UFFD_API_IOCTLS \ | ||
1242 | ((__u64)1 << _UFFDIO_REGISTER | \ | ||
1243 | (__u64)1 << _UFFDIO_UNREGISTER | \ | ||
1244 | @@ -XXX,XX +XXX,XX @@ | ||
1245 | ((__u64)1 << _UFFDIO_WAKE | \ | ||
1246 | (__u64)1 << _UFFDIO_COPY | \ | ||
1247 | (__u64)1 << _UFFDIO_ZEROPAGE) | ||
1248 | +#define UFFD_API_RANGE_IOCTLS_BASIC \ | ||
1249 | + ((__u64)1 << _UFFDIO_WAKE | \ | ||
1250 | + (__u64)1 << _UFFDIO_COPY) | ||
1251 | |||
1252 | /* | ||
1253 | * Valid ioctl command number range with this API is from 0x00 to | ||
1254 | @@ -XXX,XX +XXX,XX @@ struct uffd_msg { | ||
1255 | } pagefault; | ||
1256 | |||
1257 | struct { | ||
1258 | + __u32 ufd; | ||
1259 | + } fork; | ||
1260 | + | ||
1261 | + struct { | ||
1262 | + __u64 from; | ||
1263 | + __u64 to; | ||
1264 | + __u64 len; | ||
1265 | + } remap; | ||
1266 | + | ||
1267 | + struct { | ||
1268 | + __u64 start; | ||
1269 | + __u64 end; | ||
1270 | + } madv_dn; | ||
1271 | + | ||
1272 | + struct { | ||
1273 | /* unused reserved fields */ | ||
1274 | __u64 reserved1; | ||
1275 | __u64 reserved2; | ||
1276 | @@ -XXX,XX +XXX,XX @@ struct uffd_msg { | ||
1277 | * Start at 0x12 and not at 0 to be more strict against bugs. | ||
1278 | */ | ||
1279 | #define UFFD_EVENT_PAGEFAULT 0x12 | ||
1280 | -#if 0 /* not available yet */ | ||
1281 | #define UFFD_EVENT_FORK 0x13 | ||
1282 | -#endif | ||
1283 | +#define UFFD_EVENT_REMAP 0x14 | ||
1284 | +#define UFFD_EVENT_MADVDONTNEED 0x15 | ||
1285 | |||
1286 | /* flags for UFFD_EVENT_PAGEFAULT */ | ||
1287 | #define UFFD_PAGEFAULT_FLAG_WRITE (1<<0) /* If this was a write fault */ | ||
1288 | @@ -XXX,XX +XXX,XX @@ struct uffdio_api { | ||
1289 | * Note: UFFD_EVENT_PAGEFAULT and UFFD_PAGEFAULT_FLAG_WRITE | ||
1290 | * are to be considered implicitly always enabled in all kernels as | ||
1291 | * long as the uffdio_api.api requested matches UFFD_API. | ||
1292 | + * | ||
1293 | + * UFFD_FEATURE_MISSING_HUGETLBFS means an UFFDIO_REGISTER | ||
1294 | + * with UFFDIO_REGISTER_MODE_MISSING mode will succeed on | ||
1295 | + * hugetlbfs virtual memory ranges. Adding or not adding | ||
1296 | + * UFFD_FEATURE_MISSING_HUGETLBFS to uffdio_api.features has | ||
1297 | + * no real functional effect after UFFDIO_API returns, but | ||
1298 | + * it's only useful for an initial feature set probe at | ||
1299 | + * UFFDIO_API time. There are two ways to use it: | ||
1300 | + * | ||
1301 | + * 1) by adding UFFD_FEATURE_MISSING_HUGETLBFS to the | ||
1302 | + * uffdio_api.features before calling UFFDIO_API, an error | ||
1303 | + * will be returned by UFFDIO_API on a kernel without | ||
1304 | + * hugetlbfs missing support | ||
1305 | + * | ||
1306 | + * 2) the UFFD_FEATURE_MISSING_HUGETLBFS can not be added in | ||
1307 | + * uffdio_api.features and instead it will be set by the | ||
1308 | + * kernel in the uffdio_api.features if the kernel supports | ||
1309 | + * it, so userland can later check if the feature flag is | ||
1310 | + * present in uffdio_api.features after UFFDIO_API | ||
1311 | + * succeeded. | ||
1312 | + * | ||
1313 | + * UFFD_FEATURE_MISSING_SHMEM works the same as | ||
1314 | + * UFFD_FEATURE_MISSING_HUGETLBFS, but it applies to shmem | ||
1315 | + * (i.e. tmpfs and other shmem based APIs). | ||
1316 | */ | ||
1317 | -#if 0 /* not available yet */ | ||
1318 | #define UFFD_FEATURE_PAGEFAULT_FLAG_WP (1<<0) | ||
1319 | #define UFFD_FEATURE_EVENT_FORK (1<<1) | ||
1320 | -#endif | ||
1321 | +#define UFFD_FEATURE_EVENT_REMAP (1<<2) | ||
1322 | +#define UFFD_FEATURE_EVENT_MADVDONTNEED (1<<3) | ||
1323 | +#define UFFD_FEATURE_MISSING_HUGETLBFS (1<<4) | ||
1324 | +#define UFFD_FEATURE_MISSING_SHMEM (1<<5) | ||
1325 | __u64 features; | ||
1326 | |||
1327 | __u64 ioctls; | ||
1328 | diff --git a/linux-headers/linux/vfio.h b/linux-headers/linux/vfio.h | ||
1329 | index XXXXXXX..XXXXXXX 100644 | ||
1330 | --- a/linux-headers/linux/vfio.h | ||
1331 | +++ b/linux-headers/linux/vfio.h | ||
1332 | @@ -XXX,XX +XXX,XX @@ struct vfio_device_info { | ||
1333 | }; | ||
1334 | #define VFIO_DEVICE_GET_INFO _IO(VFIO_TYPE, VFIO_BASE + 7) | ||
1335 | |||
1336 | +/* | 26 | +/* |
1337 | + * Vendor driver using Mediated device framework should provide device_api | 27 | + * Imported from the Linux kernel file drivers/usb/dwc2/hw.h, commit |
1338 | + * attribute in supported type attribute groups. Device API string should be one | 28 | + * a89bae709b3492b478480a2c9734e7e9393b279c ("usb: dwc2: Move |
1339 | + * of the following corresponding to device flags in vfio_device_info structure. | 29 | + * UTMI_PHY_DATA defines closer") |
30 | + * | ||
31 | + * hw.h - DesignWare HS OTG Controller hardware definitions | ||
32 | + * | ||
33 | + * Copyright 2004-2013 Synopsys, Inc. | ||
34 | + * | ||
35 | + * Redistribution and use in source and binary forms, with or without | ||
36 | + * modification, are permitted provided that the following conditions | ||
37 | + * are met: | ||
38 | + * 1. Redistributions of source code must retain the above copyright | ||
39 | + * notice, this list of conditions, and the following disclaimer, | ||
40 | + * without modification. | ||
41 | + * 2. Redistributions in binary form must reproduce the above copyright | ||
42 | + * notice, this list of conditions and the following disclaimer in the | ||
43 | + * documentation and/or other materials provided with the distribution. | ||
44 | + * 3. The names of the above-listed copyright holders may not be used | ||
45 | + * to endorse or promote products derived from this software without | ||
46 | + * specific prior written permission. | ||
47 | + * | ||
48 | + * ALTERNATIVELY, this software may be distributed under the terms of the | ||
49 | + * GNU General Public License ("GPL") as published by the Free Software | ||
50 | + * Foundation; either version 2 of the License, or (at your option) any | ||
51 | + * later version. | ||
52 | + * | ||
53 | + * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS | ||
54 | + * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, | ||
55 | + * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR | ||
56 | + * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR | ||
57 | + * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, | ||
58 | + * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, | ||
59 | + * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR | ||
60 | + * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF | ||
61 | + * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING | ||
62 | + * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS | ||
63 | + * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | ||
1340 | + */ | 64 | + */ |
1341 | + | 65 | + |
1342 | +#define VFIO_DEVICE_API_PCI_STRING "vfio-pci" | 66 | +#ifndef __DWC2_HW_H__ |
1343 | +#define VFIO_DEVICE_API_PLATFORM_STRING "vfio-platform" | 67 | +#define __DWC2_HW_H__ |
1344 | +#define VFIO_DEVICE_API_AMBA_STRING "vfio-amba" | 68 | + |
1345 | + | 69 | +#define HSOTG_REG(x) (x) |
1346 | /** | 70 | + |
1347 | * VFIO_DEVICE_GET_REGION_INFO - _IOWR(VFIO_TYPE, VFIO_BASE + 8, | 71 | +#define GOTGCTL HSOTG_REG(0x000) |
1348 | * struct vfio_region_info) | 72 | +#define GOTGCTL_CHIRPEN BIT(27) |
73 | +#define GOTGCTL_MULT_VALID_BC_MASK (0x1f << 22) | ||
74 | +#define GOTGCTL_MULT_VALID_BC_SHIFT 22 | ||
75 | +#define GOTGCTL_OTGVER BIT(20) | ||
76 | +#define GOTGCTL_BSESVLD BIT(19) | ||
77 | +#define GOTGCTL_ASESVLD BIT(18) | ||
78 | +#define GOTGCTL_DBNC_SHORT BIT(17) | ||
79 | +#define GOTGCTL_CONID_B BIT(16) | ||
80 | +#define GOTGCTL_DBNCE_FLTR_BYPASS BIT(15) | ||
81 | +#define GOTGCTL_DEVHNPEN BIT(11) | ||
82 | +#define GOTGCTL_HSTSETHNPEN BIT(10) | ||
83 | +#define GOTGCTL_HNPREQ BIT(9) | ||
84 | +#define GOTGCTL_HSTNEGSCS BIT(8) | ||
85 | +#define GOTGCTL_SESREQ BIT(1) | ||
86 | +#define GOTGCTL_SESREQSCS BIT(0) | ||
87 | + | ||
88 | +#define GOTGINT HSOTG_REG(0x004) | ||
89 | +#define GOTGINT_DBNCE_DONE BIT(19) | ||
90 | +#define GOTGINT_A_DEV_TOUT_CHG BIT(18) | ||
91 | +#define GOTGINT_HST_NEG_DET BIT(17) | ||
92 | +#define GOTGINT_HST_NEG_SUC_STS_CHNG BIT(9) | ||
93 | +#define GOTGINT_SES_REQ_SUC_STS_CHNG BIT(8) | ||
94 | +#define GOTGINT_SES_END_DET BIT(2) | ||
95 | + | ||
96 | +#define GAHBCFG HSOTG_REG(0x008) | ||
97 | +#define GAHBCFG_AHB_SINGLE BIT(23) | ||
98 | +#define GAHBCFG_NOTI_ALL_DMA_WRIT BIT(22) | ||
99 | +#define GAHBCFG_REM_MEM_SUPP BIT(21) | ||
100 | +#define GAHBCFG_P_TXF_EMP_LVL BIT(8) | ||
101 | +#define GAHBCFG_NP_TXF_EMP_LVL BIT(7) | ||
102 | +#define GAHBCFG_DMA_EN BIT(5) | ||
103 | +#define GAHBCFG_HBSTLEN_MASK (0xf << 1) | ||
104 | +#define GAHBCFG_HBSTLEN_SHIFT 1 | ||
105 | +#define GAHBCFG_HBSTLEN_SINGLE 0 | ||
106 | +#define GAHBCFG_HBSTLEN_INCR 1 | ||
107 | +#define GAHBCFG_HBSTLEN_INCR4 3 | ||
108 | +#define GAHBCFG_HBSTLEN_INCR8 5 | ||
109 | +#define GAHBCFG_HBSTLEN_INCR16 7 | ||
110 | +#define GAHBCFG_GLBL_INTR_EN BIT(0) | ||
111 | +#define GAHBCFG_CTRL_MASK (GAHBCFG_P_TXF_EMP_LVL | \ | ||
112 | + GAHBCFG_NP_TXF_EMP_LVL | \ | ||
113 | + GAHBCFG_DMA_EN | \ | ||
114 | + GAHBCFG_GLBL_INTR_EN) | ||
115 | + | ||
116 | +#define GUSBCFG HSOTG_REG(0x00C) | ||
117 | +#define GUSBCFG_FORCEDEVMODE BIT(30) | ||
118 | +#define GUSBCFG_FORCEHOSTMODE BIT(29) | ||
119 | +#define GUSBCFG_TXENDDELAY BIT(28) | ||
120 | +#define GUSBCFG_ICTRAFFICPULLREMOVE BIT(27) | ||
121 | +#define GUSBCFG_ICUSBCAP BIT(26) | ||
122 | +#define GUSBCFG_ULPI_INT_PROT_DIS BIT(25) | ||
123 | +#define GUSBCFG_INDICATORPASSTHROUGH BIT(24) | ||
124 | +#define GUSBCFG_INDICATORCOMPLEMENT BIT(23) | ||
125 | +#define GUSBCFG_TERMSELDLPULSE BIT(22) | ||
126 | +#define GUSBCFG_ULPI_INT_VBUS_IND BIT(21) | ||
127 | +#define GUSBCFG_ULPI_EXT_VBUS_DRV BIT(20) | ||
128 | +#define GUSBCFG_ULPI_CLK_SUSP_M BIT(19) | ||
129 | +#define GUSBCFG_ULPI_AUTO_RES BIT(18) | ||
130 | +#define GUSBCFG_ULPI_FS_LS BIT(17) | ||
131 | +#define GUSBCFG_OTG_UTMI_FS_SEL BIT(16) | ||
132 | +#define GUSBCFG_PHY_LP_CLK_SEL BIT(15) | ||
133 | +#define GUSBCFG_USBTRDTIM_MASK (0xf << 10) | ||
134 | +#define GUSBCFG_USBTRDTIM_SHIFT 10 | ||
135 | +#define GUSBCFG_HNPCAP BIT(9) | ||
136 | +#define GUSBCFG_SRPCAP BIT(8) | ||
137 | +#define GUSBCFG_DDRSEL BIT(7) | ||
138 | +#define GUSBCFG_PHYSEL BIT(6) | ||
139 | +#define GUSBCFG_FSINTF BIT(5) | ||
140 | +#define GUSBCFG_ULPI_UTMI_SEL BIT(4) | ||
141 | +#define GUSBCFG_PHYIF16 BIT(3) | ||
142 | +#define GUSBCFG_PHYIF8 (0 << 3) | ||
143 | +#define GUSBCFG_TOUTCAL_MASK (0x7 << 0) | ||
144 | +#define GUSBCFG_TOUTCAL_SHIFT 0 | ||
145 | +#define GUSBCFG_TOUTCAL_LIMIT 0x7 | ||
146 | +#define GUSBCFG_TOUTCAL(_x) ((_x) << 0) | ||
147 | + | ||
148 | +#define GRSTCTL HSOTG_REG(0x010) | ||
149 | +#define GRSTCTL_AHBIDLE BIT(31) | ||
150 | +#define GRSTCTL_DMAREQ BIT(30) | ||
151 | +#define GRSTCTL_TXFNUM_MASK (0x1f << 6) | ||
152 | +#define GRSTCTL_TXFNUM_SHIFT 6 | ||
153 | +#define GRSTCTL_TXFNUM_LIMIT 0x1f | ||
154 | +#define GRSTCTL_TXFNUM(_x) ((_x) << 6) | ||
155 | +#define GRSTCTL_TXFFLSH BIT(5) | ||
156 | +#define GRSTCTL_RXFFLSH BIT(4) | ||
157 | +#define GRSTCTL_IN_TKNQ_FLSH BIT(3) | ||
158 | +#define GRSTCTL_FRMCNTRRST BIT(2) | ||
159 | +#define GRSTCTL_HSFTRST BIT(1) | ||
160 | +#define GRSTCTL_CSFTRST BIT(0) | ||
161 | + | ||
162 | +#define GINTSTS HSOTG_REG(0x014) | ||
163 | +#define GINTMSK HSOTG_REG(0x018) | ||
164 | +#define GINTSTS_WKUPINT BIT(31) | ||
165 | +#define GINTSTS_SESSREQINT BIT(30) | ||
166 | +#define GINTSTS_DISCONNINT BIT(29) | ||
167 | +#define GINTSTS_CONIDSTSCHNG BIT(28) | ||
168 | +#define GINTSTS_LPMTRANRCVD BIT(27) | ||
169 | +#define GINTSTS_PTXFEMP BIT(26) | ||
170 | +#define GINTSTS_HCHINT BIT(25) | ||
171 | +#define GINTSTS_PRTINT BIT(24) | ||
172 | +#define GINTSTS_RESETDET BIT(23) | ||
173 | +#define GINTSTS_FET_SUSP BIT(22) | ||
174 | +#define GINTSTS_INCOMPL_IP BIT(21) | ||
175 | +#define GINTSTS_INCOMPL_SOOUT BIT(21) | ||
176 | +#define GINTSTS_INCOMPL_SOIN BIT(20) | ||
177 | +#define GINTSTS_OEPINT BIT(19) | ||
178 | +#define GINTSTS_IEPINT BIT(18) | ||
179 | +#define GINTSTS_EPMIS BIT(17) | ||
180 | +#define GINTSTS_RESTOREDONE BIT(16) | ||
181 | +#define GINTSTS_EOPF BIT(15) | ||
182 | +#define GINTSTS_ISOUTDROP BIT(14) | ||
183 | +#define GINTSTS_ENUMDONE BIT(13) | ||
184 | +#define GINTSTS_USBRST BIT(12) | ||
185 | +#define GINTSTS_USBSUSP BIT(11) | ||
186 | +#define GINTSTS_ERLYSUSP BIT(10) | ||
187 | +#define GINTSTS_I2CINT BIT(9) | ||
188 | +#define GINTSTS_ULPI_CK_INT BIT(8) | ||
189 | +#define GINTSTS_GOUTNAKEFF BIT(7) | ||
190 | +#define GINTSTS_GINNAKEFF BIT(6) | ||
191 | +#define GINTSTS_NPTXFEMP BIT(5) | ||
192 | +#define GINTSTS_RXFLVL BIT(4) | ||
193 | +#define GINTSTS_SOF BIT(3) | ||
194 | +#define GINTSTS_OTGINT BIT(2) | ||
195 | +#define GINTSTS_MODEMIS BIT(1) | ||
196 | +#define GINTSTS_CURMODE_HOST BIT(0) | ||
197 | + | ||
198 | +#define GRXSTSR HSOTG_REG(0x01C) | ||
199 | +#define GRXSTSP HSOTG_REG(0x020) | ||
200 | +#define GRXSTS_FN_MASK (0x7f << 25) | ||
201 | +#define GRXSTS_FN_SHIFT 25 | ||
202 | +#define GRXSTS_PKTSTS_MASK (0xf << 17) | ||
203 | +#define GRXSTS_PKTSTS_SHIFT 17 | ||
204 | +#define GRXSTS_PKTSTS_GLOBALOUTNAK 1 | ||
205 | +#define GRXSTS_PKTSTS_OUTRX 2 | ||
206 | +#define GRXSTS_PKTSTS_HCHIN 2 | ||
207 | +#define GRXSTS_PKTSTS_OUTDONE 3 | ||
208 | +#define GRXSTS_PKTSTS_HCHIN_XFER_COMP 3 | ||
209 | +#define GRXSTS_PKTSTS_SETUPDONE 4 | ||
210 | +#define GRXSTS_PKTSTS_DATATOGGLEERR 5 | ||
211 | +#define GRXSTS_PKTSTS_SETUPRX 6 | ||
212 | +#define GRXSTS_PKTSTS_HCHHALTED 7 | ||
213 | +#define GRXSTS_HCHNUM_MASK (0xf << 0) | ||
214 | +#define GRXSTS_HCHNUM_SHIFT 0 | ||
215 | +#define GRXSTS_DPID_MASK (0x3 << 15) | ||
216 | +#define GRXSTS_DPID_SHIFT 15 | ||
217 | +#define GRXSTS_BYTECNT_MASK (0x7ff << 4) | ||
218 | +#define GRXSTS_BYTECNT_SHIFT 4 | ||
219 | +#define GRXSTS_EPNUM_MASK (0xf << 0) | ||
220 | +#define GRXSTS_EPNUM_SHIFT 0 | ||
221 | + | ||
222 | +#define GRXFSIZ HSOTG_REG(0x024) | ||
223 | +#define GRXFSIZ_DEPTH_MASK (0xffff << 0) | ||
224 | +#define GRXFSIZ_DEPTH_SHIFT 0 | ||
225 | + | ||
226 | +#define GNPTXFSIZ HSOTG_REG(0x028) | ||
227 | +/* Use FIFOSIZE_* constants to access this register */ | ||
228 | + | ||
229 | +#define GNPTXSTS HSOTG_REG(0x02C) | ||
230 | +#define GNPTXSTS_NP_TXQ_TOP_MASK (0x7f << 24) | ||
231 | +#define GNPTXSTS_NP_TXQ_TOP_SHIFT 24 | ||
232 | +#define GNPTXSTS_NP_TXQ_SPC_AVAIL_MASK (0xff << 16) | ||
233 | +#define GNPTXSTS_NP_TXQ_SPC_AVAIL_SHIFT 16 | ||
234 | +#define GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(_v) (((_v) >> 16) & 0xff) | ||
235 | +#define GNPTXSTS_NP_TXF_SPC_AVAIL_MASK (0xffff << 0) | ||
236 | +#define GNPTXSTS_NP_TXF_SPC_AVAIL_SHIFT 0 | ||
237 | +#define GNPTXSTS_NP_TXF_SPC_AVAIL_GET(_v) (((_v) >> 0) & 0xffff) | ||
238 | + | ||
239 | +#define GI2CCTL HSOTG_REG(0x0030) | ||
240 | +#define GI2CCTL_BSYDNE BIT(31) | ||
241 | +#define GI2CCTL_RW BIT(30) | ||
242 | +#define GI2CCTL_I2CDATSE0 BIT(28) | ||
243 | +#define GI2CCTL_I2CDEVADDR_MASK (0x3 << 26) | ||
244 | +#define GI2CCTL_I2CDEVADDR_SHIFT 26 | ||
245 | +#define GI2CCTL_I2CSUSPCTL BIT(25) | ||
246 | +#define GI2CCTL_ACK BIT(24) | ||
247 | +#define GI2CCTL_I2CEN BIT(23) | ||
248 | +#define GI2CCTL_ADDR_MASK (0x7f << 16) | ||
249 | +#define GI2CCTL_ADDR_SHIFT 16 | ||
250 | +#define GI2CCTL_REGADDR_MASK (0xff << 8) | ||
251 | +#define GI2CCTL_REGADDR_SHIFT 8 | ||
252 | +#define GI2CCTL_RWDATA_MASK (0xff << 0) | ||
253 | +#define GI2CCTL_RWDATA_SHIFT 0 | ||
254 | + | ||
255 | +#define GPVNDCTL HSOTG_REG(0x0034) | ||
256 | +#define GGPIO HSOTG_REG(0x0038) | ||
257 | +#define GGPIO_STM32_OTG_GCCFG_PWRDWN BIT(16) | ||
258 | + | ||
259 | +#define GUID HSOTG_REG(0x003c) | ||
260 | +#define GSNPSID HSOTG_REG(0x0040) | ||
261 | +#define GHWCFG1 HSOTG_REG(0x0044) | ||
262 | +#define GSNPSID_ID_MASK GENMASK(31, 16) | ||
263 | + | ||
264 | +#define GHWCFG2 HSOTG_REG(0x0048) | ||
265 | +#define GHWCFG2_OTG_ENABLE_IC_USB BIT(31) | ||
266 | +#define GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK (0x1f << 26) | ||
267 | +#define GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT 26 | ||
268 | +#define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK (0x3 << 24) | ||
269 | +#define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT 24 | ||
270 | +#define GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK (0x3 << 22) | ||
271 | +#define GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT 22 | ||
272 | +#define GHWCFG2_MULTI_PROC_INT BIT(20) | ||
273 | +#define GHWCFG2_DYNAMIC_FIFO BIT(19) | ||
274 | +#define GHWCFG2_PERIO_EP_SUPPORTED BIT(18) | ||
275 | +#define GHWCFG2_NUM_HOST_CHAN_MASK (0xf << 14) | ||
276 | +#define GHWCFG2_NUM_HOST_CHAN_SHIFT 14 | ||
277 | +#define GHWCFG2_NUM_DEV_EP_MASK (0xf << 10) | ||
278 | +#define GHWCFG2_NUM_DEV_EP_SHIFT 10 | ||
279 | +#define GHWCFG2_FS_PHY_TYPE_MASK (0x3 << 8) | ||
280 | +#define GHWCFG2_FS_PHY_TYPE_SHIFT 8 | ||
281 | +#define GHWCFG2_FS_PHY_TYPE_NOT_SUPPORTED 0 | ||
282 | +#define GHWCFG2_FS_PHY_TYPE_DEDICATED 1 | ||
283 | +#define GHWCFG2_FS_PHY_TYPE_SHARED_UTMI 2 | ||
284 | +#define GHWCFG2_FS_PHY_TYPE_SHARED_ULPI 3 | ||
285 | +#define GHWCFG2_HS_PHY_TYPE_MASK (0x3 << 6) | ||
286 | +#define GHWCFG2_HS_PHY_TYPE_SHIFT 6 | ||
287 | +#define GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED 0 | ||
288 | +#define GHWCFG2_HS_PHY_TYPE_UTMI 1 | ||
289 | +#define GHWCFG2_HS_PHY_TYPE_ULPI 2 | ||
290 | +#define GHWCFG2_HS_PHY_TYPE_UTMI_ULPI 3 | ||
291 | +#define GHWCFG2_POINT2POINT BIT(5) | ||
292 | +#define GHWCFG2_ARCHITECTURE_MASK (0x3 << 3) | ||
293 | +#define GHWCFG2_ARCHITECTURE_SHIFT 3 | ||
294 | +#define GHWCFG2_SLAVE_ONLY_ARCH 0 | ||
295 | +#define GHWCFG2_EXT_DMA_ARCH 1 | ||
296 | +#define GHWCFG2_INT_DMA_ARCH 2 | ||
297 | +#define GHWCFG2_OP_MODE_MASK (0x7 << 0) | ||
298 | +#define GHWCFG2_OP_MODE_SHIFT 0 | ||
299 | +#define GHWCFG2_OP_MODE_HNP_SRP_CAPABLE 0 | ||
300 | +#define GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE 1 | ||
301 | +#define GHWCFG2_OP_MODE_NO_HNP_SRP_CAPABLE 2 | ||
302 | +#define GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE 3 | ||
303 | +#define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_DEVICE 4 | ||
304 | +#define GHWCFG2_OP_MODE_SRP_CAPABLE_HOST 5 | ||
305 | +#define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_HOST 6 | ||
306 | +#define GHWCFG2_OP_MODE_UNDEFINED 7 | ||
307 | + | ||
308 | +#define GHWCFG3 HSOTG_REG(0x004c) | ||
309 | +#define GHWCFG3_DFIFO_DEPTH_MASK (0xffff << 16) | ||
310 | +#define GHWCFG3_DFIFO_DEPTH_SHIFT 16 | ||
311 | +#define GHWCFG3_OTG_LPM_EN BIT(15) | ||
312 | +#define GHWCFG3_BC_SUPPORT BIT(14) | ||
313 | +#define GHWCFG3_OTG_ENABLE_HSIC BIT(13) | ||
314 | +#define GHWCFG3_ADP_SUPP BIT(12) | ||
315 | +#define GHWCFG3_SYNCH_RESET_TYPE BIT(11) | ||
316 | +#define GHWCFG3_OPTIONAL_FEATURES BIT(10) | ||
317 | +#define GHWCFG3_VENDOR_CTRL_IF BIT(9) | ||
318 | +#define GHWCFG3_I2C BIT(8) | ||
319 | +#define GHWCFG3_OTG_FUNC BIT(7) | ||
320 | +#define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK (0x7 << 4) | ||
321 | +#define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT 4 | ||
322 | +#define GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK (0xf << 0) | ||
323 | +#define GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT 0 | ||
324 | + | ||
325 | +#define GHWCFG4 HSOTG_REG(0x0050) | ||
326 | +#define GHWCFG4_DESC_DMA_DYN BIT(31) | ||
327 | +#define GHWCFG4_DESC_DMA BIT(30) | ||
328 | +#define GHWCFG4_NUM_IN_EPS_MASK (0xf << 26) | ||
329 | +#define GHWCFG4_NUM_IN_EPS_SHIFT 26 | ||
330 | +#define GHWCFG4_DED_FIFO_EN BIT(25) | ||
331 | +#define GHWCFG4_DED_FIFO_SHIFT 25 | ||
332 | +#define GHWCFG4_SESSION_END_FILT_EN BIT(24) | ||
333 | +#define GHWCFG4_B_VALID_FILT_EN BIT(23) | ||
334 | +#define GHWCFG4_A_VALID_FILT_EN BIT(22) | ||
335 | +#define GHWCFG4_VBUS_VALID_FILT_EN BIT(21) | ||
336 | +#define GHWCFG4_IDDIG_FILT_EN BIT(20) | ||
337 | +#define GHWCFG4_NUM_DEV_MODE_CTRL_EP_MASK (0xf << 16) | ||
338 | +#define GHWCFG4_NUM_DEV_MODE_CTRL_EP_SHIFT 16 | ||
339 | +#define GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK (0x3 << 14) | ||
340 | +#define GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT 14 | ||
341 | +#define GHWCFG4_UTMI_PHY_DATA_WIDTH_8 0 | ||
342 | +#define GHWCFG4_UTMI_PHY_DATA_WIDTH_16 1 | ||
343 | +#define GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16 2 | ||
344 | +#define GHWCFG4_ACG_SUPPORTED BIT(12) | ||
345 | +#define GHWCFG4_IPG_ISOC_SUPPORTED BIT(11) | ||
346 | +#define GHWCFG4_SERVICE_INTERVAL_SUPPORTED BIT(10) | ||
347 | +#define GHWCFG4_XHIBER BIT(7) | ||
348 | +#define GHWCFG4_HIBER BIT(6) | ||
349 | +#define GHWCFG4_MIN_AHB_FREQ BIT(5) | ||
350 | +#define GHWCFG4_POWER_OPTIMIZ BIT(4) | ||
351 | +#define GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK (0xf << 0) | ||
352 | +#define GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT 0 | ||
353 | + | ||
354 | +#define GLPMCFG HSOTG_REG(0x0054) | ||
355 | +#define GLPMCFG_INVSELHSIC BIT(31) | ||
356 | +#define GLPMCFG_HSICCON BIT(30) | ||
357 | +#define GLPMCFG_RSTRSLPSTS BIT(29) | ||
358 | +#define GLPMCFG_ENBESL BIT(28) | ||
359 | +#define GLPMCFG_LPM_RETRYCNT_STS_MASK (0x7 << 25) | ||
360 | +#define GLPMCFG_LPM_RETRYCNT_STS_SHIFT 25 | ||
361 | +#define GLPMCFG_SNDLPM BIT(24) | ||
362 | +#define GLPMCFG_RETRY_CNT_MASK (0x7 << 21) | ||
363 | +#define GLPMCFG_RETRY_CNT_SHIFT 21 | ||
364 | +#define GLPMCFG_LPM_REJECT_CTRL_CONTROL BIT(21) | ||
365 | +#define GLPMCFG_LPM_ACCEPT_CTRL_ISOC BIT(22) | ||
366 | +#define GLPMCFG_LPM_CHNL_INDX_MASK (0xf << 17) | ||
367 | +#define GLPMCFG_LPM_CHNL_INDX_SHIFT 17 | ||
368 | +#define GLPMCFG_L1RESUMEOK BIT(16) | ||
369 | +#define GLPMCFG_SLPSTS BIT(15) | ||
370 | +#define GLPMCFG_COREL1RES_MASK (0x3 << 13) | ||
371 | +#define GLPMCFG_COREL1RES_SHIFT 13 | ||
372 | +#define GLPMCFG_HIRD_THRES_MASK (0x1f << 8) | ||
373 | +#define GLPMCFG_HIRD_THRES_SHIFT 8 | ||
374 | +#define GLPMCFG_HIRD_THRES_EN (0x10 << 8) | ||
375 | +#define GLPMCFG_ENBLSLPM BIT(7) | ||
376 | +#define GLPMCFG_BREMOTEWAKE BIT(6) | ||
377 | +#define GLPMCFG_HIRD_MASK (0xf << 2) | ||
378 | +#define GLPMCFG_HIRD_SHIFT 2 | ||
379 | +#define GLPMCFG_APPL1RES BIT(1) | ||
380 | +#define GLPMCFG_LPMCAP BIT(0) | ||
381 | + | ||
382 | +#define GPWRDN HSOTG_REG(0x0058) | ||
383 | +#define GPWRDN_MULT_VAL_ID_BC_MASK (0x1f << 24) | ||
384 | +#define GPWRDN_MULT_VAL_ID_BC_SHIFT 24 | ||
385 | +#define GPWRDN_ADP_INT BIT(23) | ||
386 | +#define GPWRDN_BSESSVLD BIT(22) | ||
387 | +#define GPWRDN_IDSTS BIT(21) | ||
388 | +#define GPWRDN_LINESTATE_MASK (0x3 << 19) | ||
389 | +#define GPWRDN_LINESTATE_SHIFT 19 | ||
390 | +#define GPWRDN_STS_CHGINT_MSK BIT(18) | ||
391 | +#define GPWRDN_STS_CHGINT BIT(17) | ||
392 | +#define GPWRDN_SRP_DET_MSK BIT(16) | ||
393 | +#define GPWRDN_SRP_DET BIT(15) | ||
394 | +#define GPWRDN_CONNECT_DET_MSK BIT(14) | ||
395 | +#define GPWRDN_CONNECT_DET BIT(13) | ||
396 | +#define GPWRDN_DISCONN_DET_MSK BIT(12) | ||
397 | +#define GPWRDN_DISCONN_DET BIT(11) | ||
398 | +#define GPWRDN_RST_DET_MSK BIT(10) | ||
399 | +#define GPWRDN_RST_DET BIT(9) | ||
400 | +#define GPWRDN_LNSTSCHG_MSK BIT(8) | ||
401 | +#define GPWRDN_LNSTSCHG BIT(7) | ||
402 | +#define GPWRDN_DIS_VBUS BIT(6) | ||
403 | +#define GPWRDN_PWRDNSWTCH BIT(5) | ||
404 | +#define GPWRDN_PWRDNRSTN BIT(4) | ||
405 | +#define GPWRDN_PWRDNCLMP BIT(3) | ||
406 | +#define GPWRDN_RESTORE BIT(2) | ||
407 | +#define GPWRDN_PMUACTV BIT(1) | ||
408 | +#define GPWRDN_PMUINTSEL BIT(0) | ||
409 | + | ||
410 | +#define GDFIFOCFG HSOTG_REG(0x005c) | ||
411 | +#define GDFIFOCFG_EPINFOBASE_MASK (0xffff << 16) | ||
412 | +#define GDFIFOCFG_EPINFOBASE_SHIFT 16 | ||
413 | +#define GDFIFOCFG_GDFIFOCFG_MASK (0xffff << 0) | ||
414 | +#define GDFIFOCFG_GDFIFOCFG_SHIFT 0 | ||
415 | + | ||
416 | +#define ADPCTL HSOTG_REG(0x0060) | ||
417 | +#define ADPCTL_AR_MASK (0x3 << 27) | ||
418 | +#define ADPCTL_AR_SHIFT 27 | ||
419 | +#define ADPCTL_ADP_TMOUT_INT_MSK BIT(26) | ||
420 | +#define ADPCTL_ADP_SNS_INT_MSK BIT(25) | ||
421 | +#define ADPCTL_ADP_PRB_INT_MSK BIT(24) | ||
422 | +#define ADPCTL_ADP_TMOUT_INT BIT(23) | ||
423 | +#define ADPCTL_ADP_SNS_INT BIT(22) | ||
424 | +#define ADPCTL_ADP_PRB_INT BIT(21) | ||
425 | +#define ADPCTL_ADPENA BIT(20) | ||
426 | +#define ADPCTL_ADPRES BIT(19) | ||
427 | +#define ADPCTL_ENASNS BIT(18) | ||
428 | +#define ADPCTL_ENAPRB BIT(17) | ||
429 | +#define ADPCTL_RTIM_MASK (0x7ff << 6) | ||
430 | +#define ADPCTL_RTIM_SHIFT 6 | ||
431 | +#define ADPCTL_PRB_PER_MASK (0x3 << 4) | ||
432 | +#define ADPCTL_PRB_PER_SHIFT 4 | ||
433 | +#define ADPCTL_PRB_DELTA_MASK (0x3 << 2) | ||
434 | +#define ADPCTL_PRB_DELTA_SHIFT 2 | ||
435 | +#define ADPCTL_PRB_DSCHRG_MASK (0x3 << 0) | ||
436 | +#define ADPCTL_PRB_DSCHRG_SHIFT 0 | ||
437 | + | ||
438 | +#define GREFCLK HSOTG_REG(0x0064) | ||
439 | +#define GREFCLK_REFCLKPER_MASK (0x1ffff << 15) | ||
440 | +#define GREFCLK_REFCLKPER_SHIFT 15 | ||
441 | +#define GREFCLK_REF_CLK_MODE BIT(14) | ||
442 | +#define GREFCLK_SOF_CNT_WKUP_ALERT_MASK (0x3ff) | ||
443 | +#define GREFCLK_SOF_CNT_WKUP_ALERT_SHIFT 0 | ||
444 | + | ||
445 | +#define GINTMSK2 HSOTG_REG(0x0068) | ||
446 | +#define GINTMSK2_WKUP_ALERT_INT_MSK BIT(0) | ||
447 | + | ||
448 | +#define GINTSTS2 HSOTG_REG(0x006c) | ||
449 | +#define GINTSTS2_WKUP_ALERT_INT BIT(0) | ||
450 | + | ||
451 | +#define HPTXFSIZ HSOTG_REG(0x100) | ||
452 | +/* Use FIFOSIZE_* constants to access this register */ | ||
453 | + | ||
454 | +#define DPTXFSIZN(_a) HSOTG_REG(0x104 + (((_a) - 1) * 4)) | ||
455 | +/* Use FIFOSIZE_* constants to access this register */ | ||
456 | + | ||
457 | +/* These apply to the GNPTXFSIZ, HPTXFSIZ and DPTXFSIZN registers */ | ||
458 | +#define FIFOSIZE_DEPTH_MASK (0xffff << 16) | ||
459 | +#define FIFOSIZE_DEPTH_SHIFT 16 | ||
460 | +#define FIFOSIZE_STARTADDR_MASK (0xffff << 0) | ||
461 | +#define FIFOSIZE_STARTADDR_SHIFT 0 | ||
462 | +#define FIFOSIZE_DEPTH_GET(_x) (((_x) >> 16) & 0xffff) | ||
463 | + | ||
464 | +/* Device mode registers */ | ||
465 | + | ||
466 | +#define DCFG HSOTG_REG(0x800) | ||
467 | +#define DCFG_DESCDMA_EN BIT(23) | ||
468 | +#define DCFG_EPMISCNT_MASK (0x1f << 18) | ||
469 | +#define DCFG_EPMISCNT_SHIFT 18 | ||
470 | +#define DCFG_EPMISCNT_LIMIT 0x1f | ||
471 | +#define DCFG_EPMISCNT(_x) ((_x) << 18) | ||
472 | +#define DCFG_IPG_ISOC_SUPPORDED BIT(17) | ||
473 | +#define DCFG_PERFRINT_MASK (0x3 << 11) | ||
474 | +#define DCFG_PERFRINT_SHIFT 11 | ||
475 | +#define DCFG_PERFRINT_LIMIT 0x3 | ||
476 | +#define DCFG_PERFRINT(_x) ((_x) << 11) | ||
477 | +#define DCFG_DEVADDR_MASK (0x7f << 4) | ||
478 | +#define DCFG_DEVADDR_SHIFT 4 | ||
479 | +#define DCFG_DEVADDR_LIMIT 0x7f | ||
480 | +#define DCFG_DEVADDR(_x) ((_x) << 4) | ||
481 | +#define DCFG_NZ_STS_OUT_HSHK BIT(2) | ||
482 | +#define DCFG_DEVSPD_MASK (0x3 << 0) | ||
483 | +#define DCFG_DEVSPD_SHIFT 0 | ||
484 | +#define DCFG_DEVSPD_HS 0 | ||
485 | +#define DCFG_DEVSPD_FS 1 | ||
486 | +#define DCFG_DEVSPD_LS 2 | ||
487 | +#define DCFG_DEVSPD_FS48 3 | ||
488 | + | ||
489 | +#define DCTL HSOTG_REG(0x804) | ||
490 | +#define DCTL_SERVICE_INTERVAL_SUPPORTED BIT(19) | ||
491 | +#define DCTL_PWRONPRGDONE BIT(11) | ||
492 | +#define DCTL_CGOUTNAK BIT(10) | ||
493 | +#define DCTL_SGOUTNAK BIT(9) | ||
494 | +#define DCTL_CGNPINNAK BIT(8) | ||
495 | +#define DCTL_SGNPINNAK BIT(7) | ||
496 | +#define DCTL_TSTCTL_MASK (0x7 << 4) | ||
497 | +#define DCTL_TSTCTL_SHIFT 4 | ||
498 | +#define DCTL_GOUTNAKSTS BIT(3) | ||
499 | +#define DCTL_GNPINNAKSTS BIT(2) | ||
500 | +#define DCTL_SFTDISCON BIT(1) | ||
501 | +#define DCTL_RMTWKUPSIG BIT(0) | ||
502 | + | ||
503 | +#define DSTS HSOTG_REG(0x808) | ||
504 | +#define DSTS_SOFFN_MASK (0x3fff << 8) | ||
505 | +#define DSTS_SOFFN_SHIFT 8 | ||
506 | +#define DSTS_SOFFN_LIMIT 0x3fff | ||
507 | +#define DSTS_SOFFN(_x) ((_x) << 8) | ||
508 | +#define DSTS_ERRATICERR BIT(3) | ||
509 | +#define DSTS_ENUMSPD_MASK (0x3 << 1) | ||
510 | +#define DSTS_ENUMSPD_SHIFT 1 | ||
511 | +#define DSTS_ENUMSPD_HS 0 | ||
512 | +#define DSTS_ENUMSPD_FS 1 | ||
513 | +#define DSTS_ENUMSPD_LS 2 | ||
514 | +#define DSTS_ENUMSPD_FS48 3 | ||
515 | +#define DSTS_SUSPSTS BIT(0) | ||
516 | + | ||
517 | +#define DIEPMSK HSOTG_REG(0x810) | ||
518 | +#define DIEPMSK_NAKMSK BIT(13) | ||
519 | +#define DIEPMSK_BNAININTRMSK BIT(9) | ||
520 | +#define DIEPMSK_TXFIFOUNDRNMSK BIT(8) | ||
521 | +#define DIEPMSK_TXFIFOEMPTY BIT(7) | ||
522 | +#define DIEPMSK_INEPNAKEFFMSK BIT(6) | ||
523 | +#define DIEPMSK_INTKNEPMISMSK BIT(5) | ||
524 | +#define DIEPMSK_INTKNTXFEMPMSK BIT(4) | ||
525 | +#define DIEPMSK_TIMEOUTMSK BIT(3) | ||
526 | +#define DIEPMSK_AHBERRMSK BIT(2) | ||
527 | +#define DIEPMSK_EPDISBLDMSK BIT(1) | ||
528 | +#define DIEPMSK_XFERCOMPLMSK BIT(0) | ||
529 | + | ||
530 | +#define DOEPMSK HSOTG_REG(0x814) | ||
531 | +#define DOEPMSK_BNAMSK BIT(9) | ||
532 | +#define DOEPMSK_BACK2BACKSETUP BIT(6) | ||
533 | +#define DOEPMSK_STSPHSERCVDMSK BIT(5) | ||
534 | +#define DOEPMSK_OUTTKNEPDISMSK BIT(4) | ||
535 | +#define DOEPMSK_SETUPMSK BIT(3) | ||
536 | +#define DOEPMSK_AHBERRMSK BIT(2) | ||
537 | +#define DOEPMSK_EPDISBLDMSK BIT(1) | ||
538 | +#define DOEPMSK_XFERCOMPLMSK BIT(0) | ||
539 | + | ||
540 | +#define DAINT HSOTG_REG(0x818) | ||
541 | +#define DAINTMSK HSOTG_REG(0x81C) | ||
542 | +#define DAINT_OUTEP_SHIFT 16 | ||
543 | +#define DAINT_OUTEP(_x) (1 << ((_x) + 16)) | ||
544 | +#define DAINT_INEP(_x) (1 << (_x)) | ||
545 | + | ||
546 | +#define DTKNQR1 HSOTG_REG(0x820) | ||
547 | +#define DTKNQR2 HSOTG_REG(0x824) | ||
548 | +#define DTKNQR3 HSOTG_REG(0x830) | ||
549 | +#define DTKNQR4 HSOTG_REG(0x834) | ||
550 | +#define DIEPEMPMSK HSOTG_REG(0x834) | ||
551 | + | ||
552 | +#define DVBUSDIS HSOTG_REG(0x828) | ||
553 | +#define DVBUSPULSE HSOTG_REG(0x82C) | ||
554 | + | ||
555 | +#define DIEPCTL0 HSOTG_REG(0x900) | ||
556 | +#define DIEPCTL(_a) HSOTG_REG(0x900 + ((_a) * 0x20)) | ||
557 | + | ||
558 | +#define DOEPCTL0 HSOTG_REG(0xB00) | ||
559 | +#define DOEPCTL(_a) HSOTG_REG(0xB00 + ((_a) * 0x20)) | ||
560 | + | ||
561 | +/* EP0 specialness: | ||
562 | + * bits[29..28] - reserved (no SetD0PID, SetD1PID) | ||
563 | + * bits[25..22] - should always be zero, this isn't a periodic endpoint | ||
564 | + * bits[10..0] - MPS setting different for EP0 | ||
565 | + */ | ||
566 | +#define D0EPCTL_MPS_MASK (0x3 << 0) | ||
567 | +#define D0EPCTL_MPS_SHIFT 0 | ||
568 | +#define D0EPCTL_MPS_64 0 | ||
569 | +#define D0EPCTL_MPS_32 1 | ||
570 | +#define D0EPCTL_MPS_16 2 | ||
571 | +#define D0EPCTL_MPS_8 3 | ||
572 | + | ||
573 | +#define DXEPCTL_EPENA BIT(31) | ||
574 | +#define DXEPCTL_EPDIS BIT(30) | ||
575 | +#define DXEPCTL_SETD1PID BIT(29) | ||
576 | +#define DXEPCTL_SETODDFR BIT(29) | ||
577 | +#define DXEPCTL_SETD0PID BIT(28) | ||
578 | +#define DXEPCTL_SETEVENFR BIT(28) | ||
579 | +#define DXEPCTL_SNAK BIT(27) | ||
580 | +#define DXEPCTL_CNAK BIT(26) | ||
581 | +#define DXEPCTL_TXFNUM_MASK (0xf << 22) | ||
582 | +#define DXEPCTL_TXFNUM_SHIFT 22 | ||
583 | +#define DXEPCTL_TXFNUM_LIMIT 0xf | ||
584 | +#define DXEPCTL_TXFNUM(_x) ((_x) << 22) | ||
585 | +#define DXEPCTL_STALL BIT(21) | ||
586 | +#define DXEPCTL_SNP BIT(20) | ||
587 | +#define DXEPCTL_EPTYPE_MASK (0x3 << 18) | ||
588 | +#define DXEPCTL_EPTYPE_CONTROL (0x0 << 18) | ||
589 | +#define DXEPCTL_EPTYPE_ISO (0x1 << 18) | ||
590 | +#define DXEPCTL_EPTYPE_BULK (0x2 << 18) | ||
591 | +#define DXEPCTL_EPTYPE_INTERRUPT (0x3 << 18) | ||
592 | + | ||
593 | +#define DXEPCTL_NAKSTS BIT(17) | ||
594 | +#define DXEPCTL_DPID BIT(16) | ||
595 | +#define DXEPCTL_EOFRNUM BIT(16) | ||
596 | +#define DXEPCTL_USBACTEP BIT(15) | ||
597 | +#define DXEPCTL_NEXTEP_MASK (0xf << 11) | ||
598 | +#define DXEPCTL_NEXTEP_SHIFT 11 | ||
599 | +#define DXEPCTL_NEXTEP_LIMIT 0xf | ||
600 | +#define DXEPCTL_NEXTEP(_x) ((_x) << 11) | ||
601 | +#define DXEPCTL_MPS_MASK (0x7ff << 0) | ||
602 | +#define DXEPCTL_MPS_SHIFT 0 | ||
603 | +#define DXEPCTL_MPS_LIMIT 0x7ff | ||
604 | +#define DXEPCTL_MPS(_x) ((_x) << 0) | ||
605 | + | ||
606 | +#define DIEPINT(_a) HSOTG_REG(0x908 + ((_a) * 0x20)) | ||
607 | +#define DOEPINT(_a) HSOTG_REG(0xB08 + ((_a) * 0x20)) | ||
608 | +#define DXEPINT_SETUP_RCVD BIT(15) | ||
609 | +#define DXEPINT_NYETINTRPT BIT(14) | ||
610 | +#define DXEPINT_NAKINTRPT BIT(13) | ||
611 | +#define DXEPINT_BBLEERRINTRPT BIT(12) | ||
612 | +#define DXEPINT_PKTDRPSTS BIT(11) | ||
613 | +#define DXEPINT_BNAINTR BIT(9) | ||
614 | +#define DXEPINT_TXFIFOUNDRN BIT(8) | ||
615 | +#define DXEPINT_OUTPKTERR BIT(8) | ||
616 | +#define DXEPINT_TXFEMP BIT(7) | ||
617 | +#define DXEPINT_INEPNAKEFF BIT(6) | ||
618 | +#define DXEPINT_BACK2BACKSETUP BIT(6) | ||
619 | +#define DXEPINT_INTKNEPMIS BIT(5) | ||
620 | +#define DXEPINT_STSPHSERCVD BIT(5) | ||
621 | +#define DXEPINT_INTKNTXFEMP BIT(4) | ||
622 | +#define DXEPINT_OUTTKNEPDIS BIT(4) | ||
623 | +#define DXEPINT_TIMEOUT BIT(3) | ||
624 | +#define DXEPINT_SETUP BIT(3) | ||
625 | +#define DXEPINT_AHBERR BIT(2) | ||
626 | +#define DXEPINT_EPDISBLD BIT(1) | ||
627 | +#define DXEPINT_XFERCOMPL BIT(0) | ||
628 | + | ||
629 | +#define DIEPTSIZ0 HSOTG_REG(0x910) | ||
630 | +#define DIEPTSIZ0_PKTCNT_MASK (0x3 << 19) | ||
631 | +#define DIEPTSIZ0_PKTCNT_SHIFT 19 | ||
632 | +#define DIEPTSIZ0_PKTCNT_LIMIT 0x3 | ||
633 | +#define DIEPTSIZ0_PKTCNT(_x) ((_x) << 19) | ||
634 | +#define DIEPTSIZ0_XFERSIZE_MASK (0x7f << 0) | ||
635 | +#define DIEPTSIZ0_XFERSIZE_SHIFT 0 | ||
636 | +#define DIEPTSIZ0_XFERSIZE_LIMIT 0x7f | ||
637 | +#define DIEPTSIZ0_XFERSIZE(_x) ((_x) << 0) | ||
638 | + | ||
639 | +#define DOEPTSIZ0 HSOTG_REG(0xB10) | ||
640 | +#define DOEPTSIZ0_SUPCNT_MASK (0x3 << 29) | ||
641 | +#define DOEPTSIZ0_SUPCNT_SHIFT 29 | ||
642 | +#define DOEPTSIZ0_SUPCNT_LIMIT 0x3 | ||
643 | +#define DOEPTSIZ0_SUPCNT(_x) ((_x) << 29) | ||
644 | +#define DOEPTSIZ0_PKTCNT BIT(19) | ||
645 | +#define DOEPTSIZ0_XFERSIZE_MASK (0x7f << 0) | ||
646 | +#define DOEPTSIZ0_XFERSIZE_SHIFT 0 | ||
647 | + | ||
648 | +#define DIEPTSIZ(_a) HSOTG_REG(0x910 + ((_a) * 0x20)) | ||
649 | +#define DOEPTSIZ(_a) HSOTG_REG(0xB10 + ((_a) * 0x20)) | ||
650 | +#define DXEPTSIZ_MC_MASK (0x3 << 29) | ||
651 | +#define DXEPTSIZ_MC_SHIFT 29 | ||
652 | +#define DXEPTSIZ_MC_LIMIT 0x3 | ||
653 | +#define DXEPTSIZ_MC(_x) ((_x) << 29) | ||
654 | +#define DXEPTSIZ_PKTCNT_MASK (0x3ff << 19) | ||
655 | +#define DXEPTSIZ_PKTCNT_SHIFT 19 | ||
656 | +#define DXEPTSIZ_PKTCNT_LIMIT 0x3ff | ||
657 | +#define DXEPTSIZ_PKTCNT_GET(_v) (((_v) >> 19) & 0x3ff) | ||
658 | +#define DXEPTSIZ_PKTCNT(_x) ((_x) << 19) | ||
659 | +#define DXEPTSIZ_XFERSIZE_MASK (0x7ffff << 0) | ||
660 | +#define DXEPTSIZ_XFERSIZE_SHIFT 0 | ||
661 | +#define DXEPTSIZ_XFERSIZE_LIMIT 0x7ffff | ||
662 | +#define DXEPTSIZ_XFERSIZE_GET(_v) (((_v) >> 0) & 0x7ffff) | ||
663 | +#define DXEPTSIZ_XFERSIZE(_x) ((_x) << 0) | ||
664 | + | ||
665 | +#define DIEPDMA(_a) HSOTG_REG(0x914 + ((_a) * 0x20)) | ||
666 | +#define DOEPDMA(_a) HSOTG_REG(0xB14 + ((_a) * 0x20)) | ||
667 | + | ||
668 | +#define DTXFSTS(_a) HSOTG_REG(0x918 + ((_a) * 0x20)) | ||
669 | + | ||
670 | +#define PCGCTL HSOTG_REG(0x0e00) | ||
671 | +#define PCGCTL_IF_DEV_MODE BIT(31) | ||
672 | +#define PCGCTL_P2HD_PRT_SPD_MASK (0x3 << 29) | ||
673 | +#define PCGCTL_P2HD_PRT_SPD_SHIFT 29 | ||
674 | +#define PCGCTL_P2HD_DEV_ENUM_SPD_MASK (0x3 << 27) | ||
675 | +#define PCGCTL_P2HD_DEV_ENUM_SPD_SHIFT 27 | ||
676 | +#define PCGCTL_MAC_DEV_ADDR_MASK (0x7f << 20) | ||
677 | +#define PCGCTL_MAC_DEV_ADDR_SHIFT 20 | ||
678 | +#define PCGCTL_MAX_TERMSEL BIT(19) | ||
679 | +#define PCGCTL_MAX_XCVRSELECT_MASK (0x3 << 17) | ||
680 | +#define PCGCTL_MAX_XCVRSELECT_SHIFT 17 | ||
681 | +#define PCGCTL_PORT_POWER BIT(16) | ||
682 | +#define PCGCTL_PRT_CLK_SEL_MASK (0x3 << 14) | ||
683 | +#define PCGCTL_PRT_CLK_SEL_SHIFT 14 | ||
684 | +#define PCGCTL_ESS_REG_RESTORED BIT(13) | ||
685 | +#define PCGCTL_EXTND_HIBER_SWITCH BIT(12) | ||
686 | +#define PCGCTL_EXTND_HIBER_PWRCLMP BIT(11) | ||
687 | +#define PCGCTL_ENBL_EXTND_HIBER BIT(10) | ||
688 | +#define PCGCTL_RESTOREMODE BIT(9) | ||
689 | +#define PCGCTL_RESETAFTSUSP BIT(8) | ||
690 | +#define PCGCTL_DEEP_SLEEP BIT(7) | ||
691 | +#define PCGCTL_PHY_IN_SLEEP BIT(6) | ||
692 | +#define PCGCTL_ENBL_SLEEP_GATING BIT(5) | ||
693 | +#define PCGCTL_RSTPDWNMODULE BIT(3) | ||
694 | +#define PCGCTL_PWRCLMP BIT(2) | ||
695 | +#define PCGCTL_GATEHCLK BIT(1) | ||
696 | +#define PCGCTL_STOPPCLK BIT(0) | ||
697 | + | ||
698 | +#define PCGCCTL1 HSOTG_REG(0xe04) | ||
699 | +#define PCGCCTL1_TIMER (0x3 << 1) | ||
700 | +#define PCGCCTL1_GATEEN BIT(0) | ||
701 | + | ||
702 | +#define EPFIFO(_a) HSOTG_REG(0x1000 + ((_a) * 0x1000)) | ||
703 | + | ||
704 | +/* Host Mode Registers */ | ||
705 | + | ||
706 | +#define HCFG HSOTG_REG(0x0400) | ||
707 | +#define HCFG_MODECHTIMEN BIT(31) | ||
708 | +#define HCFG_PERSCHEDENA BIT(26) | ||
709 | +#define HCFG_FRLISTEN_MASK (0x3 << 24) | ||
710 | +#define HCFG_FRLISTEN_SHIFT 24 | ||
711 | +#define HCFG_FRLISTEN_8 (0 << 24) | ||
712 | +#define FRLISTEN_8_SIZE 8 | ||
713 | +#define HCFG_FRLISTEN_16 BIT(24) | ||
714 | +#define FRLISTEN_16_SIZE 16 | ||
715 | +#define HCFG_FRLISTEN_32 (2 << 24) | ||
716 | +#define FRLISTEN_32_SIZE 32 | ||
717 | +#define HCFG_FRLISTEN_64 (3 << 24) | ||
718 | +#define FRLISTEN_64_SIZE 64 | ||
719 | +#define HCFG_DESCDMA BIT(23) | ||
720 | +#define HCFG_RESVALID_MASK (0xff << 8) | ||
721 | +#define HCFG_RESVALID_SHIFT 8 | ||
722 | +#define HCFG_ENA32KHZ BIT(7) | ||
723 | +#define HCFG_FSLSSUPP BIT(2) | ||
724 | +#define HCFG_FSLSPCLKSEL_MASK (0x3 << 0) | ||
725 | +#define HCFG_FSLSPCLKSEL_SHIFT 0 | ||
726 | +#define HCFG_FSLSPCLKSEL_30_60_MHZ 0 | ||
727 | +#define HCFG_FSLSPCLKSEL_48_MHZ 1 | ||
728 | +#define HCFG_FSLSPCLKSEL_6_MHZ 2 | ||
729 | + | ||
730 | +#define HFIR HSOTG_REG(0x0404) | ||
731 | +#define HFIR_FRINT_MASK (0xffff << 0) | ||
732 | +#define HFIR_FRINT_SHIFT 0 | ||
733 | +#define HFIR_RLDCTRL BIT(16) | ||
734 | + | ||
735 | +#define HFNUM HSOTG_REG(0x0408) | ||
736 | +#define HFNUM_FRREM_MASK (0xffff << 16) | ||
737 | +#define HFNUM_FRREM_SHIFT 16 | ||
738 | +#define HFNUM_FRNUM_MASK (0xffff << 0) | ||
739 | +#define HFNUM_FRNUM_SHIFT 0 | ||
740 | +#define HFNUM_MAX_FRNUM 0x3fff | ||
741 | + | ||
742 | +#define HPTXSTS HSOTG_REG(0x0410) | ||
743 | +#define TXSTS_QTOP_ODD BIT(31) | ||
744 | +#define TXSTS_QTOP_CHNEP_MASK (0xf << 27) | ||
745 | +#define TXSTS_QTOP_CHNEP_SHIFT 27 | ||
746 | +#define TXSTS_QTOP_TOKEN_MASK (0x3 << 25) | ||
747 | +#define TXSTS_QTOP_TOKEN_SHIFT 25 | ||
748 | +#define TXSTS_QTOP_TERMINATE BIT(24) | ||
749 | +#define TXSTS_QSPCAVAIL_MASK (0xff << 16) | ||
750 | +#define TXSTS_QSPCAVAIL_SHIFT 16 | ||
751 | +#define TXSTS_FSPCAVAIL_MASK (0xffff << 0) | ||
752 | +#define TXSTS_FSPCAVAIL_SHIFT 0 | ||
753 | + | ||
754 | +#define HAINT HSOTG_REG(0x0414) | ||
755 | +#define HAINTMSK HSOTG_REG(0x0418) | ||
756 | +#define HFLBADDR HSOTG_REG(0x041c) | ||
757 | + | ||
758 | +#define HPRT0 HSOTG_REG(0x0440) | ||
759 | +#define HPRT0_SPD_MASK (0x3 << 17) | ||
760 | +#define HPRT0_SPD_SHIFT 17 | ||
761 | +#define HPRT0_SPD_HIGH_SPEED 0 | ||
762 | +#define HPRT0_SPD_FULL_SPEED 1 | ||
763 | +#define HPRT0_SPD_LOW_SPEED 2 | ||
764 | +#define HPRT0_TSTCTL_MASK (0xf << 13) | ||
765 | +#define HPRT0_TSTCTL_SHIFT 13 | ||
766 | +#define HPRT0_PWR BIT(12) | ||
767 | +#define HPRT0_LNSTS_MASK (0x3 << 10) | ||
768 | +#define HPRT0_LNSTS_SHIFT 10 | ||
769 | +#define HPRT0_RST BIT(8) | ||
770 | +#define HPRT0_SUSP BIT(7) | ||
771 | +#define HPRT0_RES BIT(6) | ||
772 | +#define HPRT0_OVRCURRCHG BIT(5) | ||
773 | +#define HPRT0_OVRCURRACT BIT(4) | ||
774 | +#define HPRT0_ENACHG BIT(3) | ||
775 | +#define HPRT0_ENA BIT(2) | ||
776 | +#define HPRT0_CONNDET BIT(1) | ||
777 | +#define HPRT0_CONNSTS BIT(0) | ||
778 | + | ||
779 | +#define HCCHAR(_ch) HSOTG_REG(0x0500 + 0x20 * (_ch)) | ||
780 | +#define HCCHAR_CHENA BIT(31) | ||
781 | +#define HCCHAR_CHDIS BIT(30) | ||
782 | +#define HCCHAR_ODDFRM BIT(29) | ||
783 | +#define HCCHAR_DEVADDR_MASK (0x7f << 22) | ||
784 | +#define HCCHAR_DEVADDR_SHIFT 22 | ||
785 | +#define HCCHAR_MULTICNT_MASK (0x3 << 20) | ||
786 | +#define HCCHAR_MULTICNT_SHIFT 20 | ||
787 | +#define HCCHAR_EPTYPE_MASK (0x3 << 18) | ||
788 | +#define HCCHAR_EPTYPE_SHIFT 18 | ||
789 | +#define HCCHAR_LSPDDEV BIT(17) | ||
790 | +#define HCCHAR_EPDIR BIT(15) | ||
791 | +#define HCCHAR_EPNUM_MASK (0xf << 11) | ||
792 | +#define HCCHAR_EPNUM_SHIFT 11 | ||
793 | +#define HCCHAR_MPS_MASK (0x7ff << 0) | ||
794 | +#define HCCHAR_MPS_SHIFT 0 | ||
795 | + | ||
796 | +#define HCSPLT(_ch) HSOTG_REG(0x0504 + 0x20 * (_ch)) | ||
797 | +#define HCSPLT_SPLTENA BIT(31) | ||
798 | +#define HCSPLT_COMPSPLT BIT(16) | ||
799 | +#define HCSPLT_XACTPOS_MASK (0x3 << 14) | ||
800 | +#define HCSPLT_XACTPOS_SHIFT 14 | ||
801 | +#define HCSPLT_XACTPOS_MID 0 | ||
802 | +#define HCSPLT_XACTPOS_END 1 | ||
803 | +#define HCSPLT_XACTPOS_BEGIN 2 | ||
804 | +#define HCSPLT_XACTPOS_ALL 3 | ||
805 | +#define HCSPLT_HUBADDR_MASK (0x7f << 7) | ||
806 | +#define HCSPLT_HUBADDR_SHIFT 7 | ||
807 | +#define HCSPLT_PRTADDR_MASK (0x7f << 0) | ||
808 | +#define HCSPLT_PRTADDR_SHIFT 0 | ||
809 | + | ||
810 | +#define HCINT(_ch) HSOTG_REG(0x0508 + 0x20 * (_ch)) | ||
811 | +#define HCINTMSK(_ch) HSOTG_REG(0x050c + 0x20 * (_ch)) | ||
812 | +#define HCINTMSK_RESERVED14_31 (0x3ffff << 14) | ||
813 | +#define HCINTMSK_FRM_LIST_ROLL BIT(13) | ||
814 | +#define HCINTMSK_XCS_XACT BIT(12) | ||
815 | +#define HCINTMSK_BNA BIT(11) | ||
816 | +#define HCINTMSK_DATATGLERR BIT(10) | ||
817 | +#define HCINTMSK_FRMOVRUN BIT(9) | ||
818 | +#define HCINTMSK_BBLERR BIT(8) | ||
819 | +#define HCINTMSK_XACTERR BIT(7) | ||
820 | +#define HCINTMSK_NYET BIT(6) | ||
821 | +#define HCINTMSK_ACK BIT(5) | ||
822 | +#define HCINTMSK_NAK BIT(4) | ||
823 | +#define HCINTMSK_STALL BIT(3) | ||
824 | +#define HCINTMSK_AHBERR BIT(2) | ||
825 | +#define HCINTMSK_CHHLTD BIT(1) | ||
826 | +#define HCINTMSK_XFERCOMPL BIT(0) | ||
827 | + | ||
828 | +#define HCTSIZ(_ch) HSOTG_REG(0x0510 + 0x20 * (_ch)) | ||
829 | +#define TSIZ_DOPNG BIT(31) | ||
830 | +#define TSIZ_SC_MC_PID_MASK (0x3 << 29) | ||
831 | +#define TSIZ_SC_MC_PID_SHIFT 29 | ||
832 | +#define TSIZ_SC_MC_PID_DATA0 0 | ||
833 | +#define TSIZ_SC_MC_PID_DATA2 1 | ||
834 | +#define TSIZ_SC_MC_PID_DATA1 2 | ||
835 | +#define TSIZ_SC_MC_PID_MDATA 3 | ||
836 | +#define TSIZ_SC_MC_PID_SETUP 3 | ||
837 | +#define TSIZ_PKTCNT_MASK (0x3ff << 19) | ||
838 | +#define TSIZ_PKTCNT_SHIFT 19 | ||
839 | +#define TSIZ_NTD_MASK (0xff << 8) | ||
840 | +#define TSIZ_NTD_SHIFT 8 | ||
841 | +#define TSIZ_SCHINFO_MASK (0xff << 0) | ||
842 | +#define TSIZ_SCHINFO_SHIFT 0 | ||
843 | +#define TSIZ_XFERSIZE_MASK (0x7ffff << 0) | ||
844 | +#define TSIZ_XFERSIZE_SHIFT 0 | ||
845 | + | ||
846 | +#define HCDMA(_ch) HSOTG_REG(0x0514 + 0x20 * (_ch)) | ||
847 | + | ||
848 | +#define HCDMAB(_ch) HSOTG_REG(0x051c + 0x20 * (_ch)) | ||
849 | + | ||
850 | +#define HCFIFO(_ch) HSOTG_REG(0x1000 + 0x1000 * (_ch)) | ||
851 | + | ||
852 | +/** | ||
853 | + * struct dwc2_dma_desc - DMA descriptor structure, | ||
854 | + * used for both host and gadget modes | ||
855 | + * | ||
856 | + * @status: DMA descriptor status quadlet | ||
857 | + * @buf: DMA descriptor data buffer pointer | ||
858 | + * | ||
859 | + * DMA Descriptor structure contains two quadlets: | ||
860 | + * Status quadlet and Data buffer pointer. | ||
861 | + */ | ||
862 | +struct dwc2_dma_desc { | ||
863 | + uint32_t status; | ||
864 | + uint32_t buf; | ||
865 | +} __packed; | ||
866 | + | ||
867 | +/* Host Mode DMA descriptor status quadlet */ | ||
868 | + | ||
869 | +#define HOST_DMA_A BIT(31) | ||
870 | +#define HOST_DMA_STS_MASK (0x3 << 28) | ||
871 | +#define HOST_DMA_STS_SHIFT 28 | ||
872 | +#define HOST_DMA_STS_PKTERR BIT(28) | ||
873 | +#define HOST_DMA_EOL BIT(26) | ||
874 | +#define HOST_DMA_IOC BIT(25) | ||
875 | +#define HOST_DMA_SUP BIT(24) | ||
876 | +#define HOST_DMA_ALT_QTD BIT(23) | ||
877 | +#define HOST_DMA_QTD_OFFSET_MASK (0x3f << 17) | ||
878 | +#define HOST_DMA_QTD_OFFSET_SHIFT 17 | ||
879 | +#define HOST_DMA_ISOC_NBYTES_MASK (0xfff << 0) | ||
880 | +#define HOST_DMA_ISOC_NBYTES_SHIFT 0 | ||
881 | +#define HOST_DMA_NBYTES_MASK (0x1ffff << 0) | ||
882 | +#define HOST_DMA_NBYTES_SHIFT 0 | ||
883 | +#define HOST_DMA_NBYTES_LIMIT 131071 | ||
884 | + | ||
885 | +/* Device Mode DMA descriptor status quadlet */ | ||
886 | + | ||
887 | +#define DEV_DMA_BUFF_STS_MASK (0x3 << 30) | ||
888 | +#define DEV_DMA_BUFF_STS_SHIFT 30 | ||
889 | +#define DEV_DMA_BUFF_STS_HREADY 0 | ||
890 | +#define DEV_DMA_BUFF_STS_DMABUSY 1 | ||
891 | +#define DEV_DMA_BUFF_STS_DMADONE 2 | ||
892 | +#define DEV_DMA_BUFF_STS_HBUSY 3 | ||
893 | +#define DEV_DMA_STS_MASK (0x3 << 28) | ||
894 | +#define DEV_DMA_STS_SHIFT 28 | ||
895 | +#define DEV_DMA_STS_SUCC 0 | ||
896 | +#define DEV_DMA_STS_BUFF_FLUSH 1 | ||
897 | +#define DEV_DMA_STS_BUFF_ERR 3 | ||
898 | +#define DEV_DMA_L BIT(27) | ||
899 | +#define DEV_DMA_SHORT BIT(26) | ||
900 | +#define DEV_DMA_IOC BIT(25) | ||
901 | +#define DEV_DMA_SR BIT(24) | ||
902 | +#define DEV_DMA_MTRF BIT(23) | ||
903 | +#define DEV_DMA_ISOC_PID_MASK (0x3 << 23) | ||
904 | +#define DEV_DMA_ISOC_PID_SHIFT 23 | ||
905 | +#define DEV_DMA_ISOC_PID_DATA0 0 | ||
906 | +#define DEV_DMA_ISOC_PID_DATA2 1 | ||
907 | +#define DEV_DMA_ISOC_PID_DATA1 2 | ||
908 | +#define DEV_DMA_ISOC_PID_MDATA 3 | ||
909 | +#define DEV_DMA_ISOC_FRNUM_MASK (0x7ff << 12) | ||
910 | +#define DEV_DMA_ISOC_FRNUM_SHIFT 12 | ||
911 | +#define DEV_DMA_ISOC_TX_NBYTES_MASK (0xfff << 0) | ||
912 | +#define DEV_DMA_ISOC_TX_NBYTES_LIMIT 0xfff | ||
913 | +#define DEV_DMA_ISOC_RX_NBYTES_MASK (0x7ff << 0) | ||
914 | +#define DEV_DMA_ISOC_RX_NBYTES_LIMIT 0x7ff | ||
915 | +#define DEV_DMA_ISOC_NBYTES_SHIFT 0 | ||
916 | +#define DEV_DMA_NBYTES_MASK (0xffff << 0) | ||
917 | +#define DEV_DMA_NBYTES_SHIFT 0 | ||
918 | +#define DEV_DMA_NBYTES_LIMIT 0xffff | ||
919 | + | ||
920 | +#define MAX_DMA_DESC_NUM_GENERIC 64 | ||
921 | +#define MAX_DMA_DESC_NUM_HS_ISOC 256 | ||
922 | + | ||
923 | +#endif /* __DWC2_HW_H__ */ | ||
1349 | -- | 924 | -- |
1350 | 2.7.4 | 925 | 2.20.1 |
1351 | 926 | ||
1352 | 927 | diff view generated by jsdifflib |
1 | Move the NVICState struct definition into a header, so we can | 1 | From: Paul Zimmerman <pauldzim@gmail.com> |
---|---|---|---|
2 | embed it into other QOM objects like SoCs. | 2 | |
3 | 3 | Add the dwc-hsotg (dwc2) USB host controller state definitions. | |
4 | Mostly based on hw/usb/hcd-ehci.h. | ||
5 | |||
6 | Signed-off-by: Paul Zimmerman <pauldzim@gmail.com> | ||
7 | Message-id: 20200520235349.21215-4-pauldzim@gmail.com | ||
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
5 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
6 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
7 | Message-id: 1487604965-23220-3-git-send-email-peter.maydell@linaro.org | ||
8 | --- | 10 | --- |
9 | include/hw/arm/armv7m_nvic.h | 66 ++++++++++++++++++++++++++++++++++++++++++++ | 11 | hw/usb/hcd-dwc2.h | 190 ++++++++++++++++++++++++++++++++++++++++++++++ |
10 | hw/intc/armv7m_nvic.c | 49 +------------------------------- | 12 | 1 file changed, 190 insertions(+) |
11 | 2 files changed, 67 insertions(+), 48 deletions(-) | 13 | create mode 100644 hw/usb/hcd-dwc2.h |
12 | create mode 100644 include/hw/arm/armv7m_nvic.h | 14 | |
13 | 15 | diff --git a/hw/usb/hcd-dwc2.h b/hw/usb/hcd-dwc2.h | |
14 | diff --git a/include/hw/arm/armv7m_nvic.h b/include/hw/arm/armv7m_nvic.h | ||
15 | new file mode 100644 | 16 | new file mode 100644 |
16 | index XXXXXXX..XXXXXXX | 17 | index XXXXXXX..XXXXXXX |
17 | --- /dev/null | 18 | --- /dev/null |
18 | +++ b/include/hw/arm/armv7m_nvic.h | 19 | +++ b/hw/usb/hcd-dwc2.h |
19 | @@ -XXX,XX +XXX,XX @@ | 20 | @@ -XXX,XX +XXX,XX @@ |
20 | +/* | 21 | +/* |
21 | + * ARMv7M NVIC object | 22 | + * dwc-hsotg (dwc2) USB host controller state definitions |
22 | + * | 23 | + * |
23 | + * Copyright (c) 2017 Linaro Ltd | 24 | + * Based on hw/usb/hcd-ehci.h |
24 | + * Written by Peter Maydell <peter.maydell@linaro.org> | 25 | + * |
25 | + * | 26 | + * Copyright (c) 2020 Paul Zimmerman <pauldzim@gmail.com> |
26 | + * This code is licensed under the GPL version 2 or later. | 27 | + * |
28 | + * This program is free software; you can redistribute it and/or modify | ||
29 | + * it under the terms of the GNU General Public License as published by | ||
30 | + * the Free Software Foundation; either version 2 of the License, or | ||
31 | + * (at your option) any later version. | ||
32 | + * | ||
33 | + * This program is distributed in the hope that it will be useful, | ||
34 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
35 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
36 | + * GNU General Public License for more details. | ||
27 | + */ | 37 | + */ |
28 | + | 38 | + |
29 | +#ifndef HW_ARM_ARMV7M_NVIC_H | 39 | +#ifndef HW_USB_DWC2_H |
30 | +#define HW_ARM_ARMV7M_NVIC_H | 40 | +#define HW_USB_DWC2_H |
31 | + | 41 | + |
32 | +#include "target/arm/cpu.h" | 42 | +#include "qemu/timer.h" |
43 | +#include "hw/irq.h" | ||
33 | +#include "hw/sysbus.h" | 44 | +#include "hw/sysbus.h" |
34 | + | 45 | +#include "hw/usb.h" |
35 | +#define TYPE_NVIC "armv7m_nvic" | 46 | +#include "sysemu/dma.h" |
36 | + | 47 | + |
37 | +#define NVIC(obj) \ | 48 | +#define DWC2_MMIO_SIZE 0x11000 |
38 | + OBJECT_CHECK(NVICState, (obj), TYPE_NVIC) | 49 | + |
39 | + | 50 | +#define DWC2_NB_CHAN 8 /* Number of host channels */ |
40 | +/* Highest permitted number of exceptions (architectural limit) */ | 51 | +#define DWC2_MAX_XFER_SIZE 65536 /* Max transfer size expected in HCTSIZ */ |
41 | +#define NVIC_MAX_VECTORS 512 | 52 | + |
42 | + | 53 | +typedef struct DWC2Packet DWC2Packet; |
43 | +typedef struct VecInfo { | 54 | +typedef struct DWC2State DWC2State; |
44 | + /* Exception priorities can range from -3 to 255; only the unmodifiable | 55 | +typedef struct DWC2Class DWC2Class; |
45 | + * priority values for RESET, NMI and HardFault can be negative. | 56 | + |
46 | + */ | 57 | +enum async_state { |
47 | + int16_t prio; | 58 | + DWC2_ASYNC_NONE = 0, |
48 | + uint8_t enabled; | 59 | + DWC2_ASYNC_INITIALIZED, |
49 | + uint8_t pending; | 60 | + DWC2_ASYNC_INFLIGHT, |
50 | + uint8_t active; | 61 | + DWC2_ASYNC_FINISHED, |
51 | + uint8_t level; /* exceptions <=15 never set level */ | 62 | +}; |
52 | +} VecInfo; | 63 | + |
53 | + | 64 | +struct DWC2Packet { |
54 | +typedef struct NVICState { | 65 | + USBPacket packet; |
66 | + uint32_t devadr; | ||
67 | + uint32_t epnum; | ||
68 | + uint32_t epdir; | ||
69 | + uint32_t mps; | ||
70 | + uint32_t pid; | ||
71 | + uint32_t index; | ||
72 | + uint32_t pcnt; | ||
73 | + uint32_t len; | ||
74 | + int32_t async; | ||
75 | + bool small; | ||
76 | + bool needs_service; | ||
77 | +}; | ||
78 | + | ||
79 | +struct DWC2State { | ||
55 | + /*< private >*/ | 80 | + /*< private >*/ |
56 | + SysBusDevice parent_obj; | 81 | + SysBusDevice parent_obj; |
82 | + | ||
57 | + /*< public >*/ | 83 | + /*< public >*/ |
58 | + | 84 | + USBBus bus; |
59 | + ARMCPU *cpu; | 85 | + qemu_irq irq; |
60 | + | 86 | + MemoryRegion *dma_mr; |
61 | + VecInfo vectors[NVIC_MAX_VECTORS]; | 87 | + AddressSpace dma_as; |
62 | + uint32_t prigroup; | 88 | + MemoryRegion container; |
63 | + | 89 | + MemoryRegion hsotg; |
64 | + /* vectpending and exception_prio are both cached state that can | 90 | + MemoryRegion fifos; |
65 | + * be recalculated from the vectors[] array and the prigroup field. | 91 | + |
92 | + union { | ||
93 | +#define DWC2_GLBREG_SIZE 0x70 | ||
94 | + uint32_t glbreg[DWC2_GLBREG_SIZE / sizeof(uint32_t)]; | ||
95 | + struct { | ||
96 | + uint32_t gotgctl; /* 00 */ | ||
97 | + uint32_t gotgint; /* 04 */ | ||
98 | + uint32_t gahbcfg; /* 08 */ | ||
99 | + uint32_t gusbcfg; /* 0c */ | ||
100 | + uint32_t grstctl; /* 10 */ | ||
101 | + uint32_t gintsts; /* 14 */ | ||
102 | + uint32_t gintmsk; /* 18 */ | ||
103 | + uint32_t grxstsr; /* 1c */ | ||
104 | + uint32_t grxstsp; /* 20 */ | ||
105 | + uint32_t grxfsiz; /* 24 */ | ||
106 | + uint32_t gnptxfsiz; /* 28 */ | ||
107 | + uint32_t gnptxsts; /* 2c */ | ||
108 | + uint32_t gi2cctl; /* 30 */ | ||
109 | + uint32_t gpvndctl; /* 34 */ | ||
110 | + uint32_t ggpio; /* 38 */ | ||
111 | + uint32_t guid; /* 3c */ | ||
112 | + uint32_t gsnpsid; /* 40 */ | ||
113 | + uint32_t ghwcfg1; /* 44 */ | ||
114 | + uint32_t ghwcfg2; /* 48 */ | ||
115 | + uint32_t ghwcfg3; /* 4c */ | ||
116 | + uint32_t ghwcfg4; /* 50 */ | ||
117 | + uint32_t glpmcfg; /* 54 */ | ||
118 | + uint32_t gpwrdn; /* 58 */ | ||
119 | + uint32_t gdfifocfg; /* 5c */ | ||
120 | + uint32_t gadpctl; /* 60 */ | ||
121 | + uint32_t grefclk; /* 64 */ | ||
122 | + uint32_t gintmsk2; /* 68 */ | ||
123 | + uint32_t gintsts2; /* 6c */ | ||
124 | + }; | ||
125 | + }; | ||
126 | + | ||
127 | + union { | ||
128 | +#define DWC2_FSZREG_SIZE 0x04 | ||
129 | + uint32_t fszreg[DWC2_FSZREG_SIZE / sizeof(uint32_t)]; | ||
130 | + struct { | ||
131 | + uint32_t hptxfsiz; /* 100 */ | ||
132 | + }; | ||
133 | + }; | ||
134 | + | ||
135 | + union { | ||
136 | +#define DWC2_HREG0_SIZE 0x44 | ||
137 | + uint32_t hreg0[DWC2_HREG0_SIZE / sizeof(uint32_t)]; | ||
138 | + struct { | ||
139 | + uint32_t hcfg; /* 400 */ | ||
140 | + uint32_t hfir; /* 404 */ | ||
141 | + uint32_t hfnum; /* 408 */ | ||
142 | + uint32_t rsvd0; /* 40c */ | ||
143 | + uint32_t hptxsts; /* 410 */ | ||
144 | + uint32_t haint; /* 414 */ | ||
145 | + uint32_t haintmsk; /* 418 */ | ||
146 | + uint32_t hflbaddr; /* 41c */ | ||
147 | + uint32_t rsvd1[8]; /* 420-43c */ | ||
148 | + uint32_t hprt0; /* 440 */ | ||
149 | + }; | ||
150 | + }; | ||
151 | + | ||
152 | +#define DWC2_HREG1_SIZE (0x20 * DWC2_NB_CHAN) | ||
153 | + uint32_t hreg1[DWC2_HREG1_SIZE / sizeof(uint32_t)]; | ||
154 | + | ||
155 | +#define hcchar(_ch) hreg1[((_ch) << 3) + 0] /* 500, 520, ... */ | ||
156 | +#define hcsplt(_ch) hreg1[((_ch) << 3) + 1] /* 504, 524, ... */ | ||
157 | +#define hcint(_ch) hreg1[((_ch) << 3) + 2] /* 508, 528, ... */ | ||
158 | +#define hcintmsk(_ch) hreg1[((_ch) << 3) + 3] /* 50c, 52c, ... */ | ||
159 | +#define hctsiz(_ch) hreg1[((_ch) << 3) + 4] /* 510, 530, ... */ | ||
160 | +#define hcdma(_ch) hreg1[((_ch) << 3) + 5] /* 514, 534, ... */ | ||
161 | +#define hcdmab(_ch) hreg1[((_ch) << 3) + 7] /* 51c, 53c, ... */ | ||
162 | + | ||
163 | + union { | ||
164 | +#define DWC2_PCGREG_SIZE 0x08 | ||
165 | + uint32_t pcgreg[DWC2_PCGREG_SIZE / sizeof(uint32_t)]; | ||
166 | + struct { | ||
167 | + uint32_t pcgctl; /* e00 */ | ||
168 | + uint32_t pcgcctl1; /* e04 */ | ||
169 | + }; | ||
170 | + }; | ||
171 | + | ||
172 | + /* TODO - implement FIFO registers for slave mode */ | ||
173 | +#define DWC2_HFIFO_SIZE (0x1000 * DWC2_NB_CHAN) | ||
174 | + | ||
175 | + /* | ||
176 | + * Internal state | ||
66 | + */ | 177 | + */ |
67 | + unsigned int vectpending; /* highest prio pending enabled exception */ | 178 | + QEMUTimer *eof_timer; |
68 | + int exception_prio; /* group prio of the highest prio active exception */ | 179 | + QEMUTimer *frame_timer; |
69 | + | 180 | + QEMUBH *async_bh; |
70 | + struct { | 181 | + int64_t sof_time; |
71 | + uint32_t control; | 182 | + int64_t usb_frame_time; |
72 | + uint32_t reload; | 183 | + int64_t usb_bit_time; |
73 | + int64_t tick; | 184 | + uint32_t usb_version; |
74 | + QEMUTimer *timer; | 185 | + uint16_t frame_number; |
75 | + } systick; | 186 | + uint16_t fi; |
76 | + | 187 | + uint16_t next_chan; |
77 | + MemoryRegion sysregmem; | 188 | + bool working; |
78 | + MemoryRegion container; | 189 | + USBPort uport; |
79 | + | 190 | + DWC2Packet packet[DWC2_NB_CHAN]; /* one packet per chan */ |
80 | + uint32_t num_irq; | 191 | + uint8_t usb_buf[DWC2_NB_CHAN][DWC2_MAX_XFER_SIZE]; /* one buffer per chan */ |
81 | + qemu_irq excpout; | 192 | +}; |
82 | + qemu_irq sysresetreq; | 193 | + |
83 | +} NVICState; | 194 | +struct DWC2Class { |
195 | + /*< private >*/ | ||
196 | + SysBusDeviceClass parent_class; | ||
197 | + ResettablePhases parent_phases; | ||
198 | + | ||
199 | + /*< public >*/ | ||
200 | +}; | ||
201 | + | ||
202 | +#define TYPE_DWC2_USB "dwc2-usb" | ||
203 | +#define DWC2_USB(obj) \ | ||
204 | + OBJECT_CHECK(DWC2State, (obj), TYPE_DWC2_USB) | ||
205 | +#define DWC2_CLASS(klass) \ | ||
206 | + OBJECT_CLASS_CHECK(DWC2Class, (klass), TYPE_DWC2_USB) | ||
207 | +#define DWC2_GET_CLASS(obj) \ | ||
208 | + OBJECT_GET_CLASS(DWC2Class, (obj), TYPE_DWC2_USB) | ||
84 | + | 209 | + |
85 | +#endif | 210 | +#endif |
86 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
87 | index XXXXXXX..XXXXXXX 100644 | ||
88 | --- a/hw/intc/armv7m_nvic.c | ||
89 | +++ b/hw/intc/armv7m_nvic.c | ||
90 | @@ -XXX,XX +XXX,XX @@ | ||
91 | #include "hw/sysbus.h" | ||
92 | #include "qemu/timer.h" | ||
93 | #include "hw/arm/arm.h" | ||
94 | +#include "hw/arm/armv7m_nvic.h" | ||
95 | #include "target/arm/cpu.h" | ||
96 | #include "exec/address-spaces.h" | ||
97 | #include "qemu/log.h" | ||
98 | @@ -XXX,XX +XXX,XX @@ | ||
99 | * "exception" more or less interchangeably. | ||
100 | */ | ||
101 | #define NVIC_FIRST_IRQ 16 | ||
102 | -#define NVIC_MAX_VECTORS 512 | ||
103 | #define NVIC_MAX_IRQ (NVIC_MAX_VECTORS - NVIC_FIRST_IRQ) | ||
104 | |||
105 | /* Effective running priority of the CPU when no exception is active | ||
106 | @@ -XXX,XX +XXX,XX @@ | ||
107 | */ | ||
108 | #define NVIC_NOEXC_PRIO 0x100 | ||
109 | |||
110 | -typedef struct VecInfo { | ||
111 | - /* Exception priorities can range from -3 to 255; only the unmodifiable | ||
112 | - * priority values for RESET, NMI and HardFault can be negative. | ||
113 | - */ | ||
114 | - int16_t prio; | ||
115 | - uint8_t enabled; | ||
116 | - uint8_t pending; | ||
117 | - uint8_t active; | ||
118 | - uint8_t level; /* exceptions <=15 never set level */ | ||
119 | -} VecInfo; | ||
120 | - | ||
121 | -typedef struct NVICState { | ||
122 | - /*< private >*/ | ||
123 | - SysBusDevice parent_obj; | ||
124 | - /*< public >*/ | ||
125 | - | ||
126 | - ARMCPU *cpu; | ||
127 | - | ||
128 | - VecInfo vectors[NVIC_MAX_VECTORS]; | ||
129 | - uint32_t prigroup; | ||
130 | - | ||
131 | - /* vectpending and exception_prio are both cached state that can | ||
132 | - * be recalculated from the vectors[] array and the prigroup field. | ||
133 | - */ | ||
134 | - unsigned int vectpending; /* highest prio pending enabled exception */ | ||
135 | - int exception_prio; /* group prio of the highest prio active exception */ | ||
136 | - | ||
137 | - struct { | ||
138 | - uint32_t control; | ||
139 | - uint32_t reload; | ||
140 | - int64_t tick; | ||
141 | - QEMUTimer *timer; | ||
142 | - } systick; | ||
143 | - | ||
144 | - MemoryRegion sysregmem; | ||
145 | - MemoryRegion container; | ||
146 | - | ||
147 | - uint32_t num_irq; | ||
148 | - qemu_irq excpout; | ||
149 | - qemu_irq sysresetreq; | ||
150 | -} NVICState; | ||
151 | - | ||
152 | -#define TYPE_NVIC "armv7m_nvic" | ||
153 | - | ||
154 | -#define NVIC(obj) \ | ||
155 | - OBJECT_CHECK(NVICState, (obj), TYPE_NVIC) | ||
156 | - | ||
157 | static const uint8_t nvic_id[] = { | ||
158 | 0x00, 0xb0, 0x1b, 0x00, 0x0d, 0xe0, 0x05, 0xb1 | ||
159 | }; | ||
160 | -- | 211 | -- |
161 | 2.7.4 | 212 | 2.20.1 |
162 | 213 | ||
163 | 214 | diff view generated by jsdifflib |
1 | From: Clement Deschamps <clement.deschamps@antfield.fr> | 1 | From: Paul Zimmerman <pauldzim@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | This adds the BCM2835 GPIO controller. | 3 | Add the dwc-hsotg (dwc2) USB host controller emulation code. |
4 | Based on hw/usb/hcd-ehci.c and hw/usb/hcd-ohci.c. | ||
4 | 5 | ||
5 | It currently implements: | 6 | Note that to use this with the dwc-otg driver in the Raspbian |
6 | - The 54 GPIOs as outputs (qemu_irq) | 7 | kernel, you must pass the option "dwc_otg.fiq_fsm_enable=0" on |
7 | - The SD controller selection via alternate function of GPIOs 48-53 | 8 | the kernel command line. |
8 | 9 | ||
9 | Signed-off-by: Clement Deschamps <clement.deschamps@antfield.fr> | 10 | Emulation of slave mode and of descriptor-DMA mode has not been |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 11 | implemented yet. These modes are seldom used. |
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 12 | |
12 | Message-id: 1488293711-14195-4-git-send-email-peter.maydell@linaro.org | 13 | I have used some on-line sources of information while developing |
13 | Message-id: 20170224164021.9066-4-clement.deschamps@antfield.fr | 14 | this emulation, including: |
15 | |||
16 | http://www.capital-micro.com/PDF/CME-M7_Family_User_Guide_EN.pdf | ||
17 | which has a pretty complete description of the controller starting | ||
18 | on page 370. | ||
19 | |||
20 | https://sourceforge.net/p/wive-ng/wive-ng-mt/ci/master/tree/docs/DataSheets/RT3050_5x_V2.0_081408_0902.pdf | ||
21 | which has a description of the controller registers starting on | ||
22 | page 130. | ||
23 | |||
24 | Thanks to Felippe Mathieu-Daude for providing a cleaner method | ||
25 | of implementing the memory regions for the controller registers. | ||
26 | |||
27 | Signed-off-by: Paul Zimmerman <pauldzim@gmail.com> | ||
28 | Message-id: 20200520235349.21215-5-pauldzim@gmail.com | ||
14 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 29 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
15 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 30 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
16 | --- | 31 | --- |
17 | hw/gpio/Makefile.objs | 1 + | 32 | hw/usb/hcd-dwc2.c | 1417 ++++++++++++++++++++++++++++++++++++++++++ |
18 | include/hw/gpio/bcm2835_gpio.h | 39 +++++ | 33 | hw/usb/Kconfig | 5 + |
19 | hw/gpio/bcm2835_gpio.c | 353 +++++++++++++++++++++++++++++++++++++++++ | 34 | hw/usb/Makefile.objs | 1 + |
20 | 3 files changed, 393 insertions(+) | 35 | hw/usb/trace-events | 50 ++ |
21 | create mode 100644 include/hw/gpio/bcm2835_gpio.h | 36 | 4 files changed, 1473 insertions(+) |
22 | create mode 100644 hw/gpio/bcm2835_gpio.c | 37 | create mode 100644 hw/usb/hcd-dwc2.c |
23 | 38 | ||
24 | diff --git a/hw/gpio/Makefile.objs b/hw/gpio/Makefile.objs | 39 | diff --git a/hw/usb/hcd-dwc2.c b/hw/usb/hcd-dwc2.c |
25 | index XXXXXXX..XXXXXXX 100644 | ||
26 | --- a/hw/gpio/Makefile.objs | ||
27 | +++ b/hw/gpio/Makefile.objs | ||
28 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_GPIO_KEY) += gpio_key.o | ||
29 | |||
30 | obj-$(CONFIG_OMAP) += omap_gpio.o | ||
31 | obj-$(CONFIG_IMX) += imx_gpio.o | ||
32 | +obj-$(CONFIG_RASPI) += bcm2835_gpio.o | ||
33 | diff --git a/include/hw/gpio/bcm2835_gpio.h b/include/hw/gpio/bcm2835_gpio.h | ||
34 | new file mode 100644 | 40 | new file mode 100644 |
35 | index XXXXXXX..XXXXXXX | 41 | index XXXXXXX..XXXXXXX |
36 | --- /dev/null | 42 | --- /dev/null |
37 | +++ b/include/hw/gpio/bcm2835_gpio.h | 43 | +++ b/hw/usb/hcd-dwc2.c |
38 | @@ -XXX,XX +XXX,XX @@ | 44 | @@ -XXX,XX +XXX,XX @@ |
39 | +/* | 45 | +/* |
40 | + * Raspberry Pi (BCM2835) GPIO Controller | 46 | + * dwc-hsotg (dwc2) USB host controller emulation |
41 | + * | 47 | + * |
42 | + * Copyright (c) 2017 Antfield SAS | 48 | + * Based on hw/usb/hcd-ehci.c and hw/usb/hcd-ohci.c |
43 | + * | 49 | + * |
44 | + * Authors: | 50 | + * Note that to use this emulation with the dwc-otg driver in the |
45 | + * Clement Deschamps <clement.deschamps@antfield.fr> | 51 | + * Raspbian kernel, you must pass the option "dwc_otg.fiq_fsm_enable=0" |
46 | + * Luc Michel <luc.michel@antfield.fr> | 52 | + * on the kernel command line. |
47 | + * | 53 | + * |
48 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | 54 | + * Some useful documentation used to develop this emulation can be |
49 | + * See the COPYING file in the top-level directory. | 55 | + * found online (as of April 2020) at: |
56 | + * | ||
57 | + * http://www.capital-micro.com/PDF/CME-M7_Family_User_Guide_EN.pdf | ||
58 | + * which has a pretty complete description of the controller starting | ||
59 | + * on page 370. | ||
60 | + * | ||
61 | + * https://sourceforge.net/p/wive-ng/wive-ng-mt/ci/master/tree/docs/DataSheets/RT3050_5x_V2.0_081408_0902.pdf | ||
62 | + * which has a description of the controller registers starting on | ||
63 | + * page 130. | ||
64 | + * | ||
65 | + * Copyright (c) 2020 Paul Zimmerman <pauldzim@gmail.com> | ||
66 | + * | ||
67 | + * This program is free software; you can redistribute it and/or modify | ||
68 | + * it under the terms of the GNU General Public License as published by | ||
69 | + * the Free Software Foundation; either version 2 of the License, or | ||
70 | + * (at your option) any later version. | ||
71 | + * | ||
72 | + * This program is distributed in the hope that it will be useful, | ||
73 | + * but WITHOUT ANY WARRANTY; without even the implied warranty of | ||
74 | + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | ||
75 | + * GNU General Public License for more details. | ||
50 | + */ | 76 | + */ |
51 | + | 77 | + |
52 | +#ifndef BCM2835_GPIO_H | ||
53 | +#define BCM2835_GPIO_H | ||
54 | + | ||
55 | +#include "hw/sd/sd.h" | ||
56 | + | ||
57 | +typedef struct BCM2835GpioState { | ||
58 | + SysBusDevice parent_obj; | ||
59 | + | ||
60 | + MemoryRegion iomem; | ||
61 | + | ||
62 | + /* SDBus selector */ | ||
63 | + SDBus sdbus; | ||
64 | + SDBus *sdbus_sdhci; | ||
65 | + SDBus *sdbus_sdhost; | ||
66 | + | ||
67 | + uint8_t fsel[54]; | ||
68 | + uint32_t lev0, lev1; | ||
69 | + uint8_t sd_fsel; | ||
70 | + qemu_irq out[54]; | ||
71 | +} BCM2835GpioState; | ||
72 | + | ||
73 | +#define TYPE_BCM2835_GPIO "bcm2835_gpio" | ||
74 | +#define BCM2835_GPIO(obj) \ | ||
75 | + OBJECT_CHECK(BCM2835GpioState, (obj), TYPE_BCM2835_GPIO) | ||
76 | + | ||
77 | +#endif | ||
78 | diff --git a/hw/gpio/bcm2835_gpio.c b/hw/gpio/bcm2835_gpio.c | ||
79 | new file mode 100644 | ||
80 | index XXXXXXX..XXXXXXX | ||
81 | --- /dev/null | ||
82 | +++ b/hw/gpio/bcm2835_gpio.c | ||
83 | @@ -XXX,XX +XXX,XX @@ | ||
84 | +/* | ||
85 | + * Raspberry Pi (BCM2835) GPIO Controller | ||
86 | + * | ||
87 | + * Copyright (c) 2017 Antfield SAS | ||
88 | + * | ||
89 | + * Authors: | ||
90 | + * Clement Deschamps <clement.deschamps@antfield.fr> | ||
91 | + * Luc Michel <luc.michel@antfield.fr> | ||
92 | + * | ||
93 | + * This work is licensed under the terms of the GNU GPL, version 2 or later. | ||
94 | + * See the COPYING file in the top-level directory. | ||
95 | + */ | ||
96 | + | ||
97 | +#include "qemu/osdep.h" | 78 | +#include "qemu/osdep.h" |
79 | +#include "qemu/units.h" | ||
80 | +#include "qapi/error.h" | ||
81 | +#include "hw/usb/dwc2-regs.h" | ||
82 | +#include "hw/usb/hcd-dwc2.h" | ||
83 | +#include "migration/vmstate.h" | ||
84 | +#include "trace.h" | ||
98 | +#include "qemu/log.h" | 85 | +#include "qemu/log.h" |
99 | +#include "qemu/timer.h" | 86 | +#include "qemu/error-report.h" |
100 | +#include "qapi/error.h" | 87 | +#include "qemu/main-loop.h" |
101 | +#include "hw/sysbus.h" | 88 | +#include "hw/qdev-properties.h" |
102 | +#include "hw/sd/sd.h" | 89 | + |
103 | +#include "hw/gpio/bcm2835_gpio.h" | 90 | +#define USB_HZ_FS 12000000 |
104 | + | 91 | +#define USB_HZ_HS 96000000 |
105 | +#define GPFSEL0 0x00 | 92 | +#define USB_FRMINTVL 12000 |
106 | +#define GPFSEL1 0x04 | 93 | + |
107 | +#define GPFSEL2 0x08 | 94 | +/* nifty macros from Arnon's EHCI version */ |
108 | +#define GPFSEL3 0x0C | 95 | +#define get_field(data, field) \ |
109 | +#define GPFSEL4 0x10 | 96 | + (((data) & field##_MASK) >> field##_SHIFT) |
110 | +#define GPFSEL5 0x14 | 97 | + |
111 | +#define GPSET0 0x1C | 98 | +#define set_field(data, newval, field) do { \ |
112 | +#define GPSET1 0x20 | 99 | + uint32_t val = *(data); \ |
113 | +#define GPCLR0 0x28 | 100 | + val &= ~field##_MASK; \ |
114 | +#define GPCLR1 0x2C | 101 | + val |= ((newval) << field##_SHIFT) & field##_MASK; \ |
115 | +#define GPLEV0 0x34 | 102 | + *(data) = val; \ |
116 | +#define GPLEV1 0x38 | 103 | +} while (0) |
117 | +#define GPEDS0 0x40 | 104 | + |
118 | +#define GPEDS1 0x44 | 105 | +#define get_bit(data, bitmask) \ |
119 | +#define GPREN0 0x4C | 106 | + (!!((data) & (bitmask))) |
120 | +#define GPREN1 0x50 | 107 | + |
121 | +#define GPFEN0 0x58 | 108 | +/* update irq line */ |
122 | +#define GPFEN1 0x5C | 109 | +static inline void dwc2_update_irq(DWC2State *s) |
123 | +#define GPHEN0 0x64 | 110 | +{ |
124 | +#define GPHEN1 0x68 | 111 | + static int oldlevel; |
125 | +#define GPLEN0 0x70 | 112 | + int level = 0; |
126 | +#define GPLEN1 0x74 | 113 | + |
127 | +#define GPAREN0 0x7C | 114 | + if ((s->gintsts & s->gintmsk) && (s->gahbcfg & GAHBCFG_GLBL_INTR_EN)) { |
128 | +#define GPAREN1 0x80 | 115 | + level = 1; |
129 | +#define GPAFEN0 0x88 | 116 | + } |
130 | +#define GPAFEN1 0x8C | 117 | + if (level != oldlevel) { |
131 | +#define GPPUD 0x94 | 118 | + oldlevel = level; |
132 | +#define GPPUDCLK0 0x98 | 119 | + trace_usb_dwc2_update_irq(level); |
133 | +#define GPPUDCLK1 0x9C | 120 | + qemu_set_irq(s->irq, level); |
134 | + | 121 | + } |
135 | +static uint32_t gpfsel_get(BCM2835GpioState *s, uint8_t reg) | 122 | +} |
136 | +{ | 123 | + |
124 | +/* flag interrupt condition */ | ||
125 | +static inline void dwc2_raise_global_irq(DWC2State *s, uint32_t intr) | ||
126 | +{ | ||
127 | + if (!(s->gintsts & intr)) { | ||
128 | + s->gintsts |= intr; | ||
129 | + trace_usb_dwc2_raise_global_irq(intr); | ||
130 | + dwc2_update_irq(s); | ||
131 | + } | ||
132 | +} | ||
133 | + | ||
134 | +static inline void dwc2_lower_global_irq(DWC2State *s, uint32_t intr) | ||
135 | +{ | ||
136 | + if (s->gintsts & intr) { | ||
137 | + s->gintsts &= ~intr; | ||
138 | + trace_usb_dwc2_lower_global_irq(intr); | ||
139 | + dwc2_update_irq(s); | ||
140 | + } | ||
141 | +} | ||
142 | + | ||
143 | +static inline void dwc2_raise_host_irq(DWC2State *s, uint32_t host_intr) | ||
144 | +{ | ||
145 | + if (!(s->haint & host_intr)) { | ||
146 | + s->haint |= host_intr; | ||
147 | + s->haint &= 0xffff; | ||
148 | + trace_usb_dwc2_raise_host_irq(host_intr); | ||
149 | + if (s->haint & s->haintmsk) { | ||
150 | + dwc2_raise_global_irq(s, GINTSTS_HCHINT); | ||
151 | + } | ||
152 | + } | ||
153 | +} | ||
154 | + | ||
155 | +static inline void dwc2_lower_host_irq(DWC2State *s, uint32_t host_intr) | ||
156 | +{ | ||
157 | + if (s->haint & host_intr) { | ||
158 | + s->haint &= ~host_intr; | ||
159 | + trace_usb_dwc2_lower_host_irq(host_intr); | ||
160 | + if (!(s->haint & s->haintmsk)) { | ||
161 | + dwc2_lower_global_irq(s, GINTSTS_HCHINT); | ||
162 | + } | ||
163 | + } | ||
164 | +} | ||
165 | + | ||
166 | +static inline void dwc2_update_hc_irq(DWC2State *s, int index) | ||
167 | +{ | ||
168 | + uint32_t host_intr = 1 << (index >> 3); | ||
169 | + | ||
170 | + if (s->hreg1[index + 2] & s->hreg1[index + 3]) { | ||
171 | + dwc2_raise_host_irq(s, host_intr); | ||
172 | + } else { | ||
173 | + dwc2_lower_host_irq(s, host_intr); | ||
174 | + } | ||
175 | +} | ||
176 | + | ||
177 | +/* set a timer for EOF */ | ||
178 | +static void dwc2_eof_timer(DWC2State *s) | ||
179 | +{ | ||
180 | + timer_mod(s->eof_timer, s->sof_time + s->usb_frame_time); | ||
181 | +} | ||
182 | + | ||
183 | +/* Set a timer for EOF and generate SOF event */ | ||
184 | +static void dwc2_sof(DWC2State *s) | ||
185 | +{ | ||
186 | + s->sof_time += s->usb_frame_time; | ||
187 | + trace_usb_dwc2_sof(s->sof_time); | ||
188 | + dwc2_eof_timer(s); | ||
189 | + dwc2_raise_global_irq(s, GINTSTS_SOF); | ||
190 | +} | ||
191 | + | ||
192 | +/* Do frame processing on frame boundary */ | ||
193 | +static void dwc2_frame_boundary(void *opaque) | ||
194 | +{ | ||
195 | + DWC2State *s = opaque; | ||
196 | + int64_t now; | ||
197 | + uint16_t frcnt; | ||
198 | + | ||
199 | + now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
200 | + | ||
201 | + /* Frame boundary, so do EOF stuff here */ | ||
202 | + | ||
203 | + /* Increment frame number */ | ||
204 | + frcnt = (uint16_t)((now - s->sof_time) / s->fi); | ||
205 | + s->frame_number = (s->frame_number + frcnt) & 0xffff; | ||
206 | + s->hfnum = s->frame_number & HFNUM_MAX_FRNUM; | ||
207 | + | ||
208 | + /* Do SOF stuff here */ | ||
209 | + dwc2_sof(s); | ||
210 | +} | ||
211 | + | ||
212 | +/* Start sending SOF tokens on the USB bus */ | ||
213 | +static void dwc2_bus_start(DWC2State *s) | ||
214 | +{ | ||
215 | + trace_usb_dwc2_bus_start(); | ||
216 | + s->sof_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
217 | + dwc2_eof_timer(s); | ||
218 | +} | ||
219 | + | ||
220 | +/* Stop sending SOF tokens on the USB bus */ | ||
221 | +static void dwc2_bus_stop(DWC2State *s) | ||
222 | +{ | ||
223 | + trace_usb_dwc2_bus_stop(); | ||
224 | + timer_del(s->eof_timer); | ||
225 | +} | ||
226 | + | ||
227 | +static USBDevice *dwc2_find_device(DWC2State *s, uint8_t addr) | ||
228 | +{ | ||
229 | + USBDevice *dev; | ||
230 | + | ||
231 | + trace_usb_dwc2_find_device(addr); | ||
232 | + | ||
233 | + if (!(s->hprt0 & HPRT0_ENA)) { | ||
234 | + trace_usb_dwc2_port_disabled(0); | ||
235 | + } else { | ||
236 | + dev = usb_find_device(&s->uport, addr); | ||
237 | + if (dev != NULL) { | ||
238 | + trace_usb_dwc2_device_found(0); | ||
239 | + return dev; | ||
240 | + } | ||
241 | + } | ||
242 | + | ||
243 | + trace_usb_dwc2_device_not_found(); | ||
244 | + return NULL; | ||
245 | +} | ||
246 | + | ||
247 | +static const char *pstatus[] = { | ||
248 | + "USB_RET_SUCCESS", "USB_RET_NODEV", "USB_RET_NAK", "USB_RET_STALL", | ||
249 | + "USB_RET_BABBLE", "USB_RET_IOERROR", "USB_RET_ASYNC", | ||
250 | + "USB_RET_ADD_TO_QUEUE", "USB_RET_REMOVE_FROM_QUEUE" | ||
251 | +}; | ||
252 | + | ||
253 | +static uint32_t pintr[] = { | ||
254 | + HCINTMSK_XFERCOMPL, HCINTMSK_XACTERR, HCINTMSK_NAK, HCINTMSK_STALL, | ||
255 | + HCINTMSK_BBLERR, HCINTMSK_XACTERR, HCINTMSK_XACTERR, HCINTMSK_XACTERR, | ||
256 | + HCINTMSK_XACTERR | ||
257 | +}; | ||
258 | + | ||
259 | +static const char *types[] = { | ||
260 | + "Ctrl", "Isoc", "Bulk", "Intr" | ||
261 | +}; | ||
262 | + | ||
263 | +static const char *dirs[] = { | ||
264 | + "Out", "In" | ||
265 | +}; | ||
266 | + | ||
267 | +static void dwc2_handle_packet(DWC2State *s, uint32_t devadr, USBDevice *dev, | ||
268 | + USBEndpoint *ep, uint32_t index, bool send) | ||
269 | +{ | ||
270 | + DWC2Packet *p; | ||
271 | + uint32_t hcchar = s->hreg1[index]; | ||
272 | + uint32_t hctsiz = s->hreg1[index + 4]; | ||
273 | + uint32_t hcdma = s->hreg1[index + 5]; | ||
274 | + uint32_t chan, epnum, epdir, eptype, mps, pid, pcnt, len, tlen, intr = 0; | ||
275 | + uint32_t tpcnt, stsidx, actual = 0; | ||
276 | + bool do_intr = false, done = false; | ||
277 | + | ||
278 | + epnum = get_field(hcchar, HCCHAR_EPNUM); | ||
279 | + epdir = get_bit(hcchar, HCCHAR_EPDIR); | ||
280 | + eptype = get_field(hcchar, HCCHAR_EPTYPE); | ||
281 | + mps = get_field(hcchar, HCCHAR_MPS); | ||
282 | + pid = get_field(hctsiz, TSIZ_SC_MC_PID); | ||
283 | + pcnt = get_field(hctsiz, TSIZ_PKTCNT); | ||
284 | + len = get_field(hctsiz, TSIZ_XFERSIZE); | ||
285 | + assert(len <= DWC2_MAX_XFER_SIZE); | ||
286 | + chan = index >> 3; | ||
287 | + p = &s->packet[chan]; | ||
288 | + | ||
289 | + trace_usb_dwc2_handle_packet(chan, dev, &p->packet, epnum, types[eptype], | ||
290 | + dirs[epdir], mps, len, pcnt); | ||
291 | + | ||
292 | + if (eptype == USB_ENDPOINT_XFER_CONTROL && pid == TSIZ_SC_MC_PID_SETUP) { | ||
293 | + pid = USB_TOKEN_SETUP; | ||
294 | + } else { | ||
295 | + pid = epdir ? USB_TOKEN_IN : USB_TOKEN_OUT; | ||
296 | + } | ||
297 | + | ||
298 | + if (send) { | ||
299 | + tlen = len; | ||
300 | + if (p->small) { | ||
301 | + if (tlen > mps) { | ||
302 | + tlen = mps; | ||
303 | + } | ||
304 | + } | ||
305 | + | ||
306 | + if (pid != USB_TOKEN_IN) { | ||
307 | + trace_usb_dwc2_memory_read(hcdma, tlen); | ||
308 | + if (dma_memory_read(&s->dma_as, hcdma, | ||
309 | + s->usb_buf[chan], tlen) != MEMTX_OK) { | ||
310 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: dma_memory_read failed\n", | ||
311 | + __func__); | ||
312 | + } | ||
313 | + } | ||
314 | + | ||
315 | + usb_packet_init(&p->packet); | ||
316 | + usb_packet_setup(&p->packet, pid, ep, 0, hcdma, | ||
317 | + pid != USB_TOKEN_IN, true); | ||
318 | + usb_packet_addbuf(&p->packet, s->usb_buf[chan], tlen); | ||
319 | + p->async = DWC2_ASYNC_NONE; | ||
320 | + usb_handle_packet(dev, &p->packet); | ||
321 | + } else { | ||
322 | + tlen = p->len; | ||
323 | + } | ||
324 | + | ||
325 | + stsidx = -p->packet.status; | ||
326 | + assert(stsidx < sizeof(pstatus) / sizeof(*pstatus)); | ||
327 | + actual = p->packet.actual_length; | ||
328 | + trace_usb_dwc2_packet_status(pstatus[stsidx], actual); | ||
329 | + | ||
330 | +babble: | ||
331 | + if (p->packet.status != USB_RET_SUCCESS && | ||
332 | + p->packet.status != USB_RET_NAK && | ||
333 | + p->packet.status != USB_RET_STALL && | ||
334 | + p->packet.status != USB_RET_ASYNC) { | ||
335 | + trace_usb_dwc2_packet_error(pstatus[stsidx]); | ||
336 | + } | ||
337 | + | ||
338 | + if (p->packet.status == USB_RET_ASYNC) { | ||
339 | + trace_usb_dwc2_async_packet(&p->packet, chan, dev, epnum, | ||
340 | + dirs[epdir], tlen); | ||
341 | + usb_device_flush_ep_queue(dev, ep); | ||
342 | + assert(p->async != DWC2_ASYNC_INFLIGHT); | ||
343 | + p->devadr = devadr; | ||
344 | + p->epnum = epnum; | ||
345 | + p->epdir = epdir; | ||
346 | + p->mps = mps; | ||
347 | + p->pid = pid; | ||
348 | + p->index = index; | ||
349 | + p->pcnt = pcnt; | ||
350 | + p->len = tlen; | ||
351 | + p->async = DWC2_ASYNC_INFLIGHT; | ||
352 | + p->needs_service = false; | ||
353 | + return; | ||
354 | + } | ||
355 | + | ||
356 | + if (p->packet.status == USB_RET_SUCCESS) { | ||
357 | + if (actual > tlen) { | ||
358 | + p->packet.status = USB_RET_BABBLE; | ||
359 | + goto babble; | ||
360 | + } | ||
361 | + | ||
362 | + if (pid == USB_TOKEN_IN) { | ||
363 | + trace_usb_dwc2_memory_write(hcdma, actual); | ||
364 | + if (dma_memory_write(&s->dma_as, hcdma, s->usb_buf[chan], | ||
365 | + actual) != MEMTX_OK) { | ||
366 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: dma_memory_write failed\n", | ||
367 | + __func__); | ||
368 | + } | ||
369 | + } | ||
370 | + | ||
371 | + tpcnt = actual / mps; | ||
372 | + if (actual % mps) { | ||
373 | + tpcnt++; | ||
374 | + if (pid == USB_TOKEN_IN) { | ||
375 | + done = true; | ||
376 | + } | ||
377 | + } | ||
378 | + | ||
379 | + pcnt -= tpcnt < pcnt ? tpcnt : pcnt; | ||
380 | + set_field(&hctsiz, pcnt, TSIZ_PKTCNT); | ||
381 | + len -= actual < len ? actual : len; | ||
382 | + set_field(&hctsiz, len, TSIZ_XFERSIZE); | ||
383 | + s->hreg1[index + 4] = hctsiz; | ||
384 | + hcdma += actual; | ||
385 | + s->hreg1[index + 5] = hcdma; | ||
386 | + | ||
387 | + if (!pcnt || len == 0 || actual == 0) { | ||
388 | + done = true; | ||
389 | + } | ||
390 | + } else { | ||
391 | + intr |= pintr[stsidx]; | ||
392 | + if (p->packet.status == USB_RET_NAK && | ||
393 | + (eptype == USB_ENDPOINT_XFER_CONTROL || | ||
394 | + eptype == USB_ENDPOINT_XFER_BULK)) { | ||
395 | + /* | ||
396 | + * for ctrl/bulk, automatically retry on NAK, | ||
397 | + * but send the interrupt anyway | ||
398 | + */ | ||
399 | + intr &= ~HCINTMSK_RESERVED14_31; | ||
400 | + s->hreg1[index + 2] |= intr; | ||
401 | + do_intr = true; | ||
402 | + } else { | ||
403 | + intr |= HCINTMSK_CHHLTD; | ||
404 | + done = true; | ||
405 | + } | ||
406 | + } | ||
407 | + | ||
408 | + usb_packet_cleanup(&p->packet); | ||
409 | + | ||
410 | + if (done) { | ||
411 | + hcchar &= ~HCCHAR_CHENA; | ||
412 | + s->hreg1[index] = hcchar; | ||
413 | + if (!(intr & HCINTMSK_CHHLTD)) { | ||
414 | + intr |= HCINTMSK_CHHLTD | HCINTMSK_XFERCOMPL; | ||
415 | + } | ||
416 | + intr &= ~HCINTMSK_RESERVED14_31; | ||
417 | + s->hreg1[index + 2] |= intr; | ||
418 | + p->needs_service = false; | ||
419 | + trace_usb_dwc2_packet_done(pstatus[stsidx], actual, len, pcnt); | ||
420 | + dwc2_update_hc_irq(s, index); | ||
421 | + return; | ||
422 | + } | ||
423 | + | ||
424 | + p->devadr = devadr; | ||
425 | + p->epnum = epnum; | ||
426 | + p->epdir = epdir; | ||
427 | + p->mps = mps; | ||
428 | + p->pid = pid; | ||
429 | + p->index = index; | ||
430 | + p->pcnt = pcnt; | ||
431 | + p->len = len; | ||
432 | + p->needs_service = true; | ||
433 | + trace_usb_dwc2_packet_next(pstatus[stsidx], len, pcnt); | ||
434 | + if (do_intr) { | ||
435 | + dwc2_update_hc_irq(s, index); | ||
436 | + } | ||
437 | +} | ||
438 | + | ||
439 | +/* Attach or detach a device on root hub */ | ||
440 | + | ||
441 | +static const char *speeds[] = { | ||
442 | + "low", "full", "high" | ||
443 | +}; | ||
444 | + | ||
445 | +static void dwc2_attach(USBPort *port) | ||
446 | +{ | ||
447 | + DWC2State *s = port->opaque; | ||
448 | + int hispd = 0; | ||
449 | + | ||
450 | + trace_usb_dwc2_attach(port); | ||
451 | + assert(port->index == 0); | ||
452 | + | ||
453 | + if (!port->dev || !port->dev->attached) { | ||
454 | + return; | ||
455 | + } | ||
456 | + | ||
457 | + assert(port->dev->speed <= USB_SPEED_HIGH); | ||
458 | + trace_usb_dwc2_attach_speed(speeds[port->dev->speed]); | ||
459 | + s->hprt0 &= ~HPRT0_SPD_MASK; | ||
460 | + | ||
461 | + switch (port->dev->speed) { | ||
462 | + case USB_SPEED_LOW: | ||
463 | + s->hprt0 |= HPRT0_SPD_LOW_SPEED << HPRT0_SPD_SHIFT; | ||
464 | + break; | ||
465 | + case USB_SPEED_FULL: | ||
466 | + s->hprt0 |= HPRT0_SPD_FULL_SPEED << HPRT0_SPD_SHIFT; | ||
467 | + break; | ||
468 | + case USB_SPEED_HIGH: | ||
469 | + s->hprt0 |= HPRT0_SPD_HIGH_SPEED << HPRT0_SPD_SHIFT; | ||
470 | + hispd = 1; | ||
471 | + break; | ||
472 | + } | ||
473 | + | ||
474 | + if (hispd) { | ||
475 | + s->usb_frame_time = NANOSECONDS_PER_SECOND / 8000; /* 125000 */ | ||
476 | + if (NANOSECONDS_PER_SECOND >= USB_HZ_HS) { | ||
477 | + s->usb_bit_time = NANOSECONDS_PER_SECOND / USB_HZ_HS; /* 10.4 */ | ||
478 | + } else { | ||
479 | + s->usb_bit_time = 1; | ||
480 | + } | ||
481 | + } else { | ||
482 | + s->usb_frame_time = NANOSECONDS_PER_SECOND / 1000; /* 1000000 */ | ||
483 | + if (NANOSECONDS_PER_SECOND >= USB_HZ_FS) { | ||
484 | + s->usb_bit_time = NANOSECONDS_PER_SECOND / USB_HZ_FS; /* 83.3 */ | ||
485 | + } else { | ||
486 | + s->usb_bit_time = 1; | ||
487 | + } | ||
488 | + } | ||
489 | + | ||
490 | + s->fi = USB_FRMINTVL - 1; | ||
491 | + s->hprt0 |= HPRT0_CONNDET | HPRT0_CONNSTS; | ||
492 | + | ||
493 | + dwc2_bus_start(s); | ||
494 | + dwc2_raise_global_irq(s, GINTSTS_PRTINT); | ||
495 | +} | ||
496 | + | ||
497 | +static void dwc2_detach(USBPort *port) | ||
498 | +{ | ||
499 | + DWC2State *s = port->opaque; | ||
500 | + | ||
501 | + trace_usb_dwc2_detach(port); | ||
502 | + assert(port->index == 0); | ||
503 | + | ||
504 | + dwc2_bus_stop(s); | ||
505 | + | ||
506 | + s->hprt0 &= ~(HPRT0_SPD_MASK | HPRT0_SUSP | HPRT0_ENA | HPRT0_CONNSTS); | ||
507 | + s->hprt0 |= HPRT0_CONNDET | HPRT0_ENACHG; | ||
508 | + | ||
509 | + dwc2_raise_global_irq(s, GINTSTS_PRTINT); | ||
510 | +} | ||
511 | + | ||
512 | +static void dwc2_child_detach(USBPort *port, USBDevice *child) | ||
513 | +{ | ||
514 | + trace_usb_dwc2_child_detach(port, child); | ||
515 | + assert(port->index == 0); | ||
516 | +} | ||
517 | + | ||
518 | +static void dwc2_wakeup(USBPort *port) | ||
519 | +{ | ||
520 | + DWC2State *s = port->opaque; | ||
521 | + | ||
522 | + trace_usb_dwc2_wakeup(port); | ||
523 | + assert(port->index == 0); | ||
524 | + | ||
525 | + if (s->hprt0 & HPRT0_SUSP) { | ||
526 | + s->hprt0 |= HPRT0_RES; | ||
527 | + dwc2_raise_global_irq(s, GINTSTS_PRTINT); | ||
528 | + } | ||
529 | + | ||
530 | + qemu_bh_schedule(s->async_bh); | ||
531 | +} | ||
532 | + | ||
533 | +static void dwc2_async_packet_complete(USBPort *port, USBPacket *packet) | ||
534 | +{ | ||
535 | + DWC2State *s = port->opaque; | ||
536 | + DWC2Packet *p; | ||
537 | + USBDevice *dev; | ||
538 | + USBEndpoint *ep; | ||
539 | + | ||
540 | + assert(port->index == 0); | ||
541 | + p = container_of(packet, DWC2Packet, packet); | ||
542 | + dev = dwc2_find_device(s, p->devadr); | ||
543 | + ep = usb_ep_get(dev, p->pid, p->epnum); | ||
544 | + trace_usb_dwc2_async_packet_complete(port, packet, p->index >> 3, dev, | ||
545 | + p->epnum, dirs[p->epdir], p->len); | ||
546 | + assert(p->async == DWC2_ASYNC_INFLIGHT); | ||
547 | + | ||
548 | + if (packet->status == USB_RET_REMOVE_FROM_QUEUE) { | ||
549 | + usb_cancel_packet(packet); | ||
550 | + usb_packet_cleanup(packet); | ||
551 | + return; | ||
552 | + } | ||
553 | + | ||
554 | + dwc2_handle_packet(s, p->devadr, dev, ep, p->index, false); | ||
555 | + | ||
556 | + p->async = DWC2_ASYNC_FINISHED; | ||
557 | + qemu_bh_schedule(s->async_bh); | ||
558 | +} | ||
559 | + | ||
560 | +static USBPortOps dwc2_port_ops = { | ||
561 | + .attach = dwc2_attach, | ||
562 | + .detach = dwc2_detach, | ||
563 | + .child_detach = dwc2_child_detach, | ||
564 | + .wakeup = dwc2_wakeup, | ||
565 | + .complete = dwc2_async_packet_complete, | ||
566 | +}; | ||
567 | + | ||
568 | +static uint32_t dwc2_get_frame_remaining(DWC2State *s) | ||
569 | +{ | ||
570 | + uint32_t fr = 0; | ||
571 | + int64_t tks; | ||
572 | + | ||
573 | + tks = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->sof_time; | ||
574 | + if (tks < 0) { | ||
575 | + tks = 0; | ||
576 | + } | ||
577 | + | ||
578 | + /* avoid muldiv if possible */ | ||
579 | + if (tks >= s->usb_frame_time) { | ||
580 | + goto out; | ||
581 | + } | ||
582 | + if (tks < s->usb_bit_time) { | ||
583 | + fr = s->fi; | ||
584 | + goto out; | ||
585 | + } | ||
586 | + | ||
587 | + /* tks = number of ns since SOF, divided by 83 (fs) or 10 (hs) */ | ||
588 | + tks = tks / s->usb_bit_time; | ||
589 | + if (tks >= (int64_t)s->fi) { | ||
590 | + goto out; | ||
591 | + } | ||
592 | + | ||
593 | + /* remaining = frame interval minus tks */ | ||
594 | + fr = (uint32_t)((int64_t)s->fi - tks); | ||
595 | + | ||
596 | +out: | ||
597 | + return fr; | ||
598 | +} | ||
599 | + | ||
600 | +static void dwc2_work_bh(void *opaque) | ||
601 | +{ | ||
602 | + DWC2State *s = opaque; | ||
603 | + DWC2Packet *p; | ||
604 | + USBDevice *dev; | ||
605 | + USBEndpoint *ep; | ||
606 | + int64_t t_now, expire_time; | ||
607 | + int chan; | ||
608 | + bool found = false; | ||
609 | + | ||
610 | + trace_usb_dwc2_work_bh(); | ||
611 | + if (s->working) { | ||
612 | + return; | ||
613 | + } | ||
614 | + s->working = true; | ||
615 | + | ||
616 | + t_now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | ||
617 | + chan = s->next_chan; | ||
618 | + | ||
619 | + do { | ||
620 | + p = &s->packet[chan]; | ||
621 | + if (p->needs_service) { | ||
622 | + dev = dwc2_find_device(s, p->devadr); | ||
623 | + ep = usb_ep_get(dev, p->pid, p->epnum); | ||
624 | + trace_usb_dwc2_work_bh_service(s->next_chan, chan, dev, p->epnum); | ||
625 | + dwc2_handle_packet(s, p->devadr, dev, ep, p->index, true); | ||
626 | + found = true; | ||
627 | + } | ||
628 | + if (++chan == DWC2_NB_CHAN) { | ||
629 | + chan = 0; | ||
630 | + } | ||
631 | + if (found) { | ||
632 | + s->next_chan = chan; | ||
633 | + trace_usb_dwc2_work_bh_next(chan); | ||
634 | + } | ||
635 | + } while (chan != s->next_chan); | ||
636 | + | ||
637 | + if (found) { | ||
638 | + expire_time = t_now + NANOSECONDS_PER_SECOND / 4000; | ||
639 | + timer_mod(s->frame_timer, expire_time); | ||
640 | + } | ||
641 | + s->working = false; | ||
642 | +} | ||
643 | + | ||
644 | +static void dwc2_enable_chan(DWC2State *s, uint32_t index) | ||
645 | +{ | ||
646 | + USBDevice *dev; | ||
647 | + USBEndpoint *ep; | ||
648 | + uint32_t hcchar; | ||
649 | + uint32_t hctsiz; | ||
650 | + uint32_t devadr, epnum, epdir, eptype, pid, len; | ||
651 | + DWC2Packet *p; | ||
652 | + | ||
653 | + assert((index >> 3) < DWC2_NB_CHAN); | ||
654 | + p = &s->packet[index >> 3]; | ||
655 | + hcchar = s->hreg1[index]; | ||
656 | + hctsiz = s->hreg1[index + 4]; | ||
657 | + devadr = get_field(hcchar, HCCHAR_DEVADDR); | ||
658 | + epnum = get_field(hcchar, HCCHAR_EPNUM); | ||
659 | + epdir = get_bit(hcchar, HCCHAR_EPDIR); | ||
660 | + eptype = get_field(hcchar, HCCHAR_EPTYPE); | ||
661 | + pid = get_field(hctsiz, TSIZ_SC_MC_PID); | ||
662 | + len = get_field(hctsiz, TSIZ_XFERSIZE); | ||
663 | + | ||
664 | + dev = dwc2_find_device(s, devadr); | ||
665 | + | ||
666 | + trace_usb_dwc2_enable_chan(index >> 3, dev, &p->packet, epnum); | ||
667 | + if (dev == NULL) { | ||
668 | + return; | ||
669 | + } | ||
670 | + | ||
671 | + if (eptype == USB_ENDPOINT_XFER_CONTROL && pid == TSIZ_SC_MC_PID_SETUP) { | ||
672 | + pid = USB_TOKEN_SETUP; | ||
673 | + } else { | ||
674 | + pid = epdir ? USB_TOKEN_IN : USB_TOKEN_OUT; | ||
675 | + } | ||
676 | + | ||
677 | + ep = usb_ep_get(dev, pid, epnum); | ||
678 | + | ||
679 | + /* | ||
680 | + * Hack: Networking doesn't like us delivering large transfers, it kind | ||
681 | + * of works but the latency is horrible. So if the transfer is <= the mtu | ||
682 | + * size, we take that as a hint that this might be a network transfer, | ||
683 | + * and do the transfer packet-by-packet. | ||
684 | + */ | ||
685 | + if (len > 1536) { | ||
686 | + p->small = false; | ||
687 | + } else { | ||
688 | + p->small = true; | ||
689 | + } | ||
690 | + | ||
691 | + dwc2_handle_packet(s, devadr, dev, ep, index, true); | ||
692 | + qemu_bh_schedule(s->async_bh); | ||
693 | +} | ||
694 | + | ||
695 | +static const char *glbregnm[] = { | ||
696 | + "GOTGCTL ", "GOTGINT ", "GAHBCFG ", "GUSBCFG ", "GRSTCTL ", | ||
697 | + "GINTSTS ", "GINTMSK ", "GRXSTSR ", "GRXSTSP ", "GRXFSIZ ", | ||
698 | + "GNPTXFSIZ", "GNPTXSTS ", "GI2CCTL ", "GPVNDCTL ", "GGPIO ", | ||
699 | + "GUID ", "GSNPSID ", "GHWCFG1 ", "GHWCFG2 ", "GHWCFG3 ", | ||
700 | + "GHWCFG4 ", "GLPMCFG ", "GPWRDN ", "GDFIFOCFG", "GADPCTL ", | ||
701 | + "GREFCLK ", "GINTMSK2 ", "GINTSTS2 " | ||
702 | +}; | ||
703 | + | ||
704 | +static uint64_t dwc2_glbreg_read(void *ptr, hwaddr addr, int index, | ||
705 | + unsigned size) | ||
706 | +{ | ||
707 | + DWC2State *s = ptr; | ||
708 | + uint32_t val; | ||
709 | + | ||
710 | + assert(addr <= GINTSTS2); | ||
711 | + val = s->glbreg[index]; | ||
712 | + | ||
713 | + switch (addr) { | ||
714 | + case GRSTCTL: | ||
715 | + /* clear any self-clearing bits that were set */ | ||
716 | + val &= ~(GRSTCTL_TXFFLSH | GRSTCTL_RXFFLSH | GRSTCTL_IN_TKNQ_FLSH | | ||
717 | + GRSTCTL_FRMCNTRRST | GRSTCTL_HSFTRST | GRSTCTL_CSFTRST); | ||
718 | + s->glbreg[index] = val; | ||
719 | + break; | ||
720 | + default: | ||
721 | + break; | ||
722 | + } | ||
723 | + | ||
724 | + trace_usb_dwc2_glbreg_read(addr, glbregnm[index], val); | ||
725 | + return val; | ||
726 | +} | ||
727 | + | ||
728 | +static void dwc2_glbreg_write(void *ptr, hwaddr addr, int index, uint64_t val, | ||
729 | + unsigned size) | ||
730 | +{ | ||
731 | + DWC2State *s = ptr; | ||
732 | + uint64_t orig = val; | ||
733 | + uint32_t *mmio; | ||
734 | + uint32_t old; | ||
735 | + int iflg = 0; | ||
736 | + | ||
737 | + assert(addr <= GINTSTS2); | ||
738 | + mmio = &s->glbreg[index]; | ||
739 | + old = *mmio; | ||
740 | + | ||
741 | + switch (addr) { | ||
742 | + case GOTGCTL: | ||
743 | + /* don't allow setting of read-only bits */ | ||
744 | + val &= ~(GOTGCTL_MULT_VALID_BC_MASK | GOTGCTL_BSESVLD | | ||
745 | + GOTGCTL_ASESVLD | GOTGCTL_DBNC_SHORT | GOTGCTL_CONID_B | | ||
746 | + GOTGCTL_HSTNEGSCS | GOTGCTL_SESREQSCS); | ||
747 | + /* don't allow clearing of read-only bits */ | ||
748 | + val |= old & (GOTGCTL_MULT_VALID_BC_MASK | GOTGCTL_BSESVLD | | ||
749 | + GOTGCTL_ASESVLD | GOTGCTL_DBNC_SHORT | GOTGCTL_CONID_B | | ||
750 | + GOTGCTL_HSTNEGSCS | GOTGCTL_SESREQSCS); | ||
751 | + break; | ||
752 | + case GAHBCFG: | ||
753 | + if ((val & GAHBCFG_GLBL_INTR_EN) && !(old & GAHBCFG_GLBL_INTR_EN)) { | ||
754 | + iflg = 1; | ||
755 | + } | ||
756 | + break; | ||
757 | + case GRSTCTL: | ||
758 | + val |= GRSTCTL_AHBIDLE; | ||
759 | + val &= ~GRSTCTL_DMAREQ; | ||
760 | + if (!(old & GRSTCTL_TXFFLSH) && (val & GRSTCTL_TXFFLSH)) { | ||
761 | + /* TODO - TX fifo flush */ | ||
762 | + qemu_log_mask(LOG_UNIMP, "Tx FIFO flush not implemented\n"); | ||
763 | + } | ||
764 | + if (!(old & GRSTCTL_RXFFLSH) && (val & GRSTCTL_RXFFLSH)) { | ||
765 | + /* TODO - RX fifo flush */ | ||
766 | + qemu_log_mask(LOG_UNIMP, "Rx FIFO flush not implemented\n"); | ||
767 | + } | ||
768 | + if (!(old & GRSTCTL_IN_TKNQ_FLSH) && (val & GRSTCTL_IN_TKNQ_FLSH)) { | ||
769 | + /* TODO - device IN token queue flush */ | ||
770 | + qemu_log_mask(LOG_UNIMP, "Token queue flush not implemented\n"); | ||
771 | + } | ||
772 | + if (!(old & GRSTCTL_FRMCNTRRST) && (val & GRSTCTL_FRMCNTRRST)) { | ||
773 | + /* TODO - host frame counter reset */ | ||
774 | + qemu_log_mask(LOG_UNIMP, "Frame counter reset not implemented\n"); | ||
775 | + } | ||
776 | + if (!(old & GRSTCTL_HSFTRST) && (val & GRSTCTL_HSFTRST)) { | ||
777 | + /* TODO - host soft reset */ | ||
778 | + qemu_log_mask(LOG_UNIMP, "Host soft reset not implemented\n"); | ||
779 | + } | ||
780 | + if (!(old & GRSTCTL_CSFTRST) && (val & GRSTCTL_CSFTRST)) { | ||
781 | + /* TODO - core soft reset */ | ||
782 | + qemu_log_mask(LOG_UNIMP, "Core soft reset not implemented\n"); | ||
783 | + } | ||
784 | + /* don't allow clearing of self-clearing bits */ | ||
785 | + val |= old & (GRSTCTL_TXFFLSH | GRSTCTL_RXFFLSH | | ||
786 | + GRSTCTL_IN_TKNQ_FLSH | GRSTCTL_FRMCNTRRST | | ||
787 | + GRSTCTL_HSFTRST | GRSTCTL_CSFTRST); | ||
788 | + break; | ||
789 | + case GINTSTS: | ||
790 | + /* clear the write-1-to-clear bits */ | ||
791 | + val |= ~old; | ||
792 | + val = ~val; | ||
793 | + /* don't allow clearing of read-only bits */ | ||
794 | + val |= old & (GINTSTS_PTXFEMP | GINTSTS_HCHINT | GINTSTS_PRTINT | | ||
795 | + GINTSTS_OEPINT | GINTSTS_IEPINT | GINTSTS_GOUTNAKEFF | | ||
796 | + GINTSTS_GINNAKEFF | GINTSTS_NPTXFEMP | GINTSTS_RXFLVL | | ||
797 | + GINTSTS_OTGINT | GINTSTS_CURMODE_HOST); | ||
798 | + iflg = 1; | ||
799 | + break; | ||
800 | + case GINTMSK: | ||
801 | + iflg = 1; | ||
802 | + break; | ||
803 | + default: | ||
804 | + break; | ||
805 | + } | ||
806 | + | ||
807 | + trace_usb_dwc2_glbreg_write(addr, glbregnm[index], orig, old, val); | ||
808 | + *mmio = val; | ||
809 | + | ||
810 | + if (iflg) { | ||
811 | + dwc2_update_irq(s); | ||
812 | + } | ||
813 | +} | ||
814 | + | ||
815 | +static uint64_t dwc2_fszreg_read(void *ptr, hwaddr addr, int index, | ||
816 | + unsigned size) | ||
817 | +{ | ||
818 | + DWC2State *s = ptr; | ||
819 | + uint32_t val; | ||
820 | + | ||
821 | + assert(addr == HPTXFSIZ); | ||
822 | + val = s->fszreg[index]; | ||
823 | + | ||
824 | + trace_usb_dwc2_fszreg_read(addr, val); | ||
825 | + return val; | ||
826 | +} | ||
827 | + | ||
828 | +static void dwc2_fszreg_write(void *ptr, hwaddr addr, int index, uint64_t val, | ||
829 | + unsigned size) | ||
830 | +{ | ||
831 | + DWC2State *s = ptr; | ||
832 | + uint64_t orig = val; | ||
833 | + uint32_t *mmio; | ||
834 | + uint32_t old; | ||
835 | + | ||
836 | + assert(addr == HPTXFSIZ); | ||
837 | + mmio = &s->fszreg[index]; | ||
838 | + old = *mmio; | ||
839 | + | ||
840 | + trace_usb_dwc2_fszreg_write(addr, orig, old, val); | ||
841 | + *mmio = val; | ||
842 | +} | ||
843 | + | ||
844 | +static const char *hreg0nm[] = { | ||
845 | + "HCFG ", "HFIR ", "HFNUM ", "<rsvd> ", "HPTXSTS ", | ||
846 | + "HAINT ", "HAINTMSK ", "HFLBADDR ", "<rsvd> ", "<rsvd> ", | ||
847 | + "<rsvd> ", "<rsvd> ", "<rsvd> ", "<rsvd> ", "<rsvd> ", | ||
848 | + "<rsvd> ", "HPRT0 " | ||
849 | +}; | ||
850 | + | ||
851 | +static uint64_t dwc2_hreg0_read(void *ptr, hwaddr addr, int index, | ||
852 | + unsigned size) | ||
853 | +{ | ||
854 | + DWC2State *s = ptr; | ||
855 | + uint32_t val; | ||
856 | + | ||
857 | + assert(addr >= HCFG && addr <= HPRT0); | ||
858 | + val = s->hreg0[index]; | ||
859 | + | ||
860 | + switch (addr) { | ||
861 | + case HFNUM: | ||
862 | + val = (dwc2_get_frame_remaining(s) << HFNUM_FRREM_SHIFT) | | ||
863 | + (s->hfnum << HFNUM_FRNUM_SHIFT); | ||
864 | + break; | ||
865 | + default: | ||
866 | + break; | ||
867 | + } | ||
868 | + | ||
869 | + trace_usb_dwc2_hreg0_read(addr, hreg0nm[index], val); | ||
870 | + return val; | ||
871 | +} | ||
872 | + | ||
873 | +static void dwc2_hreg0_write(void *ptr, hwaddr addr, int index, uint64_t val, | ||
874 | + unsigned size) | ||
875 | +{ | ||
876 | + DWC2State *s = ptr; | ||
877 | + USBDevice *dev = s->uport.dev; | ||
878 | + uint64_t orig = val; | ||
879 | + uint32_t *mmio; | ||
880 | + uint32_t tval, told, old; | ||
881 | + int prst = 0; | ||
882 | + int iflg = 0; | ||
883 | + | ||
884 | + assert(addr >= HCFG && addr <= HPRT0); | ||
885 | + mmio = &s->hreg0[index]; | ||
886 | + old = *mmio; | ||
887 | + | ||
888 | + switch (addr) { | ||
889 | + case HFIR: | ||
890 | + break; | ||
891 | + case HFNUM: | ||
892 | + case HPTXSTS: | ||
893 | + case HAINT: | ||
894 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: write to read-only register\n", | ||
895 | + __func__); | ||
896 | + return; | ||
897 | + case HAINTMSK: | ||
898 | + val &= 0xffff; | ||
899 | + break; | ||
900 | + case HPRT0: | ||
901 | + /* don't allow clearing of read-only bits */ | ||
902 | + val |= old & (HPRT0_SPD_MASK | HPRT0_LNSTS_MASK | HPRT0_OVRCURRACT | | ||
903 | + HPRT0_CONNSTS); | ||
904 | + /* don't allow clearing of self-clearing bits */ | ||
905 | + val |= old & (HPRT0_SUSP | HPRT0_RES); | ||
906 | + /* don't allow setting of self-setting bits */ | ||
907 | + if (!(old & HPRT0_ENA) && (val & HPRT0_ENA)) { | ||
908 | + val &= ~HPRT0_ENA; | ||
909 | + } | ||
910 | + /* clear the write-1-to-clear bits */ | ||
911 | + tval = val & (HPRT0_OVRCURRCHG | HPRT0_ENACHG | HPRT0_ENA | | ||
912 | + HPRT0_CONNDET); | ||
913 | + told = old & (HPRT0_OVRCURRCHG | HPRT0_ENACHG | HPRT0_ENA | | ||
914 | + HPRT0_CONNDET); | ||
915 | + tval |= ~told; | ||
916 | + tval = ~tval; | ||
917 | + tval &= (HPRT0_OVRCURRCHG | HPRT0_ENACHG | HPRT0_ENA | | ||
918 | + HPRT0_CONNDET); | ||
919 | + val &= ~(HPRT0_OVRCURRCHG | HPRT0_ENACHG | HPRT0_ENA | | ||
920 | + HPRT0_CONNDET); | ||
921 | + val |= tval; | ||
922 | + if (!(val & HPRT0_RST) && (old & HPRT0_RST)) { | ||
923 | + if (dev && dev->attached) { | ||
924 | + val |= HPRT0_ENA | HPRT0_ENACHG; | ||
925 | + prst = 1; | ||
926 | + } | ||
927 | + } | ||
928 | + if (val & (HPRT0_OVRCURRCHG | HPRT0_ENACHG | HPRT0_CONNDET)) { | ||
929 | + iflg = 1; | ||
930 | + } else { | ||
931 | + iflg = -1; | ||
932 | + } | ||
933 | + break; | ||
934 | + default: | ||
935 | + break; | ||
936 | + } | ||
937 | + | ||
938 | + if (prst) { | ||
939 | + trace_usb_dwc2_hreg0_write(addr, hreg0nm[index], orig, old, | ||
940 | + val & ~HPRT0_CONNDET); | ||
941 | + trace_usb_dwc2_hreg0_action("call usb_port_reset"); | ||
942 | + usb_port_reset(&s->uport); | ||
943 | + val &= ~HPRT0_CONNDET; | ||
944 | + } else { | ||
945 | + trace_usb_dwc2_hreg0_write(addr, hreg0nm[index], orig, old, val); | ||
946 | + } | ||
947 | + | ||
948 | + *mmio = val; | ||
949 | + | ||
950 | + if (iflg > 0) { | ||
951 | + trace_usb_dwc2_hreg0_action("enable PRTINT"); | ||
952 | + dwc2_raise_global_irq(s, GINTSTS_PRTINT); | ||
953 | + } else if (iflg < 0) { | ||
954 | + trace_usb_dwc2_hreg0_action("disable PRTINT"); | ||
955 | + dwc2_lower_global_irq(s, GINTSTS_PRTINT); | ||
956 | + } | ||
957 | +} | ||
958 | + | ||
959 | +static const char *hreg1nm[] = { | ||
960 | + "HCCHAR ", "HCSPLT ", "HCINT ", "HCINTMSK", "HCTSIZ ", "HCDMA ", | ||
961 | + "<rsvd> ", "HCDMAB " | ||
962 | +}; | ||
963 | + | ||
964 | +static uint64_t dwc2_hreg1_read(void *ptr, hwaddr addr, int index, | ||
965 | + unsigned size) | ||
966 | +{ | ||
967 | + DWC2State *s = ptr; | ||
968 | + uint32_t val; | ||
969 | + | ||
970 | + assert(addr >= HCCHAR(0) && addr <= HCDMAB(DWC2_NB_CHAN - 1)); | ||
971 | + val = s->hreg1[index]; | ||
972 | + | ||
973 | + trace_usb_dwc2_hreg1_read(addr, hreg1nm[index & 7], addr >> 5, val); | ||
974 | + return val; | ||
975 | +} | ||
976 | + | ||
977 | +static void dwc2_hreg1_write(void *ptr, hwaddr addr, int index, uint64_t val, | ||
978 | + unsigned size) | ||
979 | +{ | ||
980 | + DWC2State *s = ptr; | ||
981 | + uint64_t orig = val; | ||
982 | + uint32_t *mmio; | ||
983 | + uint32_t old; | ||
984 | + int iflg = 0; | ||
985 | + int enflg = 0; | ||
986 | + int disflg = 0; | ||
987 | + | ||
988 | + assert(addr >= HCCHAR(0) && addr <= HCDMAB(DWC2_NB_CHAN - 1)); | ||
989 | + mmio = &s->hreg1[index]; | ||
990 | + old = *mmio; | ||
991 | + | ||
992 | + switch (HSOTG_REG(0x500) + (addr & 0x1c)) { | ||
993 | + case HCCHAR(0): | ||
994 | + if ((val & HCCHAR_CHDIS) && !(old & HCCHAR_CHDIS)) { | ||
995 | + val &= ~(HCCHAR_CHENA | HCCHAR_CHDIS); | ||
996 | + disflg = 1; | ||
997 | + } else { | ||
998 | + val |= old & HCCHAR_CHDIS; | ||
999 | + if ((val & HCCHAR_CHENA) && !(old & HCCHAR_CHENA)) { | ||
1000 | + val &= ~HCCHAR_CHDIS; | ||
1001 | + enflg = 1; | ||
1002 | + } else { | ||
1003 | + val |= old & HCCHAR_CHENA; | ||
1004 | + } | ||
1005 | + } | ||
1006 | + break; | ||
1007 | + case HCINT(0): | ||
1008 | + /* clear the write-1-to-clear bits */ | ||
1009 | + val |= ~old; | ||
1010 | + val = ~val; | ||
1011 | + val &= ~HCINTMSK_RESERVED14_31; | ||
1012 | + iflg = 1; | ||
1013 | + break; | ||
1014 | + case HCINTMSK(0): | ||
1015 | + val &= ~HCINTMSK_RESERVED14_31; | ||
1016 | + iflg = 1; | ||
1017 | + break; | ||
1018 | + case HCDMAB(0): | ||
1019 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: write to read-only register\n", | ||
1020 | + __func__); | ||
1021 | + return; | ||
1022 | + default: | ||
1023 | + break; | ||
1024 | + } | ||
1025 | + | ||
1026 | + trace_usb_dwc2_hreg1_write(addr, hreg1nm[index & 7], index >> 3, orig, | ||
1027 | + old, val); | ||
1028 | + *mmio = val; | ||
1029 | + | ||
1030 | + if (disflg) { | ||
1031 | + /* set ChHltd in HCINT */ | ||
1032 | + s->hreg1[(index & ~7) + 2] |= HCINTMSK_CHHLTD; | ||
1033 | + iflg = 1; | ||
1034 | + } | ||
1035 | + | ||
1036 | + if (enflg) { | ||
1037 | + dwc2_enable_chan(s, index & ~7); | ||
1038 | + } | ||
1039 | + | ||
1040 | + if (iflg) { | ||
1041 | + dwc2_update_hc_irq(s, index & ~7); | ||
1042 | + } | ||
1043 | +} | ||
1044 | + | ||
1045 | +static const char *pcgregnm[] = { | ||
1046 | + "PCGCTL ", "PCGCCTL1 " | ||
1047 | +}; | ||
1048 | + | ||
1049 | +static uint64_t dwc2_pcgreg_read(void *ptr, hwaddr addr, int index, | ||
1050 | + unsigned size) | ||
1051 | +{ | ||
1052 | + DWC2State *s = ptr; | ||
1053 | + uint32_t val; | ||
1054 | + | ||
1055 | + assert(addr >= PCGCTL && addr <= PCGCCTL1); | ||
1056 | + val = s->pcgreg[index]; | ||
1057 | + | ||
1058 | + trace_usb_dwc2_pcgreg_read(addr, pcgregnm[index], val); | ||
1059 | + return val; | ||
1060 | +} | ||
1061 | + | ||
1062 | +static void dwc2_pcgreg_write(void *ptr, hwaddr addr, int index, | ||
1063 | + uint64_t val, unsigned size) | ||
1064 | +{ | ||
1065 | + DWC2State *s = ptr; | ||
1066 | + uint64_t orig = val; | ||
1067 | + uint32_t *mmio; | ||
1068 | + uint32_t old; | ||
1069 | + | ||
1070 | + assert(addr >= PCGCTL && addr <= PCGCCTL1); | ||
1071 | + mmio = &s->pcgreg[index]; | ||
1072 | + old = *mmio; | ||
1073 | + | ||
1074 | + trace_usb_dwc2_pcgreg_write(addr, pcgregnm[index], orig, old, val); | ||
1075 | + *mmio = val; | ||
1076 | +} | ||
1077 | + | ||
1078 | +static uint64_t dwc2_hsotg_read(void *ptr, hwaddr addr, unsigned size) | ||
1079 | +{ | ||
1080 | + uint64_t val; | ||
1081 | + | ||
1082 | + switch (addr) { | ||
1083 | + case HSOTG_REG(0x000) ... HSOTG_REG(0x0fc): | ||
1084 | + val = dwc2_glbreg_read(ptr, addr, (addr - HSOTG_REG(0x000)) >> 2, size); | ||
1085 | + break; | ||
1086 | + case HSOTG_REG(0x100): | ||
1087 | + val = dwc2_fszreg_read(ptr, addr, (addr - HSOTG_REG(0x100)) >> 2, size); | ||
1088 | + break; | ||
1089 | + case HSOTG_REG(0x104) ... HSOTG_REG(0x3fc): | ||
1090 | + /* Gadget-mode registers, just return 0 for now */ | ||
1091 | + val = 0; | ||
1092 | + break; | ||
1093 | + case HSOTG_REG(0x400) ... HSOTG_REG(0x4fc): | ||
1094 | + val = dwc2_hreg0_read(ptr, addr, (addr - HSOTG_REG(0x400)) >> 2, size); | ||
1095 | + break; | ||
1096 | + case HSOTG_REG(0x500) ... HSOTG_REG(0x7fc): | ||
1097 | + val = dwc2_hreg1_read(ptr, addr, (addr - HSOTG_REG(0x500)) >> 2, size); | ||
1098 | + break; | ||
1099 | + case HSOTG_REG(0x800) ... HSOTG_REG(0xdfc): | ||
1100 | + /* Gadget-mode registers, just return 0 for now */ | ||
1101 | + val = 0; | ||
1102 | + break; | ||
1103 | + case HSOTG_REG(0xe00) ... HSOTG_REG(0xffc): | ||
1104 | + val = dwc2_pcgreg_read(ptr, addr, (addr - HSOTG_REG(0xe00)) >> 2, size); | ||
1105 | + break; | ||
1106 | + default: | ||
1107 | + g_assert_not_reached(); | ||
1108 | + } | ||
1109 | + | ||
1110 | + return val; | ||
1111 | +} | ||
1112 | + | ||
1113 | +static void dwc2_hsotg_write(void *ptr, hwaddr addr, uint64_t val, | ||
1114 | + unsigned size) | ||
1115 | +{ | ||
1116 | + switch (addr) { | ||
1117 | + case HSOTG_REG(0x000) ... HSOTG_REG(0x0fc): | ||
1118 | + dwc2_glbreg_write(ptr, addr, (addr - HSOTG_REG(0x000)) >> 2, val, size); | ||
1119 | + break; | ||
1120 | + case HSOTG_REG(0x100): | ||
1121 | + dwc2_fszreg_write(ptr, addr, (addr - HSOTG_REG(0x100)) >> 2, val, size); | ||
1122 | + break; | ||
1123 | + case HSOTG_REG(0x104) ... HSOTG_REG(0x3fc): | ||
1124 | + /* Gadget-mode registers, do nothing for now */ | ||
1125 | + break; | ||
1126 | + case HSOTG_REG(0x400) ... HSOTG_REG(0x4fc): | ||
1127 | + dwc2_hreg0_write(ptr, addr, (addr - HSOTG_REG(0x400)) >> 2, val, size); | ||
1128 | + break; | ||
1129 | + case HSOTG_REG(0x500) ... HSOTG_REG(0x7fc): | ||
1130 | + dwc2_hreg1_write(ptr, addr, (addr - HSOTG_REG(0x500)) >> 2, val, size); | ||
1131 | + break; | ||
1132 | + case HSOTG_REG(0x800) ... HSOTG_REG(0xdfc): | ||
1133 | + /* Gadget-mode registers, do nothing for now */ | ||
1134 | + break; | ||
1135 | + case HSOTG_REG(0xe00) ... HSOTG_REG(0xffc): | ||
1136 | + dwc2_pcgreg_write(ptr, addr, (addr - HSOTG_REG(0xe00)) >> 2, val, size); | ||
1137 | + break; | ||
1138 | + default: | ||
1139 | + g_assert_not_reached(); | ||
1140 | + } | ||
1141 | +} | ||
1142 | + | ||
1143 | +static const MemoryRegionOps dwc2_mmio_hsotg_ops = { | ||
1144 | + .read = dwc2_hsotg_read, | ||
1145 | + .write = dwc2_hsotg_write, | ||
1146 | + .impl.min_access_size = 4, | ||
1147 | + .impl.max_access_size = 4, | ||
1148 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
1149 | +}; | ||
1150 | + | ||
1151 | +static uint64_t dwc2_hreg2_read(void *ptr, hwaddr addr, unsigned size) | ||
1152 | +{ | ||
1153 | + /* TODO - implement FIFOs to support slave mode */ | ||
1154 | + trace_usb_dwc2_hreg2_read(addr, addr >> 12, 0); | ||
1155 | + qemu_log_mask(LOG_UNIMP, "FIFO read not implemented\n"); | ||
1156 | + return 0; | ||
1157 | +} | ||
1158 | + | ||
1159 | +static void dwc2_hreg2_write(void *ptr, hwaddr addr, uint64_t val, | ||
1160 | + unsigned size) | ||
1161 | +{ | ||
1162 | + uint64_t orig = val; | ||
1163 | + | ||
1164 | + /* TODO - implement FIFOs to support slave mode */ | ||
1165 | + trace_usb_dwc2_hreg2_write(addr, addr >> 12, orig, 0, val); | ||
1166 | + qemu_log_mask(LOG_UNIMP, "FIFO write not implemented\n"); | ||
1167 | +} | ||
1168 | + | ||
1169 | +static const MemoryRegionOps dwc2_mmio_hreg2_ops = { | ||
1170 | + .read = dwc2_hreg2_read, | ||
1171 | + .write = dwc2_hreg2_write, | ||
1172 | + .impl.min_access_size = 4, | ||
1173 | + .impl.max_access_size = 4, | ||
1174 | + .endianness = DEVICE_LITTLE_ENDIAN, | ||
1175 | +}; | ||
1176 | + | ||
1177 | +static void dwc2_wakeup_endpoint(USBBus *bus, USBEndpoint *ep, | ||
1178 | + unsigned int stream) | ||
1179 | +{ | ||
1180 | + DWC2State *s = container_of(bus, DWC2State, bus); | ||
1181 | + | ||
1182 | + trace_usb_dwc2_wakeup_endpoint(ep, stream); | ||
1183 | + | ||
1184 | + /* TODO - do something here? */ | ||
1185 | + qemu_bh_schedule(s->async_bh); | ||
1186 | +} | ||
1187 | + | ||
1188 | +static USBBusOps dwc2_bus_ops = { | ||
1189 | + .wakeup_endpoint = dwc2_wakeup_endpoint, | ||
1190 | +}; | ||
1191 | + | ||
1192 | +static void dwc2_work_timer(void *opaque) | ||
1193 | +{ | ||
1194 | + DWC2State *s = opaque; | ||
1195 | + | ||
1196 | + trace_usb_dwc2_work_timer(); | ||
1197 | + qemu_bh_schedule(s->async_bh); | ||
1198 | +} | ||
1199 | + | ||
1200 | +static void dwc2_reset_enter(Object *obj, ResetType type) | ||
1201 | +{ | ||
1202 | + DWC2Class *c = DWC2_GET_CLASS(obj); | ||
1203 | + DWC2State *s = DWC2_USB(obj); | ||
137 | + int i; | 1204 | + int i; |
138 | + uint32_t value = 0; | 1205 | + |
139 | + for (i = 0; i < 10; i++) { | 1206 | + trace_usb_dwc2_reset_enter(); |
140 | + uint32_t index = 10 * reg + i; | 1207 | + |
141 | + if (index < sizeof(s->fsel)) { | 1208 | + if (c->parent_phases.enter) { |
142 | + value |= (s->fsel[index] & 0x7) << (3 * i); | 1209 | + c->parent_phases.enter(obj, type); |
143 | + } | 1210 | + } |
144 | + } | 1211 | + |
145 | + return value; | 1212 | + timer_del(s->frame_timer); |
146 | +} | 1213 | + qemu_bh_cancel(s->async_bh); |
147 | + | 1214 | + |
148 | +static void gpfsel_set(BCM2835GpioState *s, uint8_t reg, uint32_t value) | 1215 | + if (s->uport.dev && s->uport.dev->attached) { |
149 | +{ | 1216 | + usb_detach(&s->uport); |
150 | + int i; | 1217 | + } |
151 | + for (i = 0; i < 10; i++) { | 1218 | + |
152 | + uint32_t index = 10 * reg + i; | 1219 | + dwc2_bus_stop(s); |
153 | + if (index < sizeof(s->fsel)) { | 1220 | + |
154 | + int fsel = (value >> (3 * i)) & 0x7; | 1221 | + s->gotgctl = GOTGCTL_BSESVLD | GOTGCTL_ASESVLD | GOTGCTL_CONID_B; |
155 | + s->fsel[index] = fsel; | 1222 | + s->gotgint = 0; |
156 | + } | 1223 | + s->gahbcfg = 0; |
157 | + } | 1224 | + s->gusbcfg = 5 << GUSBCFG_USBTRDTIM_SHIFT; |
158 | + | 1225 | + s->grstctl = GRSTCTL_AHBIDLE; |
159 | + /* SD controller selection (48-53) */ | 1226 | + s->gintsts = GINTSTS_CONIDSTSCHNG | GINTSTS_PTXFEMP | GINTSTS_NPTXFEMP | |
160 | + if (s->sd_fsel != 0 | 1227 | + GINTSTS_CURMODE_HOST; |
161 | + && (s->fsel[48] == 0) /* SD_CLK_R */ | 1228 | + s->gintmsk = 0; |
162 | + && (s->fsel[49] == 0) /* SD_CMD_R */ | 1229 | + s->grxstsr = 0; |
163 | + && (s->fsel[50] == 0) /* SD_DATA0_R */ | 1230 | + s->grxstsp = 0; |
164 | + && (s->fsel[51] == 0) /* SD_DATA1_R */ | 1231 | + s->grxfsiz = 1024; |
165 | + && (s->fsel[52] == 0) /* SD_DATA2_R */ | 1232 | + s->gnptxfsiz = 1024 << FIFOSIZE_DEPTH_SHIFT; |
166 | + && (s->fsel[53] == 0) /* SD_DATA3_R */ | 1233 | + s->gnptxsts = (4 << FIFOSIZE_DEPTH_SHIFT) | 1024; |
167 | + ) { | 1234 | + s->gi2cctl = GI2CCTL_I2CDATSE0 | GI2CCTL_ACK; |
168 | + /* SDHCI controller selected */ | 1235 | + s->gpvndctl = 0; |
169 | + sdbus_reparent_card(s->sdbus_sdhost, s->sdbus_sdhci); | 1236 | + s->ggpio = 0; |
170 | + s->sd_fsel = 0; | 1237 | + s->guid = 0; |
171 | + } else if (s->sd_fsel != 4 | 1238 | + s->gsnpsid = 0x4f54294a; |
172 | + && (s->fsel[48] == 4) /* SD_CLK_R */ | 1239 | + s->ghwcfg1 = 0; |
173 | + && (s->fsel[49] == 4) /* SD_CMD_R */ | 1240 | + s->ghwcfg2 = (8 << GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT) | |
174 | + && (s->fsel[50] == 4) /* SD_DATA0_R */ | 1241 | + (4 << GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT) | |
175 | + && (s->fsel[51] == 4) /* SD_DATA1_R */ | 1242 | + (4 << GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT) | |
176 | + && (s->fsel[52] == 4) /* SD_DATA2_R */ | 1243 | + GHWCFG2_DYNAMIC_FIFO | |
177 | + && (s->fsel[53] == 4) /* SD_DATA3_R */ | 1244 | + GHWCFG2_PERIO_EP_SUPPORTED | |
178 | + ) { | 1245 | + ((DWC2_NB_CHAN - 1) << GHWCFG2_NUM_HOST_CHAN_SHIFT) | |
179 | + /* SDHost controller selected */ | 1246 | + (GHWCFG2_INT_DMA_ARCH << GHWCFG2_ARCHITECTURE_SHIFT) | |
180 | + sdbus_reparent_card(s->sdbus_sdhci, s->sdbus_sdhost); | 1247 | + (GHWCFG2_OP_MODE_NO_SRP_CAPABLE_HOST << GHWCFG2_OP_MODE_SHIFT); |
181 | + s->sd_fsel = 4; | 1248 | + s->ghwcfg3 = (4096 << GHWCFG3_DFIFO_DEPTH_SHIFT) | |
182 | + } | 1249 | + (4 << GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT) | |
183 | +} | 1250 | + (4 << GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT); |
184 | + | 1251 | + s->ghwcfg4 = 0; |
185 | +static int gpfsel_is_out(BCM2835GpioState *s, int index) | 1252 | + s->glpmcfg = 0; |
186 | +{ | 1253 | + s->gpwrdn = GPWRDN_PWRDNRSTN; |
187 | + if (index >= 0 && index < 54) { | 1254 | + s->gdfifocfg = 0; |
188 | + return s->fsel[index] == 1; | 1255 | + s->gadpctl = 0; |
189 | + } | 1256 | + s->grefclk = 0; |
190 | + return 0; | 1257 | + s->gintmsk2 = 0; |
191 | +} | 1258 | + s->gintsts2 = 0; |
192 | + | 1259 | + |
193 | +static void gpset(BCM2835GpioState *s, | 1260 | + s->hptxfsiz = 500 << FIFOSIZE_DEPTH_SHIFT; |
194 | + uint32_t val, uint8_t start, uint8_t count, uint32_t *lev) | 1261 | + |
195 | +{ | 1262 | + s->hcfg = 2 << HCFG_RESVALID_SHIFT; |
196 | + uint32_t changes = val & ~*lev; | 1263 | + s->hfir = 60000; |
197 | + uint32_t cur = 1; | 1264 | + s->hfnum = 0x3fff; |
198 | + | 1265 | + s->hptxsts = (16 << TXSTS_QSPCAVAIL_SHIFT) | 32768; |
199 | + int i; | 1266 | + s->haint = 0; |
200 | + for (i = 0; i < count; i++) { | 1267 | + s->haintmsk = 0; |
201 | + if ((changes & cur) && (gpfsel_is_out(s, start + i))) { | 1268 | + s->hprt0 = 0; |
202 | + qemu_set_irq(s->out[start + i], 1); | 1269 | + |
203 | + } | 1270 | + memset(s->hreg1, 0, sizeof(s->hreg1)); |
204 | + cur <<= 1; | 1271 | + memset(s->pcgreg, 0, sizeof(s->pcgreg)); |
205 | + } | 1272 | + |
206 | + | 1273 | + s->sof_time = 0; |
207 | + *lev |= val; | 1274 | + s->frame_number = 0; |
208 | +} | 1275 | + s->fi = USB_FRMINTVL - 1; |
209 | + | 1276 | + s->next_chan = 0; |
210 | +static void gpclr(BCM2835GpioState *s, | 1277 | + s->working = false; |
211 | + uint32_t val, uint8_t start, uint8_t count, uint32_t *lev) | 1278 | + |
212 | +{ | 1279 | + for (i = 0; i < DWC2_NB_CHAN; i++) { |
213 | + uint32_t changes = val & *lev; | 1280 | + s->packet[i].needs_service = false; |
214 | + uint32_t cur = 1; | 1281 | + } |
215 | + | 1282 | +} |
216 | + int i; | 1283 | + |
217 | + for (i = 0; i < count; i++) { | 1284 | +static void dwc2_reset_hold(Object *obj) |
218 | + if ((changes & cur) && (gpfsel_is_out(s, start + i))) { | 1285 | +{ |
219 | + qemu_set_irq(s->out[start + i], 0); | 1286 | + DWC2Class *c = DWC2_GET_CLASS(obj); |
220 | + } | 1287 | + DWC2State *s = DWC2_USB(obj); |
221 | + cur <<= 1; | 1288 | + |
222 | + } | 1289 | + trace_usb_dwc2_reset_hold(); |
223 | + | 1290 | + |
224 | + *lev &= ~val; | 1291 | + if (c->parent_phases.hold) { |
225 | +} | 1292 | + c->parent_phases.hold(obj); |
226 | + | 1293 | + } |
227 | +static uint64_t bcm2835_gpio_read(void *opaque, hwaddr offset, | 1294 | + |
228 | + unsigned size) | 1295 | + dwc2_update_irq(s); |
229 | +{ | 1296 | +} |
230 | + BCM2835GpioState *s = (BCM2835GpioState *)opaque; | 1297 | + |
231 | + | 1298 | +static void dwc2_reset_exit(Object *obj) |
232 | + switch (offset) { | 1299 | +{ |
233 | + case GPFSEL0: | 1300 | + DWC2Class *c = DWC2_GET_CLASS(obj); |
234 | + case GPFSEL1: | 1301 | + DWC2State *s = DWC2_USB(obj); |
235 | + case GPFSEL2: | 1302 | + |
236 | + case GPFSEL3: | 1303 | + trace_usb_dwc2_reset_exit(); |
237 | + case GPFSEL4: | 1304 | + |
238 | + case GPFSEL5: | 1305 | + if (c->parent_phases.exit) { |
239 | + return gpfsel_get(s, offset / 4); | 1306 | + c->parent_phases.exit(obj); |
240 | + case GPSET0: | 1307 | + } |
241 | + case GPSET1: | 1308 | + |
242 | + /* Write Only */ | 1309 | + s->hprt0 = HPRT0_PWR; |
243 | + return 0; | 1310 | + if (s->uport.dev && s->uport.dev->attached) { |
244 | + case GPCLR0: | 1311 | + usb_attach(&s->uport); |
245 | + case GPCLR1: | 1312 | + usb_device_reset(s->uport.dev); |
246 | + /* Write Only */ | 1313 | + } |
247 | + return 0; | 1314 | +} |
248 | + case GPLEV0: | 1315 | + |
249 | + return s->lev0; | 1316 | +static void dwc2_realize(DeviceState *dev, Error **errp) |
250 | + case GPLEV1: | 1317 | +{ |
251 | + return s->lev1; | 1318 | + SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
252 | + case GPEDS0: | 1319 | + DWC2State *s = DWC2_USB(dev); |
253 | + case GPEDS1: | 1320 | + Object *obj; |
254 | + case GPREN0: | 1321 | + Error *err = NULL; |
255 | + case GPREN1: | 1322 | + |
256 | + case GPFEN0: | 1323 | + obj = object_property_get_link(OBJECT(dev), "dma-mr", &err); |
257 | + case GPFEN1: | 1324 | + if (err) { |
258 | + case GPHEN0: | 1325 | + error_setg(errp, "dwc2: required dma-mr link not found: %s", |
259 | + case GPHEN1: | 1326 | + error_get_pretty(err)); |
260 | + case GPLEN0: | 1327 | + return; |
261 | + case GPLEN1: | 1328 | + } |
262 | + case GPAREN0: | 1329 | + assert(obj != NULL); |
263 | + case GPAREN1: | 1330 | + |
264 | + case GPAFEN0: | 1331 | + s->dma_mr = MEMORY_REGION(obj); |
265 | + case GPAFEN1: | 1332 | + address_space_init(&s->dma_as, s->dma_mr, "dwc2"); |
266 | + case GPPUD: | 1333 | + |
267 | + case GPPUDCLK0: | 1334 | + usb_bus_new(&s->bus, sizeof(s->bus), &dwc2_bus_ops, dev); |
268 | + case GPPUDCLK1: | 1335 | + usb_register_port(&s->bus, &s->uport, s, 0, &dwc2_port_ops, |
269 | + /* Not implemented */ | 1336 | + USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL | |
270 | + return 0; | 1337 | + (s->usb_version == 2 ? USB_SPEED_MASK_HIGH : 0)); |
271 | + default: | 1338 | + s->uport.dev = 0; |
272 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", | 1339 | + |
273 | + __func__, offset); | 1340 | + s->usb_frame_time = NANOSECONDS_PER_SECOND / 1000; /* 1000000 */ |
274 | + break; | 1341 | + if (NANOSECONDS_PER_SECOND >= USB_HZ_FS) { |
275 | + } | 1342 | + s->usb_bit_time = NANOSECONDS_PER_SECOND / USB_HZ_FS; /* 83.3 */ |
276 | + | 1343 | + } else { |
277 | + return 0; | 1344 | + s->usb_bit_time = 1; |
278 | +} | 1345 | + } |
279 | + | 1346 | + |
280 | +static void bcm2835_gpio_write(void *opaque, hwaddr offset, | 1347 | + s->fi = USB_FRMINTVL - 1; |
281 | + uint64_t value, unsigned size) | 1348 | + s->eof_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, dwc2_frame_boundary, s); |
282 | +{ | 1349 | + s->frame_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, dwc2_work_timer, s); |
283 | + BCM2835GpioState *s = (BCM2835GpioState *)opaque; | 1350 | + s->async_bh = qemu_bh_new(dwc2_work_bh, s); |
284 | + | 1351 | + |
285 | + switch (offset) { | 1352 | + sysbus_init_irq(sbd, &s->irq); |
286 | + case GPFSEL0: | 1353 | +} |
287 | + case GPFSEL1: | 1354 | + |
288 | + case GPFSEL2: | 1355 | +static void dwc2_init(Object *obj) |
289 | + case GPFSEL3: | 1356 | +{ |
290 | + case GPFSEL4: | 1357 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
291 | + case GPFSEL5: | 1358 | + DWC2State *s = DWC2_USB(obj); |
292 | + gpfsel_set(s, offset / 4, value); | 1359 | + |
293 | + break; | 1360 | + memory_region_init(&s->container, obj, "dwc2", DWC2_MMIO_SIZE); |
294 | + case GPSET0: | 1361 | + sysbus_init_mmio(sbd, &s->container); |
295 | + gpset(s, value, 0, 32, &s->lev0); | 1362 | + |
296 | + break; | 1363 | + memory_region_init_io(&s->hsotg, obj, &dwc2_mmio_hsotg_ops, s, |
297 | + case GPSET1: | 1364 | + "dwc2-io", 4 * KiB); |
298 | + gpset(s, value, 32, 22, &s->lev1); | 1365 | + memory_region_add_subregion(&s->container, 0x0000, &s->hsotg); |
299 | + break; | 1366 | + |
300 | + case GPCLR0: | 1367 | + memory_region_init_io(&s->fifos, obj, &dwc2_mmio_hreg2_ops, s, |
301 | + gpclr(s, value, 0, 32, &s->lev0); | 1368 | + "dwc2-fifo", 64 * KiB); |
302 | + break; | 1369 | + memory_region_add_subregion(&s->container, 0x1000, &s->fifos); |
303 | + case GPCLR1: | 1370 | +} |
304 | + gpclr(s, value, 32, 22, &s->lev1); | 1371 | + |
305 | + break; | 1372 | +static const VMStateDescription vmstate_dwc2_state_packet = { |
306 | + case GPLEV0: | 1373 | + .name = "dwc2/packet", |
307 | + case GPLEV1: | ||
308 | + /* Read Only */ | ||
309 | + break; | ||
310 | + case GPEDS0: | ||
311 | + case GPEDS1: | ||
312 | + case GPREN0: | ||
313 | + case GPREN1: | ||
314 | + case GPFEN0: | ||
315 | + case GPFEN1: | ||
316 | + case GPHEN0: | ||
317 | + case GPHEN1: | ||
318 | + case GPLEN0: | ||
319 | + case GPLEN1: | ||
320 | + case GPAREN0: | ||
321 | + case GPAREN1: | ||
322 | + case GPAFEN0: | ||
323 | + case GPAFEN1: | ||
324 | + case GPPUD: | ||
325 | + case GPPUDCLK0: | ||
326 | + case GPPUDCLK1: | ||
327 | + /* Not implemented */ | ||
328 | + break; | ||
329 | + default: | ||
330 | + goto err_out; | ||
331 | + } | ||
332 | + return; | ||
333 | + | ||
334 | +err_out: | ||
335 | + qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", | ||
336 | + __func__, offset); | ||
337 | +} | ||
338 | + | ||
339 | +static void bcm2835_gpio_reset(DeviceState *dev) | ||
340 | +{ | ||
341 | + BCM2835GpioState *s = BCM2835_GPIO(dev); | ||
342 | + | ||
343 | + int i; | ||
344 | + for (i = 0; i < 6; i++) { | ||
345 | + gpfsel_set(s, i, 0); | ||
346 | + } | ||
347 | + | ||
348 | + s->sd_fsel = 0; | ||
349 | + | ||
350 | + /* SDHCI is selected by default */ | ||
351 | + sdbus_reparent_card(&s->sdbus, s->sdbus_sdhci); | ||
352 | + | ||
353 | + s->lev0 = 0; | ||
354 | + s->lev1 = 0; | ||
355 | +} | ||
356 | + | ||
357 | +static const MemoryRegionOps bcm2835_gpio_ops = { | ||
358 | + .read = bcm2835_gpio_read, | ||
359 | + .write = bcm2835_gpio_write, | ||
360 | + .endianness = DEVICE_NATIVE_ENDIAN, | ||
361 | +}; | ||
362 | + | ||
363 | +static const VMStateDescription vmstate_bcm2835_gpio = { | ||
364 | + .name = "bcm2835_gpio", | ||
365 | + .version_id = 1, | 1374 | + .version_id = 1, |
366 | + .minimum_version_id = 1, | 1375 | + .minimum_version_id = 1, |
367 | + .fields = (VMStateField[]) { | 1376 | + .fields = (VMStateField[]) { |
368 | + VMSTATE_UINT8_ARRAY(fsel, BCM2835GpioState, 54), | 1377 | + VMSTATE_UINT32(devadr, DWC2Packet), |
369 | + VMSTATE_UINT32(lev0, BCM2835GpioState), | 1378 | + VMSTATE_UINT32(epnum, DWC2Packet), |
370 | + VMSTATE_UINT32(lev1, BCM2835GpioState), | 1379 | + VMSTATE_UINT32(epdir, DWC2Packet), |
371 | + VMSTATE_UINT8(sd_fsel, BCM2835GpioState), | 1380 | + VMSTATE_UINT32(mps, DWC2Packet), |
1381 | + VMSTATE_UINT32(pid, DWC2Packet), | ||
1382 | + VMSTATE_UINT32(index, DWC2Packet), | ||
1383 | + VMSTATE_UINT32(pcnt, DWC2Packet), | ||
1384 | + VMSTATE_UINT32(len, DWC2Packet), | ||
1385 | + VMSTATE_INT32(async, DWC2Packet), | ||
1386 | + VMSTATE_BOOL(small, DWC2Packet), | ||
1387 | + VMSTATE_BOOL(needs_service, DWC2Packet), | ||
372 | + VMSTATE_END_OF_LIST() | 1388 | + VMSTATE_END_OF_LIST() |
373 | + } | 1389 | + }, |
374 | +}; | 1390 | +}; |
375 | + | 1391 | + |
376 | +static void bcm2835_gpio_init(Object *obj) | 1392 | +const VMStateDescription vmstate_dwc2_state = { |
377 | +{ | 1393 | + .name = "dwc2", |
378 | + BCM2835GpioState *s = BCM2835_GPIO(obj); | 1394 | + .version_id = 1, |
379 | + DeviceState *dev = DEVICE(obj); | 1395 | + .minimum_version_id = 1, |
380 | + SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | 1396 | + .fields = (VMStateField[]) { |
381 | + | 1397 | + VMSTATE_UINT32_ARRAY(glbreg, DWC2State, |
382 | + qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), | 1398 | + DWC2_GLBREG_SIZE / sizeof(uint32_t)), |
383 | + TYPE_SD_BUS, DEVICE(s), "sd-bus"); | 1399 | + VMSTATE_UINT32_ARRAY(fszreg, DWC2State, |
384 | + | 1400 | + DWC2_FSZREG_SIZE / sizeof(uint32_t)), |
385 | + memory_region_init_io(&s->iomem, obj, | 1401 | + VMSTATE_UINT32_ARRAY(hreg0, DWC2State, |
386 | + &bcm2835_gpio_ops, s, "bcm2835_gpio", 0x1000); | 1402 | + DWC2_HREG0_SIZE / sizeof(uint32_t)), |
387 | + sysbus_init_mmio(sbd, &s->iomem); | 1403 | + VMSTATE_UINT32_ARRAY(hreg1, DWC2State, |
388 | + qdev_init_gpio_out(dev, s->out, 54); | 1404 | + DWC2_HREG1_SIZE / sizeof(uint32_t)), |
389 | +} | 1405 | + VMSTATE_UINT32_ARRAY(pcgreg, DWC2State, |
390 | + | 1406 | + DWC2_PCGREG_SIZE / sizeof(uint32_t)), |
391 | +static void bcm2835_gpio_realize(DeviceState *dev, Error **errp) | 1407 | + |
392 | +{ | 1408 | + VMSTATE_TIMER_PTR(eof_timer, DWC2State), |
393 | + BCM2835GpioState *s = BCM2835_GPIO(dev); | 1409 | + VMSTATE_TIMER_PTR(frame_timer, DWC2State), |
394 | + Object *obj; | 1410 | + VMSTATE_INT64(sof_time, DWC2State), |
395 | + Error *err = NULL; | 1411 | + VMSTATE_INT64(usb_frame_time, DWC2State), |
396 | + | 1412 | + VMSTATE_INT64(usb_bit_time, DWC2State), |
397 | + obj = object_property_get_link(OBJECT(dev), "sdbus-sdhci", &err); | 1413 | + VMSTATE_UINT32(usb_version, DWC2State), |
398 | + if (obj == NULL) { | 1414 | + VMSTATE_UINT16(frame_number, DWC2State), |
399 | + error_setg(errp, "%s: required sdhci link not found: %s", | 1415 | + VMSTATE_UINT16(fi, DWC2State), |
400 | + __func__, error_get_pretty(err)); | 1416 | + VMSTATE_UINT16(next_chan, DWC2State), |
401 | + return; | 1417 | + VMSTATE_BOOL(working, DWC2State), |
402 | + } | 1418 | + |
403 | + s->sdbus_sdhci = SD_BUS(obj); | 1419 | + VMSTATE_STRUCT_ARRAY(packet, DWC2State, DWC2_NB_CHAN, 1, |
404 | + | 1420 | + vmstate_dwc2_state_packet, DWC2Packet), |
405 | + obj = object_property_get_link(OBJECT(dev), "sdbus-sdhost", &err); | 1421 | + VMSTATE_UINT8_2DARRAY(usb_buf, DWC2State, DWC2_NB_CHAN, |
406 | + if (obj == NULL) { | 1422 | + DWC2_MAX_XFER_SIZE), |
407 | + error_setg(errp, "%s: required sdhost link not found: %s", | 1423 | + |
408 | + __func__, error_get_pretty(err)); | 1424 | + VMSTATE_END_OF_LIST() |
409 | + return; | 1425 | + } |
410 | + } | 1426 | +}; |
411 | + s->sdbus_sdhost = SD_BUS(obj); | 1427 | + |
412 | +} | 1428 | +static Property dwc2_usb_properties[] = { |
413 | + | 1429 | + DEFINE_PROP_UINT32("usb_version", DWC2State, usb_version, 2), |
414 | +static void bcm2835_gpio_class_init(ObjectClass *klass, void *data) | 1430 | + DEFINE_PROP_END_OF_LIST(), |
1431 | +}; | ||
1432 | + | ||
1433 | +static void dwc2_class_init(ObjectClass *klass, void *data) | ||
415 | +{ | 1434 | +{ |
416 | + DeviceClass *dc = DEVICE_CLASS(klass); | 1435 | + DeviceClass *dc = DEVICE_CLASS(klass); |
417 | + | 1436 | + DWC2Class *c = DWC2_CLASS(klass); |
418 | + dc->vmsd = &vmstate_bcm2835_gpio; | 1437 | + ResettableClass *rc = RESETTABLE_CLASS(klass); |
419 | + dc->realize = &bcm2835_gpio_realize; | 1438 | + |
420 | + dc->reset = &bcm2835_gpio_reset; | 1439 | + dc->realize = dwc2_realize; |
421 | +} | 1440 | + dc->vmsd = &vmstate_dwc2_state; |
422 | + | 1441 | + set_bit(DEVICE_CATEGORY_USB, dc->categories); |
423 | +static const TypeInfo bcm2835_gpio_info = { | 1442 | + device_class_set_props(dc, dwc2_usb_properties); |
424 | + .name = TYPE_BCM2835_GPIO, | 1443 | + resettable_class_set_parent_phases(rc, dwc2_reset_enter, dwc2_reset_hold, |
1444 | + dwc2_reset_exit, &c->parent_phases); | ||
1445 | +} | ||
1446 | + | ||
1447 | +static const TypeInfo dwc2_usb_type_info = { | ||
1448 | + .name = TYPE_DWC2_USB, | ||
425 | + .parent = TYPE_SYS_BUS_DEVICE, | 1449 | + .parent = TYPE_SYS_BUS_DEVICE, |
426 | + .instance_size = sizeof(BCM2835GpioState), | 1450 | + .instance_size = sizeof(DWC2State), |
427 | + .instance_init = bcm2835_gpio_init, | 1451 | + .instance_init = dwc2_init, |
428 | + .class_init = bcm2835_gpio_class_init, | 1452 | + .class_size = sizeof(DWC2Class), |
429 | +}; | 1453 | + .class_init = dwc2_class_init, |
430 | + | 1454 | +}; |
431 | +static void bcm2835_gpio_register_types(void) | 1455 | + |
432 | +{ | 1456 | +static void dwc2_usb_register_types(void) |
433 | + type_register_static(&bcm2835_gpio_info); | 1457 | +{ |
434 | +} | 1458 | + type_register_static(&dwc2_usb_type_info); |
435 | + | 1459 | +} |
436 | +type_init(bcm2835_gpio_register_types) | 1460 | + |
1461 | +type_init(dwc2_usb_register_types) | ||
1462 | diff --git a/hw/usb/Kconfig b/hw/usb/Kconfig | ||
1463 | index XXXXXXX..XXXXXXX 100644 | ||
1464 | --- a/hw/usb/Kconfig | ||
1465 | +++ b/hw/usb/Kconfig | ||
1466 | @@ -XXX,XX +XXX,XX @@ config USB_MUSB | ||
1467 | bool | ||
1468 | select USB | ||
1469 | |||
1470 | +config USB_DWC2 | ||
1471 | + bool | ||
1472 | + default y | ||
1473 | + select USB | ||
1474 | + | ||
1475 | config TUSB6010 | ||
1476 | bool | ||
1477 | select USB_MUSB | ||
1478 | diff --git a/hw/usb/Makefile.objs b/hw/usb/Makefile.objs | ||
1479 | index XXXXXXX..XXXXXXX 100644 | ||
1480 | --- a/hw/usb/Makefile.objs | ||
1481 | +++ b/hw/usb/Makefile.objs | ||
1482 | @@ -XXX,XX +XXX,XX @@ common-obj-$(CONFIG_USB_EHCI_SYSBUS) += hcd-ehci-sysbus.o | ||
1483 | common-obj-$(CONFIG_USB_XHCI) += hcd-xhci.o | ||
1484 | common-obj-$(CONFIG_USB_XHCI_NEC) += hcd-xhci-nec.o | ||
1485 | common-obj-$(CONFIG_USB_MUSB) += hcd-musb.o | ||
1486 | +common-obj-$(CONFIG_USB_DWC2) += hcd-dwc2.o | ||
1487 | |||
1488 | common-obj-$(CONFIG_TUSB6010) += tusb6010.o | ||
1489 | common-obj-$(CONFIG_IMX) += chipidea.o | ||
1490 | diff --git a/hw/usb/trace-events b/hw/usb/trace-events | ||
1491 | index XXXXXXX..XXXXXXX 100644 | ||
1492 | --- a/hw/usb/trace-events | ||
1493 | +++ b/hw/usb/trace-events | ||
1494 | @@ -XXX,XX +XXX,XX @@ usb_xhci_xfer_error(void *xfer, uint32_t ret) "%p: ret %d" | ||
1495 | usb_xhci_unimplemented(const char *item, int nr) "%s (0x%x)" | ||
1496 | usb_xhci_enforced_limit(const char *item) "%s" | ||
1497 | |||
1498 | +# hcd-dwc2.c | ||
1499 | +usb_dwc2_update_irq(uint32_t level) "level=%d" | ||
1500 | +usb_dwc2_raise_global_irq(uint32_t intr) "0x%08x" | ||
1501 | +usb_dwc2_lower_global_irq(uint32_t intr) "0x%08x" | ||
1502 | +usb_dwc2_raise_host_irq(uint32_t intr) "0x%04x" | ||
1503 | +usb_dwc2_lower_host_irq(uint32_t intr) "0x%04x" | ||
1504 | +usb_dwc2_sof(int64_t next) "next SOF %" PRId64 | ||
1505 | +usb_dwc2_bus_start(void) "start SOFs" | ||
1506 | +usb_dwc2_bus_stop(void) "stop SOFs" | ||
1507 | +usb_dwc2_find_device(uint8_t addr) "%d" | ||
1508 | +usb_dwc2_port_disabled(uint32_t pnum) "port %d disabled" | ||
1509 | +usb_dwc2_device_found(uint32_t pnum) "device found on port %d" | ||
1510 | +usb_dwc2_device_not_found(void) "device not found" | ||
1511 | +usb_dwc2_handle_packet(uint32_t chan, void *dev, void *pkt, uint32_t ep, const char *type, const char *dir, uint32_t mps, uint32_t len, uint32_t pcnt) "ch %d dev %p pkt %p ep %d type %s dir %s mps %d len %d pcnt %d" | ||
1512 | +usb_dwc2_memory_read(uint32_t addr, uint32_t len) "addr %d len %d" | ||
1513 | +usb_dwc2_packet_status(const char *status, uint32_t len) "status %s len %d" | ||
1514 | +usb_dwc2_packet_error(const char *status) "ERROR %s" | ||
1515 | +usb_dwc2_async_packet(void *pkt, uint32_t chan, void *dev, uint32_t ep, const char *dir, uint32_t len) "pkt %p ch %d dev %p ep %d %s len %d" | ||
1516 | +usb_dwc2_memory_write(uint32_t addr, uint32_t len) "addr %d len %d" | ||
1517 | +usb_dwc2_packet_done(const char *status, uint32_t actual, uint32_t len, uint32_t pcnt) "status %s actual %d len %d pcnt %d" | ||
1518 | +usb_dwc2_packet_next(const char *status, uint32_t len, uint32_t pcnt) "status %s len %d pcnt %d" | ||
1519 | +usb_dwc2_attach(void *port) "port %p" | ||
1520 | +usb_dwc2_attach_speed(const char *speed) "%s-speed device attached" | ||
1521 | +usb_dwc2_detach(void *port) "port %p" | ||
1522 | +usb_dwc2_child_detach(void *port, void *child) "port %p child %p" | ||
1523 | +usb_dwc2_wakeup(void *port) "port %p" | ||
1524 | +usb_dwc2_async_packet_complete(void *port, void *pkt, uint32_t chan, void *dev, uint32_t ep, const char *dir, uint32_t len) "port %p packet %p ch %d dev %p ep %d %s len %d" | ||
1525 | +usb_dwc2_work_bh(void) "" | ||
1526 | +usb_dwc2_work_bh_service(uint32_t first, uint32_t current, void *dev, uint32_t ep) "first %d servicing %d dev %p ep %d" | ||
1527 | +usb_dwc2_work_bh_next(uint32_t chan) "next %d" | ||
1528 | +usb_dwc2_enable_chan(uint32_t chan, void *dev, void *pkt, uint32_t ep) "ch %d dev %p pkt %p ep %d" | ||
1529 | +usb_dwc2_glbreg_read(uint64_t addr, const char *reg, uint32_t val) " 0x%04" PRIx64 " %s val 0x%08x" | ||
1530 | +usb_dwc2_glbreg_write(uint64_t addr, const char *reg, uint64_t val, uint32_t old, uint64_t result) "0x%04" PRIx64 " %s val 0x%08" PRIx64 " old 0x%08x result 0x%08" PRIx64 | ||
1531 | +usb_dwc2_fszreg_read(uint64_t addr, uint32_t val) " 0x%04" PRIx64 " HPTXFSIZ val 0x%08x" | ||
1532 | +usb_dwc2_fszreg_write(uint64_t addr, uint64_t val, uint32_t old, uint64_t result) "0x%04" PRIx64 " HPTXFSIZ val 0x%08" PRIx64 " old 0x%08x result 0x%08" PRIx64 | ||
1533 | +usb_dwc2_hreg0_read(uint64_t addr, const char *reg, uint32_t val) " 0x%04" PRIx64 " %s val 0x%08x" | ||
1534 | +usb_dwc2_hreg0_write(uint64_t addr, const char *reg, uint64_t val, uint32_t old, uint64_t result) " 0x%04" PRIx64 " %s val 0x%08" PRIx64 " old 0x%08x result 0x%08" PRIx64 | ||
1535 | +usb_dwc2_hreg1_read(uint64_t addr, const char *reg, uint64_t chan, uint32_t val) " 0x%04" PRIx64 " %s%" PRId64 " val 0x%08x" | ||
1536 | +usb_dwc2_hreg1_write(uint64_t addr, const char *reg, uint64_t chan, uint64_t val, uint32_t old, uint64_t result) " 0x%04" PRIx64 " %s%" PRId64 " val 0x%08" PRIx64 " old 0x%08x result 0x%08" PRIx64 | ||
1537 | +usb_dwc2_pcgreg_read(uint64_t addr, const char *reg, uint32_t val) " 0x%04" PRIx64 " %s val 0x%08x" | ||
1538 | +usb_dwc2_pcgreg_write(uint64_t addr, const char *reg, uint64_t val, uint32_t old, uint64_t result) "0x%04" PRIx64 " %s val 0x%08" PRIx64 " old 0x%08x result 0x%08" PRIx64 | ||
1539 | +usb_dwc2_hreg2_read(uint64_t addr, uint64_t fifo, uint32_t val) " 0x%04" PRIx64 " FIFO%" PRId64 " val 0x%08x" | ||
1540 | +usb_dwc2_hreg2_write(uint64_t addr, uint64_t fifo, uint64_t val, uint32_t old, uint64_t result) " 0x%04" PRIx64 " FIFO%" PRId64 " val 0x%08" PRIx64 " old 0x%08x result 0x%08" PRIx64 | ||
1541 | +usb_dwc2_hreg0_action(const char *s) "%s" | ||
1542 | +usb_dwc2_wakeup_endpoint(void *ep, uint32_t stream) "endp %p stream %d" | ||
1543 | +usb_dwc2_work_timer(void) "" | ||
1544 | +usb_dwc2_reset_enter(void) "=== RESET enter ===" | ||
1545 | +usb_dwc2_reset_hold(void) "=== RESET hold ===" | ||
1546 | +usb_dwc2_reset_exit(void) "=== RESET exit ===" | ||
1547 | + | ||
1548 | # desc.c | ||
1549 | usb_desc_device(int addr, int len, int ret) "dev %d query device, len %d, ret %d" | ||
1550 | usb_desc_device_qualifier(int addr, int len, int ret) "dev %d query device qualifier, len %d, ret %d" | ||
437 | -- | 1551 | -- |
438 | 2.7.4 | 1552 | 2.20.1 |
439 | 1553 | ||
440 | 1554 | diff view generated by jsdifflib |
1 | From: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | 1 | From: Paul Zimmerman <pauldzim@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | Add gicv3state void pointer to CPUARMState struct | 3 | The dwc-hsotg (dwc2) USB host depends on a short packet to |
4 | to store GICv3CPUState. | 4 | indicate the end of an IN transfer. The usb-storage driver |
5 | currently doesn't provide this, so fix it. | ||
5 | 6 | ||
6 | In case of usecase like CPU reset, we need to reset | 7 | I have tested this change rather extensively using a PC |
7 | GICv3CPUState of the CPU. In such scenario, this pointer | 8 | emulation with xhci, ehci, and uhci controllers, and have |
8 | becomes handy. | 9 | not observed any regressions. |
9 | 10 | ||
10 | Signed-off-by: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | 11 | Signed-off-by: Paul Zimmerman <pauldzim@gmail.com> |
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Message-id: 20200520235349.21215-6-pauldzim@gmail.com |
12 | Reviewed-by: Eric Auger <eric.auger@redhat.com> | ||
13 | Message-id: 1487850673-26455-5-git-send-email-vijay.kilari@gmail.com | ||
14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
15 | --- | 14 | --- |
16 | hw/intc/gicv3_internal.h | 2 ++ | 15 | hw/usb/dev-storage.c | 15 ++++++++++++++- |
17 | target/arm/cpu.h | 2 ++ | 16 | 1 file changed, 14 insertions(+), 1 deletion(-) |
18 | hw/intc/arm_gicv3_common.c | 2 ++ | ||
19 | hw/intc/arm_gicv3_cpuif.c | 8 ++++++++ | ||
20 | 4 files changed, 14 insertions(+) | ||
21 | 17 | ||
22 | diff --git a/hw/intc/gicv3_internal.h b/hw/intc/gicv3_internal.h | 18 | diff --git a/hw/usb/dev-storage.c b/hw/usb/dev-storage.c |
23 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
24 | --- a/hw/intc/gicv3_internal.h | 20 | --- a/hw/usb/dev-storage.c |
25 | +++ b/hw/intc/gicv3_internal.h | 21 | +++ b/hw/usb/dev-storage.c |
26 | @@ -XXX,XX +XXX,XX @@ static inline void gicv3_cache_all_target_cpustates(GICv3State *s) | 22 | @@ -XXX,XX +XXX,XX @@ static void usb_msd_copy_data(MSDState *s, USBPacket *p) |
27 | } | 23 | usb_packet_copy(p, scsi_req_get_buf(s->req) + s->scsi_off, len); |
28 | } | 24 | s->scsi_len -= len; |
29 | 25 | s->scsi_off += len; | |
30 | +void gicv3_set_gicv3state(CPUState *cpu, GICv3CPUState *s); | 26 | + if (len > s->data_len) { |
31 | + | 27 | + len = s->data_len; |
32 | #endif /* QEMU_ARM_GICV3_INTERNAL_H */ | 28 | + } |
33 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 29 | s->data_len -= len; |
34 | index XXXXXXX..XXXXXXX 100644 | 30 | if (s->scsi_len == 0 || s->data_len == 0) { |
35 | --- a/target/arm/cpu.h | 31 | scsi_req_continue(s->req); |
36 | +++ b/target/arm/cpu.h | 32 | @@ -XXX,XX +XXX,XX @@ static void usb_msd_command_complete(SCSIRequest *req, uint32_t status, size_t r |
37 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 33 | if (s->data_len) { |
38 | 34 | int len = (p->iov.size - p->actual_length); | |
39 | void *nvic; | 35 | usb_packet_skip(p, len); |
40 | const struct arm_boot_info *boot_info; | 36 | + if (len > s->data_len) { |
41 | + /* Store GICv3CPUState to access from this struct */ | 37 | + len = s->data_len; |
42 | + void *gicv3state; | 38 | + } |
43 | } CPUARMState; | 39 | s->data_len -= len; |
44 | 40 | } | |
45 | /** | 41 | if (s->data_len == 0) { |
46 | diff --git a/hw/intc/arm_gicv3_common.c b/hw/intc/arm_gicv3_common.c | 42 | @@ -XXX,XX +XXX,XX @@ static void usb_msd_handle_data(USBDevice *dev, USBPacket *p) |
47 | index XXXXXXX..XXXXXXX 100644 | 43 | int len = p->iov.size - p->actual_length; |
48 | --- a/hw/intc/arm_gicv3_common.c | 44 | if (len) { |
49 | +++ b/hw/intc/arm_gicv3_common.c | 45 | usb_packet_skip(p, len); |
50 | @@ -XXX,XX +XXX,XX @@ static void arm_gicv3_common_realize(DeviceState *dev, Error **errp) | 46 | + if (len > s->data_len) { |
51 | 47 | + len = s->data_len; | |
52 | s->cpu[i].cpu = cpu; | 48 | + } |
53 | s->cpu[i].gic = s; | 49 | s->data_len -= len; |
54 | + /* Store GICv3CPUState in CPUARMState gicv3state pointer */ | 50 | if (s->data_len == 0) { |
55 | + gicv3_set_gicv3state(cpu, &s->cpu[i]); | 51 | s->mode = USB_MSDM_CSW; |
56 | 52 | @@ -XXX,XX +XXX,XX @@ static void usb_msd_handle_data(USBDevice *dev, USBPacket *p) | |
57 | /* Pre-construct the GICR_TYPER: | 53 | int len = p->iov.size - p->actual_length; |
58 | * For our implementation: | 54 | if (len) { |
59 | diff --git a/hw/intc/arm_gicv3_cpuif.c b/hw/intc/arm_gicv3_cpuif.c | 55 | usb_packet_skip(p, len); |
60 | index XXXXXXX..XXXXXXX 100644 | 56 | + if (len > s->data_len) { |
61 | --- a/hw/intc/arm_gicv3_cpuif.c | 57 | + len = s->data_len; |
62 | +++ b/hw/intc/arm_gicv3_cpuif.c | 58 | + } |
63 | @@ -XXX,XX +XXX,XX @@ | 59 | s->data_len -= len; |
64 | #include "gicv3_internal.h" | 60 | if (s->data_len == 0) { |
65 | #include "cpu.h" | 61 | s->mode = USB_MSDM_CSW; |
66 | 62 | } | |
67 | +void gicv3_set_gicv3state(CPUState *cpu, GICv3CPUState *s) | 63 | } |
68 | +{ | 64 | } |
69 | + ARMCPU *arm_cpu = ARM_CPU(cpu); | 65 | - if (p->actual_length < p->iov.size) { |
70 | + CPUARMState *env = &arm_cpu->env; | 66 | + if (p->actual_length < p->iov.size && (p->short_not_ok || |
71 | + | 67 | + s->scsi_len >= p->ep->max_packet_size)) { |
72 | + env->gicv3state = (void *)s; | 68 | DPRINTF("Deferring packet %p [wait data-in]\n", p); |
73 | +}; | 69 | s->packet = p; |
74 | + | 70 | p->status = USB_RET_ASYNC; |
75 | static GICv3CPUState *icc_cs_from_env(CPUARMState *env) | ||
76 | { | ||
77 | /* Given the CPU, find the right GICv3CPUState struct. | ||
78 | -- | 71 | -- |
79 | 2.7.4 | 72 | 2.20.1 |
80 | 73 | ||
81 | 74 | diff view generated by jsdifflib |
1 | From: Clement Deschamps <clement.deschamps@antfield.fr> | 1 | From: Paul Zimmerman <pauldzim@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | This adds the bcm2835_sdhost and bcm2835_gpio to the BCM2835 platform. | 3 | Wire the dwc-hsotg (dwc2) emulation into Qemu |
4 | 4 | ||
5 | For supporting the SD controller selection (alternate function of GPIOs | 5 | Signed-off-by: Paul Zimmerman <pauldzim@gmail.com> |
6 | 48-53), the bcm2835_gpio now exposes an sdbus. | 6 | Reviewed-by: Philippe Mathieu-Daude <f4bug@amsat.org> |
7 | It also has a link to both the sdbus of sdhci and sdhost controllers, | 7 | Message-id: 20200520235349.21215-7-pauldzim@gmail.com |
8 | and the card is reparented from one bus to another when the alternate | ||
9 | function of GPIOs 48-53 is modified. | ||
10 | |||
11 | Signed-off-by: Clement Deschamps <clement.deschamps@antfield.fr> | ||
12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
14 | Message-id: 1488293711-14195-5-git-send-email-peter.maydell@linaro.org | ||
15 | Message-id: 20170224164021.9066-5-clement.deschamps@antfield.fr | ||
16 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | --- | 9 | --- |
19 | include/hw/arm/bcm2835_peripherals.h | 4 ++++ | 10 | include/hw/arm/bcm2835_peripherals.h | 3 ++- |
20 | hw/arm/bcm2835_peripherals.c | 43 ++++++++++++++++++++++++++++++++++-- | 11 | hw/arm/bcm2835_peripherals.c | 21 ++++++++++++++++++++- |
21 | 2 files changed, 45 insertions(+), 2 deletions(-) | 12 | 2 files changed, 22 insertions(+), 2 deletions(-) |
22 | 13 | ||
23 | diff --git a/include/hw/arm/bcm2835_peripherals.h b/include/hw/arm/bcm2835_peripherals.h | 14 | diff --git a/include/hw/arm/bcm2835_peripherals.h b/include/hw/arm/bcm2835_peripherals.h |
24 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
25 | --- a/include/hw/arm/bcm2835_peripherals.h | 16 | --- a/include/hw/arm/bcm2835_peripherals.h |
26 | +++ b/include/hw/arm/bcm2835_peripherals.h | 17 | +++ b/include/hw/arm/bcm2835_peripherals.h |
27 | @@ -XXX,XX +XXX,XX @@ | 18 | @@ -XXX,XX +XXX,XX @@ |
28 | #include "hw/misc/bcm2835_rng.h" | 19 | #include "hw/sd/bcm2835_sdhost.h" |
29 | #include "hw/misc/bcm2835_mbox.h" | 20 | #include "hw/gpio/bcm2835_gpio.h" |
30 | #include "hw/sd/sdhci.h" | 21 | #include "hw/timer/bcm2835_systmr.h" |
31 | +#include "hw/sd/bcm2835_sdhost.h" | 22 | +#include "hw/usb/hcd-dwc2.h" |
32 | +#include "hw/gpio/bcm2835_gpio.h" | 23 | #include "hw/misc/unimp.h" |
33 | 24 | ||
34 | #define TYPE_BCM2835_PERIPHERALS "bcm2835-peripherals" | 25 | #define TYPE_BCM2835_PERIPHERALS "bcm2835-peripherals" |
35 | #define BCM2835_PERIPHERALS(obj) \ | ||
36 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM2835PeripheralState { | 26 | @@ -XXX,XX +XXX,XX @@ typedef struct BCM2835PeripheralState { |
37 | BCM2835RngState rng; | 27 | UnimplementedDeviceState ave0; |
38 | BCM2835MboxState mboxes; | 28 | UnimplementedDeviceState bscsl; |
39 | SDHCIState sdhci; | 29 | UnimplementedDeviceState smi; |
40 | + BCM2835SDHostState sdhost; | 30 | - UnimplementedDeviceState dwc2; |
41 | + BCM2835GpioState gpio; | 31 | + DWC2State dwc2; |
32 | UnimplementedDeviceState sdramc; | ||
42 | } BCM2835PeripheralState; | 33 | } BCM2835PeripheralState; |
43 | 34 | ||
44 | #endif /* BCM2835_PERIPHERALS_H */ | ||
45 | diff --git a/hw/arm/bcm2835_peripherals.c b/hw/arm/bcm2835_peripherals.c | 35 | diff --git a/hw/arm/bcm2835_peripherals.c b/hw/arm/bcm2835_peripherals.c |
46 | index XXXXXXX..XXXXXXX 100644 | 36 | index XXXXXXX..XXXXXXX 100644 |
47 | --- a/hw/arm/bcm2835_peripherals.c | 37 | --- a/hw/arm/bcm2835_peripherals.c |
48 | +++ b/hw/arm/bcm2835_peripherals.c | 38 | +++ b/hw/arm/bcm2835_peripherals.c |
49 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_init(Object *obj) | 39 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_init(Object *obj) |
50 | object_property_add_child(obj, "sdhci", OBJECT(&s->sdhci), NULL); | 40 | /* Mphi */ |
51 | qdev_set_parent_bus(DEVICE(&s->sdhci), sysbus_get_default()); | 41 | sysbus_init_child_obj(obj, "mphi", &s->mphi, sizeof(s->mphi), |
52 | 42 | TYPE_BCM2835_MPHI); | |
53 | + /* SDHOST */ | ||
54 | + object_initialize(&s->sdhost, sizeof(s->sdhost), TYPE_BCM2835_SDHOST); | ||
55 | + object_property_add_child(obj, "sdhost", OBJECT(&s->sdhost), NULL); | ||
56 | + qdev_set_parent_bus(DEVICE(&s->sdhost), sysbus_get_default()); | ||
57 | + | 43 | + |
58 | /* DMA Channels */ | 44 | + /* DWC2 */ |
59 | object_initialize(&s->dma, sizeof(s->dma), TYPE_BCM2835_DMA); | 45 | + sysbus_init_child_obj(obj, "dwc2", &s->dwc2, sizeof(s->dwc2), |
60 | object_property_add_child(obj, "dma", OBJECT(&s->dma), NULL); | 46 | + TYPE_DWC2_USB); |
61 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_init(Object *obj) | ||
62 | |||
63 | object_property_add_const_link(OBJECT(&s->dma), "dma-mr", | ||
64 | OBJECT(&s->gpu_bus_mr), &error_abort); | ||
65 | + | 47 | + |
66 | + /* GPIO */ | 48 | + object_property_add_const_link(OBJECT(&s->dwc2), "dma-mr", |
67 | + object_initialize(&s->gpio, sizeof(s->gpio), TYPE_BCM2835_GPIO); | 49 | + OBJECT(&s->gpu_bus_mr)); |
68 | + object_property_add_child(obj, "gpio", OBJECT(&s->gpio), NULL); | ||
69 | + qdev_set_parent_bus(DEVICE(&s->gpio), sysbus_get_default()); | ||
70 | + | ||
71 | + object_property_add_const_link(OBJECT(&s->gpio), "sdbus-sdhci", | ||
72 | + OBJECT(&s->sdhci.sdbus), &error_abort); | ||
73 | + object_property_add_const_link(OBJECT(&s->gpio), "sdbus-sdhost", | ||
74 | + OBJECT(&s->sdhost.sdbus), &error_abort); | ||
75 | } | 50 | } |
76 | 51 | ||
77 | static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | 52 | static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) |
78 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | 53 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) |
79 | sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0, | ||
80 | qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, | 54 | qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, |
81 | INTERRUPT_ARASANSDIO)); | 55 | INTERRUPT_HOSTPORT)); |
82 | - object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->sdhci), "sd-bus", | 56 | |
83 | - &err); | 57 | + /* DWC2 */ |
84 | + | 58 | + object_property_set_bool(OBJECT(&s->dwc2), true, "realized", &err); |
85 | + /* SDHOST */ | ||
86 | + object_property_set_bool(OBJECT(&s->sdhost), true, "realized", &err); | ||
87 | if (err) { | ||
88 | error_propagate(errp, err); | ||
89 | return; | ||
90 | } | ||
91 | |||
92 | + memory_region_add_subregion(&s->peri_mr, MMCI0_OFFSET, | ||
93 | + sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->sdhost), 0)); | ||
94 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhost), 0, | ||
95 | + qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, | ||
96 | + INTERRUPT_SDIO)); | ||
97 | + | ||
98 | /* DMA Channels */ | ||
99 | object_property_set_bool(OBJECT(&s->dma), true, "realized", &err); | ||
100 | if (err) { | ||
101 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) | ||
102 | BCM2835_IC_GPU_IRQ, | ||
103 | INTERRUPT_DMA0 + n)); | ||
104 | } | ||
105 | + | ||
106 | + /* GPIO */ | ||
107 | + object_property_set_bool(OBJECT(&s->gpio), true, "realized", &err); | ||
108 | + if (err) { | 59 | + if (err) { |
109 | + error_propagate(errp, err); | 60 | + error_propagate(errp, err); |
110 | + return; | 61 | + return; |
111 | + } | 62 | + } |
112 | + | 63 | + |
113 | + memory_region_add_subregion(&s->peri_mr, GPIO_OFFSET, | 64 | + memory_region_add_subregion(&s->peri_mr, USB_OTG_OFFSET, |
114 | + sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gpio), 0)); | 65 | + sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->dwc2), 0)); |
66 | + sysbus_connect_irq(SYS_BUS_DEVICE(&s->dwc2), 0, | ||
67 | + qdev_get_gpio_in_named(DEVICE(&s->ic), BCM2835_IC_GPU_IRQ, | ||
68 | + INTERRUPT_USB)); | ||
115 | + | 69 | + |
116 | + object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->gpio), "sd-bus", | 70 | create_unimp(s, &s->armtmr, "bcm2835-sp804", ARMCTRL_TIMER0_1_OFFSET, 0x40); |
117 | + &err); | 71 | create_unimp(s, &s->cprman, "bcm2835-cprman", CPRMAN_OFFSET, 0x1000); |
118 | + if (err) { | 72 | create_unimp(s, &s->a2w, "bcm2835-a2w", A2W_OFFSET, 0x1000); |
119 | + error_propagate(errp, err); | 73 | @@ -XXX,XX +XXX,XX @@ static void bcm2835_peripherals_realize(DeviceState *dev, Error **errp) |
120 | + return; | 74 | create_unimp(s, &s->otp, "bcm2835-otp", OTP_OFFSET, 0x80); |
121 | + } | 75 | create_unimp(s, &s->dbus, "bcm2835-dbus", DBUS_OFFSET, 0x8000); |
76 | create_unimp(s, &s->ave0, "bcm2835-ave0", AVE0_OFFSET, 0x8000); | ||
77 | - create_unimp(s, &s->dwc2, "dwc-usb2", USB_OTG_OFFSET, 0x1000); | ||
78 | create_unimp(s, &s->sdramc, "bcm2835-sdramc", SDRAMC_OFFSET, 0x100); | ||
122 | } | 79 | } |
123 | 80 | ||
124 | static void bcm2835_peripherals_class_init(ObjectClass *oc, void *data) | ||
125 | -- | 81 | -- |
126 | 2.7.4 | 82 | 2.20.1 |
127 | 83 | ||
128 | 84 | diff view generated by jsdifflib |
1 | From: Paolo Bonzini <pbonzini@redhat.com> | 1 | From: Paul Zimmerman <pauldzim@gmail.com> |
---|---|---|---|
2 | 2 | ||
3 | The linux-headers/asm-arm/unistd.h file has been split in three | 3 | Add a check for functional dwc-hsotg (dwc2) USB host emulation to |
4 | sub-files, copy them along. However, building them requires | 4 | the Raspi 2 acceptance test |
5 | setting ARCH rather than SRCARCH. | ||
6 | 5 | ||
7 | SRCARCH defaults to $(ARCH) anyway; to avoid future occurrence of | 6 | Signed-off-by: Paul Zimmerman <pauldzim@gmail.com> |
8 | the same problem use ARCH for all architectures where SRCARCH=ARCH. | 7 | Reviewed-by: Philippe Mathieu-Daude <f4bug@amsat.org> |
9 | Currently these are all except x86, sparc, sh and tile. | 8 | Message-id: 20200520235349.21215-8-pauldzim@gmail.com |
10 | |||
11 | Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> | ||
12 | Message-id: 20170221122920.16245-2-pbonzini@redhat.com | ||
13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | --- | 10 | --- |
15 | scripts/update-linux-headers.sh | 13 ++++++++++++- | 11 | tests/acceptance/boot_linux_console.py | 9 +++++++-- |
16 | 1 file changed, 12 insertions(+), 1 deletion(-) | 12 | 1 file changed, 7 insertions(+), 2 deletions(-) |
17 | 13 | ||
18 | diff --git a/scripts/update-linux-headers.sh b/scripts/update-linux-headers.sh | 14 | diff --git a/tests/acceptance/boot_linux_console.py b/tests/acceptance/boot_linux_console.py |
19 | index XXXXXXX..XXXXXXX 100755 | 15 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/scripts/update-linux-headers.sh | 16 | --- a/tests/acceptance/boot_linux_console.py |
21 | +++ b/scripts/update-linux-headers.sh | 17 | +++ b/tests/acceptance/boot_linux_console.py |
22 | @@ -XXX,XX +XXX,XX @@ for arch in $ARCHLIST; do | 18 | @@ -XXX,XX +XXX,XX @@ class BootLinuxConsole(LinuxKernelTest): |
23 | continue | 19 | |
24 | fi | 20 | self.vm.set_console() |
25 | 21 | kernel_command_line = (self.KERNEL_COMMON_COMMAND_LINE + | |
26 | - make -C "$linux" INSTALL_HDR_PATH="$tmpdir" SRCARCH=$arch headers_install | 22 | - serial_kernel_cmdline[uart_id]) |
27 | + if [ "$arch" = x86 ]; then | 23 | + serial_kernel_cmdline[uart_id] + |
28 | + arch_var=SRCARCH | 24 | + ' root=/dev/mmcblk0p2 rootwait ' + |
29 | + else | 25 | + 'dwc_otg.fiq_fsm_enable=0') |
30 | + arch_var=ARCH | 26 | self.vm.add_args('-kernel', kernel_path, |
31 | + fi | 27 | '-dtb', dtb_path, |
32 | + | 28 | - '-append', kernel_command_line) |
33 | + make -C "$linux" INSTALL_HDR_PATH="$tmpdir" $arch_var=$arch headers_install | 29 | + '-append', kernel_command_line, |
34 | 30 | + '-device', 'usb-kbd') | |
35 | rm -rf "$output/linux-headers/asm-$arch" | 31 | self.vm.launch() |
36 | mkdir -p "$output/linux-headers/asm-$arch" | 32 | console_pattern = 'Kernel command line: %s' % kernel_command_line |
37 | @@ -XXX,XX +XXX,XX @@ for arch in $ARCHLIST; do | 33 | self.wait_for_console_pattern(console_pattern) |
38 | cp_portable "$tmpdir/include/asm/kvm_virtio.h" "$output/include/standard-headers/asm-s390/" | 34 | + console_pattern = 'Product: QEMU USB Keyboard' |
39 | cp_portable "$tmpdir/include/asm/virtio-ccw.h" "$output/include/standard-headers/asm-s390/" | 35 | + self.wait_for_console_pattern(console_pattern) |
40 | fi | 36 | |
41 | + if [ $arch = arm ]; then | 37 | def test_arm_raspi2_uart0(self): |
42 | + cp "$tmpdir/include/asm/unistd-eabi.h" "$output/linux-headers/asm-arm/" | 38 | """ |
43 | + cp "$tmpdir/include/asm/unistd-oabi.h" "$output/linux-headers/asm-arm/" | ||
44 | + cp "$tmpdir/include/asm/unistd-common.h" "$output/linux-headers/asm-arm/" | ||
45 | + fi | ||
46 | if [ $arch = x86 ]; then | ||
47 | cp_portable "$tmpdir/include/asm/hyperv.h" "$output/include/standard-headers/asm-x86/" | ||
48 | cp "$tmpdir/include/asm/unistd_32.h" "$output/linux-headers/asm-x86/" | ||
49 | -- | 39 | -- |
50 | 2.7.4 | 40 | 2.20.1 |
51 | 41 | ||
52 | 42 | diff view generated by jsdifflib |
1 | Instead of qdev_set_parent_bus() silently doing the wrong | 1 | Convert the VSHL and VSLI insns from the Neon 2-registers-and-a-shift |
---|---|---|---|
2 | thing if it's handed a device that's already on a bus, | 2 | group to decodetree. |
3 | have it remove the device from the old bus and add it to | ||
4 | the new one. This is useful for the raspi2 sdcard. | ||
5 | 3 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
8 | Message-id: 1488293711-14195-2-git-send-email-peter.maydell@linaro.org | 6 | Message-id: 20200522145520.6778-2-peter.maydell@linaro.org |
9 | --- | 7 | --- |
10 | hw/core/qdev.c | 14 ++++++++++++++ | 8 | target/arm/neon-dp.decode | 25 ++++++++++++++++++++++ |
11 | 1 file changed, 14 insertions(+) | 9 | target/arm/translate-neon.inc.c | 38 +++++++++++++++++++++++++++++++++ |
10 | target/arm/translate.c | 18 +++++++--------- | ||
11 | 3 files changed, 71 insertions(+), 10 deletions(-) | ||
12 | 12 | ||
13 | diff --git a/hw/core/qdev.c b/hw/core/qdev.c | 13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
14 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/core/qdev.c | 15 | --- a/target/arm/neon-dp.decode |
16 | +++ b/hw/core/qdev.c | 16 | +++ b/target/arm/neon-dp.decode |
17 | @@ -XXX,XX +XXX,XX @@ static void bus_add_child(BusState *bus, DeviceState *child) | 17 | @@ -XXX,XX +XXX,XX @@ VRECPS_fp_3s 1111 001 0 0 . 0 . .... .... 1111 ... 1 .... @3same_fp |
18 | 18 | VRSQRTS_fp_3s 1111 001 0 0 . 1 . .... .... 1111 ... 1 .... @3same_fp | |
19 | void qdev_set_parent_bus(DeviceState *dev, BusState *bus) | 19 | VMAXNM_fp_3s 1111 001 1 0 . 0 . .... .... 1111 ... 1 .... @3same_fp |
20 | { | 20 | VMINNM_fp_3s 1111 001 1 0 . 1 . .... .... 1111 ... 1 .... @3same_fp |
21 | + bool replugging = dev->parent_bus != NULL; | ||
22 | + | 21 | + |
23 | + if (replugging) { | 22 | +###################################################################### |
24 | + /* Keep a reference to the device while it's not plugged into | 23 | +# 2-reg-and-shift grouping: |
25 | + * any bus, to avoid it potentially evaporating when it is | 24 | +# 1111 001 U 1 D immH:3 immL:3 Vd:4 opc:4 L Q M 1 Vm:4 |
26 | + * dereffed in bus_remove_child(). | 25 | +###################################################################### |
27 | + */ | 26 | +&2reg_shift vm vd q shift size |
28 | + object_ref(OBJECT(dev)); | 27 | + |
29 | + bus_remove_child(dev->parent_bus, dev); | 28 | +@2reg_shl_d .... ... . . . shift:6 .... .... 1 q:1 . . .... \ |
30 | + object_unref(OBJECT(dev->parent_bus)); | 29 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=3 |
30 | +@2reg_shl_s .... ... . . . 1 shift:5 .... .... 0 q:1 . . .... \ | ||
31 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=2 | ||
32 | +@2reg_shl_h .... ... . . . 01 shift:4 .... .... 0 q:1 . . .... \ | ||
33 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=1 | ||
34 | +@2reg_shl_b .... ... . . . 001 shift:3 .... .... 0 q:1 . . .... \ | ||
35 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=0 | ||
36 | + | ||
37 | +VSHL_2sh 1111 001 0 1 . ...... .... 0101 . . . 1 .... @2reg_shl_d | ||
38 | +VSHL_2sh 1111 001 0 1 . ...... .... 0101 . . . 1 .... @2reg_shl_s | ||
39 | +VSHL_2sh 1111 001 0 1 . ...... .... 0101 . . . 1 .... @2reg_shl_h | ||
40 | +VSHL_2sh 1111 001 0 1 . ...... .... 0101 . . . 1 .... @2reg_shl_b | ||
41 | + | ||
42 | +VSLI_2sh 1111 001 1 1 . ...... .... 0101 . . . 1 .... @2reg_shl_d | ||
43 | +VSLI_2sh 1111 001 1 1 . ...... .... 0101 . . . 1 .... @2reg_shl_s | ||
44 | +VSLI_2sh 1111 001 1 1 . ...... .... 0101 . . . 1 .... @2reg_shl_h | ||
45 | +VSLI_2sh 1111 001 1 1 . ...... .... 0101 . . . 1 .... @2reg_shl_b | ||
46 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | ||
48 | --- a/target/arm/translate-neon.inc.c | ||
49 | +++ b/target/arm/translate-neon.inc.c | ||
50 | @@ -XXX,XX +XXX,XX @@ static bool do_3same_fp_pair(DisasContext *s, arg_3same *a, VFPGen3OpSPFn *fn) | ||
51 | DO_3S_FP_PAIR(VPADD, gen_helper_vfp_adds) | ||
52 | DO_3S_FP_PAIR(VPMAX, gen_helper_vfp_maxs) | ||
53 | DO_3S_FP_PAIR(VPMIN, gen_helper_vfp_mins) | ||
54 | + | ||
55 | +static bool do_vector_2sh(DisasContext *s, arg_2reg_shift *a, GVecGen2iFn *fn) | ||
56 | +{ | ||
57 | + /* Handle a 2-reg-shift insn which can be vectorized. */ | ||
58 | + int vec_size = a->q ? 16 : 8; | ||
59 | + int rd_ofs = neon_reg_offset(a->vd, 0); | ||
60 | + int rm_ofs = neon_reg_offset(a->vm, 0); | ||
61 | + | ||
62 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
63 | + return false; | ||
31 | + } | 64 | + } |
32 | dev->parent_bus = bus; | 65 | + |
33 | object_ref(OBJECT(bus)); | 66 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
34 | bus_add_child(bus, dev); | 67 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
35 | + if (replugging) { | 68 | + ((a->vd | a->vm) & 0x10)) { |
36 | + object_unref(OBJECT(dev)); | 69 | + return false; |
37 | + } | 70 | + } |
38 | } | 71 | + |
39 | 72 | + if ((a->vm | a->vd) & a->q) { | |
40 | /* Create a new device. This only initializes the device state | 73 | + return false; |
74 | + } | ||
75 | + | ||
76 | + if (!vfp_access_check(s)) { | ||
77 | + return true; | ||
78 | + } | ||
79 | + | ||
80 | + fn(a->size, rd_ofs, rm_ofs, a->shift, vec_size, vec_size); | ||
81 | + return true; | ||
82 | +} | ||
83 | + | ||
84 | +#define DO_2SH(INSN, FUNC) \ | ||
85 | + static bool trans_##INSN##_2sh(DisasContext *s, arg_2reg_shift *a) \ | ||
86 | + { \ | ||
87 | + return do_vector_2sh(s, a, FUNC); \ | ||
88 | + } \ | ||
89 | + | ||
90 | +DO_2SH(VSHL, tcg_gen_gvec_shli) | ||
91 | +DO_2SH(VSLI, gen_gvec_sli) | ||
92 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
93 | index XXXXXXX..XXXXXXX 100644 | ||
94 | --- a/target/arm/translate.c | ||
95 | +++ b/target/arm/translate.c | ||
96 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
97 | if ((insn & 0x00380080) != 0) { | ||
98 | /* Two registers and shift. */ | ||
99 | op = (insn >> 8) & 0xf; | ||
100 | + | ||
101 | + switch (op) { | ||
102 | + case 5: /* VSHL, VSLI */ | ||
103 | + return 1; /* handled by decodetree */ | ||
104 | + default: | ||
105 | + break; | ||
106 | + } | ||
107 | + | ||
108 | if (insn & (1 << 7)) { | ||
109 | /* 64-bit shift. */ | ||
110 | if (op > 7) { | ||
111 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
112 | gen_gvec_sri(size, rd_ofs, rm_ofs, shift, | ||
113 | vec_size, vec_size); | ||
114 | return 0; | ||
115 | - | ||
116 | - case 5: /* VSHL, VSLI */ | ||
117 | - if (u) { /* VSLI */ | ||
118 | - gen_gvec_sli(size, rd_ofs, rm_ofs, shift, | ||
119 | - vec_size, vec_size); | ||
120 | - } else { /* VSHL */ | ||
121 | - tcg_gen_gvec_shli(size, rd_ofs, rm_ofs, shift, | ||
122 | - vec_size, vec_size); | ||
123 | - } | ||
124 | - return 0; | ||
125 | } | ||
126 | |||
127 | if (size == 3) { | ||
41 | -- | 128 | -- |
42 | 2.7.4 | 129 | 2.20.1 |
43 | 130 | ||
44 | 131 | diff view generated by jsdifflib |
1 | From: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | 1 | Convert the VSHR 2-reg-shift insns to decodetree. |
---|---|---|---|
2 | 2 | ||
3 | This actually implements pre_save and post_load methods for in-kernel | 3 | Note that unlike the legacy decoder, we present the right shift |
4 | vGICv3. | 4 | amount to the trans_ function as a positive integer. |
5 | 5 | ||
6 | Signed-off-by: Pavel Fedin <p.fedin@samsung.com> | ||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Signed-off-by: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | 8 | Message-id: 20200522145520.6778-3-peter.maydell@linaro.org |
10 | Message-id: 1487850673-26455-4-git-send-email-vijay.kilari@gmail.com | ||
11 | [PMM: | ||
12 | * use decimal, not 0bnnn | ||
13 | * fixed typo in names of ICC_APR0R_EL1 and ICC_AP1R_EL1 | ||
14 | * completely rearranged the get and put functions to read and write | ||
15 | the state in a natural order, rather than mixing distributor and | ||
16 | redistributor state together] | ||
17 | Signed-off-by: Vijaya Kumar K <Vijaya.Kumar@cavium.com> | ||
18 | [Vijay: | ||
19 | * Update macro KVM_VGIC_ATTR | ||
20 | * Use 32 bit access for gicd and gicr | ||
21 | * GICD_IROUTER, GICD_TYPER, GICR_PROPBASER and GICR_PENDBASER reg | ||
22 | access are changed from 64-bit to 32-bit access | ||
23 | * Add ICC_SRE_EL1 save and restore | ||
24 | * Dropped translate_fn mechanism and coded functions to handle | ||
25 | save and restore of edge_trigger and priority | ||
26 | * Number of APnR register saved/restored based on number of | ||
27 | priority bits supported] | ||
28 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
29 | --- | 9 | --- |
30 | hw/intc/gicv3_internal.h | 1 + | 10 | target/arm/neon-dp.decode | 25 ++++++++++++++++++++ |
31 | hw/intc/arm_gicv3_kvm.c | 573 +++++++++++++++++++++++++++++++++++++++++++++-- | 11 | target/arm/translate-neon.inc.c | 41 +++++++++++++++++++++++++++++++++ |
32 | 2 files changed, 558 insertions(+), 16 deletions(-) | 12 | target/arm/translate.c | 21 +---------------- |
13 | 3 files changed, 67 insertions(+), 20 deletions(-) | ||
33 | 14 | ||
34 | diff --git a/hw/intc/gicv3_internal.h b/hw/intc/gicv3_internal.h | 15 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
35 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
36 | --- a/hw/intc/gicv3_internal.h | 17 | --- a/target/arm/neon-dp.decode |
37 | +++ b/hw/intc/gicv3_internal.h | 18 | +++ b/target/arm/neon-dp.decode |
38 | @@ -XXX,XX +XXX,XX @@ | 19 | @@ -XXX,XX +XXX,XX @@ VMINNM_fp_3s 1111 001 1 0 . 1 . .... .... 1111 ... 1 .... @3same_fp |
39 | #define ICC_CTLR_EL1_EOIMODE (1U << 1) | 20 | ###################################################################### |
40 | #define ICC_CTLR_EL1_PMHE (1U << 6) | 21 | &2reg_shift vm vd q shift size |
41 | #define ICC_CTLR_EL1_PRIBITS_SHIFT 8 | 22 | |
42 | +#define ICC_CTLR_EL1_PRIBITS_MASK (7U << ICC_CTLR_EL1_PRIBITS_SHIFT) | 23 | +# Right shifts are encoded as N - shift, where N is the element size in bits. |
43 | #define ICC_CTLR_EL1_IDBITS_SHIFT 11 | 24 | +%neon_rshift_i6 16:6 !function=rsub_64 |
44 | #define ICC_CTLR_EL1_SEIS (1U << 14) | 25 | +%neon_rshift_i5 16:5 !function=rsub_32 |
45 | #define ICC_CTLR_EL1_A3V (1U << 15) | 26 | +%neon_rshift_i4 16:4 !function=rsub_16 |
46 | diff --git a/hw/intc/arm_gicv3_kvm.c b/hw/intc/arm_gicv3_kvm.c | 27 | +%neon_rshift_i3 16:3 !function=rsub_8 |
28 | + | ||
29 | +@2reg_shr_d .... ... . . . ...... .... .... 1 q:1 . . .... \ | ||
30 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=3 shift=%neon_rshift_i6 | ||
31 | +@2reg_shr_s .... ... . . . 1 ..... .... .... 0 q:1 . . .... \ | ||
32 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=2 shift=%neon_rshift_i5 | ||
33 | +@2reg_shr_h .... ... . . . 01 .... .... .... 0 q:1 . . .... \ | ||
34 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=1 shift=%neon_rshift_i4 | ||
35 | +@2reg_shr_b .... ... . . . 001 ... .... .... 0 q:1 . . .... \ | ||
36 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=0 shift=%neon_rshift_i3 | ||
37 | + | ||
38 | @2reg_shl_d .... ... . . . shift:6 .... .... 1 q:1 . . .... \ | ||
39 | &2reg_shift vm=%vm_dp vd=%vd_dp size=3 | ||
40 | @2reg_shl_s .... ... . . . 1 shift:5 .... .... 0 q:1 . . .... \ | ||
41 | @@ -XXX,XX +XXX,XX @@ VMINNM_fp_3s 1111 001 1 0 . 1 . .... .... 1111 ... 1 .... @3same_fp | ||
42 | @2reg_shl_b .... ... . . . 001 shift:3 .... .... 0 q:1 . . .... \ | ||
43 | &2reg_shift vm=%vm_dp vd=%vd_dp size=0 | ||
44 | |||
45 | +VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_d | ||
46 | +VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_s | ||
47 | +VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_h | ||
48 | +VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_b | ||
49 | + | ||
50 | +VSHR_U_2sh 1111 001 1 1 . ...... .... 0000 . . . 1 .... @2reg_shr_d | ||
51 | +VSHR_U_2sh 1111 001 1 1 . ...... .... 0000 . . . 1 .... @2reg_shr_s | ||
52 | +VSHR_U_2sh 1111 001 1 1 . ...... .... 0000 . . . 1 .... @2reg_shr_h | ||
53 | +VSHR_U_2sh 1111 001 1 1 . ...... .... 0000 . . . 1 .... @2reg_shr_b | ||
54 | + | ||
55 | VSHL_2sh 1111 001 0 1 . ...... .... 0101 . . . 1 .... @2reg_shl_d | ||
56 | VSHL_2sh 1111 001 0 1 . ...... .... 0101 . . . 1 .... @2reg_shl_s | ||
57 | VSHL_2sh 1111 001 0 1 . ...... .... 0101 . . . 1 .... @2reg_shl_h | ||
58 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
47 | index XXXXXXX..XXXXXXX 100644 | 59 | index XXXXXXX..XXXXXXX 100644 |
48 | --- a/hw/intc/arm_gicv3_kvm.c | 60 | --- a/target/arm/translate-neon.inc.c |
49 | +++ b/hw/intc/arm_gicv3_kvm.c | 61 | +++ b/target/arm/translate-neon.inc.c |
50 | @@ -XXX,XX +XXX,XX @@ | 62 | @@ -XXX,XX +XXX,XX @@ static inline int plus1(DisasContext *s, int x) |
51 | #include "qapi/error.h" | 63 | return x + 1; |
52 | #include "hw/intc/arm_gicv3_common.h" | ||
53 | #include "hw/sysbus.h" | ||
54 | +#include "qemu/error-report.h" | ||
55 | #include "sysemu/kvm.h" | ||
56 | #include "kvm_arm.h" | ||
57 | +#include "gicv3_internal.h" | ||
58 | #include "vgic_common.h" | ||
59 | #include "migration/migration.h" | ||
60 | |||
61 | @@ -XXX,XX +XXX,XX @@ | ||
62 | #define KVM_ARM_GICV3_GET_CLASS(obj) \ | ||
63 | OBJECT_GET_CLASS(KVMARMGICv3Class, (obj), TYPE_KVM_ARM_GICV3) | ||
64 | |||
65 | +#define KVM_DEV_ARM_VGIC_SYSREG(op0, op1, crn, crm, op2) \ | ||
66 | + (ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \ | ||
67 | + ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \ | ||
68 | + ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \ | ||
69 | + ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \ | ||
70 | + ARM64_SYS_REG_SHIFT_MASK(op2, OP2)) | ||
71 | + | ||
72 | +#define ICC_PMR_EL1 \ | ||
73 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 4, 6, 0) | ||
74 | +#define ICC_BPR0_EL1 \ | ||
75 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 8, 3) | ||
76 | +#define ICC_AP0R_EL1(n) \ | ||
77 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 8, 4 | n) | ||
78 | +#define ICC_AP1R_EL1(n) \ | ||
79 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 9, n) | ||
80 | +#define ICC_BPR1_EL1 \ | ||
81 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 3) | ||
82 | +#define ICC_CTLR_EL1 \ | ||
83 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 4) | ||
84 | +#define ICC_SRE_EL1 \ | ||
85 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 5) | ||
86 | +#define ICC_IGRPEN0_EL1 \ | ||
87 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 6) | ||
88 | +#define ICC_IGRPEN1_EL1 \ | ||
89 | + KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 7) | ||
90 | + | ||
91 | typedef struct KVMARMGICv3Class { | ||
92 | ARMGICv3CommonClass parent_class; | ||
93 | DeviceRealize parent_realize; | ||
94 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_set_irq(void *opaque, int irq, int level) | ||
95 | kvm_arm_gic_set_irq(s->num_irq, irq, level); | ||
96 | } | 64 | } |
97 | 65 | ||
98 | +#define KVM_VGIC_ATTR(reg, typer) \ | 66 | +static inline int rsub_64(DisasContext *s, int x) |
99 | + ((typer & KVM_DEV_ARM_VGIC_V3_MPIDR_MASK) | (reg)) | ||
100 | + | ||
101 | +static inline void kvm_gicd_access(GICv3State *s, int offset, | ||
102 | + uint32_t *val, bool write) | ||
103 | +{ | 67 | +{ |
104 | + kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_DIST_REGS, | 68 | + return 64 - x; |
105 | + KVM_VGIC_ATTR(offset, 0), | ||
106 | + val, write); | ||
107 | +} | 69 | +} |
108 | + | 70 | + |
109 | +static inline void kvm_gicr_access(GICv3State *s, int offset, int cpu, | 71 | +static inline int rsub_32(DisasContext *s, int x) |
110 | + uint32_t *val, bool write) | ||
111 | +{ | 72 | +{ |
112 | + kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_REDIST_REGS, | 73 | + return 32 - x; |
113 | + KVM_VGIC_ATTR(offset, s->cpu[cpu].gicr_typer), | 74 | +} |
114 | + val, write); | 75 | +static inline int rsub_16(DisasContext *s, int x) |
76 | +{ | ||
77 | + return 16 - x; | ||
78 | +} | ||
79 | +static inline int rsub_8(DisasContext *s, int x) | ||
80 | +{ | ||
81 | + return 8 - x; | ||
115 | +} | 82 | +} |
116 | + | 83 | + |
117 | +static inline void kvm_gicc_access(GICv3State *s, uint64_t reg, int cpu, | 84 | /* Include the generated Neon decoder */ |
118 | + uint64_t *val, bool write) | 85 | #include "decode-neon-dp.inc.c" |
86 | #include "decode-neon-ls.inc.c" | ||
87 | @@ -XXX,XX +XXX,XX @@ static bool do_vector_2sh(DisasContext *s, arg_2reg_shift *a, GVecGen2iFn *fn) | ||
88 | |||
89 | DO_2SH(VSHL, tcg_gen_gvec_shli) | ||
90 | DO_2SH(VSLI, gen_gvec_sli) | ||
91 | + | ||
92 | +static bool trans_VSHR_S_2sh(DisasContext *s, arg_2reg_shift *a) | ||
119 | +{ | 93 | +{ |
120 | + kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS, | 94 | + /* Signed shift out of range results in all-sign-bits */ |
121 | + KVM_VGIC_ATTR(reg, s->cpu[cpu].gicr_typer), | 95 | + a->shift = MIN(a->shift, (8 << a->size) - 1); |
122 | + val, write); | 96 | + return do_vector_2sh(s, a, tcg_gen_gvec_sari); |
123 | +} | 97 | +} |
124 | + | 98 | + |
125 | +static inline void kvm_gic_line_level_access(GICv3State *s, int irq, int cpu, | 99 | +static void gen_zero_rd_2sh(unsigned vece, uint32_t rd_ofs, uint32_t rm_ofs, |
126 | + uint32_t *val, bool write) | 100 | + int64_t shift, uint32_t oprsz, uint32_t maxsz) |
127 | +{ | 101 | +{ |
128 | + kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO, | 102 | + tcg_gen_gvec_dup_imm(vece, rd_ofs, oprsz, maxsz, 0); |
129 | + KVM_VGIC_ATTR(irq, s->cpu[cpu].gicr_typer) | | ||
130 | + (VGIC_LEVEL_INFO_LINE_LEVEL << | ||
131 | + KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT), | ||
132 | + val, write); | ||
133 | +} | 103 | +} |
134 | + | 104 | + |
135 | +/* Loop through each distributor IRQ related register; since bits | 105 | +static bool trans_VSHR_U_2sh(DisasContext *s, arg_2reg_shift *a) |
136 | + * corresponding to SPIs and PPIs are RAZ/WI when affinity routing | ||
137 | + * is enabled, we skip those. | ||
138 | + */ | ||
139 | +#define for_each_dist_irq_reg(_irq, _max, _field_width) \ | ||
140 | + for (_irq = GIC_INTERNAL; _irq < _max; _irq += (32 / _field_width)) | ||
141 | + | ||
142 | +static void kvm_dist_get_priority(GICv3State *s, uint32_t offset, uint8_t *bmp) | ||
143 | +{ | 106 | +{ |
144 | + uint32_t reg, *field; | 107 | + /* Shift out of range is architecturally valid and results in zero. */ |
145 | + int irq; | 108 | + if (a->shift >= (8 << a->size)) { |
146 | + | 109 | + return do_vector_2sh(s, a, gen_zero_rd_2sh); |
147 | + field = (uint32_t *)bmp; | 110 | + } else { |
148 | + for_each_dist_irq_reg(irq, s->num_irq, 8) { | 111 | + return do_vector_2sh(s, a, tcg_gen_gvec_shri); |
149 | + kvm_gicd_access(s, offset, ®, false); | ||
150 | + *field = reg; | ||
151 | + offset += 4; | ||
152 | + field++; | ||
153 | + } | 112 | + } |
154 | +} | 113 | +} |
155 | + | 114 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
156 | +static void kvm_dist_put_priority(GICv3State *s, uint32_t offset, uint8_t *bmp) | 115 | index XXXXXXX..XXXXXXX 100644 |
157 | +{ | 116 | --- a/target/arm/translate.c |
158 | + uint32_t reg, *field; | 117 | +++ b/target/arm/translate.c |
159 | + int irq; | 118 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
160 | + | 119 | op = (insn >> 8) & 0xf; |
161 | + field = (uint32_t *)bmp; | 120 | |
162 | + for_each_dist_irq_reg(irq, s->num_irq, 8) { | 121 | switch (op) { |
163 | + reg = *field; | 122 | + case 0: /* VSHR */ |
164 | + kvm_gicd_access(s, offset, ®, true); | 123 | case 5: /* VSHL, VSLI */ |
165 | + offset += 4; | 124 | return 1; /* handled by decodetree */ |
166 | + field++; | 125 | default: |
167 | + } | 126 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
168 | +} | 127 | } |
169 | + | 128 | |
170 | +static void kvm_dist_get_edge_trigger(GICv3State *s, uint32_t offset, | 129 | switch (op) { |
171 | + uint32_t *bmp) | 130 | - case 0: /* VSHR */ |
172 | +{ | 131 | - /* Right shift comes here negative. */ |
173 | + uint32_t reg; | 132 | - shift = -shift; |
174 | + int irq; | 133 | - /* Shifts larger than the element size are architecturally |
175 | + | 134 | - * valid. Unsigned results in all zeros; signed results |
176 | + for_each_dist_irq_reg(irq, s->num_irq, 2) { | 135 | - * in all sign bits. |
177 | + kvm_gicd_access(s, offset, ®, false); | 136 | - */ |
178 | + reg = half_unshuffle32(reg >> 1); | 137 | - if (!u) { |
179 | + if (irq % 32 != 0) { | 138 | - tcg_gen_gvec_sari(size, rd_ofs, rm_ofs, |
180 | + reg = (reg << 16); | 139 | - MIN(shift, (8 << size) - 1), |
181 | + } | 140 | - vec_size, vec_size); |
182 | + *gic_bmp_ptr32(bmp, irq) |= reg; | 141 | - } else if (shift >= 8 << size) { |
183 | + offset += 4; | 142 | - tcg_gen_gvec_dup_imm(MO_8, rd_ofs, vec_size, |
184 | + } | 143 | - vec_size, 0); |
185 | +} | 144 | - } else { |
186 | + | 145 | - tcg_gen_gvec_shri(size, rd_ofs, rm_ofs, shift, |
187 | +static void kvm_dist_put_edge_trigger(GICv3State *s, uint32_t offset, | 146 | - vec_size, vec_size); |
188 | + uint32_t *bmp) | 147 | - } |
189 | +{ | 148 | - return 0; |
190 | + uint32_t reg; | ||
191 | + int irq; | ||
192 | + | ||
193 | + for_each_dist_irq_reg(irq, s->num_irq, 2) { | ||
194 | + reg = *gic_bmp_ptr32(bmp, irq); | ||
195 | + if (irq % 32 != 0) { | ||
196 | + reg = (reg & 0xffff0000) >> 16; | ||
197 | + } else { | ||
198 | + reg = reg & 0xffff; | ||
199 | + } | ||
200 | + reg = half_shuffle32(reg) << 1; | ||
201 | + kvm_gicd_access(s, offset, ®, true); | ||
202 | + offset += 4; | ||
203 | + } | ||
204 | +} | ||
205 | + | ||
206 | +static void kvm_gic_get_line_level_bmp(GICv3State *s, uint32_t *bmp) | ||
207 | +{ | ||
208 | + uint32_t reg; | ||
209 | + int irq; | ||
210 | + | ||
211 | + for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
212 | + kvm_gic_line_level_access(s, irq, 0, ®, false); | ||
213 | + *gic_bmp_ptr32(bmp, irq) = reg; | ||
214 | + } | ||
215 | +} | ||
216 | + | ||
217 | +static void kvm_gic_put_line_level_bmp(GICv3State *s, uint32_t *bmp) | ||
218 | +{ | ||
219 | + uint32_t reg; | ||
220 | + int irq; | ||
221 | + | ||
222 | + for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
223 | + reg = *gic_bmp_ptr32(bmp, irq); | ||
224 | + kvm_gic_line_level_access(s, irq, 0, ®, true); | ||
225 | + } | ||
226 | +} | ||
227 | + | ||
228 | +/* Read a bitmap register group from the kernel VGIC. */ | ||
229 | +static void kvm_dist_getbmp(GICv3State *s, uint32_t offset, uint32_t *bmp) | ||
230 | +{ | ||
231 | + uint32_t reg; | ||
232 | + int irq; | ||
233 | + | ||
234 | + for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
235 | + kvm_gicd_access(s, offset, ®, false); | ||
236 | + *gic_bmp_ptr32(bmp, irq) = reg; | ||
237 | + offset += 4; | ||
238 | + } | ||
239 | +} | ||
240 | + | ||
241 | +static void kvm_dist_putbmp(GICv3State *s, uint32_t offset, | ||
242 | + uint32_t clroffset, uint32_t *bmp) | ||
243 | +{ | ||
244 | + uint32_t reg; | ||
245 | + int irq; | ||
246 | + | ||
247 | + for_each_dist_irq_reg(irq, s->num_irq, 1) { | ||
248 | + /* If this bitmap is a set/clear register pair, first write to the | ||
249 | + * clear-reg to clear all bits before using the set-reg to write | ||
250 | + * the 1 bits. | ||
251 | + */ | ||
252 | + if (clroffset != 0) { | ||
253 | + reg = 0; | ||
254 | + kvm_gicd_access(s, clroffset, ®, true); | ||
255 | + } | ||
256 | + reg = *gic_bmp_ptr32(bmp, irq); | ||
257 | + kvm_gicd_access(s, offset, ®, true); | ||
258 | + offset += 4; | ||
259 | + } | ||
260 | +} | ||
261 | + | ||
262 | +static void kvm_arm_gicv3_check(GICv3State *s) | ||
263 | +{ | ||
264 | + uint32_t reg; | ||
265 | + uint32_t num_irq; | ||
266 | + | ||
267 | + /* Sanity checking s->num_irq */ | ||
268 | + kvm_gicd_access(s, GICD_TYPER, ®, false); | ||
269 | + num_irq = ((reg & 0x1f) + 1) * 32; | ||
270 | + | ||
271 | + if (num_irq < s->num_irq) { | ||
272 | + error_report("Model requests %u IRQs, but kernel supports max %u", | ||
273 | + s->num_irq, num_irq); | ||
274 | + abort(); | ||
275 | + } | ||
276 | +} | ||
277 | + | ||
278 | static void kvm_arm_gicv3_put(GICv3State *s) | ||
279 | { | ||
280 | - /* TODO */ | ||
281 | - DPRINTF("Cannot put kernel gic state, no kernel interface\n"); | ||
282 | + uint32_t regl, regh, reg; | ||
283 | + uint64_t reg64, redist_typer; | ||
284 | + int ncpu, i; | ||
285 | + | ||
286 | + kvm_arm_gicv3_check(s); | ||
287 | + | ||
288 | + kvm_gicr_access(s, GICR_TYPER, 0, ®l, false); | ||
289 | + kvm_gicr_access(s, GICR_TYPER + 4, 0, ®h, false); | ||
290 | + redist_typer = ((uint64_t)regh << 32) | regl; | ||
291 | + | ||
292 | + reg = s->gicd_ctlr; | ||
293 | + kvm_gicd_access(s, GICD_CTLR, ®, true); | ||
294 | + | ||
295 | + if (redist_typer & GICR_TYPER_PLPIS) { | ||
296 | + /* Set base addresses before LPIs are enabled by GICR_CTLR write */ | ||
297 | + for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | ||
298 | + GICv3CPUState *c = &s->cpu[ncpu]; | ||
299 | + | ||
300 | + reg64 = c->gicr_propbaser; | ||
301 | + regl = (uint32_t)reg64; | ||
302 | + kvm_gicr_access(s, GICR_PROPBASER, ncpu, ®l, true); | ||
303 | + regh = (uint32_t)(reg64 >> 32); | ||
304 | + kvm_gicr_access(s, GICR_PROPBASER + 4, ncpu, ®h, true); | ||
305 | + | ||
306 | + reg64 = c->gicr_pendbaser; | ||
307 | + if (!c->gicr_ctlr & GICR_CTLR_ENABLE_LPIS) { | ||
308 | + /* Setting PTZ is advised if LPIs are disabled, to reduce | ||
309 | + * GIC initialization time. | ||
310 | + */ | ||
311 | + reg64 |= GICR_PENDBASER_PTZ; | ||
312 | + } | ||
313 | + regl = (uint32_t)reg64; | ||
314 | + kvm_gicr_access(s, GICR_PENDBASER, ncpu, ®l, true); | ||
315 | + regh = (uint32_t)(reg64 >> 32); | ||
316 | + kvm_gicr_access(s, GICR_PENDBASER + 4, ncpu, ®h, true); | ||
317 | + } | ||
318 | + } | ||
319 | + | ||
320 | + /* Redistributor state (one per CPU) */ | ||
321 | + | ||
322 | + for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | ||
323 | + GICv3CPUState *c = &s->cpu[ncpu]; | ||
324 | + | ||
325 | + reg = c->gicr_ctlr; | ||
326 | + kvm_gicr_access(s, GICR_CTLR, ncpu, ®, true); | ||
327 | + | ||
328 | + reg = c->gicr_statusr[GICV3_NS]; | ||
329 | + kvm_gicr_access(s, GICR_STATUSR, ncpu, ®, true); | ||
330 | + | ||
331 | + reg = c->gicr_waker; | ||
332 | + kvm_gicr_access(s, GICR_WAKER, ncpu, ®, true); | ||
333 | + | ||
334 | + reg = c->gicr_igroupr0; | ||
335 | + kvm_gicr_access(s, GICR_IGROUPR0, ncpu, ®, true); | ||
336 | + | ||
337 | + reg = ~0; | ||
338 | + kvm_gicr_access(s, GICR_ICENABLER0, ncpu, ®, true); | ||
339 | + reg = c->gicr_ienabler0; | ||
340 | + kvm_gicr_access(s, GICR_ISENABLER0, ncpu, ®, true); | ||
341 | + | ||
342 | + /* Restore config before pending so we treat level/edge correctly */ | ||
343 | + reg = half_shuffle32(c->edge_trigger >> 16) << 1; | ||
344 | + kvm_gicr_access(s, GICR_ICFGR1, ncpu, ®, true); | ||
345 | + | ||
346 | + reg = c->level; | ||
347 | + kvm_gic_line_level_access(s, 0, ncpu, ®, true); | ||
348 | + | ||
349 | + reg = ~0; | ||
350 | + kvm_gicr_access(s, GICR_ICPENDR0, ncpu, ®, true); | ||
351 | + reg = c->gicr_ipendr0; | ||
352 | + kvm_gicr_access(s, GICR_ISPENDR0, ncpu, ®, true); | ||
353 | + | ||
354 | + reg = ~0; | ||
355 | + kvm_gicr_access(s, GICR_ICACTIVER0, ncpu, ®, true); | ||
356 | + reg = c->gicr_iactiver0; | ||
357 | + kvm_gicr_access(s, GICR_ISACTIVER0, ncpu, ®, true); | ||
358 | + | ||
359 | + for (i = 0; i < GIC_INTERNAL; i += 4) { | ||
360 | + reg = c->gicr_ipriorityr[i] | | ||
361 | + (c->gicr_ipriorityr[i + 1] << 8) | | ||
362 | + (c->gicr_ipriorityr[i + 2] << 16) | | ||
363 | + (c->gicr_ipriorityr[i + 3] << 24); | ||
364 | + kvm_gicr_access(s, GICR_IPRIORITYR + i, ncpu, ®, true); | ||
365 | + } | ||
366 | + } | ||
367 | + | ||
368 | + /* Distributor state (shared between all CPUs */ | ||
369 | + reg = s->gicd_statusr[GICV3_NS]; | ||
370 | + kvm_gicd_access(s, GICD_STATUSR, ®, true); | ||
371 | + | ||
372 | + /* s->enable bitmap -> GICD_ISENABLERn */ | ||
373 | + kvm_dist_putbmp(s, GICD_ISENABLER, GICD_ICENABLER, s->enabled); | ||
374 | + | ||
375 | + /* s->group bitmap -> GICD_IGROUPRn */ | ||
376 | + kvm_dist_putbmp(s, GICD_IGROUPR, 0, s->group); | ||
377 | + | ||
378 | + /* Restore targets before pending to ensure the pending state is set on | ||
379 | + * the appropriate CPU interfaces in the kernel | ||
380 | + */ | ||
381 | + | ||
382 | + /* s->gicd_irouter[irq] -> GICD_IROUTERn | ||
383 | + * We can't use kvm_dist_put() here because the registers are 64-bit | ||
384 | + */ | ||
385 | + for (i = GIC_INTERNAL; i < s->num_irq; i++) { | ||
386 | + uint32_t offset; | ||
387 | + | ||
388 | + offset = GICD_IROUTER + (sizeof(uint32_t) * i); | ||
389 | + reg = (uint32_t)s->gicd_irouter[i]; | ||
390 | + kvm_gicd_access(s, offset, ®, true); | ||
391 | + | ||
392 | + offset = GICD_IROUTER + (sizeof(uint32_t) * i) + 4; | ||
393 | + reg = (uint32_t)(s->gicd_irouter[i] >> 32); | ||
394 | + kvm_gicd_access(s, offset, ®, true); | ||
395 | + } | ||
396 | + | ||
397 | + /* s->trigger bitmap -> GICD_ICFGRn | ||
398 | + * (restore configuration registers before pending IRQs so we treat | ||
399 | + * level/edge correctly) | ||
400 | + */ | ||
401 | + kvm_dist_put_edge_trigger(s, GICD_ICFGR, s->edge_trigger); | ||
402 | + | ||
403 | + /* s->level bitmap -> line_level */ | ||
404 | + kvm_gic_put_line_level_bmp(s, s->level); | ||
405 | + | ||
406 | + /* s->pending bitmap -> GICD_ISPENDRn */ | ||
407 | + kvm_dist_putbmp(s, GICD_ISPENDR, GICD_ICPENDR, s->pending); | ||
408 | + | ||
409 | + /* s->active bitmap -> GICD_ISACTIVERn */ | ||
410 | + kvm_dist_putbmp(s, GICD_ISACTIVER, GICD_ICACTIVER, s->active); | ||
411 | + | ||
412 | + /* s->gicd_ipriority[] -> GICD_IPRIORITYRn */ | ||
413 | + kvm_dist_put_priority(s, GICD_IPRIORITYR, s->gicd_ipriority); | ||
414 | + | ||
415 | + /* CPU Interface state (one per CPU) */ | ||
416 | + | ||
417 | + for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | ||
418 | + GICv3CPUState *c = &s->cpu[ncpu]; | ||
419 | + int num_pri_bits; | ||
420 | + | ||
421 | + kvm_gicc_access(s, ICC_SRE_EL1, ncpu, &c->icc_sre_el1, true); | ||
422 | + kvm_gicc_access(s, ICC_CTLR_EL1, ncpu, | ||
423 | + &c->icc_ctlr_el1[GICV3_NS], true); | ||
424 | + kvm_gicc_access(s, ICC_IGRPEN0_EL1, ncpu, | ||
425 | + &c->icc_igrpen[GICV3_G0], true); | ||
426 | + kvm_gicc_access(s, ICC_IGRPEN1_EL1, ncpu, | ||
427 | + &c->icc_igrpen[GICV3_G1NS], true); | ||
428 | + kvm_gicc_access(s, ICC_PMR_EL1, ncpu, &c->icc_pmr_el1, true); | ||
429 | + kvm_gicc_access(s, ICC_BPR0_EL1, ncpu, &c->icc_bpr[GICV3_G0], true); | ||
430 | + kvm_gicc_access(s, ICC_BPR1_EL1, ncpu, &c->icc_bpr[GICV3_G1NS], true); | ||
431 | + | ||
432 | + num_pri_bits = ((c->icc_ctlr_el1[GICV3_NS] & | ||
433 | + ICC_CTLR_EL1_PRIBITS_MASK) >> | ||
434 | + ICC_CTLR_EL1_PRIBITS_SHIFT) + 1; | ||
435 | + | ||
436 | + switch (num_pri_bits) { | ||
437 | + case 7: | ||
438 | + reg64 = c->icc_apr[GICV3_G0][3]; | ||
439 | + kvm_gicc_access(s, ICC_AP0R_EL1(3), ncpu, ®64, true); | ||
440 | + reg64 = c->icc_apr[GICV3_G0][2]; | ||
441 | + kvm_gicc_access(s, ICC_AP0R_EL1(2), ncpu, ®64, true); | ||
442 | + case 6: | ||
443 | + reg64 = c->icc_apr[GICV3_G0][1]; | ||
444 | + kvm_gicc_access(s, ICC_AP0R_EL1(1), ncpu, ®64, true); | ||
445 | + default: | ||
446 | + reg64 = c->icc_apr[GICV3_G0][0]; | ||
447 | + kvm_gicc_access(s, ICC_AP0R_EL1(0), ncpu, ®64, true); | ||
448 | + } | ||
449 | + | ||
450 | + switch (num_pri_bits) { | ||
451 | + case 7: | ||
452 | + reg64 = c->icc_apr[GICV3_G1NS][3]; | ||
453 | + kvm_gicc_access(s, ICC_AP1R_EL1(3), ncpu, ®64, true); | ||
454 | + reg64 = c->icc_apr[GICV3_G1NS][2]; | ||
455 | + kvm_gicc_access(s, ICC_AP1R_EL1(2), ncpu, ®64, true); | ||
456 | + case 6: | ||
457 | + reg64 = c->icc_apr[GICV3_G1NS][1]; | ||
458 | + kvm_gicc_access(s, ICC_AP1R_EL1(1), ncpu, ®64, true); | ||
459 | + default: | ||
460 | + reg64 = c->icc_apr[GICV3_G1NS][0]; | ||
461 | + kvm_gicc_access(s, ICC_AP1R_EL1(0), ncpu, ®64, true); | ||
462 | + } | ||
463 | + } | ||
464 | } | ||
465 | |||
466 | static void kvm_arm_gicv3_get(GICv3State *s) | ||
467 | { | ||
468 | - /* TODO */ | ||
469 | - DPRINTF("Cannot get kernel gic state, no kernel interface\n"); | ||
470 | + uint32_t regl, regh, reg; | ||
471 | + uint64_t reg64, redist_typer; | ||
472 | + int ncpu, i; | ||
473 | + | ||
474 | + kvm_arm_gicv3_check(s); | ||
475 | + | ||
476 | + kvm_gicr_access(s, GICR_TYPER, 0, ®l, false); | ||
477 | + kvm_gicr_access(s, GICR_TYPER + 4, 0, ®h, false); | ||
478 | + redist_typer = ((uint64_t)regh << 32) | regl; | ||
479 | + | ||
480 | + kvm_gicd_access(s, GICD_CTLR, ®, false); | ||
481 | + s->gicd_ctlr = reg; | ||
482 | + | ||
483 | + /* Redistributor state (one per CPU) */ | ||
484 | + | ||
485 | + for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | ||
486 | + GICv3CPUState *c = &s->cpu[ncpu]; | ||
487 | + | ||
488 | + kvm_gicr_access(s, GICR_CTLR, ncpu, ®, false); | ||
489 | + c->gicr_ctlr = reg; | ||
490 | + | ||
491 | + kvm_gicr_access(s, GICR_STATUSR, ncpu, ®, false); | ||
492 | + c->gicr_statusr[GICV3_NS] = reg; | ||
493 | + | ||
494 | + kvm_gicr_access(s, GICR_WAKER, ncpu, ®, false); | ||
495 | + c->gicr_waker = reg; | ||
496 | + | ||
497 | + kvm_gicr_access(s, GICR_IGROUPR0, ncpu, ®, false); | ||
498 | + c->gicr_igroupr0 = reg; | ||
499 | + kvm_gicr_access(s, GICR_ISENABLER0, ncpu, ®, false); | ||
500 | + c->gicr_ienabler0 = reg; | ||
501 | + kvm_gicr_access(s, GICR_ICFGR1, ncpu, ®, false); | ||
502 | + c->edge_trigger = half_unshuffle32(reg >> 1) << 16; | ||
503 | + kvm_gic_line_level_access(s, 0, ncpu, ®, false); | ||
504 | + c->level = reg; | ||
505 | + kvm_gicr_access(s, GICR_ISPENDR0, ncpu, ®, false); | ||
506 | + c->gicr_ipendr0 = reg; | ||
507 | + kvm_gicr_access(s, GICR_ISACTIVER0, ncpu, ®, false); | ||
508 | + c->gicr_iactiver0 = reg; | ||
509 | + | ||
510 | + for (i = 0; i < GIC_INTERNAL; i += 4) { | ||
511 | + kvm_gicr_access(s, GICR_IPRIORITYR + i, ncpu, ®, false); | ||
512 | + c->gicr_ipriorityr[i] = extract32(reg, 0, 8); | ||
513 | + c->gicr_ipriorityr[i + 1] = extract32(reg, 8, 8); | ||
514 | + c->gicr_ipriorityr[i + 2] = extract32(reg, 16, 8); | ||
515 | + c->gicr_ipriorityr[i + 3] = extract32(reg, 24, 8); | ||
516 | + } | ||
517 | + } | ||
518 | + | ||
519 | + if (redist_typer & GICR_TYPER_PLPIS) { | ||
520 | + for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | ||
521 | + GICv3CPUState *c = &s->cpu[ncpu]; | ||
522 | + | ||
523 | + kvm_gicr_access(s, GICR_PROPBASER, ncpu, ®l, false); | ||
524 | + kvm_gicr_access(s, GICR_PROPBASER + 4, ncpu, ®h, false); | ||
525 | + c->gicr_propbaser = ((uint64_t)regh << 32) | regl; | ||
526 | + | ||
527 | + kvm_gicr_access(s, GICR_PENDBASER, ncpu, ®l, false); | ||
528 | + kvm_gicr_access(s, GICR_PENDBASER + 4, ncpu, ®h, false); | ||
529 | + c->gicr_pendbaser = ((uint64_t)regh << 32) | regl; | ||
530 | + } | ||
531 | + } | ||
532 | + | ||
533 | + /* Distributor state (shared between all CPUs */ | ||
534 | + | ||
535 | + kvm_gicd_access(s, GICD_STATUSR, ®, false); | ||
536 | + s->gicd_statusr[GICV3_NS] = reg; | ||
537 | + | ||
538 | + /* GICD_IGROUPRn -> s->group bitmap */ | ||
539 | + kvm_dist_getbmp(s, GICD_IGROUPR, s->group); | ||
540 | + | ||
541 | + /* GICD_ISENABLERn -> s->enabled bitmap */ | ||
542 | + kvm_dist_getbmp(s, GICD_ISENABLER, s->enabled); | ||
543 | + | ||
544 | + /* Line level of irq */ | ||
545 | + kvm_gic_get_line_level_bmp(s, s->level); | ||
546 | + /* GICD_ISPENDRn -> s->pending bitmap */ | ||
547 | + kvm_dist_getbmp(s, GICD_ISPENDR, s->pending); | ||
548 | + | ||
549 | + /* GICD_ISACTIVERn -> s->active bitmap */ | ||
550 | + kvm_dist_getbmp(s, GICD_ISACTIVER, s->active); | ||
551 | + | ||
552 | + /* GICD_ICFGRn -> s->trigger bitmap */ | ||
553 | + kvm_dist_get_edge_trigger(s, GICD_ICFGR, s->edge_trigger); | ||
554 | + | ||
555 | + /* GICD_IPRIORITYRn -> s->gicd_ipriority[] */ | ||
556 | + kvm_dist_get_priority(s, GICD_IPRIORITYR, s->gicd_ipriority); | ||
557 | + | ||
558 | + /* GICD_IROUTERn -> s->gicd_irouter[irq] */ | ||
559 | + for (i = GIC_INTERNAL; i < s->num_irq; i++) { | ||
560 | + uint32_t offset; | ||
561 | + | ||
562 | + offset = GICD_IROUTER + (sizeof(uint32_t) * i); | ||
563 | + kvm_gicd_access(s, offset, ®l, false); | ||
564 | + offset = GICD_IROUTER + (sizeof(uint32_t) * i) + 4; | ||
565 | + kvm_gicd_access(s, offset, ®h, false); | ||
566 | + s->gicd_irouter[i] = ((uint64_t)regh << 32) | regl; | ||
567 | + } | ||
568 | + | ||
569 | + /***************************************************************** | ||
570 | + * CPU Interface(s) State | ||
571 | + */ | ||
572 | + | ||
573 | + for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { | ||
574 | + GICv3CPUState *c = &s->cpu[ncpu]; | ||
575 | + int num_pri_bits; | ||
576 | + | ||
577 | + kvm_gicc_access(s, ICC_SRE_EL1, ncpu, &c->icc_sre_el1, false); | ||
578 | + kvm_gicc_access(s, ICC_CTLR_EL1, ncpu, | ||
579 | + &c->icc_ctlr_el1[GICV3_NS], false); | ||
580 | + kvm_gicc_access(s, ICC_IGRPEN0_EL1, ncpu, | ||
581 | + &c->icc_igrpen[GICV3_G0], false); | ||
582 | + kvm_gicc_access(s, ICC_IGRPEN1_EL1, ncpu, | ||
583 | + &c->icc_igrpen[GICV3_G1NS], false); | ||
584 | + kvm_gicc_access(s, ICC_PMR_EL1, ncpu, &c->icc_pmr_el1, false); | ||
585 | + kvm_gicc_access(s, ICC_BPR0_EL1, ncpu, &c->icc_bpr[GICV3_G0], false); | ||
586 | + kvm_gicc_access(s, ICC_BPR1_EL1, ncpu, &c->icc_bpr[GICV3_G1NS], false); | ||
587 | + num_pri_bits = ((c->icc_ctlr_el1[GICV3_NS] & | ||
588 | + ICC_CTLR_EL1_PRIBITS_MASK) >> | ||
589 | + ICC_CTLR_EL1_PRIBITS_SHIFT) + 1; | ||
590 | + | ||
591 | + switch (num_pri_bits) { | ||
592 | + case 7: | ||
593 | + kvm_gicc_access(s, ICC_AP0R_EL1(3), ncpu, ®64, false); | ||
594 | + c->icc_apr[GICV3_G0][3] = reg64; | ||
595 | + kvm_gicc_access(s, ICC_AP0R_EL1(2), ncpu, ®64, false); | ||
596 | + c->icc_apr[GICV3_G0][2] = reg64; | ||
597 | + case 6: | ||
598 | + kvm_gicc_access(s, ICC_AP0R_EL1(1), ncpu, ®64, false); | ||
599 | + c->icc_apr[GICV3_G0][1] = reg64; | ||
600 | + default: | ||
601 | + kvm_gicc_access(s, ICC_AP0R_EL1(0), ncpu, ®64, false); | ||
602 | + c->icc_apr[GICV3_G0][0] = reg64; | ||
603 | + } | ||
604 | + | ||
605 | + switch (num_pri_bits) { | ||
606 | + case 7: | ||
607 | + kvm_gicc_access(s, ICC_AP1R_EL1(3), ncpu, ®64, false); | ||
608 | + c->icc_apr[GICV3_G1NS][3] = reg64; | ||
609 | + kvm_gicc_access(s, ICC_AP1R_EL1(2), ncpu, ®64, false); | ||
610 | + c->icc_apr[GICV3_G1NS][2] = reg64; | ||
611 | + case 6: | ||
612 | + kvm_gicc_access(s, ICC_AP1R_EL1(1), ncpu, ®64, false); | ||
613 | + c->icc_apr[GICV3_G1NS][1] = reg64; | ||
614 | + default: | ||
615 | + kvm_gicc_access(s, ICC_AP1R_EL1(0), ncpu, ®64, false); | ||
616 | + c->icc_apr[GICV3_G1NS][0] = reg64; | ||
617 | + } | ||
618 | + } | ||
619 | } | ||
620 | |||
621 | static void kvm_arm_gicv3_reset(DeviceState *dev) | ||
622 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_reset(DeviceState *dev) | ||
623 | DPRINTF("Reset\n"); | ||
624 | |||
625 | kgc->parent_reset(dev); | ||
626 | + | ||
627 | + if (s->migration_blocker) { | ||
628 | + DPRINTF("Cannot put kernel gic state, no kernel interface\n"); | ||
629 | + return; | ||
630 | + } | ||
631 | + | ||
632 | kvm_arm_gicv3_put(s); | ||
633 | } | ||
634 | |||
635 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) | ||
636 | |||
637 | gicv3_init_irqs_and_mmio(s, kvm_arm_gicv3_set_irq, NULL); | ||
638 | |||
639 | - /* Block migration of a KVM GICv3 device: the API for saving and restoring | ||
640 | - * the state in the kernel is not yet finalised in the kernel or | ||
641 | - * implemented in QEMU. | ||
642 | - */ | ||
643 | - error_setg(&s->migration_blocker, "vGICv3 migration is not implemented"); | ||
644 | - migrate_add_blocker(s->migration_blocker, &local_err); | ||
645 | - if (local_err) { | ||
646 | - error_propagate(errp, local_err); | ||
647 | - error_free(s->migration_blocker); | ||
648 | - return; | ||
649 | - } | ||
650 | - | 149 | - |
651 | /* Try to create the device via the device control API */ | 150 | case 1: /* VSRA */ |
652 | s->dev_fd = kvm_create_device(kvm_state, KVM_DEV_TYPE_ARM_VGIC_V3, false); | 151 | /* Right shift comes here negative. */ |
653 | if (s->dev_fd < 0) { | 152 | shift = -shift; |
654 | @@ -XXX,XX +XXX,XX @@ static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) | ||
655 | |||
656 | kvm_irqchip_commit_routes(kvm_state); | ||
657 | } | ||
658 | + | ||
659 | + if (!kvm_device_check_attr(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_DIST_REGS, | ||
660 | + GICD_CTLR)) { | ||
661 | + error_setg(&s->migration_blocker, "This operating system kernel does " | ||
662 | + "not support vGICv3 migration"); | ||
663 | + migrate_add_blocker(s->migration_blocker, &local_err); | ||
664 | + if (local_err) { | ||
665 | + error_propagate(errp, local_err); | ||
666 | + error_free(s->migration_blocker); | ||
667 | + return; | ||
668 | + } | ||
669 | + } | ||
670 | } | ||
671 | |||
672 | static void kvm_arm_gicv3_class_init(ObjectClass *klass, void *data) | ||
673 | -- | 153 | -- |
674 | 2.7.4 | 154 | 2.20.1 |
675 | 155 | ||
676 | 156 | diff view generated by jsdifflib |
1 | The NVIC is a core v7M device that exists for all v7M CPUs; | 1 | Convert the VSRA, VSRI, VRSHR, VRSRA 2-reg-shift insns to decodetree. |
---|---|---|---|
2 | put it under a CONFIG_ARM_V7M rather than hiding it under | 2 | (These are the last instructions in the group that are vectorized; |
3 | CONFIG_STELLARIS. | 3 | the rest all require looping over each element.) |
4 | |||
5 | (We'll use CONFIG_ARM_V7M for the SysTick device too | ||
6 | when we split it out of the NVIC.) | ||
7 | 4 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Message-id: 20200522145520.6778-4-peter.maydell@linaro.org |
11 | Message-id: 1487604965-23220-9-git-send-email-peter.maydell@linaro.org | ||
12 | --- | 8 | --- |
13 | hw/intc/Makefile.objs | 2 +- | 9 | target/arm/neon-dp.decode | 35 ++++++++++++++++++++++ |
14 | default-configs/arm-softmmu.mak | 2 ++ | 10 | target/arm/translate-neon.inc.c | 7 +++++ |
15 | 2 files changed, 3 insertions(+), 1 deletion(-) | 11 | target/arm/translate.c | 52 +++------------------------------ |
12 | 3 files changed, 46 insertions(+), 48 deletions(-) | ||
16 | 13 | ||
17 | diff --git a/hw/intc/Makefile.objs b/hw/intc/Makefile.objs | 14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
18 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/intc/Makefile.objs | 16 | --- a/target/arm/neon-dp.decode |
20 | +++ b/hw/intc/Makefile.objs | 17 | +++ b/target/arm/neon-dp.decode |
21 | @@ -XXX,XX +XXX,XX @@ obj-$(CONFIG_APIC) += apic.o apic_common.o | 18 | @@ -XXX,XX +XXX,XX @@ VSHR_U_2sh 1111 001 1 1 . ...... .... 0000 . . . 1 .... @2reg_shr_s |
22 | obj-$(CONFIG_ARM_GIC_KVM) += arm_gic_kvm.o | 19 | VSHR_U_2sh 1111 001 1 1 . ...... .... 0000 . . . 1 .... @2reg_shr_h |
23 | obj-$(call land,$(CONFIG_ARM_GIC_KVM),$(TARGET_AARCH64)) += arm_gicv3_kvm.o | 20 | VSHR_U_2sh 1111 001 1 1 . ...... .... 0000 . . . 1 .... @2reg_shr_b |
24 | obj-$(call land,$(CONFIG_ARM_GIC_KVM),$(TARGET_AARCH64)) += arm_gicv3_its_kvm.o | 21 | |
25 | -obj-$(CONFIG_STELLARIS) += armv7m_nvic.o | 22 | +VSRA_S_2sh 1111 001 0 1 . ...... .... 0001 . . . 1 .... @2reg_shr_d |
26 | +obj-$(CONFIG_ARM_V7M) += armv7m_nvic.o | 23 | +VSRA_S_2sh 1111 001 0 1 . ...... .... 0001 . . . 1 .... @2reg_shr_s |
27 | obj-$(CONFIG_EXYNOS4) += exynos4210_gic.o exynos4210_combiner.o | 24 | +VSRA_S_2sh 1111 001 0 1 . ...... .... 0001 . . . 1 .... @2reg_shr_h |
28 | obj-$(CONFIG_GRLIB) += grlib_irqmp.o | 25 | +VSRA_S_2sh 1111 001 0 1 . ...... .... 0001 . . . 1 .... @2reg_shr_b |
29 | obj-$(CONFIG_IOAPIC) += ioapic.o | 26 | + |
30 | diff --git a/default-configs/arm-softmmu.mak b/default-configs/arm-softmmu.mak | 27 | +VSRA_U_2sh 1111 001 1 1 . ...... .... 0001 . . . 1 .... @2reg_shr_d |
28 | +VSRA_U_2sh 1111 001 1 1 . ...... .... 0001 . . . 1 .... @2reg_shr_s | ||
29 | +VSRA_U_2sh 1111 001 1 1 . ...... .... 0001 . . . 1 .... @2reg_shr_h | ||
30 | +VSRA_U_2sh 1111 001 1 1 . ...... .... 0001 . . . 1 .... @2reg_shr_b | ||
31 | + | ||
32 | +VRSHR_S_2sh 1111 001 0 1 . ...... .... 0010 . . . 1 .... @2reg_shr_d | ||
33 | +VRSHR_S_2sh 1111 001 0 1 . ...... .... 0010 . . . 1 .... @2reg_shr_s | ||
34 | +VRSHR_S_2sh 1111 001 0 1 . ...... .... 0010 . . . 1 .... @2reg_shr_h | ||
35 | +VRSHR_S_2sh 1111 001 0 1 . ...... .... 0010 . . . 1 .... @2reg_shr_b | ||
36 | + | ||
37 | +VRSHR_U_2sh 1111 001 1 1 . ...... .... 0010 . . . 1 .... @2reg_shr_d | ||
38 | +VRSHR_U_2sh 1111 001 1 1 . ...... .... 0010 . . . 1 .... @2reg_shr_s | ||
39 | +VRSHR_U_2sh 1111 001 1 1 . ...... .... 0010 . . . 1 .... @2reg_shr_h | ||
40 | +VRSHR_U_2sh 1111 001 1 1 . ...... .... 0010 . . . 1 .... @2reg_shr_b | ||
41 | + | ||
42 | +VRSRA_S_2sh 1111 001 0 1 . ...... .... 0011 . . . 1 .... @2reg_shr_d | ||
43 | +VRSRA_S_2sh 1111 001 0 1 . ...... .... 0011 . . . 1 .... @2reg_shr_s | ||
44 | +VRSRA_S_2sh 1111 001 0 1 . ...... .... 0011 . . . 1 .... @2reg_shr_h | ||
45 | +VRSRA_S_2sh 1111 001 0 1 . ...... .... 0011 . . . 1 .... @2reg_shr_b | ||
46 | + | ||
47 | +VRSRA_U_2sh 1111 001 1 1 . ...... .... 0011 . . . 1 .... @2reg_shr_d | ||
48 | +VRSRA_U_2sh 1111 001 1 1 . ...... .... 0011 . . . 1 .... @2reg_shr_s | ||
49 | +VRSRA_U_2sh 1111 001 1 1 . ...... .... 0011 . . . 1 .... @2reg_shr_h | ||
50 | +VRSRA_U_2sh 1111 001 1 1 . ...... .... 0011 . . . 1 .... @2reg_shr_b | ||
51 | + | ||
52 | +VSRI_2sh 1111 001 1 1 . ...... .... 0100 . . . 1 .... @2reg_shr_d | ||
53 | +VSRI_2sh 1111 001 1 1 . ...... .... 0100 . . . 1 .... @2reg_shr_s | ||
54 | +VSRI_2sh 1111 001 1 1 . ...... .... 0100 . . . 1 .... @2reg_shr_h | ||
55 | +VSRI_2sh 1111 001 1 1 . ...... .... 0100 . . . 1 .... @2reg_shr_b | ||
56 | + | ||
57 | VSHL_2sh 1111 001 0 1 . ...... .... 0101 . . . 1 .... @2reg_shl_d | ||
58 | VSHL_2sh 1111 001 0 1 . ...... .... 0101 . . . 1 .... @2reg_shl_s | ||
59 | VSHL_2sh 1111 001 0 1 . ...... .... 0101 . . . 1 .... @2reg_shl_h | ||
60 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
31 | index XXXXXXX..XXXXXXX 100644 | 61 | index XXXXXXX..XXXXXXX 100644 |
32 | --- a/default-configs/arm-softmmu.mak | 62 | --- a/target/arm/translate-neon.inc.c |
33 | +++ b/default-configs/arm-softmmu.mak | 63 | +++ b/target/arm/translate-neon.inc.c |
34 | @@ -XXX,XX +XXX,XX @@ CONFIG_ARM11MPCORE=y | 64 | @@ -XXX,XX +XXX,XX @@ static bool do_vector_2sh(DisasContext *s, arg_2reg_shift *a, GVecGen2iFn *fn) |
35 | CONFIG_A9MPCORE=y | 65 | |
36 | CONFIG_A15MPCORE=y | 66 | DO_2SH(VSHL, tcg_gen_gvec_shli) |
37 | 67 | DO_2SH(VSLI, gen_gvec_sli) | |
38 | +CONFIG_ARM_V7M=y | 68 | +DO_2SH(VSRI, gen_gvec_sri) |
39 | + | 69 | +DO_2SH(VSRA_S, gen_gvec_ssra) |
40 | CONFIG_ARM_GIC=y | 70 | +DO_2SH(VSRA_U, gen_gvec_usra) |
41 | CONFIG_ARM_GIC_KVM=$(CONFIG_KVM) | 71 | +DO_2SH(VRSHR_S, gen_gvec_srshr) |
42 | CONFIG_ARM_TIMER=y | 72 | +DO_2SH(VRSHR_U, gen_gvec_urshr) |
73 | +DO_2SH(VRSRA_S, gen_gvec_srsra) | ||
74 | +DO_2SH(VRSRA_U, gen_gvec_ursra) | ||
75 | |||
76 | static bool trans_VSHR_S_2sh(DisasContext *s, arg_2reg_shift *a) | ||
77 | { | ||
78 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
79 | index XXXXXXX..XXXXXXX 100644 | ||
80 | --- a/target/arm/translate.c | ||
81 | +++ b/target/arm/translate.c | ||
82 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
83 | |||
84 | switch (op) { | ||
85 | case 0: /* VSHR */ | ||
86 | + case 1: /* VSRA */ | ||
87 | + case 2: /* VRSHR */ | ||
88 | + case 3: /* VRSRA */ | ||
89 | + case 4: /* VSRI */ | ||
90 | case 5: /* VSHL, VSLI */ | ||
91 | return 1; /* handled by decodetree */ | ||
92 | default: | ||
93 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
94 | shift = shift - (1 << (size + 3)); | ||
95 | } | ||
96 | |||
97 | - switch (op) { | ||
98 | - case 1: /* VSRA */ | ||
99 | - /* Right shift comes here negative. */ | ||
100 | - shift = -shift; | ||
101 | - if (u) { | ||
102 | - gen_gvec_usra(size, rd_ofs, rm_ofs, shift, | ||
103 | - vec_size, vec_size); | ||
104 | - } else { | ||
105 | - gen_gvec_ssra(size, rd_ofs, rm_ofs, shift, | ||
106 | - vec_size, vec_size); | ||
107 | - } | ||
108 | - return 0; | ||
109 | - | ||
110 | - case 2: /* VRSHR */ | ||
111 | - /* Right shift comes here negative. */ | ||
112 | - shift = -shift; | ||
113 | - if (u) { | ||
114 | - gen_gvec_urshr(size, rd_ofs, rm_ofs, shift, | ||
115 | - vec_size, vec_size); | ||
116 | - } else { | ||
117 | - gen_gvec_srshr(size, rd_ofs, rm_ofs, shift, | ||
118 | - vec_size, vec_size); | ||
119 | - } | ||
120 | - return 0; | ||
121 | - | ||
122 | - case 3: /* VRSRA */ | ||
123 | - /* Right shift comes here negative. */ | ||
124 | - shift = -shift; | ||
125 | - if (u) { | ||
126 | - gen_gvec_ursra(size, rd_ofs, rm_ofs, shift, | ||
127 | - vec_size, vec_size); | ||
128 | - } else { | ||
129 | - gen_gvec_srsra(size, rd_ofs, rm_ofs, shift, | ||
130 | - vec_size, vec_size); | ||
131 | - } | ||
132 | - return 0; | ||
133 | - | ||
134 | - case 4: /* VSRI */ | ||
135 | - if (!u) { | ||
136 | - return 1; | ||
137 | - } | ||
138 | - /* Right shift comes here negative. */ | ||
139 | - shift = -shift; | ||
140 | - gen_gvec_sri(size, rd_ofs, rm_ofs, shift, | ||
141 | - vec_size, vec_size); | ||
142 | - return 0; | ||
143 | - } | ||
144 | - | ||
145 | if (size == 3) { | ||
146 | count = q + 1; | ||
147 | } else { | ||
43 | -- | 148 | -- |
44 | 2.7.4 | 149 | 2.20.1 |
45 | 150 | ||
46 | 151 | diff view generated by jsdifflib |
1 | Abstract the "load kernel" code out of armv7m_init() into its own | 1 | Convert the VQSHLU and QVSHL 2-reg-shift insns to decodetree. |
---|---|---|---|
2 | function. This includes the registration of the CPU reset function, | 2 | These are the last of the simple shift-by-immediate insns. |
3 | to parallel how we handle this for A profile cores. | ||
4 | |||
5 | We make the function public so that boards which choose to | ||
6 | directly instantiate an ARMv7M device object can call it. | ||
7 | 3 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | Message-id: 20200522145520.6778-5-peter.maydell@linaro.org |
11 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | ||
12 | Message-id: 1487604965-23220-2-git-send-email-peter.maydell@linaro.org | ||
13 | --- | 7 | --- |
14 | include/hw/arm/arm.h | 12 ++++++++++++ | 8 | target/arm/neon-dp.decode | 15 +++++ |
15 | hw/arm/armv7m.c | 23 ++++++++++++++++++----- | 9 | target/arm/translate-neon.inc.c | 108 +++++++++++++++++++++++++++++++ |
16 | 2 files changed, 30 insertions(+), 5 deletions(-) | 10 | target/arm/translate.c | 110 +------------------------------- |
17 | 11 | 3 files changed, 126 insertions(+), 107 deletions(-) | |
18 | diff --git a/include/hw/arm/arm.h b/include/hw/arm/arm.h | 12 | |
13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
19 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
20 | --- a/include/hw/arm/arm.h | 15 | --- a/target/arm/neon-dp.decode |
21 | +++ b/include/hw/arm/arm.h | 16 | +++ b/target/arm/neon-dp.decode |
22 | @@ -XXX,XX +XXX,XX @@ typedef enum { | 17 | @@ -XXX,XX +XXX,XX @@ VSLI_2sh 1111 001 1 1 . ...... .... 0101 . . . 1 .... @2reg_shl_d |
23 | /* armv7m.c */ | 18 | VSLI_2sh 1111 001 1 1 . ...... .... 0101 . . . 1 .... @2reg_shl_s |
24 | DeviceState *armv7m_init(MemoryRegion *system_memory, int mem_size, int num_irq, | 19 | VSLI_2sh 1111 001 1 1 . ...... .... 0101 . . . 1 .... @2reg_shl_h |
25 | const char *kernel_filename, const char *cpu_model); | 20 | VSLI_2sh 1111 001 1 1 . ...... .... 0101 . . . 1 .... @2reg_shl_b |
26 | +/** | 21 | + |
27 | + * armv7m_load_kernel: | 22 | +VQSHLU_64_2sh 1111 001 1 1 . ...... .... 0110 . . . 1 .... @2reg_shl_d |
28 | + * @cpu: CPU | 23 | +VQSHLU_2sh 1111 001 1 1 . ...... .... 0110 . . . 1 .... @2reg_shl_s |
29 | + * @kernel_filename: file to load | 24 | +VQSHLU_2sh 1111 001 1 1 . ...... .... 0110 . . . 1 .... @2reg_shl_h |
30 | + * @mem_size: mem_size: maximum image size to load | 25 | +VQSHLU_2sh 1111 001 1 1 . ...... .... 0110 . . . 1 .... @2reg_shl_b |
31 | + * | 26 | + |
32 | + * Load the guest image for an ARMv7M system. This must be called by | 27 | +VQSHL_S_64_2sh 1111 001 0 1 . ...... .... 0111 . . . 1 .... @2reg_shl_d |
33 | + * any ARMv7M board, either directly or via armv7m_init(). (This is | 28 | +VQSHL_S_2sh 1111 001 0 1 . ...... .... 0111 . . . 1 .... @2reg_shl_s |
34 | + * necessary to ensure that the CPU resets correctly on system reset, | 29 | +VQSHL_S_2sh 1111 001 0 1 . ...... .... 0111 . . . 1 .... @2reg_shl_h |
35 | + * as well as for kernel loading.) | 30 | +VQSHL_S_2sh 1111 001 0 1 . ...... .... 0111 . . . 1 .... @2reg_shl_b |
36 | + */ | 31 | + |
37 | +void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size); | 32 | +VQSHL_U_64_2sh 1111 001 1 1 . ...... .... 0111 . . . 1 .... @2reg_shl_d |
38 | 33 | +VQSHL_U_2sh 1111 001 1 1 . ...... .... 0111 . . . 1 .... @2reg_shl_s | |
39 | /* | 34 | +VQSHL_U_2sh 1111 001 1 1 . ...... .... 0111 . . . 1 .... @2reg_shl_h |
40 | * struct used as a parameter of the arm_load_kernel machine init | 35 | +VQSHL_U_2sh 1111 001 1 1 . ...... .... 0111 . . . 1 .... @2reg_shl_b |
41 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 36 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c |
42 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
43 | --- a/hw/arm/armv7m.c | 38 | --- a/target/arm/translate-neon.inc.c |
44 | +++ b/hw/arm/armv7m.c | 39 | +++ b/target/arm/translate-neon.inc.c |
45 | @@ -XXX,XX +XXX,XX @@ DeviceState *armv7m_init(MemoryRegion *system_memory, int mem_size, int num_irq, | 40 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSHR_U_2sh(DisasContext *s, arg_2reg_shift *a) |
46 | ARMCPU *cpu; | 41 | return do_vector_2sh(s, a, tcg_gen_gvec_shri); |
47 | CPUARMState *env; | 42 | } |
48 | DeviceState *nvic; | 43 | } |
49 | - int image_size; | 44 | + |
50 | - uint64_t entry; | 45 | +static bool do_2shift_env_64(DisasContext *s, arg_2reg_shift *a, |
51 | - uint64_t lowaddr; | 46 | + NeonGenTwo64OpEnvFn *fn) |
52 | - int big_endian; | 47 | +{ |
53 | 48 | + /* | |
54 | if (cpu_model == NULL) { | 49 | + * 2-reg-and-shift operations, size == 3 case, where the |
55 | cpu_model = "cortex-m3"; | 50 | + * function needs to be passed cpu_env. |
56 | @@ -XXX,XX +XXX,XX @@ DeviceState *armv7m_init(MemoryRegion *system_memory, int mem_size, int num_irq, | 51 | + */ |
57 | qdev_init_nofail(nvic); | 52 | + TCGv_i64 constimm; |
58 | sysbus_connect_irq(SYS_BUS_DEVICE(nvic), 0, | 53 | + int pass; |
59 | qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); | 54 | + |
60 | + armv7m_load_kernel(cpu, kernel_filename, mem_size); | 55 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
61 | + return nvic; | 56 | + return false; |
57 | + } | ||
58 | + | ||
59 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
60 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
61 | + ((a->vd | a->vm) & 0x10)) { | ||
62 | + return false; | ||
63 | + } | ||
64 | + | ||
65 | + if ((a->vm | a->vd) & a->q) { | ||
66 | + return false; | ||
67 | + } | ||
68 | + | ||
69 | + if (!vfp_access_check(s)) { | ||
70 | + return true; | ||
71 | + } | ||
72 | + | ||
73 | + /* | ||
74 | + * To avoid excessive duplication of ops we implement shift | ||
75 | + * by immediate using the variable shift operations. | ||
76 | + */ | ||
77 | + constimm = tcg_const_i64(dup_const(a->size, a->shift)); | ||
78 | + | ||
79 | + for (pass = 0; pass < a->q + 1; pass++) { | ||
80 | + TCGv_i64 tmp = tcg_temp_new_i64(); | ||
81 | + | ||
82 | + neon_load_reg64(tmp, a->vm + pass); | ||
83 | + fn(tmp, cpu_env, tmp, constimm); | ||
84 | + neon_store_reg64(tmp, a->vd + pass); | ||
85 | + } | ||
86 | + tcg_temp_free_i64(constimm); | ||
87 | + return true; | ||
62 | +} | 88 | +} |
63 | + | 89 | + |
64 | +void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size) | 90 | +static bool do_2shift_env_32(DisasContext *s, arg_2reg_shift *a, |
91 | + NeonGenTwoOpEnvFn *fn) | ||
65 | +{ | 92 | +{ |
66 | + int image_size; | 93 | + /* |
67 | + uint64_t entry; | 94 | + * 2-reg-and-shift operations, size < 3 case, where the |
68 | + uint64_t lowaddr; | 95 | + * helper needs to be passed cpu_env. |
69 | + int big_endian; | 96 | + */ |
70 | 97 | + TCGv_i32 constimm; | |
71 | #ifdef TARGET_WORDS_BIGENDIAN | 98 | + int pass; |
72 | big_endian = 1; | 99 | + |
73 | @@ -XXX,XX +XXX,XX @@ DeviceState *armv7m_init(MemoryRegion *system_memory, int mem_size, int num_irq, | 100 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
74 | } | 101 | + return false; |
102 | + } | ||
103 | + | ||
104 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
105 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
106 | + ((a->vd | a->vm) & 0x10)) { | ||
107 | + return false; | ||
108 | + } | ||
109 | + | ||
110 | + if ((a->vm | a->vd) & a->q) { | ||
111 | + return false; | ||
112 | + } | ||
113 | + | ||
114 | + if (!vfp_access_check(s)) { | ||
115 | + return true; | ||
116 | + } | ||
117 | + | ||
118 | + /* | ||
119 | + * To avoid excessive duplication of ops we implement shift | ||
120 | + * by immediate using the variable shift operations. | ||
121 | + */ | ||
122 | + constimm = tcg_const_i32(dup_const(a->size, a->shift)); | ||
123 | + | ||
124 | + for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
125 | + TCGv_i32 tmp = neon_load_reg(a->vm, pass); | ||
126 | + fn(tmp, cpu_env, tmp, constimm); | ||
127 | + neon_store_reg(a->vd, pass, tmp); | ||
128 | + } | ||
129 | + tcg_temp_free_i32(constimm); | ||
130 | + return true; | ||
131 | +} | ||
132 | + | ||
133 | +#define DO_2SHIFT_ENV(INSN, FUNC) \ | ||
134 | + static bool trans_##INSN##_64_2sh(DisasContext *s, arg_2reg_shift *a) \ | ||
135 | + { \ | ||
136 | + return do_2shift_env_64(s, a, gen_helper_neon_##FUNC##64); \ | ||
137 | + } \ | ||
138 | + static bool trans_##INSN##_2sh(DisasContext *s, arg_2reg_shift *a) \ | ||
139 | + { \ | ||
140 | + static NeonGenTwoOpEnvFn * const fns[] = { \ | ||
141 | + gen_helper_neon_##FUNC##8, \ | ||
142 | + gen_helper_neon_##FUNC##16, \ | ||
143 | + gen_helper_neon_##FUNC##32, \ | ||
144 | + }; \ | ||
145 | + assert(a->size < ARRAY_SIZE(fns)); \ | ||
146 | + return do_2shift_env_32(s, a, fns[a->size]); \ | ||
147 | + } | ||
148 | + | ||
149 | +DO_2SHIFT_ENV(VQSHLU, qshlu_s) | ||
150 | +DO_2SHIFT_ENV(VQSHL_U, qshl_u) | ||
151 | +DO_2SHIFT_ENV(VQSHL_S, qshl_s) | ||
152 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
153 | index XXXXXXX..XXXXXXX 100644 | ||
154 | --- a/target/arm/translate.c | ||
155 | +++ b/target/arm/translate.c | ||
156 | @@ -XXX,XX +XXX,XX @@ static inline void gen_neon_rsb(int size, TCGv_i32 t0, TCGv_i32 t1) | ||
75 | } | 157 | } |
76 | |||
77 | + /* CPU objects (unlike devices) are not automatically reset on system | ||
78 | + * reset, so we must always register a handler to do so. Unlike | ||
79 | + * A-profile CPUs, we don't need to do anything special in the | ||
80 | + * handler to arrange that it starts correctly. | ||
81 | + * This is arguably the wrong place to do this, but it matches the | ||
82 | + * way A-profile does it. Note that this means that every M profile | ||
83 | + * board must call this function! | ||
84 | + */ | ||
85 | qemu_register_reset(armv7m_reset, cpu); | ||
86 | - return nvic; | ||
87 | } | 158 | } |
88 | 159 | ||
89 | static Property bitband_properties[] = { | 160 | -#define GEN_NEON_INTEGER_OP_ENV(name) do { \ |
161 | - switch ((size << 1) | u) { \ | ||
162 | - case 0: \ | ||
163 | - gen_helper_neon_##name##_s8(tmp, cpu_env, tmp, tmp2); \ | ||
164 | - break; \ | ||
165 | - case 1: \ | ||
166 | - gen_helper_neon_##name##_u8(tmp, cpu_env, tmp, tmp2); \ | ||
167 | - break; \ | ||
168 | - case 2: \ | ||
169 | - gen_helper_neon_##name##_s16(tmp, cpu_env, tmp, tmp2); \ | ||
170 | - break; \ | ||
171 | - case 3: \ | ||
172 | - gen_helper_neon_##name##_u16(tmp, cpu_env, tmp, tmp2); \ | ||
173 | - break; \ | ||
174 | - case 4: \ | ||
175 | - gen_helper_neon_##name##_s32(tmp, cpu_env, tmp, tmp2); \ | ||
176 | - break; \ | ||
177 | - case 5: \ | ||
178 | - gen_helper_neon_##name##_u32(tmp, cpu_env, tmp, tmp2); \ | ||
179 | - break; \ | ||
180 | - default: return 1; \ | ||
181 | - }} while (0) | ||
182 | - | ||
183 | static TCGv_i32 neon_load_scratch(int scratch) | ||
184 | { | ||
185 | TCGv_i32 tmp = tcg_temp_new_i32(); | ||
186 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
187 | int size; | ||
188 | int shift; | ||
189 | int pass; | ||
190 | - int count; | ||
191 | int u; | ||
192 | int vec_size; | ||
193 | uint32_t imm; | ||
194 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
195 | case 3: /* VRSRA */ | ||
196 | case 4: /* VSRI */ | ||
197 | case 5: /* VSHL, VSLI */ | ||
198 | + case 6: /* VQSHLU */ | ||
199 | + case 7: /* VQSHL */ | ||
200 | return 1; /* handled by decodetree */ | ||
201 | default: | ||
202 | break; | ||
203 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
204 | size--; | ||
205 | } | ||
206 | shift = (insn >> 16) & ((1 << (3 + size)) - 1); | ||
207 | - if (op < 8) { | ||
208 | - /* Shift by immediate: | ||
209 | - VSHR, VSRA, VRSHR, VRSRA, VSRI, VSHL, VQSHL, VQSHLU. */ | ||
210 | - if (q && ((rd | rm) & 1)) { | ||
211 | - return 1; | ||
212 | - } | ||
213 | - if (!u && (op == 4 || op == 6)) { | ||
214 | - return 1; | ||
215 | - } | ||
216 | - /* Right shifts are encoded as N - shift, where N is the | ||
217 | - element size in bits. */ | ||
218 | - if (op <= 4) { | ||
219 | - shift = shift - (1 << (size + 3)); | ||
220 | - } | ||
221 | - | ||
222 | - if (size == 3) { | ||
223 | - count = q + 1; | ||
224 | - } else { | ||
225 | - count = q ? 4: 2; | ||
226 | - } | ||
227 | - | ||
228 | - /* To avoid excessive duplication of ops we implement shift | ||
229 | - * by immediate using the variable shift operations. | ||
230 | - */ | ||
231 | - imm = dup_const(size, shift); | ||
232 | - | ||
233 | - for (pass = 0; pass < count; pass++) { | ||
234 | - if (size == 3) { | ||
235 | - neon_load_reg64(cpu_V0, rm + pass); | ||
236 | - tcg_gen_movi_i64(cpu_V1, imm); | ||
237 | - switch (op) { | ||
238 | - case 6: /* VQSHLU */ | ||
239 | - gen_helper_neon_qshlu_s64(cpu_V0, cpu_env, | ||
240 | - cpu_V0, cpu_V1); | ||
241 | - break; | ||
242 | - case 7: /* VQSHL */ | ||
243 | - if (u) { | ||
244 | - gen_helper_neon_qshl_u64(cpu_V0, cpu_env, | ||
245 | - cpu_V0, cpu_V1); | ||
246 | - } else { | ||
247 | - gen_helper_neon_qshl_s64(cpu_V0, cpu_env, | ||
248 | - cpu_V0, cpu_V1); | ||
249 | - } | ||
250 | - break; | ||
251 | - default: | ||
252 | - g_assert_not_reached(); | ||
253 | - } | ||
254 | - neon_store_reg64(cpu_V0, rd + pass); | ||
255 | - } else { /* size < 3 */ | ||
256 | - /* Operands in T0 and T1. */ | ||
257 | - tmp = neon_load_reg(rm, pass); | ||
258 | - tmp2 = tcg_temp_new_i32(); | ||
259 | - tcg_gen_movi_i32(tmp2, imm); | ||
260 | - switch (op) { | ||
261 | - case 6: /* VQSHLU */ | ||
262 | - switch (size) { | ||
263 | - case 0: | ||
264 | - gen_helper_neon_qshlu_s8(tmp, cpu_env, | ||
265 | - tmp, tmp2); | ||
266 | - break; | ||
267 | - case 1: | ||
268 | - gen_helper_neon_qshlu_s16(tmp, cpu_env, | ||
269 | - tmp, tmp2); | ||
270 | - break; | ||
271 | - case 2: | ||
272 | - gen_helper_neon_qshlu_s32(tmp, cpu_env, | ||
273 | - tmp, tmp2); | ||
274 | - break; | ||
275 | - default: | ||
276 | - abort(); | ||
277 | - } | ||
278 | - break; | ||
279 | - case 7: /* VQSHL */ | ||
280 | - GEN_NEON_INTEGER_OP_ENV(qshl); | ||
281 | - break; | ||
282 | - default: | ||
283 | - g_assert_not_reached(); | ||
284 | - } | ||
285 | - tcg_temp_free_i32(tmp2); | ||
286 | - neon_store_reg(rd, pass, tmp); | ||
287 | - } | ||
288 | - } /* for pass */ | ||
289 | - } else if (op < 10) { | ||
290 | + if (op < 10) { | ||
291 | /* Shift by immediate and narrow: | ||
292 | VSHRN, VRSHRN, VQSHRN, VQRSHRN. */ | ||
293 | int input_unsigned = (op == 8) ? !u : u; | ||
90 | -- | 294 | -- |
91 | 2.7.4 | 295 | 2.20.1 |
92 | 296 | ||
93 | 297 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the Neon narrowing shifts where op==8 to decodetree: | |
2 | * VSHRN | ||
3 | * VRSHRN | ||
4 | * VQSHRUN | ||
5 | * VQRSHRUN | ||
6 | |||
7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
9 | Message-id: 20200522145520.6778-6-peter.maydell@linaro.org | ||
10 | --- | ||
11 | target/arm/neon-dp.decode | 27 ++++++ | ||
12 | target/arm/translate-neon.inc.c | 167 ++++++++++++++++++++++++++++++++ | ||
13 | target/arm/translate.c | 1 + | ||
14 | 3 files changed, 195 insertions(+) | ||
15 | |||
16 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
17 | index XXXXXXX..XXXXXXX 100644 | ||
18 | --- a/target/arm/neon-dp.decode | ||
19 | +++ b/target/arm/neon-dp.decode | ||
20 | @@ -XXX,XX +XXX,XX @@ VMINNM_fp_3s 1111 001 1 0 . 1 . .... .... 1111 ... 1 .... @3same_fp | ||
21 | @2reg_shl_b .... ... . . . 001 shift:3 .... .... 0 q:1 . . .... \ | ||
22 | &2reg_shift vm=%vm_dp vd=%vd_dp size=0 | ||
23 | |||
24 | +# Narrowing right shifts: here the Q bit is part of the opcode decode | ||
25 | +@2reg_shrn_d .... ... . . . 1 ..... .... .... 0 . . . .... \ | ||
26 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=3 q=0 \ | ||
27 | + shift=%neon_rshift_i5 | ||
28 | +@2reg_shrn_s .... ... . . . 01 .... .... .... 0 . . . .... \ | ||
29 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=2 q=0 \ | ||
30 | + shift=%neon_rshift_i4 | ||
31 | +@2reg_shrn_h .... ... . . . 001 ... .... .... 0 . . . .... \ | ||
32 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=1 q=0 \ | ||
33 | + shift=%neon_rshift_i3 | ||
34 | + | ||
35 | VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_d | ||
36 | VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_s | ||
37 | VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_h | ||
38 | @@ -XXX,XX +XXX,XX @@ VQSHL_U_64_2sh 1111 001 1 1 . ...... .... 0111 . . . 1 .... @2reg_shl_d | ||
39 | VQSHL_U_2sh 1111 001 1 1 . ...... .... 0111 . . . 1 .... @2reg_shl_s | ||
40 | VQSHL_U_2sh 1111 001 1 1 . ...... .... 0111 . . . 1 .... @2reg_shl_h | ||
41 | VQSHL_U_2sh 1111 001 1 1 . ...... .... 0111 . . . 1 .... @2reg_shl_b | ||
42 | + | ||
43 | +VSHRN_64_2sh 1111 001 0 1 . ...... .... 1000 . 0 . 1 .... @2reg_shrn_d | ||
44 | +VSHRN_32_2sh 1111 001 0 1 . ...... .... 1000 . 0 . 1 .... @2reg_shrn_s | ||
45 | +VSHRN_16_2sh 1111 001 0 1 . ...... .... 1000 . 0 . 1 .... @2reg_shrn_h | ||
46 | + | ||
47 | +VRSHRN_64_2sh 1111 001 0 1 . ...... .... 1000 . 1 . 1 .... @2reg_shrn_d | ||
48 | +VRSHRN_32_2sh 1111 001 0 1 . ...... .... 1000 . 1 . 1 .... @2reg_shrn_s | ||
49 | +VRSHRN_16_2sh 1111 001 0 1 . ...... .... 1000 . 1 . 1 .... @2reg_shrn_h | ||
50 | + | ||
51 | +VQSHRUN_64_2sh 1111 001 1 1 . ...... .... 1000 . 0 . 1 .... @2reg_shrn_d | ||
52 | +VQSHRUN_32_2sh 1111 001 1 1 . ...... .... 1000 . 0 . 1 .... @2reg_shrn_s | ||
53 | +VQSHRUN_16_2sh 1111 001 1 1 . ...... .... 1000 . 0 . 1 .... @2reg_shrn_h | ||
54 | + | ||
55 | +VQRSHRUN_64_2sh 1111 001 1 1 . ...... .... 1000 . 1 . 1 .... @2reg_shrn_d | ||
56 | +VQRSHRUN_32_2sh 1111 001 1 1 . ...... .... 1000 . 1 . 1 .... @2reg_shrn_s | ||
57 | +VQRSHRUN_16_2sh 1111 001 1 1 . ...... .... 1000 . 1 . 1 .... @2reg_shrn_h | ||
58 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
59 | index XXXXXXX..XXXXXXX 100644 | ||
60 | --- a/target/arm/translate-neon.inc.c | ||
61 | +++ b/target/arm/translate-neon.inc.c | ||
62 | @@ -XXX,XX +XXX,XX @@ static bool do_2shift_env_32(DisasContext *s, arg_2reg_shift *a, | ||
63 | DO_2SHIFT_ENV(VQSHLU, qshlu_s) | ||
64 | DO_2SHIFT_ENV(VQSHL_U, qshl_u) | ||
65 | DO_2SHIFT_ENV(VQSHL_S, qshl_s) | ||
66 | + | ||
67 | +static bool do_2shift_narrow_64(DisasContext *s, arg_2reg_shift *a, | ||
68 | + NeonGenTwo64OpFn *shiftfn, | ||
69 | + NeonGenNarrowEnvFn *narrowfn) | ||
70 | +{ | ||
71 | + /* 2-reg-and-shift narrowing-shift operations, size == 3 case */ | ||
72 | + TCGv_i64 constimm, rm1, rm2; | ||
73 | + TCGv_i32 rd; | ||
74 | + | ||
75 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
76 | + return false; | ||
77 | + } | ||
78 | + | ||
79 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
80 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
81 | + ((a->vd | a->vm) & 0x10)) { | ||
82 | + return false; | ||
83 | + } | ||
84 | + | ||
85 | + if (a->vm & 1) { | ||
86 | + return false; | ||
87 | + } | ||
88 | + | ||
89 | + if (!vfp_access_check(s)) { | ||
90 | + return true; | ||
91 | + } | ||
92 | + | ||
93 | + /* | ||
94 | + * This is always a right shift, and the shiftfn is always a | ||
95 | + * left-shift helper, which thus needs the negated shift count. | ||
96 | + */ | ||
97 | + constimm = tcg_const_i64(-a->shift); | ||
98 | + rm1 = tcg_temp_new_i64(); | ||
99 | + rm2 = tcg_temp_new_i64(); | ||
100 | + | ||
101 | + /* Load both inputs first to avoid potential overwrite if rm == rd */ | ||
102 | + neon_load_reg64(rm1, a->vm); | ||
103 | + neon_load_reg64(rm2, a->vm + 1); | ||
104 | + | ||
105 | + shiftfn(rm1, rm1, constimm); | ||
106 | + rd = tcg_temp_new_i32(); | ||
107 | + narrowfn(rd, cpu_env, rm1); | ||
108 | + neon_store_reg(a->vd, 0, rd); | ||
109 | + | ||
110 | + shiftfn(rm2, rm2, constimm); | ||
111 | + rd = tcg_temp_new_i32(); | ||
112 | + narrowfn(rd, cpu_env, rm2); | ||
113 | + neon_store_reg(a->vd, 1, rd); | ||
114 | + | ||
115 | + tcg_temp_free_i64(rm1); | ||
116 | + tcg_temp_free_i64(rm2); | ||
117 | + tcg_temp_free_i64(constimm); | ||
118 | + | ||
119 | + return true; | ||
120 | +} | ||
121 | + | ||
122 | +static bool do_2shift_narrow_32(DisasContext *s, arg_2reg_shift *a, | ||
123 | + NeonGenTwoOpFn *shiftfn, | ||
124 | + NeonGenNarrowEnvFn *narrowfn) | ||
125 | +{ | ||
126 | + /* 2-reg-and-shift narrowing-shift operations, size < 3 case */ | ||
127 | + TCGv_i32 constimm, rm1, rm2, rm3, rm4; | ||
128 | + TCGv_i64 rtmp; | ||
129 | + uint32_t imm; | ||
130 | + | ||
131 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
132 | + return false; | ||
133 | + } | ||
134 | + | ||
135 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
136 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
137 | + ((a->vd | a->vm) & 0x10)) { | ||
138 | + return false; | ||
139 | + } | ||
140 | + | ||
141 | + if (a->vm & 1) { | ||
142 | + return false; | ||
143 | + } | ||
144 | + | ||
145 | + if (!vfp_access_check(s)) { | ||
146 | + return true; | ||
147 | + } | ||
148 | + | ||
149 | + /* | ||
150 | + * This is always a right shift, and the shiftfn is always a | ||
151 | + * left-shift helper, which thus needs the negated shift count | ||
152 | + * duplicated into each lane of the immediate value. | ||
153 | + */ | ||
154 | + if (a->size == 1) { | ||
155 | + imm = (uint16_t)(-a->shift); | ||
156 | + imm |= imm << 16; | ||
157 | + } else { | ||
158 | + /* size == 2 */ | ||
159 | + imm = -a->shift; | ||
160 | + } | ||
161 | + constimm = tcg_const_i32(imm); | ||
162 | + | ||
163 | + /* Load all inputs first to avoid potential overwrite */ | ||
164 | + rm1 = neon_load_reg(a->vm, 0); | ||
165 | + rm2 = neon_load_reg(a->vm, 1); | ||
166 | + rm3 = neon_load_reg(a->vm + 1, 0); | ||
167 | + rm4 = neon_load_reg(a->vm + 1, 1); | ||
168 | + rtmp = tcg_temp_new_i64(); | ||
169 | + | ||
170 | + shiftfn(rm1, rm1, constimm); | ||
171 | + shiftfn(rm2, rm2, constimm); | ||
172 | + | ||
173 | + tcg_gen_concat_i32_i64(rtmp, rm1, rm2); | ||
174 | + tcg_temp_free_i32(rm2); | ||
175 | + | ||
176 | + narrowfn(rm1, cpu_env, rtmp); | ||
177 | + neon_store_reg(a->vd, 0, rm1); | ||
178 | + | ||
179 | + shiftfn(rm3, rm3, constimm); | ||
180 | + shiftfn(rm4, rm4, constimm); | ||
181 | + tcg_temp_free_i32(constimm); | ||
182 | + | ||
183 | + tcg_gen_concat_i32_i64(rtmp, rm3, rm4); | ||
184 | + tcg_temp_free_i32(rm4); | ||
185 | + | ||
186 | + narrowfn(rm3, cpu_env, rtmp); | ||
187 | + tcg_temp_free_i64(rtmp); | ||
188 | + neon_store_reg(a->vd, 1, rm3); | ||
189 | + return true; | ||
190 | +} | ||
191 | + | ||
192 | +#define DO_2SN_64(INSN, FUNC, NARROWFUNC) \ | ||
193 | + static bool trans_##INSN##_2sh(DisasContext *s, arg_2reg_shift *a) \ | ||
194 | + { \ | ||
195 | + return do_2shift_narrow_64(s, a, FUNC, NARROWFUNC); \ | ||
196 | + } | ||
197 | +#define DO_2SN_32(INSN, FUNC, NARROWFUNC) \ | ||
198 | + static bool trans_##INSN##_2sh(DisasContext *s, arg_2reg_shift *a) \ | ||
199 | + { \ | ||
200 | + return do_2shift_narrow_32(s, a, FUNC, NARROWFUNC); \ | ||
201 | + } | ||
202 | + | ||
203 | +static void gen_neon_narrow_u32(TCGv_i32 dest, TCGv_ptr env, TCGv_i64 src) | ||
204 | +{ | ||
205 | + tcg_gen_extrl_i64_i32(dest, src); | ||
206 | +} | ||
207 | + | ||
208 | +static void gen_neon_narrow_u16(TCGv_i32 dest, TCGv_ptr env, TCGv_i64 src) | ||
209 | +{ | ||
210 | + gen_helper_neon_narrow_u16(dest, src); | ||
211 | +} | ||
212 | + | ||
213 | +static void gen_neon_narrow_u8(TCGv_i32 dest, TCGv_ptr env, TCGv_i64 src) | ||
214 | +{ | ||
215 | + gen_helper_neon_narrow_u8(dest, src); | ||
216 | +} | ||
217 | + | ||
218 | +DO_2SN_64(VSHRN_64, gen_ushl_i64, gen_neon_narrow_u32) | ||
219 | +DO_2SN_32(VSHRN_32, gen_ushl_i32, gen_neon_narrow_u16) | ||
220 | +DO_2SN_32(VSHRN_16, gen_helper_neon_shl_u16, gen_neon_narrow_u8) | ||
221 | + | ||
222 | +DO_2SN_64(VRSHRN_64, gen_helper_neon_rshl_u64, gen_neon_narrow_u32) | ||
223 | +DO_2SN_32(VRSHRN_32, gen_helper_neon_rshl_u32, gen_neon_narrow_u16) | ||
224 | +DO_2SN_32(VRSHRN_16, gen_helper_neon_rshl_u16, gen_neon_narrow_u8) | ||
225 | + | ||
226 | +DO_2SN_64(VQSHRUN_64, gen_sshl_i64, gen_helper_neon_unarrow_sat32) | ||
227 | +DO_2SN_32(VQSHRUN_32, gen_sshl_i32, gen_helper_neon_unarrow_sat16) | ||
228 | +DO_2SN_32(VQSHRUN_16, gen_helper_neon_shl_s16, gen_helper_neon_unarrow_sat8) | ||
229 | + | ||
230 | +DO_2SN_64(VQRSHRUN_64, gen_helper_neon_rshl_s64, gen_helper_neon_unarrow_sat32) | ||
231 | +DO_2SN_32(VQRSHRUN_32, gen_helper_neon_rshl_s32, gen_helper_neon_unarrow_sat16) | ||
232 | +DO_2SN_32(VQRSHRUN_16, gen_helper_neon_rshl_s16, gen_helper_neon_unarrow_sat8) | ||
233 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
234 | index XXXXXXX..XXXXXXX 100644 | ||
235 | --- a/target/arm/translate.c | ||
236 | +++ b/target/arm/translate.c | ||
237 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
238 | case 5: /* VSHL, VSLI */ | ||
239 | case 6: /* VQSHLU */ | ||
240 | case 7: /* VQSHL */ | ||
241 | + case 8: /* VSHRN, VRSHRN, VQSHRUN, VQRSHRUN */ | ||
242 | return 1; /* handled by decodetree */ | ||
243 | default: | ||
244 | break; | ||
245 | -- | ||
246 | 2.20.1 | ||
247 | |||
248 | diff view generated by jsdifflib |
1 | Make the legacy armv7m_init() function use the newly QOMified | 1 | Convert the remaining Neon narrowing shifts to decodetree: |
---|---|---|---|
2 | armv7m object rather than doing everything by hand. | 2 | * VQSHRN |
3 | 3 | * VQRSHRN | |
4 | We can return the armv7m object rather than the NVIC from | ||
5 | armv7m_init() because its interface to the rest of the | ||
6 | board (GPIOs, etc) is identical. | ||
7 | 4 | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | Reviewed-by: Alistair Francis <alistair.francis@xilinx.com> | 6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 7 | Message-id: 20200522145520.6778-7-peter.maydell@linaro.org |
11 | Message-id: 1487604965-23220-5-git-send-email-peter.maydell@linaro.org | ||
12 | --- | 8 | --- |
13 | hw/arm/armv7m.c | 49 ++++++++++++------------------------------------- | 9 | target/arm/neon-dp.decode | 20 ++++++ |
14 | 1 file changed, 12 insertions(+), 37 deletions(-) | 10 | target/arm/translate-neon.inc.c | 15 +++++ |
15 | 11 | target/arm/translate.c | 110 +------------------------------- | |
16 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 12 | 3 files changed, 37 insertions(+), 108 deletions(-) |
13 | |||
14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/armv7m.c | 16 | --- a/target/arm/neon-dp.decode |
19 | +++ b/hw/arm/armv7m.c | 17 | +++ b/target/arm/neon-dp.decode |
20 | @@ -XXX,XX +XXX,XX @@ static void bitband_init(Object *obj) | 18 | @@ -XXX,XX +XXX,XX @@ VQSHRUN_16_2sh 1111 001 1 1 . ...... .... 1000 . 0 . 1 .... @2reg_shrn_h |
21 | sysbus_init_mmio(dev, &s->iomem); | 19 | VQRSHRUN_64_2sh 1111 001 1 1 . ...... .... 1000 . 1 . 1 .... @2reg_shrn_d |
20 | VQRSHRUN_32_2sh 1111 001 1 1 . ...... .... 1000 . 1 . 1 .... @2reg_shrn_s | ||
21 | VQRSHRUN_16_2sh 1111 001 1 1 . ...... .... 1000 . 1 . 1 .... @2reg_shrn_h | ||
22 | + | ||
23 | +# VQSHRN with signed input | ||
24 | +VQSHRN_S64_2sh 1111 001 0 1 . ...... .... 1001 . 0 . 1 .... @2reg_shrn_d | ||
25 | +VQSHRN_S32_2sh 1111 001 0 1 . ...... .... 1001 . 0 . 1 .... @2reg_shrn_s | ||
26 | +VQSHRN_S16_2sh 1111 001 0 1 . ...... .... 1001 . 0 . 1 .... @2reg_shrn_h | ||
27 | + | ||
28 | +# VQRSHRN with signed input | ||
29 | +VQRSHRN_S64_2sh 1111 001 0 1 . ...... .... 1001 . 1 . 1 .... @2reg_shrn_d | ||
30 | +VQRSHRN_S32_2sh 1111 001 0 1 . ...... .... 1001 . 1 . 1 .... @2reg_shrn_s | ||
31 | +VQRSHRN_S16_2sh 1111 001 0 1 . ...... .... 1001 . 1 . 1 .... @2reg_shrn_h | ||
32 | + | ||
33 | +# VQSHRN with unsigned input | ||
34 | +VQSHRN_U64_2sh 1111 001 1 1 . ...... .... 1001 . 0 . 1 .... @2reg_shrn_d | ||
35 | +VQSHRN_U32_2sh 1111 001 1 1 . ...... .... 1001 . 0 . 1 .... @2reg_shrn_s | ||
36 | +VQSHRN_U16_2sh 1111 001 1 1 . ...... .... 1001 . 0 . 1 .... @2reg_shrn_h | ||
37 | + | ||
38 | +# VQRSHRN with unsigned input | ||
39 | +VQRSHRN_U64_2sh 1111 001 1 1 . ...... .... 1001 . 1 . 1 .... @2reg_shrn_d | ||
40 | +VQRSHRN_U32_2sh 1111 001 1 1 . ...... .... 1001 . 1 . 1 .... @2reg_shrn_s | ||
41 | +VQRSHRN_U16_2sh 1111 001 1 1 . ...... .... 1001 . 1 . 1 .... @2reg_shrn_h | ||
42 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/target/arm/translate-neon.inc.c | ||
45 | +++ b/target/arm/translate-neon.inc.c | ||
46 | @@ -XXX,XX +XXX,XX @@ DO_2SN_32(VQSHRUN_16, gen_helper_neon_shl_s16, gen_helper_neon_unarrow_sat8) | ||
47 | DO_2SN_64(VQRSHRUN_64, gen_helper_neon_rshl_s64, gen_helper_neon_unarrow_sat32) | ||
48 | DO_2SN_32(VQRSHRUN_32, gen_helper_neon_rshl_s32, gen_helper_neon_unarrow_sat16) | ||
49 | DO_2SN_32(VQRSHRUN_16, gen_helper_neon_rshl_s16, gen_helper_neon_unarrow_sat8) | ||
50 | +DO_2SN_64(VQSHRN_S64, gen_sshl_i64, gen_helper_neon_narrow_sat_s32) | ||
51 | +DO_2SN_32(VQSHRN_S32, gen_sshl_i32, gen_helper_neon_narrow_sat_s16) | ||
52 | +DO_2SN_32(VQSHRN_S16, gen_helper_neon_shl_s16, gen_helper_neon_narrow_sat_s8) | ||
53 | + | ||
54 | +DO_2SN_64(VQRSHRN_S64, gen_helper_neon_rshl_s64, gen_helper_neon_narrow_sat_s32) | ||
55 | +DO_2SN_32(VQRSHRN_S32, gen_helper_neon_rshl_s32, gen_helper_neon_narrow_sat_s16) | ||
56 | +DO_2SN_32(VQRSHRN_S16, gen_helper_neon_rshl_s16, gen_helper_neon_narrow_sat_s8) | ||
57 | + | ||
58 | +DO_2SN_64(VQSHRN_U64, gen_ushl_i64, gen_helper_neon_narrow_sat_u32) | ||
59 | +DO_2SN_32(VQSHRN_U32, gen_ushl_i32, gen_helper_neon_narrow_sat_u16) | ||
60 | +DO_2SN_32(VQSHRN_U16, gen_helper_neon_shl_u16, gen_helper_neon_narrow_sat_u8) | ||
61 | + | ||
62 | +DO_2SN_64(VQRSHRN_U64, gen_helper_neon_rshl_u64, gen_helper_neon_narrow_sat_u32) | ||
63 | +DO_2SN_32(VQRSHRN_U32, gen_helper_neon_rshl_u32, gen_helper_neon_narrow_sat_u16) | ||
64 | +DO_2SN_32(VQRSHRN_U16, gen_helper_neon_rshl_u16, gen_helper_neon_narrow_sat_u8) | ||
65 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
66 | index XXXXXXX..XXXXXXX 100644 | ||
67 | --- a/target/arm/translate.c | ||
68 | +++ b/target/arm/translate.c | ||
69 | @@ -XXX,XX +XXX,XX @@ static inline void gen_neon_unarrow_sats(int size, TCGv_i32 dest, TCGv_i64 src) | ||
70 | } | ||
22 | } | 71 | } |
23 | 72 | ||
24 | -static void armv7m_bitband_init(void) | 73 | -static inline void gen_neon_shift_narrow(int size, TCGv_i32 var, TCGv_i32 shift, |
74 | - int q, int u) | ||
25 | -{ | 75 | -{ |
26 | - DeviceState *dev; | 76 | - if (q) { |
27 | - | 77 | - if (u) { |
28 | - dev = qdev_create(NULL, TYPE_BITBAND); | 78 | - switch (size) { |
29 | - qdev_prop_set_uint32(dev, "base", 0x20000000); | 79 | - case 1: gen_helper_neon_rshl_u16(var, var, shift); break; |
30 | - qdev_init_nofail(dev); | 80 | - case 2: gen_helper_neon_rshl_u32(var, var, shift); break; |
31 | - sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0x22000000); | 81 | - default: abort(); |
32 | - | 82 | - } |
33 | - dev = qdev_create(NULL, TYPE_BITBAND); | 83 | - } else { |
34 | - qdev_prop_set_uint32(dev, "base", 0x40000000); | 84 | - switch (size) { |
35 | - qdev_init_nofail(dev); | 85 | - case 1: gen_helper_neon_rshl_s16(var, var, shift); break; |
36 | - sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0x42000000); | 86 | - case 2: gen_helper_neon_rshl_s32(var, var, shift); break; |
87 | - default: abort(); | ||
88 | - } | ||
89 | - } | ||
90 | - } else { | ||
91 | - if (u) { | ||
92 | - switch (size) { | ||
93 | - case 1: gen_helper_neon_shl_u16(var, var, shift); break; | ||
94 | - case 2: gen_ushl_i32(var, var, shift); break; | ||
95 | - default: abort(); | ||
96 | - } | ||
97 | - } else { | ||
98 | - switch (size) { | ||
99 | - case 1: gen_helper_neon_shl_s16(var, var, shift); break; | ||
100 | - case 2: gen_sshl_i32(var, var, shift); break; | ||
101 | - default: abort(); | ||
102 | - } | ||
103 | - } | ||
104 | - } | ||
37 | -} | 105 | -} |
38 | - | 106 | - |
39 | /* Board init. */ | 107 | static inline void gen_neon_widen(TCGv_i64 dest, TCGv_i32 src, int size, int u) |
40 | |||
41 | static const hwaddr bitband_input_addr[ARMV7M_NUM_BITBANDS] = { | ||
42 | @@ -XXX,XX +XXX,XX @@ static void armv7m_reset(void *opaque) | ||
43 | |||
44 | /* Init CPU and memory for a v7-M based board. | ||
45 | mem_size is in bytes. | ||
46 | - Returns the NVIC array. */ | ||
47 | + Returns the ARMv7M device. */ | ||
48 | |||
49 | DeviceState *armv7m_init(MemoryRegion *system_memory, int mem_size, int num_irq, | ||
50 | const char *kernel_filename, const char *cpu_model) | ||
51 | { | 108 | { |
52 | - ARMCPU *cpu; | 109 | if (u) { |
53 | - CPUARMState *env; | 110 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
54 | - DeviceState *nvic; | 111 | case 6: /* VQSHLU */ |
55 | + DeviceState *armv7m; | 112 | case 7: /* VQSHL */ |
56 | 113 | case 8: /* VSHRN, VRSHRN, VQSHRUN, VQRSHRUN */ | |
57 | if (cpu_model == NULL) { | 114 | + case 9: /* VQSHRN, VQRSHRN */ |
58 | - cpu_model = "cortex-m3"; | 115 | return 1; /* handled by decodetree */ |
59 | + cpu_model = "cortex-m3"; | 116 | default: |
60 | } | 117 | break; |
61 | - cpu = cpu_arm_init(cpu_model); | 118 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
62 | - if (cpu == NULL) { | 119 | size--; |
63 | - fprintf(stderr, "Unable to find CPU definition\n"); | 120 | } |
64 | - exit(1); | 121 | shift = (insn >> 16) & ((1 << (3 + size)) - 1); |
65 | - } | 122 | - if (op < 10) { |
66 | - env = &cpu->env; | 123 | - /* Shift by immediate and narrow: |
67 | - | 124 | - VSHRN, VRSHRN, VQSHRN, VQRSHRN. */ |
68 | - armv7m_bitband_init(); | 125 | - int input_unsigned = (op == 8) ? !u : u; |
69 | - | 126 | - if (rm & 1) { |
70 | - nvic = qdev_create(NULL, "armv7m_nvic"); | 127 | - return 1; |
71 | - qdev_prop_set_uint32(nvic, "num-irq", num_irq); | 128 | - } |
72 | - env->nvic = nvic; | 129 | - shift = shift - (1 << (size + 3)); |
73 | - qdev_init_nofail(nvic); | 130 | - size++; |
74 | - sysbus_connect_irq(SYS_BUS_DEVICE(nvic), 0, | 131 | - if (size == 3) { |
75 | - qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); | 132 | - tmp64 = tcg_const_i64(shift); |
76 | - armv7m_load_kernel(cpu, kernel_filename, mem_size); | 133 | - neon_load_reg64(cpu_V0, rm); |
77 | - return nvic; | 134 | - neon_load_reg64(cpu_V1, rm + 1); |
78 | + | 135 | - for (pass = 0; pass < 2; pass++) { |
79 | + armv7m = qdev_create(NULL, "armv7m"); | 136 | - TCGv_i64 in; |
80 | + qdev_prop_set_uint32(armv7m, "num-irq", num_irq); | 137 | - if (pass == 0) { |
81 | + qdev_prop_set_string(armv7m, "cpu-model", cpu_model); | 138 | - in = cpu_V0; |
82 | + /* This will exit with an error if the user passed us a bad cpu_model */ | 139 | - } else { |
83 | + qdev_init_nofail(armv7m); | 140 | - in = cpu_V1; |
84 | + | 141 | - } |
85 | + armv7m_load_kernel(ARM_CPU(first_cpu), kernel_filename, mem_size); | 142 | - if (q) { |
86 | + return armv7m; | 143 | - if (input_unsigned) { |
87 | } | 144 | - gen_helper_neon_rshl_u64(cpu_V0, in, tmp64); |
88 | 145 | - } else { | |
89 | void armv7m_load_kernel(ARMCPU *cpu, const char *kernel_filename, int mem_size) | 146 | - gen_helper_neon_rshl_s64(cpu_V0, in, tmp64); |
147 | - } | ||
148 | - } else { | ||
149 | - if (input_unsigned) { | ||
150 | - gen_ushl_i64(cpu_V0, in, tmp64); | ||
151 | - } else { | ||
152 | - gen_sshl_i64(cpu_V0, in, tmp64); | ||
153 | - } | ||
154 | - } | ||
155 | - tmp = tcg_temp_new_i32(); | ||
156 | - gen_neon_narrow_op(op == 8, u, size - 1, tmp, cpu_V0); | ||
157 | - neon_store_reg(rd, pass, tmp); | ||
158 | - } /* for pass */ | ||
159 | - tcg_temp_free_i64(tmp64); | ||
160 | - } else { | ||
161 | - if (size == 1) { | ||
162 | - imm = (uint16_t)shift; | ||
163 | - imm |= imm << 16; | ||
164 | - } else { | ||
165 | - /* size == 2 */ | ||
166 | - imm = (uint32_t)shift; | ||
167 | - } | ||
168 | - tmp2 = tcg_const_i32(imm); | ||
169 | - tmp4 = neon_load_reg(rm + 1, 0); | ||
170 | - tmp5 = neon_load_reg(rm + 1, 1); | ||
171 | - for (pass = 0; pass < 2; pass++) { | ||
172 | - if (pass == 0) { | ||
173 | - tmp = neon_load_reg(rm, 0); | ||
174 | - } else { | ||
175 | - tmp = tmp4; | ||
176 | - } | ||
177 | - gen_neon_shift_narrow(size, tmp, tmp2, q, | ||
178 | - input_unsigned); | ||
179 | - if (pass == 0) { | ||
180 | - tmp3 = neon_load_reg(rm, 1); | ||
181 | - } else { | ||
182 | - tmp3 = tmp5; | ||
183 | - } | ||
184 | - gen_neon_shift_narrow(size, tmp3, tmp2, q, | ||
185 | - input_unsigned); | ||
186 | - tcg_gen_concat_i32_i64(cpu_V0, tmp, tmp3); | ||
187 | - tcg_temp_free_i32(tmp); | ||
188 | - tcg_temp_free_i32(tmp3); | ||
189 | - tmp = tcg_temp_new_i32(); | ||
190 | - gen_neon_narrow_op(op == 8, u, size - 1, tmp, cpu_V0); | ||
191 | - neon_store_reg(rd, pass, tmp); | ||
192 | - } /* for pass */ | ||
193 | - tcg_temp_free_i32(tmp2); | ||
194 | - } | ||
195 | - } else if (op == 10) { | ||
196 | + if (op == 10) { | ||
197 | /* VSHLL, VMOVL */ | ||
198 | if (q || (rd & 1)) { | ||
199 | return 1; | ||
90 | -- | 200 | -- |
91 | 2.7.4 | 201 | 2.20.1 |
92 | 202 | ||
93 | 203 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the VSHLL and VMOVL insns from the 2-reg-shift group | |
2 | to decodetree. Since the loop always has two passes, we unroll | ||
3 | it to avoid the awkward reassignment of one TCGv to another. | ||
4 | |||
5 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
6 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
7 | Message-id: 20200522145520.6778-8-peter.maydell@linaro.org | ||
8 | --- | ||
9 | target/arm/neon-dp.decode | 16 +++++++ | ||
10 | target/arm/translate-neon.inc.c | 81 +++++++++++++++++++++++++++++++++ | ||
11 | target/arm/translate.c | 46 +------------------ | ||
12 | 3 files changed, 99 insertions(+), 44 deletions(-) | ||
13 | |||
14 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
15 | index XXXXXXX..XXXXXXX 100644 | ||
16 | --- a/target/arm/neon-dp.decode | ||
17 | +++ b/target/arm/neon-dp.decode | ||
18 | @@ -XXX,XX +XXX,XX @@ VMINNM_fp_3s 1111 001 1 0 . 1 . .... .... 1111 ... 1 .... @3same_fp | ||
19 | &2reg_shift vm=%vm_dp vd=%vd_dp size=1 q=0 \ | ||
20 | shift=%neon_rshift_i3 | ||
21 | |||
22 | +# Long left shifts: again Q is part of opcode decode | ||
23 | +@2reg_shll_s .... ... . . . 1 shift:5 .... .... 0 . . . .... \ | ||
24 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=2 q=0 | ||
25 | +@2reg_shll_h .... ... . . . 01 shift:4 .... .... 0 . . . .... \ | ||
26 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=1 q=0 | ||
27 | +@2reg_shll_b .... ... . . . 001 shift:3 .... .... 0 . . . .... \ | ||
28 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=0 q=0 | ||
29 | + | ||
30 | VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_d | ||
31 | VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_s | ||
32 | VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_h | ||
33 | @@ -XXX,XX +XXX,XX @@ VQSHRN_U16_2sh 1111 001 1 1 . ...... .... 1001 . 0 . 1 .... @2reg_shrn_h | ||
34 | VQRSHRN_U64_2sh 1111 001 1 1 . ...... .... 1001 . 1 . 1 .... @2reg_shrn_d | ||
35 | VQRSHRN_U32_2sh 1111 001 1 1 . ...... .... 1001 . 1 . 1 .... @2reg_shrn_s | ||
36 | VQRSHRN_U16_2sh 1111 001 1 1 . ...... .... 1001 . 1 . 1 .... @2reg_shrn_h | ||
37 | + | ||
38 | +VSHLL_S_2sh 1111 001 0 1 . ...... .... 1010 . 0 . 1 .... @2reg_shll_s | ||
39 | +VSHLL_S_2sh 1111 001 0 1 . ...... .... 1010 . 0 . 1 .... @2reg_shll_h | ||
40 | +VSHLL_S_2sh 1111 001 0 1 . ...... .... 1010 . 0 . 1 .... @2reg_shll_b | ||
41 | + | ||
42 | +VSHLL_U_2sh 1111 001 1 1 . ...... .... 1010 . 0 . 1 .... @2reg_shll_s | ||
43 | +VSHLL_U_2sh 1111 001 1 1 . ...... .... 1010 . 0 . 1 .... @2reg_shll_h | ||
44 | +VSHLL_U_2sh 1111 001 1 1 . ...... .... 1010 . 0 . 1 .... @2reg_shll_b | ||
45 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
46 | index XXXXXXX..XXXXXXX 100644 | ||
47 | --- a/target/arm/translate-neon.inc.c | ||
48 | +++ b/target/arm/translate-neon.inc.c | ||
49 | @@ -XXX,XX +XXX,XX @@ DO_2SN_32(VQSHRN_U16, gen_helper_neon_shl_u16, gen_helper_neon_narrow_sat_u8) | ||
50 | DO_2SN_64(VQRSHRN_U64, gen_helper_neon_rshl_u64, gen_helper_neon_narrow_sat_u32) | ||
51 | DO_2SN_32(VQRSHRN_U32, gen_helper_neon_rshl_u32, gen_helper_neon_narrow_sat_u16) | ||
52 | DO_2SN_32(VQRSHRN_U16, gen_helper_neon_rshl_u16, gen_helper_neon_narrow_sat_u8) | ||
53 | + | ||
54 | +static bool do_vshll_2sh(DisasContext *s, arg_2reg_shift *a, | ||
55 | + NeonGenWidenFn *widenfn, bool u) | ||
56 | +{ | ||
57 | + TCGv_i64 tmp; | ||
58 | + TCGv_i32 rm0, rm1; | ||
59 | + uint64_t widen_mask = 0; | ||
60 | + | ||
61 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
62 | + return false; | ||
63 | + } | ||
64 | + | ||
65 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
66 | + if (!dc_isar_feature(aa32_simd_r32, s) && | ||
67 | + ((a->vd | a->vm) & 0x10)) { | ||
68 | + return false; | ||
69 | + } | ||
70 | + | ||
71 | + if (a->vd & 1) { | ||
72 | + return false; | ||
73 | + } | ||
74 | + | ||
75 | + if (!vfp_access_check(s)) { | ||
76 | + return true; | ||
77 | + } | ||
78 | + | ||
79 | + /* | ||
80 | + * This is a widen-and-shift operation. The shift is always less | ||
81 | + * than the width of the source type, so after widening the input | ||
82 | + * vector we can simply shift the whole 64-bit widened register, | ||
83 | + * and then clear the potential overflow bits resulting from left | ||
84 | + * bits of the narrow input appearing as right bits of the left | ||
85 | + * neighbour narrow input. Calculate a mask of bits to clear. | ||
86 | + */ | ||
87 | + if ((a->shift != 0) && (a->size < 2 || u)) { | ||
88 | + int esize = 8 << a->size; | ||
89 | + widen_mask = MAKE_64BIT_MASK(0, esize); | ||
90 | + widen_mask >>= esize - a->shift; | ||
91 | + widen_mask = dup_const(a->size + 1, widen_mask); | ||
92 | + } | ||
93 | + | ||
94 | + rm0 = neon_load_reg(a->vm, 0); | ||
95 | + rm1 = neon_load_reg(a->vm, 1); | ||
96 | + tmp = tcg_temp_new_i64(); | ||
97 | + | ||
98 | + widenfn(tmp, rm0); | ||
99 | + if (a->shift != 0) { | ||
100 | + tcg_gen_shli_i64(tmp, tmp, a->shift); | ||
101 | + tcg_gen_andi_i64(tmp, tmp, ~widen_mask); | ||
102 | + } | ||
103 | + neon_store_reg64(tmp, a->vd); | ||
104 | + | ||
105 | + widenfn(tmp, rm1); | ||
106 | + if (a->shift != 0) { | ||
107 | + tcg_gen_shli_i64(tmp, tmp, a->shift); | ||
108 | + tcg_gen_andi_i64(tmp, tmp, ~widen_mask); | ||
109 | + } | ||
110 | + neon_store_reg64(tmp, a->vd + 1); | ||
111 | + tcg_temp_free_i64(tmp); | ||
112 | + return true; | ||
113 | +} | ||
114 | + | ||
115 | +static bool trans_VSHLL_S_2sh(DisasContext *s, arg_2reg_shift *a) | ||
116 | +{ | ||
117 | + NeonGenWidenFn *widenfn[] = { | ||
118 | + gen_helper_neon_widen_s8, | ||
119 | + gen_helper_neon_widen_s16, | ||
120 | + tcg_gen_ext_i32_i64, | ||
121 | + }; | ||
122 | + return do_vshll_2sh(s, a, widenfn[a->size], false); | ||
123 | +} | ||
124 | + | ||
125 | +static bool trans_VSHLL_U_2sh(DisasContext *s, arg_2reg_shift *a) | ||
126 | +{ | ||
127 | + NeonGenWidenFn *widenfn[] = { | ||
128 | + gen_helper_neon_widen_u8, | ||
129 | + gen_helper_neon_widen_u16, | ||
130 | + tcg_gen_extu_i32_i64, | ||
131 | + }; | ||
132 | + return do_vshll_2sh(s, a, widenfn[a->size], true); | ||
133 | +} | ||
134 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
135 | index XXXXXXX..XXXXXXX 100644 | ||
136 | --- a/target/arm/translate.c | ||
137 | +++ b/target/arm/translate.c | ||
138 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
139 | case 7: /* VQSHL */ | ||
140 | case 8: /* VSHRN, VRSHRN, VQSHRUN, VQRSHRUN */ | ||
141 | case 9: /* VQSHRN, VQRSHRN */ | ||
142 | + case 10: /* VSHLL, including VMOVL */ | ||
143 | return 1; /* handled by decodetree */ | ||
144 | default: | ||
145 | break; | ||
146 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
147 | size--; | ||
148 | } | ||
149 | shift = (insn >> 16) & ((1 << (3 + size)) - 1); | ||
150 | - if (op == 10) { | ||
151 | - /* VSHLL, VMOVL */ | ||
152 | - if (q || (rd & 1)) { | ||
153 | - return 1; | ||
154 | - } | ||
155 | - tmp = neon_load_reg(rm, 0); | ||
156 | - tmp2 = neon_load_reg(rm, 1); | ||
157 | - for (pass = 0; pass < 2; pass++) { | ||
158 | - if (pass == 1) | ||
159 | - tmp = tmp2; | ||
160 | - | ||
161 | - gen_neon_widen(cpu_V0, tmp, size, u); | ||
162 | - | ||
163 | - if (shift != 0) { | ||
164 | - /* The shift is less than the width of the source | ||
165 | - type, so we can just shift the whole register. */ | ||
166 | - tcg_gen_shli_i64(cpu_V0, cpu_V0, shift); | ||
167 | - /* Widen the result of shift: we need to clear | ||
168 | - * the potential overflow bits resulting from | ||
169 | - * left bits of the narrow input appearing as | ||
170 | - * right bits of left the neighbour narrow | ||
171 | - * input. */ | ||
172 | - if (size < 2 || !u) { | ||
173 | - uint64_t imm64; | ||
174 | - if (size == 0) { | ||
175 | - imm = (0xffu >> (8 - shift)); | ||
176 | - imm |= imm << 16; | ||
177 | - } else if (size == 1) { | ||
178 | - imm = 0xffff >> (16 - shift); | ||
179 | - } else { | ||
180 | - /* size == 2 */ | ||
181 | - imm = 0xffffffff >> (32 - shift); | ||
182 | - } | ||
183 | - if (size < 2) { | ||
184 | - imm64 = imm | (((uint64_t)imm) << 32); | ||
185 | - } else { | ||
186 | - imm64 = imm; | ||
187 | - } | ||
188 | - tcg_gen_andi_i64(cpu_V0, cpu_V0, ~imm64); | ||
189 | - } | ||
190 | - } | ||
191 | - neon_store_reg64(cpu_V0, rd + pass); | ||
192 | - } | ||
193 | - } else if (op >= 14) { | ||
194 | + if (op >= 14) { | ||
195 | /* VCVT fixed-point. */ | ||
196 | TCGv_ptr fpst; | ||
197 | TCGv_i32 shiftv; | ||
198 | -- | ||
199 | 2.20.1 | ||
200 | |||
201 | diff view generated by jsdifflib |
1 | Instead of the bitband device doing a cpu_physical_memory_read/write, | 1 | Convert the VCVT fixed-point conversion operations in the |
---|---|---|---|
2 | make it take a MemoryRegion which specifies where it should be | 2 | Neon 2-regs-and-shift group to decodetree. |
3 | accessing, and use address_space_read/write to access the | ||
4 | corresponding AddressSpace. | ||
5 | |||
6 | Since this entails pretty much a rewrite, convert away from | ||
7 | old_mmio in the process. | ||
8 | 3 | ||
9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 4 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
10 | Reviewed-by: Alex Bennée <alex.bennee@linaro.org> | 5 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
11 | Message-id: 1487604965-23220-8-git-send-email-peter.maydell@linaro.org | 6 | Message-id: 20200522145520.6778-9-peter.maydell@linaro.org |
12 | --- | 7 | --- |
13 | include/hw/arm/armv7m.h | 2 + | 8 | target/arm/neon-dp.decode | 11 +++++ |
14 | hw/arm/armv7m.c | 166 +++++++++++++++++++++++------------------------- | 9 | target/arm/translate-neon.inc.c | 49 +++++++++++++++++++++ |
15 | 2 files changed, 81 insertions(+), 87 deletions(-) | 10 | target/arm/translate.c | 75 +-------------------------------- |
11 | 3 files changed, 62 insertions(+), 73 deletions(-) | ||
16 | 12 | ||
17 | diff --git a/include/hw/arm/armv7m.h b/include/hw/arm/armv7m.h | 13 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/include/hw/arm/armv7m.h | 15 | --- a/target/arm/neon-dp.decode |
20 | +++ b/include/hw/arm/armv7m.h | 16 | +++ b/target/arm/neon-dp.decode |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct { | 17 | @@ -XXX,XX +XXX,XX @@ VMINNM_fp_3s 1111 001 1 0 . 1 . .... .... 1111 ... 1 .... @3same_fp |
22 | SysBusDevice parent_obj; | 18 | @2reg_shll_b .... ... . . . 001 shift:3 .... .... 0 . . . .... \ |
23 | /*< public >*/ | 19 | &2reg_shift vm=%vm_dp vd=%vd_dp size=0 q=0 |
24 | 20 | ||
25 | + AddressSpace *source_as; | 21 | +# We use size=0 for fp32 and size=1 for fp16 to match the 3-same encodings. |
26 | MemoryRegion iomem; | 22 | +@2reg_vcvt .... ... . . . 1 ..... .... .... . q:1 . . .... \ |
27 | uint32_t base; | 23 | + &2reg_shift vm=%vm_dp vd=%vd_dp size=0 shift=%neon_rshift_i5 |
28 | + MemoryRegion *source_memory; | 24 | + |
29 | } BitBandState; | 25 | VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_d |
30 | 26 | VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_s | |
31 | #define TYPE_ARMV7M "armv7m" | 27 | VSHR_S_2sh 1111 001 0 1 . ...... .... 0000 . . . 1 .... @2reg_shr_h |
32 | diff --git a/hw/arm/armv7m.c b/hw/arm/armv7m.c | 28 | @@ -XXX,XX +XXX,XX @@ VSHLL_S_2sh 1111 001 0 1 . ...... .... 1010 . 0 . 1 .... @2reg_shll_b |
29 | VSHLL_U_2sh 1111 001 1 1 . ...... .... 1010 . 0 . 1 .... @2reg_shll_s | ||
30 | VSHLL_U_2sh 1111 001 1 1 . ...... .... 1010 . 0 . 1 .... @2reg_shll_h | ||
31 | VSHLL_U_2sh 1111 001 1 1 . ...... .... 1010 . 0 . 1 .... @2reg_shll_b | ||
32 | + | ||
33 | +# VCVT fixed<->float conversions | ||
34 | +# TODO: FP16 fixed<->float conversions are opc==0b1100 and 0b1101 | ||
35 | +VCVT_SF_2sh 1111 001 0 1 . ...... .... 1110 0 . . 1 .... @2reg_vcvt | ||
36 | +VCVT_UF_2sh 1111 001 1 1 . ...... .... 1110 0 . . 1 .... @2reg_vcvt | ||
37 | +VCVT_FS_2sh 1111 001 0 1 . ...... .... 1111 0 . . 1 .... @2reg_vcvt | ||
38 | +VCVT_FU_2sh 1111 001 1 1 . ...... .... 1111 0 . . 1 .... @2reg_vcvt | ||
39 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | 40 | index XXXXXXX..XXXXXXX 100644 |
34 | --- a/hw/arm/armv7m.c | 41 | --- a/target/arm/translate-neon.inc.c |
35 | +++ b/hw/arm/armv7m.c | 42 | +++ b/target/arm/translate-neon.inc.c |
36 | @@ -XXX,XX +XXX,XX @@ | 43 | @@ -XXX,XX +XXX,XX @@ static bool trans_VSHLL_U_2sh(DisasContext *s, arg_2reg_shift *a) |
37 | /* Bitbanded IO. Each word corresponds to a single bit. */ | 44 | }; |
38 | 45 | return do_vshll_2sh(s, a, widenfn[a->size], true); | |
39 | /* Get the byte address of the real memory for a bitband access. */ | ||
40 | -static inline uint32_t bitband_addr(void * opaque, uint32_t addr) | ||
41 | +static inline hwaddr bitband_addr(BitBandState *s, hwaddr offset) | ||
42 | { | ||
43 | - uint32_t res; | ||
44 | - | ||
45 | - res = *(uint32_t *)opaque; | ||
46 | - res |= (addr & 0x1ffffff) >> 5; | ||
47 | - return res; | ||
48 | - | ||
49 | -} | ||
50 | - | ||
51 | -static uint32_t bitband_readb(void *opaque, hwaddr offset) | ||
52 | -{ | ||
53 | - uint8_t v; | ||
54 | - cpu_physical_memory_read(bitband_addr(opaque, offset), &v, 1); | ||
55 | - return (v & (1 << ((offset >> 2) & 7))) != 0; | ||
56 | -} | ||
57 | - | ||
58 | -static void bitband_writeb(void *opaque, hwaddr offset, | ||
59 | - uint32_t value) | ||
60 | -{ | ||
61 | - uint32_t addr; | ||
62 | - uint8_t mask; | ||
63 | - uint8_t v; | ||
64 | - addr = bitband_addr(opaque, offset); | ||
65 | - mask = (1 << ((offset >> 2) & 7)); | ||
66 | - cpu_physical_memory_read(addr, &v, 1); | ||
67 | - if (value & 1) | ||
68 | - v |= mask; | ||
69 | - else | ||
70 | - v &= ~mask; | ||
71 | - cpu_physical_memory_write(addr, &v, 1); | ||
72 | -} | ||
73 | - | ||
74 | -static uint32_t bitband_readw(void *opaque, hwaddr offset) | ||
75 | -{ | ||
76 | - uint32_t addr; | ||
77 | - uint16_t mask; | ||
78 | - uint16_t v; | ||
79 | - addr = bitband_addr(opaque, offset) & ~1; | ||
80 | - mask = (1 << ((offset >> 2) & 15)); | ||
81 | - mask = tswap16(mask); | ||
82 | - cpu_physical_memory_read(addr, &v, 2); | ||
83 | - return (v & mask) != 0; | ||
84 | -} | ||
85 | - | ||
86 | -static void bitband_writew(void *opaque, hwaddr offset, | ||
87 | - uint32_t value) | ||
88 | -{ | ||
89 | - uint32_t addr; | ||
90 | - uint16_t mask; | ||
91 | - uint16_t v; | ||
92 | - addr = bitband_addr(opaque, offset) & ~1; | ||
93 | - mask = (1 << ((offset >> 2) & 15)); | ||
94 | - mask = tswap16(mask); | ||
95 | - cpu_physical_memory_read(addr, &v, 2); | ||
96 | - if (value & 1) | ||
97 | - v |= mask; | ||
98 | - else | ||
99 | - v &= ~mask; | ||
100 | - cpu_physical_memory_write(addr, &v, 2); | ||
101 | + return s->base | (offset & 0x1ffffff) >> 5; | ||
102 | } | 46 | } |
103 | |||
104 | -static uint32_t bitband_readl(void *opaque, hwaddr offset) | ||
105 | +static MemTxResult bitband_read(void *opaque, hwaddr offset, | ||
106 | + uint64_t *data, unsigned size, MemTxAttrs attrs) | ||
107 | { | ||
108 | - uint32_t addr; | ||
109 | - uint32_t mask; | ||
110 | - uint32_t v; | ||
111 | - addr = bitband_addr(opaque, offset) & ~3; | ||
112 | - mask = (1 << ((offset >> 2) & 31)); | ||
113 | - mask = tswap32(mask); | ||
114 | - cpu_physical_memory_read(addr, &v, 4); | ||
115 | - return (v & mask) != 0; | ||
116 | + BitBandState *s = opaque; | ||
117 | + uint8_t buf[4]; | ||
118 | + MemTxResult res; | ||
119 | + int bitpos, bit; | ||
120 | + hwaddr addr; | ||
121 | + | 47 | + |
122 | + assert(size <= 4); | 48 | +static bool do_fp_2sh(DisasContext *s, arg_2reg_shift *a, |
49 | + NeonGenTwoSingleOPFn *fn) | ||
50 | +{ | ||
51 | + /* FP operations in 2-reg-and-shift group */ | ||
52 | + TCGv_i32 tmp, shiftv; | ||
53 | + TCGv_ptr fpstatus; | ||
54 | + int pass; | ||
123 | + | 55 | + |
124 | + /* Find address in underlying memory and round down to multiple of size */ | 56 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { |
125 | + addr = bitband_addr(s, offset) & (-size); | 57 | + return false; |
126 | + res = address_space_read(s->source_as, addr, attrs, buf, size); | ||
127 | + if (res) { | ||
128 | + return res; | ||
129 | + } | ||
130 | + /* Bit position in the N bytes read... */ | ||
131 | + bitpos = (offset >> 2) & ((size * 8) - 1); | ||
132 | + /* ...converted to byte in buffer and bit in byte */ | ||
133 | + bit = (buf[bitpos >> 3] >> (bitpos & 7)) & 1; | ||
134 | + *data = bit; | ||
135 | + return MEMTX_OK; | ||
136 | } | ||
137 | |||
138 | -static void bitband_writel(void *opaque, hwaddr offset, | ||
139 | - uint32_t value) | ||
140 | +static MemTxResult bitband_write(void *opaque, hwaddr offset, uint64_t value, | ||
141 | + unsigned size, MemTxAttrs attrs) | ||
142 | { | ||
143 | - uint32_t addr; | ||
144 | - uint32_t mask; | ||
145 | - uint32_t v; | ||
146 | - addr = bitband_addr(opaque, offset) & ~3; | ||
147 | - mask = (1 << ((offset >> 2) & 31)); | ||
148 | - mask = tswap32(mask); | ||
149 | - cpu_physical_memory_read(addr, &v, 4); | ||
150 | - if (value & 1) | ||
151 | - v |= mask; | ||
152 | - else | ||
153 | - v &= ~mask; | ||
154 | - cpu_physical_memory_write(addr, &v, 4); | ||
155 | + BitBandState *s = opaque; | ||
156 | + uint8_t buf[4]; | ||
157 | + MemTxResult res; | ||
158 | + int bitpos, bit; | ||
159 | + hwaddr addr; | ||
160 | + | ||
161 | + assert(size <= 4); | ||
162 | + | ||
163 | + /* Find address in underlying memory and round down to multiple of size */ | ||
164 | + addr = bitband_addr(s, offset) & (-size); | ||
165 | + res = address_space_read(s->source_as, addr, attrs, buf, size); | ||
166 | + if (res) { | ||
167 | + return res; | ||
168 | + } | ||
169 | + /* Bit position in the N bytes read... */ | ||
170 | + bitpos = (offset >> 2) & ((size * 8) - 1); | ||
171 | + /* ...converted to byte in buffer and bit in byte */ | ||
172 | + bit = 1 << (bitpos & 7); | ||
173 | + if (value & 1) { | ||
174 | + buf[bitpos >> 3] |= bit; | ||
175 | + } else { | ||
176 | + buf[bitpos >> 3] &= ~bit; | ||
177 | + } | ||
178 | + return address_space_write(s->source_as, addr, attrs, buf, size); | ||
179 | } | ||
180 | |||
181 | static const MemoryRegionOps bitband_ops = { | ||
182 | - .old_mmio = { | ||
183 | - .read = { bitband_readb, bitband_readw, bitband_readl, }, | ||
184 | - .write = { bitband_writeb, bitband_writew, bitband_writel, }, | ||
185 | - }, | ||
186 | + .read_with_attrs = bitband_read, | ||
187 | + .write_with_attrs = bitband_write, | ||
188 | .endianness = DEVICE_NATIVE_ENDIAN, | ||
189 | + .impl.min_access_size = 1, | ||
190 | + .impl.max_access_size = 4, | ||
191 | + .valid.min_access_size = 1, | ||
192 | + .valid.max_access_size = 4, | ||
193 | }; | ||
194 | |||
195 | static void bitband_init(Object *obj) | ||
196 | @@ -XXX,XX +XXX,XX @@ static void bitband_init(Object *obj) | ||
197 | BitBandState *s = BITBAND(obj); | ||
198 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | ||
199 | |||
200 | - memory_region_init_io(&s->iomem, obj, &bitband_ops, &s->base, | ||
201 | + object_property_add_link(obj, "source-memory", | ||
202 | + TYPE_MEMORY_REGION, | ||
203 | + (Object **)&s->source_memory, | ||
204 | + qdev_prop_allow_set_link_before_realize, | ||
205 | + OBJ_PROP_LINK_UNREF_ON_RELEASE, | ||
206 | + &error_abort); | ||
207 | + memory_region_init_io(&s->iomem, obj, &bitband_ops, s, | ||
208 | "bitband", 0x02000000); | ||
209 | sysbus_init_mmio(dev, &s->iomem); | ||
210 | } | ||
211 | |||
212 | +static void bitband_realize(DeviceState *dev, Error **errp) | ||
213 | +{ | ||
214 | + BitBandState *s = BITBAND(dev); | ||
215 | + | ||
216 | + if (!s->source_memory) { | ||
217 | + error_setg(errp, "source-memory property not set"); | ||
218 | + return; | ||
219 | + } | 58 | + } |
220 | + | 59 | + |
221 | + s->source_as = address_space_init_shareable(s->source_memory, | 60 | + /* UNDEF accesses to D16-D31 if they don't exist. */ |
222 | + "bitband-source"); | 61 | + if (!dc_isar_feature(aa32_simd_r32, s) && |
62 | + ((a->vd | a->vm) & 0x10)) { | ||
63 | + return false; | ||
64 | + } | ||
65 | + | ||
66 | + if ((a->vm | a->vd) & a->q) { | ||
67 | + return false; | ||
68 | + } | ||
69 | + | ||
70 | + if (!vfp_access_check(s)) { | ||
71 | + return true; | ||
72 | + } | ||
73 | + | ||
74 | + fpstatus = get_fpstatus_ptr(1); | ||
75 | + shiftv = tcg_const_i32(a->shift); | ||
76 | + for (pass = 0; pass < (a->q ? 4 : 2); pass++) { | ||
77 | + tmp = neon_load_reg(a->vm, pass); | ||
78 | + fn(tmp, tmp, shiftv, fpstatus); | ||
79 | + neon_store_reg(a->vd, pass, tmp); | ||
80 | + } | ||
81 | + tcg_temp_free_ptr(fpstatus); | ||
82 | + tcg_temp_free_i32(shiftv); | ||
83 | + return true; | ||
223 | +} | 84 | +} |
224 | + | 85 | + |
225 | /* Board init. */ | 86 | +#define DO_FP_2SH(INSN, FUNC) \ |
226 | 87 | + static bool trans_##INSN##_2sh(DisasContext *s, arg_2reg_shift *a) \ | |
227 | static const hwaddr bitband_input_addr[ARMV7M_NUM_BITBANDS] = { | 88 | + { \ |
228 | @@ -XXX,XX +XXX,XX @@ static void armv7m_realize(DeviceState *dev, Error **errp) | 89 | + return do_fp_2sh(s, a, FUNC); \ |
229 | error_propagate(errp, err); | 90 | + } |
230 | return; | 91 | + |
231 | } | 92 | +DO_FP_2SH(VCVT_SF, gen_helper_vfp_sltos) |
232 | + object_property_set_link(obj, OBJECT(s->board_memory), | 93 | +DO_FP_2SH(VCVT_UF, gen_helper_vfp_ultos) |
233 | + "source-memory", &error_abort); | 94 | +DO_FP_2SH(VCVT_FS, gen_helper_vfp_tosls_round_to_zero) |
234 | object_property_set_bool(obj, true, "realized", &err); | 95 | +DO_FP_2SH(VCVT_FU, gen_helper_vfp_touls_round_to_zero) |
235 | if (err != NULL) { | 96 | diff --git a/target/arm/translate.c b/target/arm/translate.c |
236 | error_propagate(errp, err); | 97 | index XXXXXXX..XXXXXXX 100644 |
237 | @@ -XXX,XX +XXX,XX @@ static void bitband_class_init(ObjectClass *klass, void *data) | 98 | --- a/target/arm/translate.c |
238 | { | 99 | +++ b/target/arm/translate.c |
239 | DeviceClass *dc = DEVICE_CLASS(klass); | 100 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) |
240 | 101 | int q; | |
241 | + dc->realize = bitband_realize; | 102 | int rd, rn, rm, rd_ofs, rn_ofs, rm_ofs; |
242 | dc->props = bitband_properties; | 103 | int size; |
243 | } | 104 | - int shift; |
105 | int pass; | ||
106 | int u; | ||
107 | int vec_size; | ||
108 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
109 | return 1; | ||
110 | } else if (insn & (1 << 4)) { | ||
111 | if ((insn & 0x00380080) != 0) { | ||
112 | - /* Two registers and shift. */ | ||
113 | - op = (insn >> 8) & 0xf; | ||
114 | - | ||
115 | - switch (op) { | ||
116 | - case 0: /* VSHR */ | ||
117 | - case 1: /* VSRA */ | ||
118 | - case 2: /* VRSHR */ | ||
119 | - case 3: /* VRSRA */ | ||
120 | - case 4: /* VSRI */ | ||
121 | - case 5: /* VSHL, VSLI */ | ||
122 | - case 6: /* VQSHLU */ | ||
123 | - case 7: /* VQSHL */ | ||
124 | - case 8: /* VSHRN, VRSHRN, VQSHRUN, VQRSHRUN */ | ||
125 | - case 9: /* VQSHRN, VQRSHRN */ | ||
126 | - case 10: /* VSHLL, including VMOVL */ | ||
127 | - return 1; /* handled by decodetree */ | ||
128 | - default: | ||
129 | - break; | ||
130 | - } | ||
131 | - | ||
132 | - if (insn & (1 << 7)) { | ||
133 | - /* 64-bit shift. */ | ||
134 | - if (op > 7) { | ||
135 | - return 1; | ||
136 | - } | ||
137 | - size = 3; | ||
138 | - } else { | ||
139 | - size = 2; | ||
140 | - while ((insn & (1 << (size + 19))) == 0) | ||
141 | - size--; | ||
142 | - } | ||
143 | - shift = (insn >> 16) & ((1 << (3 + size)) - 1); | ||
144 | - if (op >= 14) { | ||
145 | - /* VCVT fixed-point. */ | ||
146 | - TCGv_ptr fpst; | ||
147 | - TCGv_i32 shiftv; | ||
148 | - VFPGenFixPointFn *fn; | ||
149 | - | ||
150 | - if (!(insn & (1 << 21)) || (q && ((rd | rm) & 1))) { | ||
151 | - return 1; | ||
152 | - } | ||
153 | - | ||
154 | - if (!(op & 1)) { | ||
155 | - if (u) { | ||
156 | - fn = gen_helper_vfp_ultos; | ||
157 | - } else { | ||
158 | - fn = gen_helper_vfp_sltos; | ||
159 | - } | ||
160 | - } else { | ||
161 | - if (u) { | ||
162 | - fn = gen_helper_vfp_touls_round_to_zero; | ||
163 | - } else { | ||
164 | - fn = gen_helper_vfp_tosls_round_to_zero; | ||
165 | - } | ||
166 | - } | ||
167 | - | ||
168 | - /* We have already masked out the must-be-1 top bit of imm6, | ||
169 | - * hence this 32-shift where the ARM ARM has 64-imm6. | ||
170 | - */ | ||
171 | - shift = 32 - shift; | ||
172 | - fpst = get_fpstatus_ptr(1); | ||
173 | - shiftv = tcg_const_i32(shift); | ||
174 | - for (pass = 0; pass < (q ? 4 : 2); pass++) { | ||
175 | - TCGv_i32 tmpf = neon_load_reg(rm, pass); | ||
176 | - fn(tmpf, tmpf, shiftv, fpst); | ||
177 | - neon_store_reg(rd, pass, tmpf); | ||
178 | - } | ||
179 | - tcg_temp_free_ptr(fpst); | ||
180 | - tcg_temp_free_i32(shiftv); | ||
181 | - } else { | ||
182 | - return 1; | ||
183 | - } | ||
184 | + /* Two registers and shift: handled by decodetree */ | ||
185 | + return 1; | ||
186 | } else { /* (insn & 0x00380080) == 0 */ | ||
187 | int invert, reg_ofs, vec_size; | ||
244 | 188 | ||
245 | -- | 189 | -- |
246 | 2.7.4 | 190 | 2.20.1 |
247 | 191 | ||
248 | 192 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | 1 | Convert the insns in the one-register-and-immediate group to decodetree. | |
2 | |||
3 | In the new decode, our asimd_imm_const() function returns a 64-bit value | ||
4 | rather than a 32-bit one, which means we don't need to treat cmode=14 op=1 | ||
5 | as a special case in the decoder (it is the only encoding where the two | ||
6 | halves of the 64-bit value are different). | ||
7 | |||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
9 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Message-id: 20200522145520.6778-10-peter.maydell@linaro.org | ||
11 | --- | ||
12 | target/arm/neon-dp.decode | 22 ++++++ | ||
13 | target/arm/translate-neon.inc.c | 118 ++++++++++++++++++++++++++++++++ | ||
14 | target/arm/translate.c | 101 +-------------------------- | ||
15 | 3 files changed, 142 insertions(+), 99 deletions(-) | ||
16 | |||
17 | diff --git a/target/arm/neon-dp.decode b/target/arm/neon-dp.decode | ||
18 | index XXXXXXX..XXXXXXX 100644 | ||
19 | --- a/target/arm/neon-dp.decode | ||
20 | +++ b/target/arm/neon-dp.decode | ||
21 | @@ -XXX,XX +XXX,XX @@ VCVT_SF_2sh 1111 001 0 1 . ...... .... 1110 0 . . 1 .... @2reg_vcvt | ||
22 | VCVT_UF_2sh 1111 001 1 1 . ...... .... 1110 0 . . 1 .... @2reg_vcvt | ||
23 | VCVT_FS_2sh 1111 001 0 1 . ...... .... 1111 0 . . 1 .... @2reg_vcvt | ||
24 | VCVT_FU_2sh 1111 001 1 1 . ...... .... 1111 0 . . 1 .... @2reg_vcvt | ||
25 | + | ||
26 | +###################################################################### | ||
27 | +# 1-reg-and-modified-immediate grouping: | ||
28 | +# 1111 001 i 1 D 000 imm:3 Vd:4 cmode:4 0 Q op 1 Vm:4 | ||
29 | +###################################################################### | ||
30 | + | ||
31 | +&1reg_imm vd q imm cmode op | ||
32 | + | ||
33 | +%asimd_imm_value 24:1 16:3 0:4 | ||
34 | + | ||
35 | +@1reg_imm .... ... . . . ... ... .... .... . q:1 . . .... \ | ||
36 | + &1reg_imm imm=%asimd_imm_value vd=%vd_dp | ||
37 | + | ||
38 | +# The cmode/op bits here decode VORR/VBIC/VMOV/VMNV, but | ||
39 | +# not in a way we can conveniently represent in decodetree without | ||
40 | +# a lot of repetition: | ||
41 | +# VORR: op=0, (cmode & 1) && cmode < 12 | ||
42 | +# VBIC: op=1, (cmode & 1) && cmode < 12 | ||
43 | +# VMOV: everything else | ||
44 | +# So we have a single decode line and check the cmode/op in the | ||
45 | +# trans function. | ||
46 | +Vimm_1r 1111 001 . 1 . 000 ... .... cmode:4 0 . op:1 1 .... @1reg_imm | ||
47 | diff --git a/target/arm/translate-neon.inc.c b/target/arm/translate-neon.inc.c | ||
48 | index XXXXXXX..XXXXXXX 100644 | ||
49 | --- a/target/arm/translate-neon.inc.c | ||
50 | +++ b/target/arm/translate-neon.inc.c | ||
51 | @@ -XXX,XX +XXX,XX @@ DO_FP_2SH(VCVT_SF, gen_helper_vfp_sltos) | ||
52 | DO_FP_2SH(VCVT_UF, gen_helper_vfp_ultos) | ||
53 | DO_FP_2SH(VCVT_FS, gen_helper_vfp_tosls_round_to_zero) | ||
54 | DO_FP_2SH(VCVT_FU, gen_helper_vfp_touls_round_to_zero) | ||
55 | + | ||
56 | +static uint64_t asimd_imm_const(uint32_t imm, int cmode, int op) | ||
57 | +{ | ||
58 | + /* | ||
59 | + * Expand the encoded constant. | ||
60 | + * Note that cmode = 2,3,4,5,6,7,10,11,12,13 imm=0 is UNPREDICTABLE. | ||
61 | + * We choose to not special-case this and will behave as if a | ||
62 | + * valid constant encoding of 0 had been given. | ||
63 | + * cmode = 15 op = 1 must UNDEF; we assume decode has handled that. | ||
64 | + */ | ||
65 | + switch (cmode) { | ||
66 | + case 0: case 1: | ||
67 | + /* no-op */ | ||
68 | + break; | ||
69 | + case 2: case 3: | ||
70 | + imm <<= 8; | ||
71 | + break; | ||
72 | + case 4: case 5: | ||
73 | + imm <<= 16; | ||
74 | + break; | ||
75 | + case 6: case 7: | ||
76 | + imm <<= 24; | ||
77 | + break; | ||
78 | + case 8: case 9: | ||
79 | + imm |= imm << 16; | ||
80 | + break; | ||
81 | + case 10: case 11: | ||
82 | + imm = (imm << 8) | (imm << 24); | ||
83 | + break; | ||
84 | + case 12: | ||
85 | + imm = (imm << 8) | 0xff; | ||
86 | + break; | ||
87 | + case 13: | ||
88 | + imm = (imm << 16) | 0xffff; | ||
89 | + break; | ||
90 | + case 14: | ||
91 | + if (op) { | ||
92 | + /* | ||
93 | + * This is the only case where the top and bottom 32 bits | ||
94 | + * of the encoded constant differ. | ||
95 | + */ | ||
96 | + uint64_t imm64 = 0; | ||
97 | + int n; | ||
98 | + | ||
99 | + for (n = 0; n < 8; n++) { | ||
100 | + if (imm & (1 << n)) { | ||
101 | + imm64 |= (0xffULL << (n * 8)); | ||
102 | + } | ||
103 | + } | ||
104 | + return imm64; | ||
105 | + } | ||
106 | + imm |= (imm << 8) | (imm << 16) | (imm << 24); | ||
107 | + break; | ||
108 | + case 15: | ||
109 | + imm = ((imm & 0x80) << 24) | ((imm & 0x3f) << 19) | ||
110 | + | ((imm & 0x40) ? (0x1f << 25) : (1 << 30)); | ||
111 | + break; | ||
112 | + } | ||
113 | + if (op) { | ||
114 | + imm = ~imm; | ||
115 | + } | ||
116 | + return dup_const(MO_32, imm); | ||
117 | +} | ||
118 | + | ||
119 | +static bool do_1reg_imm(DisasContext *s, arg_1reg_imm *a, | ||
120 | + GVecGen2iFn *fn) | ||
121 | +{ | ||
122 | + uint64_t imm; | ||
123 | + int reg_ofs, vec_size; | ||
124 | + | ||
125 | + if (!arm_dc_feature(s, ARM_FEATURE_NEON)) { | ||
126 | + return false; | ||
127 | + } | ||
128 | + | ||
129 | + /* UNDEF accesses to D16-D31 if they don't exist. */ | ||
130 | + if (!dc_isar_feature(aa32_simd_r32, s) && (a->vd & 0x10)) { | ||
131 | + return false; | ||
132 | + } | ||
133 | + | ||
134 | + if (a->vd & a->q) { | ||
135 | + return false; | ||
136 | + } | ||
137 | + | ||
138 | + if (!vfp_access_check(s)) { | ||
139 | + return true; | ||
140 | + } | ||
141 | + | ||
142 | + reg_ofs = neon_reg_offset(a->vd, 0); | ||
143 | + vec_size = a->q ? 16 : 8; | ||
144 | + imm = asimd_imm_const(a->imm, a->cmode, a->op); | ||
145 | + | ||
146 | + fn(MO_64, reg_ofs, reg_ofs, imm, vec_size, vec_size); | ||
147 | + return true; | ||
148 | +} | ||
149 | + | ||
150 | +static void gen_VMOV_1r(unsigned vece, uint32_t dofs, uint32_t aofs, | ||
151 | + int64_t c, uint32_t oprsz, uint32_t maxsz) | ||
152 | +{ | ||
153 | + tcg_gen_gvec_dup_imm(MO_64, dofs, oprsz, maxsz, c); | ||
154 | +} | ||
155 | + | ||
156 | +static bool trans_Vimm_1r(DisasContext *s, arg_1reg_imm *a) | ||
157 | +{ | ||
158 | + /* Handle decode of cmode/op here between VORR/VBIC/VMOV */ | ||
159 | + GVecGen2iFn *fn; | ||
160 | + | ||
161 | + if ((a->cmode & 1) && a->cmode < 12) { | ||
162 | + /* for op=1, the imm will be inverted, so BIC becomes AND. */ | ||
163 | + fn = a->op ? tcg_gen_gvec_andi : tcg_gen_gvec_ori; | ||
164 | + } else { | ||
165 | + /* There is one unallocated cmode/op combination in this space */ | ||
166 | + if (a->cmode == 15 && a->op == 1) { | ||
167 | + return false; | ||
168 | + } | ||
169 | + fn = gen_VMOV_1r; | ||
170 | + } | ||
171 | + return do_1reg_imm(s, a, fn); | ||
172 | +} | ||
173 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
174 | index XXXXXXX..XXXXXXX 100644 | ||
175 | --- a/target/arm/translate.c | ||
176 | +++ b/target/arm/translate.c | ||
177 | @@ -XXX,XX +XXX,XX @@ static int disas_neon_data_insn(DisasContext *s, uint32_t insn) | ||
178 | /* Three register same length: handled by decodetree */ | ||
179 | return 1; | ||
180 | } else if (insn & (1 << 4)) { | ||
181 | - if ((insn & 0x00380080) != 0) { | ||
182 | - /* Two registers and shift: handled by decodetree */ | ||
183 | - return 1; | ||
184 | - } else { /* (insn & 0x00380080) == 0 */ | ||
185 | - int invert, reg_ofs, vec_size; | ||
186 | - | ||
187 | - if (q && (rd & 1)) { | ||
188 | - return 1; | ||
189 | - } | ||
190 | - | ||
191 | - op = (insn >> 8) & 0xf; | ||
192 | - /* One register and immediate. */ | ||
193 | - imm = (u << 7) | ((insn >> 12) & 0x70) | (insn & 0xf); | ||
194 | - invert = (insn & (1 << 5)) != 0; | ||
195 | - /* Note that op = 2,3,4,5,6,7,10,11,12,13 imm=0 is UNPREDICTABLE. | ||
196 | - * We choose to not special-case this and will behave as if a | ||
197 | - * valid constant encoding of 0 had been given. | ||
198 | - */ | ||
199 | - switch (op) { | ||
200 | - case 0: case 1: | ||
201 | - /* no-op */ | ||
202 | - break; | ||
203 | - case 2: case 3: | ||
204 | - imm <<= 8; | ||
205 | - break; | ||
206 | - case 4: case 5: | ||
207 | - imm <<= 16; | ||
208 | - break; | ||
209 | - case 6: case 7: | ||
210 | - imm <<= 24; | ||
211 | - break; | ||
212 | - case 8: case 9: | ||
213 | - imm |= imm << 16; | ||
214 | - break; | ||
215 | - case 10: case 11: | ||
216 | - imm = (imm << 8) | (imm << 24); | ||
217 | - break; | ||
218 | - case 12: | ||
219 | - imm = (imm << 8) | 0xff; | ||
220 | - break; | ||
221 | - case 13: | ||
222 | - imm = (imm << 16) | 0xffff; | ||
223 | - break; | ||
224 | - case 14: | ||
225 | - imm |= (imm << 8) | (imm << 16) | (imm << 24); | ||
226 | - if (invert) { | ||
227 | - imm = ~imm; | ||
228 | - } | ||
229 | - break; | ||
230 | - case 15: | ||
231 | - if (invert) { | ||
232 | - return 1; | ||
233 | - } | ||
234 | - imm = ((imm & 0x80) << 24) | ((imm & 0x3f) << 19) | ||
235 | - | ((imm & 0x40) ? (0x1f << 25) : (1 << 30)); | ||
236 | - break; | ||
237 | - } | ||
238 | - if (invert) { | ||
239 | - imm = ~imm; | ||
240 | - } | ||
241 | - | ||
242 | - reg_ofs = neon_reg_offset(rd, 0); | ||
243 | - vec_size = q ? 16 : 8; | ||
244 | - | ||
245 | - if (op & 1 && op < 12) { | ||
246 | - if (invert) { | ||
247 | - /* The immediate value has already been inverted, | ||
248 | - * so BIC becomes AND. | ||
249 | - */ | ||
250 | - tcg_gen_gvec_andi(MO_32, reg_ofs, reg_ofs, imm, | ||
251 | - vec_size, vec_size); | ||
252 | - } else { | ||
253 | - tcg_gen_gvec_ori(MO_32, reg_ofs, reg_ofs, imm, | ||
254 | - vec_size, vec_size); | ||
255 | - } | ||
256 | - } else { | ||
257 | - /* VMOV, VMVN. */ | ||
258 | - if (op == 14 && invert) { | ||
259 | - TCGv_i64 t64 = tcg_temp_new_i64(); | ||
260 | - | ||
261 | - for (pass = 0; pass <= q; ++pass) { | ||
262 | - uint64_t val = 0; | ||
263 | - int n; | ||
264 | - | ||
265 | - for (n = 0; n < 8; n++) { | ||
266 | - if (imm & (1 << (n + pass * 8))) { | ||
267 | - val |= 0xffull << (n * 8); | ||
268 | - } | ||
269 | - } | ||
270 | - tcg_gen_movi_i64(t64, val); | ||
271 | - neon_store_reg64(t64, rd + pass); | ||
272 | - } | ||
273 | - tcg_temp_free_i64(t64); | ||
274 | - } else { | ||
275 | - tcg_gen_gvec_dup_imm(MO_32, reg_ofs, vec_size, | ||
276 | - vec_size, imm); | ||
277 | - } | ||
278 | - } | ||
279 | - } | ||
280 | + /* Two registers and shift or reg and imm: handled by decodetree */ | ||
281 | + return 1; | ||
282 | } else { /* (insn & 0x00800010 == 0x00800000) */ | ||
283 | if (size != 3) { | ||
284 | op = (insn >> 8) & 0xf; | ||
285 | -- | ||
286 | 2.20.1 | ||
287 | |||
288 | diff view generated by jsdifflib |