1 | ARM queue: nothing particularly exciting here, but no | 1 | arm pullreq for rc1. All minor bugfixes, except for the sve-default-vector-length |
---|---|---|---|
2 | reason to sit on them for another week. | 2 | patches, which are somewhere between a bugfix and a new feature. |
3 | 3 | ||
4 | thanks | 4 | thanks |
5 | -- PMM | 5 | -- PMM |
6 | 6 | ||
7 | The following changes since commit 61eedf7aec0e2395aabd628cc055096909a3ea15: | 7 | The following changes since commit c08ccd1b53f488ac86c1f65cf7623dc91acc249a: |
8 | 8 | ||
9 | tests/prom-env: Ease time-out problems on slow hosts (2017-02-10 15:44:53 +0000) | 9 | Merge remote-tracking branch 'remotes/rth-gitlab/tags/pull-tcg-20210726' into staging (2021-07-27 08:35:01 +0100) |
10 | 10 | ||
11 | are available in the git repository at: | 11 | are available in the Git repository at: |
12 | 12 | ||
13 | git://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20170210 | 13 | https://git.linaro.org/people/pmaydell/qemu-arm.git tags/pull-target-arm-20210727 |
14 | 14 | ||
15 | for you to fetch changes up to b4cc583f0285a2e1e78621dfba142f00ca47414a: | 15 | for you to fetch changes up to e229a179a503f2aee43a76888cf12fbdfe8a3749: |
16 | 16 | ||
17 | aspeed/smc: use a modulo to check segment limits (2017-02-10 17:40:30 +0000) | 17 | hw: aspeed_gpio: Fix memory size (2021-07-27 11:00:00 +0100) |
18 | 18 | ||
19 | ---------------------------------------------------------------- | 19 | ---------------------------------------------------------------- |
20 | target-arm queue: | 20 | target-arm queue: |
21 | * aspeed: minor fixes | 21 | * hw/arm/smmuv3: Check 31st bit to see if CD is valid |
22 | * virt: declare fwcfg and virtio-mmio as DMA coherent in DT & ACPI | 22 | * qemu-options.hx: Fix formatting of -machine memory-backend option |
23 | * arm: enable basic TCG emulation of PMU for AArch64 | 23 | * hw: aspeed_gpio: Fix memory size |
24 | * hw/arm/nseries: Display hexadecimal value with '0x' prefix | ||
25 | * Add sve-default-vector-length cpu property | ||
26 | * docs: Update path that mentions deprecated.rst | ||
27 | * hw/intc/armv7m_nvic: for v8.1M VECTPENDING hides S exceptions from NS | ||
28 | * hw/intc/armv7m_nvic: Correct size of ICSR.VECTPENDING | ||
29 | * hw/intc/armv7m_nvic: ISCR.ISRPENDING is set for non-enabled pending interrupts | ||
30 | * target/arm: Report M-profile alignment faults correctly to the guest | ||
31 | * target/arm: Add missing 'return's after calling v7m_exception_taken() | ||
32 | * target/arm: Enforce that M-profile SP low 2 bits are always zero | ||
24 | 33 | ||
25 | ---------------------------------------------------------------- | 34 | ---------------------------------------------------------------- |
26 | Alexander Graf (4): | 35 | Joe Komlodi (1): |
27 | target-arm: Declare virtio-mmio as dma-coherent in dt | 36 | hw/arm/smmuv3: Check 31st bit to see if CD is valid |
28 | hw/arm/virt: Declare virtio-mmio as dma cache coherent in ACPI | ||
29 | hw/arm/virt: Declare fwcfg as dma cache coherent in ACPI | ||
30 | hw/arm/virt: Declare fwcfg as dma cache coherent in dt | ||
31 | 37 | ||
32 | Cédric Le Goater (4): | 38 | Joel Stanley (1): |
33 | aspeed: check for negative values returned by blk_getlength() | 39 | hw: aspeed_gpio: Fix memory size |
34 | aspeed: remove useless comment on controller segment size | ||
35 | aspeed/smc: handle dummies only in fast read mode | ||
36 | aspeed/smc: use a modulo to check segment limits | ||
37 | 40 | ||
38 | Wei Huang (4): | 41 | Mao Zhongyi (1): |
39 | target-arm: Add support for PMU register PMSELR_EL0 | 42 | docs: Update path that mentions deprecated.rst |
40 | target-arm: Add support for AArch64 PMU register PMXEVTYPER_EL0 | ||
41 | target-arm: Add support for PMU register PMINTENSET_EL1 | ||
42 | target-arm: Enable vPMU support under TCG mode | ||
43 | 43 | ||
44 | target/arm/cpu.h | 4 +-- | 44 | Peter Maydell (7): |
45 | hw/arm/aspeed.c | 22 +++++++++----- | 45 | qemu-options.hx: Fix formatting of -machine memory-backend option |
46 | hw/arm/vexpress.c | 1 + | 46 | target/arm: Enforce that M-profile SP low 2 bits are always zero |
47 | hw/arm/virt-acpi-build.c | 2 ++ | 47 | target/arm: Add missing 'return's after calling v7m_exception_taken() |
48 | hw/arm/virt.c | 4 ++- | 48 | target/arm: Report M-profile alignment faults correctly to the guest |
49 | hw/ssi/aspeed_smc.c | 13 +++++---- | 49 | hw/intc/armv7m_nvic: ISCR.ISRPENDING is set for non-enabled pending interrupts |
50 | target/arm/cpu.c | 2 +- | 50 | hw/intc/armv7m_nvic: Correct size of ICSR.VECTPENDING |
51 | target/arm/helper.c | 74 ++++++++++++++++++++++++++++++++++++------------ | 51 | hw/intc/armv7m_nvic: for v8.1M VECTPENDING hides S exceptions from NS |
52 | 8 files changed, 88 insertions(+), 34 deletions(-) | ||
53 | 52 | ||
53 | Philippe Mathieu-Daudé (1): | ||
54 | hw/arm/nseries: Display hexadecimal value with '0x' prefix | ||
55 | |||
56 | Richard Henderson (3): | ||
57 | target/arm: Correctly bound length in sve_zcr_get_valid_len | ||
58 | target/arm: Export aarch64_sve_zcr_get_valid_len | ||
59 | target/arm: Add sve-default-vector-length cpu property | ||
60 | |||
61 | docs/system/arm/cpu-features.rst | 15 ++++++++++ | ||
62 | configure | 2 +- | ||
63 | hw/arm/smmuv3-internal.h | 2 +- | ||
64 | target/arm/cpu.h | 5 ++++ | ||
65 | target/arm/internals.h | 10 +++++++ | ||
66 | hw/arm/nseries.c | 2 +- | ||
67 | hw/gpio/aspeed_gpio.c | 3 +- | ||
68 | hw/intc/armv7m_nvic.c | 40 +++++++++++++++++++-------- | ||
69 | target/arm/cpu.c | 14 ++++++++-- | ||
70 | target/arm/cpu64.c | 60 ++++++++++++++++++++++++++++++++++++++++ | ||
71 | target/arm/gdbstub.c | 4 +++ | ||
72 | target/arm/helper.c | 8 ++++-- | ||
73 | target/arm/m_helper.c | 24 ++++++++++++---- | ||
74 | target/arm/translate.c | 3 ++ | ||
75 | target/i386/cpu.c | 2 +- | ||
76 | MAINTAINERS | 2 +- | ||
77 | qemu-options.hx | 30 +++++++++++--------- | ||
78 | 17 files changed, 183 insertions(+), 43 deletions(-) | ||
79 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Joe Komlodi <joe.komlodi@xilinx.com> |
---|---|---|---|
2 | 2 | ||
3 | write_boot_rom() does not check for negative values. This is more a | 3 | The bit to see if a CD is valid is the last bit of the first word of the CD. |
4 | problem for coverity than the actual code as the size of the flash | ||
5 | device is checked when the m25p80 object is created. If there is | ||
6 | anything wrong with the backing file, we should not even reach that | ||
7 | path. | ||
8 | 4 | ||
9 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 5 | Signed-off-by: Joe Komlodi <joe.komlodi@xilinx.com> |
10 | Message-id: 1486648058-520-2-git-send-email-clg@kaod.org | 6 | Message-id: 1626728232-134665-2-git-send-email-joe.komlodi@xilinx.com |
11 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 9 | --- |
14 | hw/arm/aspeed.c | 14 ++++++++++++-- | 10 | hw/arm/smmuv3-internal.h | 2 +- |
15 | 1 file changed, 12 insertions(+), 2 deletions(-) | 11 | 1 file changed, 1 insertion(+), 1 deletion(-) |
16 | 12 | ||
17 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 13 | diff --git a/hw/arm/smmuv3-internal.h b/hw/arm/smmuv3-internal.h |
18 | index XXXXXXX..XXXXXXX 100644 | 14 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/hw/arm/aspeed.c | 15 | --- a/hw/arm/smmuv3-internal.h |
20 | +++ b/hw/arm/aspeed.c | 16 | +++ b/hw/arm/smmuv3-internal.h |
21 | @@ -XXX,XX +XXX,XX @@ static void write_boot_rom(DriveInfo *dinfo, hwaddr addr, size_t rom_size, | 17 | @@ -XXX,XX +XXX,XX @@ static inline int pa_range(STE *ste) |
22 | { | 18 | |
23 | BlockBackend *blk = blk_by_legacy_dinfo(dinfo); | 19 | /* CD fields */ |
24 | uint8_t *storage; | 20 | |
25 | + int64_t size; | 21 | -#define CD_VALID(x) extract32((x)->word[0], 30, 1) |
26 | 22 | +#define CD_VALID(x) extract32((x)->word[0], 31, 1) | |
27 | - if (rom_size > blk_getlength(blk)) { | 23 | #define CD_ASID(x) extract32((x)->word[1], 16, 16) |
28 | - rom_size = blk_getlength(blk); | 24 | #define CD_TTB(x, sel) \ |
29 | + /* The block backend size should have already been 'validated' by | 25 | ({ \ |
30 | + * the creation of the m25p80 object. | ||
31 | + */ | ||
32 | + size = blk_getlength(blk); | ||
33 | + if (size <= 0) { | ||
34 | + error_setg(errp, "failed to get flash size"); | ||
35 | + return; | ||
36 | + } | ||
37 | + | ||
38 | + if (rom_size > size) { | ||
39 | + rom_size = size; | ||
40 | } | ||
41 | |||
42 | storage = g_new0(uint8_t, rom_size); | ||
43 | -- | 26 | -- |
44 | 2.7.4 | 27 | 2.20.1 |
45 | 28 | ||
46 | 29 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | The documentation of the -machine memory-backend has some minor |
---|---|---|---|
2 | formatting errors: | ||
3 | * Misindentation of the initial line meant that the whole option | ||
4 | section is incorrectly indented in the HTML output compared to | ||
5 | the other -machine options | ||
6 | * The examples weren't indented, which meant that they were formatted | ||
7 | as plain run-on text including outputting the "::" as text. | ||
8 | * The a) b) list has no rst-format markup so it is rendered as | ||
9 | a single run-on paragraph | ||
2 | 10 | ||
3 | HW works fine in normal read mode with dummy bytes being set. So let's | 11 | Fix the formatting. |
4 | check this case to not transfer bytes. | ||
5 | 12 | ||
6 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | ||
7 | Message-id: 1486648058-520-4-git-send-email-clg@kaod.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 13 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
14 | Reviewed-by: Igor Mammedov <imammedo@redhat.com> | ||
15 | Message-id: 20210719105257.3599-1-peter.maydell@linaro.org | ||
9 | --- | 16 | --- |
10 | hw/ssi/aspeed_smc.c | 9 ++++++--- | 17 | qemu-options.hx | 30 +++++++++++++++++------------- |
11 | 1 file changed, 6 insertions(+), 3 deletions(-) | 18 | 1 file changed, 17 insertions(+), 13 deletions(-) |
12 | 19 | ||
13 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c | 20 | diff --git a/qemu-options.hx b/qemu-options.hx |
14 | index XXXXXXX..XXXXXXX 100644 | 21 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/ssi/aspeed_smc.c | 22 | --- a/qemu-options.hx |
16 | +++ b/hw/ssi/aspeed_smc.c | 23 | +++ b/qemu-options.hx |
17 | @@ -XXX,XX +XXX,XX @@ static uint64_t aspeed_smc_flash_read(void *opaque, hwaddr addr, unsigned size) | 24 | @@ -XXX,XX +XXX,XX @@ SRST |
18 | /* | 25 | Enables or disables ACPI Heterogeneous Memory Attribute Table |
19 | * Use fake transfers to model dummy bytes. The value should | 26 | (HMAT) support. The default is off. |
20 | * be configured to some non-zero value in fast read mode and | 27 | |
21 | - * zero in read mode. | 28 | - ``memory-backend='id'`` |
22 | + * zero in read mode. But, as the HW allows inconsistent | 29 | + ``memory-backend='id'`` |
23 | + * settings, let's check for fast read mode. | 30 | An alternative to legacy ``-mem-path`` and ``mem-prealloc`` options. |
24 | */ | 31 | Allows to use a memory backend as main RAM. |
25 | - for (i = 0; i < aspeed_smc_flash_dummies(fl); i++) { | 32 | |
26 | - ssi_transfer(fl->controller->spi, 0xFF); | 33 | For example: |
27 | + if (aspeed_smc_flash_mode(fl) == CTRL_FREADMODE) { | 34 | :: |
28 | + for (i = 0; i < aspeed_smc_flash_dummies(fl); i++) { | 35 | - -object memory-backend-file,id=pc.ram,size=512M,mem-path=/hugetlbfs,prealloc=on,share=on |
29 | + ssi_transfer(fl->controller->spi, 0xFF); | 36 | - -machine memory-backend=pc.ram |
30 | + } | 37 | - -m 512M |
31 | } | 38 | + |
32 | 39 | + -object memory-backend-file,id=pc.ram,size=512M,mem-path=/hugetlbfs,prealloc=on,share=on | |
33 | for (i = 0; i < size; i++) { | 40 | + -machine memory-backend=pc.ram |
41 | + -m 512M | ||
42 | |||
43 | Migration compatibility note: | ||
44 | - a) as backend id one shall use value of 'default-ram-id', advertised by | ||
45 | - machine type (available via ``query-machines`` QMP command), if migration | ||
46 | - to/from old QEMU (<5.0) is expected. | ||
47 | - b) for machine types 4.0 and older, user shall | ||
48 | - use ``x-use-canonical-path-for-ramblock-id=off`` backend option | ||
49 | - if migration to/from old QEMU (<5.0) is expected. | ||
50 | + | ||
51 | + * as backend id one shall use value of 'default-ram-id', advertised by | ||
52 | + machine type (available via ``query-machines`` QMP command), if migration | ||
53 | + to/from old QEMU (<5.0) is expected. | ||
54 | + * for machine types 4.0 and older, user shall | ||
55 | + use ``x-use-canonical-path-for-ramblock-id=off`` backend option | ||
56 | + if migration to/from old QEMU (<5.0) is expected. | ||
57 | + | ||
58 | For example: | ||
59 | :: | ||
60 | - -object memory-backend-ram,id=pc.ram,size=512M,x-use-canonical-path-for-ramblock-id=off | ||
61 | - -machine memory-backend=pc.ram | ||
62 | - -m 512M | ||
63 | + | ||
64 | + -object memory-backend-ram,id=pc.ram,size=512M,x-use-canonical-path-for-ramblock-id=off | ||
65 | + -machine memory-backend=pc.ram | ||
66 | + -m 512M | ||
67 | ERST | ||
68 | |||
69 | HXCOMM Deprecated by -machine | ||
34 | -- | 70 | -- |
35 | 2.7.4 | 71 | 2.20.1 |
36 | 72 | ||
37 | 73 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | For M-profile, unlike A-profile, the low 2 bits of SP are defined to be |
---|---|---|---|
2 | RES0H, which is to say that they must be hardwired to zero so that | ||
3 | guest attempts to write non-zero values to them are ignored. | ||
2 | 4 | ||
3 | The flash devices used for the FMC controller (BMC firmware) are well | 5 | Implement this behaviour by masking out the low bits: |
4 | defined for each Aspeed machine and are all smaller than the default | 6 | * for writes to r13 by the gdbstub |
5 | mapping window size, at least for CE0 which is the chip the SoC boots | 7 | * for writes to any of the various flavours of SP via MSR |
6 | from. | 8 | * for writes to r13 via store_reg() in generated code |
7 | 9 | ||
8 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 10 | Note that all the direct uses of cpu_R[] in translate.c are in places |
9 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | 11 | where the register is definitely not r13 (usually because that has |
10 | Message-id: 1486648058-520-3-git-send-email-clg@kaod.org | 12 | been checked for as an UNDEFINED or UNPREDICTABLE case and handled as |
13 | UNDEF). | ||
14 | |||
15 | All the other writes to regs[13] in C code are either: | ||
16 | * A-profile only code | ||
17 | * writes of values we can guarantee to be aligned, such as | ||
18 | - writes of previous-SP-value plus or minus a 4-aligned constant | ||
19 | - writes of the value in an SP limit register (which we already | ||
20 | enforce to be aligned) | ||
21 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 22 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
23 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
24 | Message-id: 20210723162146.5167-2-peter.maydell@linaro.org | ||
12 | --- | 25 | --- |
13 | hw/arm/aspeed.c | 8 +++----- | 26 | target/arm/gdbstub.c | 4 ++++ |
14 | 1 file changed, 3 insertions(+), 5 deletions(-) | 27 | target/arm/m_helper.c | 14 ++++++++------ |
28 | target/arm/translate.c | 3 +++ | ||
29 | 3 files changed, 15 insertions(+), 6 deletions(-) | ||
15 | 30 | ||
16 | diff --git a/hw/arm/aspeed.c b/hw/arm/aspeed.c | 31 | diff --git a/target/arm/gdbstub.c b/target/arm/gdbstub.c |
17 | index XXXXXXX..XXXXXXX 100644 | 32 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/aspeed.c | 33 | --- a/target/arm/gdbstub.c |
19 | +++ b/hw/arm/aspeed.c | 34 | +++ b/target/arm/gdbstub.c |
20 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init_flashes(AspeedSMCState *s, const char *flashtype, | 35 | @@ -XXX,XX +XXX,XX @@ int arm_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n) |
21 | DriveInfo *dinfo = drive_get_next(IF_MTD); | 36 | |
22 | qemu_irq cs_line; | 37 | if (n < 16) { |
23 | 38 | /* Core integer register. */ | |
24 | - /* | 39 | + if (n == 13 && arm_feature(env, ARM_FEATURE_M)) { |
25 | - * FIXME: check that we are not using a flash module exceeding | 40 | + /* M profile SP low bits are always 0 */ |
26 | - * the controller segment size | 41 | + tmp &= ~3; |
27 | - */ | 42 | + } |
28 | fl->flash = ssi_create_slave_no_init(s->spi, flashtype); | 43 | env->regs[n] = tmp; |
29 | if (dinfo) { | 44 | return 4; |
30 | qdev_prop_set_drive(fl->flash, "drive", blk_by_legacy_dinfo(dinfo), | 45 | } |
31 | @@ -XXX,XX +XXX,XX @@ static void aspeed_board_init(MachineState *machine, | 46 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
32 | 47 | index XXXXXXX..XXXXXXX 100644 | |
33 | /* | 48 | --- a/target/arm/m_helper.c |
34 | * create a ROM region using the default mapping window size of | 49 | +++ b/target/arm/m_helper.c |
35 | - * the flash module. | 50 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) |
36 | + * the flash module. The window size is 64MB for the AST2400 | 51 | if (!env->v7m.secure) { |
37 | + * SoC and 128MB for the AST2500 SoC, which is twice as big as | 52 | return; |
38 | + * needed by the flash modules of the Aspeed machines. | 53 | } |
54 | - env->v7m.other_ss_msp = val; | ||
55 | + env->v7m.other_ss_msp = val & ~3; | ||
56 | return; | ||
57 | case 0x89: /* PSP_NS */ | ||
58 | if (!env->v7m.secure) { | ||
59 | return; | ||
60 | } | ||
61 | - env->v7m.other_ss_psp = val; | ||
62 | + env->v7m.other_ss_psp = val & ~3; | ||
63 | return; | ||
64 | case 0x8a: /* MSPLIM_NS */ | ||
65 | if (!env->v7m.secure) { | ||
66 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
67 | |||
68 | limit = is_psp ? env->v7m.psplim[false] : env->v7m.msplim[false]; | ||
69 | |||
70 | + val &= ~0x3; | ||
71 | + | ||
72 | if (val < limit) { | ||
73 | raise_exception_ra(env, EXCP_STKOF, 0, 1, GETPC()); | ||
74 | } | ||
75 | @@ -XXX,XX +XXX,XX @@ void HELPER(v7m_msr)(CPUARMState *env, uint32_t maskreg, uint32_t val) | ||
76 | break; | ||
77 | case 8: /* MSP */ | ||
78 | if (v7m_using_psp(env)) { | ||
79 | - env->v7m.other_sp = val; | ||
80 | + env->v7m.other_sp = val & ~3; | ||
81 | } else { | ||
82 | - env->regs[13] = val; | ||
83 | + env->regs[13] = val & ~3; | ||
84 | } | ||
85 | break; | ||
86 | case 9: /* PSP */ | ||
87 | if (v7m_using_psp(env)) { | ||
88 | - env->regs[13] = val; | ||
89 | + env->regs[13] = val & ~3; | ||
90 | } else { | ||
91 | - env->v7m.other_sp = val; | ||
92 | + env->v7m.other_sp = val & ~3; | ||
93 | } | ||
94 | break; | ||
95 | case 10: /* MSPLIM */ | ||
96 | diff --git a/target/arm/translate.c b/target/arm/translate.c | ||
97 | index XXXXXXX..XXXXXXX 100644 | ||
98 | --- a/target/arm/translate.c | ||
99 | +++ b/target/arm/translate.c | ||
100 | @@ -XXX,XX +XXX,XX @@ void store_reg(DisasContext *s, int reg, TCGv_i32 var) | ||
39 | */ | 101 | */ |
40 | memory_region_init_rom(boot_rom, OBJECT(bmc), "aspeed.boot_rom", | 102 | tcg_gen_andi_i32(var, var, s->thumb ? ~1 : ~3); |
41 | fl->size, &error_abort); | 103 | s->base.is_jmp = DISAS_JUMP; |
104 | + } else if (reg == 13 && arm_dc_feature(s, ARM_FEATURE_M)) { | ||
105 | + /* For M-profile SP bits [1:0] are always zero */ | ||
106 | + tcg_gen_andi_i32(var, var, ~3); | ||
107 | } | ||
108 | tcg_gen_mov_i32(cpu_R[reg], var); | ||
109 | tcg_temp_free_i32(var); | ||
42 | -- | 110 | -- |
43 | 2.7.4 | 111 | 2.20.1 |
44 | 112 | ||
45 | 113 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@suse.de> | 1 | In do_v7m_exception_exit(), we perform various checks as part of |
---|---|---|---|
2 | performing the exception return. If one of these checks fails, the | ||
3 | architecture requires that we take an appropriate exception on the | ||
4 | existing stackframe. We implement this by calling | ||
5 | v7m_exception_taken() to set up to take the new exception, and then | ||
6 | immediately returning from do_v7m_exception_exit() without proceeding | ||
7 | any further with the unstack-and-exception-return process. | ||
2 | 8 | ||
3 | Fw-cfg recently learned how to directly access guest memory and does so in | 9 | In a couple of checks that are new in v8.1M, we forgot the "return" |
4 | cache coherent fashion. Tell the guest about that fact when it's using DT. | 10 | statement, with the effect that if bad code in the guest tripped over |
11 | these checks we would set up to take a UsageFault exception but then | ||
12 | blunder on trying to also unstack and return from the original | ||
13 | exception, with the probable result that the guest would crash. | ||
5 | 14 | ||
6 | Signed-off-by: Alexander Graf <agraf@suse.de> | 15 | Add the missing return statements. |
7 | Reviewed-by: Laszlo Ersek <lersek@redhat.com> | 16 | |
8 | Reviewed-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | ||
9 | Reviewed-by: Shannon Zhao <shannon.zhao@linaro.org> | ||
10 | Message-id: 1486644810-33181-5-git-send-email-agraf@suse.de | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 17 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
18 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
19 | Message-id: 20210723162146.5167-3-peter.maydell@linaro.org | ||
12 | --- | 20 | --- |
13 | hw/arm/virt.c | 1 + | 21 | target/arm/m_helper.c | 2 ++ |
14 | 1 file changed, 1 insertion(+) | 22 | 1 file changed, 2 insertions(+) |
15 | 23 | ||
16 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 24 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 25 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/virt.c | 26 | --- a/target/arm/m_helper.c |
19 | +++ b/hw/arm/virt.c | 27 | +++ b/target/arm/m_helper.c |
20 | @@ -XXX,XX +XXX,XX @@ static FWCfgState *create_fw_cfg(const VirtMachineState *vms, AddressSpace *as) | 28 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) |
21 | "compatible", "qemu,fw-cfg-mmio"); | 29 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " |
22 | qemu_fdt_setprop_sized_cells(vms->fdt, nodename, "reg", | 30 | "stackframe: NSACR prevents clearing FPU registers\n"); |
23 | 2, base, 2, size); | 31 | v7m_exception_taken(cpu, excret, true, false); |
24 | + qemu_fdt_setprop(vms->fdt, nodename, "dma-coherent", NULL, 0); | 32 | + return; |
25 | g_free(nodename); | 33 | } else if (!cpacr_pass) { |
26 | return fw_cfg; | 34 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, |
27 | } | 35 | exc_secure); |
36 | @@ -XXX,XX +XXX,XX @@ static void do_v7m_exception_exit(ARMCPU *cpu) | ||
37 | qemu_log_mask(CPU_LOG_INT, "...taking UsageFault on existing " | ||
38 | "stackframe: CPACR prevents clearing FPU registers\n"); | ||
39 | v7m_exception_taken(cpu, excret, true, false); | ||
40 | + return; | ||
41 | } | ||
42 | } | ||
43 | /* Clear s0..s15, FPSCR and VPR */ | ||
28 | -- | 44 | -- |
29 | 2.7.4 | 45 | 2.20.1 |
30 | 46 | ||
31 | 47 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@suse.de> | 1 | For M-profile, we weren't reporting alignment faults triggered by the |
---|---|---|---|
2 | generic TCG code correctly to the guest. These get passed into | ||
3 | arm_v7m_cpu_do_interrupt() as an EXCP_DATA_ABORT with an A-profile | ||
4 | style exception.fsr value of 1. We didn't check for this, and so | ||
5 | they fell through into the default of "assume this is an MPU fault" | ||
6 | and were reported to the guest as a data access violation MPU fault. | ||
2 | 7 | ||
3 | Fw-cfg recently learned how to directly access guest memory and does so in | 8 | Report these alignment faults as UsageFaults which set the UNALIGNED |
4 | cache coherent fashion. Tell the guest about that fact when it's using ACPI. | 9 | bit in the UFSR. |
5 | 10 | ||
6 | Signed-off-by: Alexander Graf <agraf@suse.de> | ||
7 | Reviewed-by: Laszlo Ersek <lersek@redhat.com> | ||
8 | Reviewed-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | ||
9 | Reviewed-by: Shannon Zhao <shannon.zhao@linaro.org> | ||
10 | Message-id: 1486644810-33181-4-git-send-email-agraf@suse.de | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20210723162146.5167-4-peter.maydell@linaro.org | ||
12 | --- | 14 | --- |
13 | hw/arm/virt-acpi-build.c | 1 + | 15 | target/arm/m_helper.c | 8 ++++++++ |
14 | 1 file changed, 1 insertion(+) | 16 | 1 file changed, 8 insertions(+) |
15 | 17 | ||
16 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | 18 | diff --git a/target/arm/m_helper.c b/target/arm/m_helper.c |
17 | index XXXXXXX..XXXXXXX 100644 | 19 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/virt-acpi-build.c | 20 | --- a/target/arm/m_helper.c |
19 | +++ b/hw/arm/virt-acpi-build.c | 21 | +++ b/target/arm/m_helper.c |
20 | @@ -XXX,XX +XXX,XX @@ static void acpi_dsdt_add_fw_cfg(Aml *scope, const MemMapEntry *fw_cfg_memmap) | 22 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) |
21 | aml_append(dev, aml_name_decl("_HID", aml_string("QEMU0002"))); | 23 | env->v7m.sfsr |= R_V7M_SFSR_LSERR_MASK; |
22 | /* device present, functioning, decoding, not shown in UI */ | 24 | break; |
23 | aml_append(dev, aml_name_decl("_STA", aml_int(0xB))); | 25 | case EXCP_UNALIGNED: |
24 | + aml_append(dev, aml_name_decl("_CCA", aml_int(1))); | 26 | + /* Unaligned faults reported by M-profile aware code */ |
25 | 27 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, env->v7m.secure); | |
26 | Aml *crs = aml_resource_template(); | 28 | env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNALIGNED_MASK; |
27 | aml_append(crs, aml_memory32_fixed(fw_cfg_memmap->base, | 29 | break; |
30 | @@ -XXX,XX +XXX,XX @@ void arm_v7m_cpu_do_interrupt(CPUState *cs) | ||
31 | } | ||
32 | armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_BUS, false); | ||
33 | break; | ||
34 | + case 0x1: /* Alignment fault reported by generic code */ | ||
35 | + qemu_log_mask(CPU_LOG_INT, | ||
36 | + "...really UsageFault with UFSR.UNALIGNED\n"); | ||
37 | + env->v7m.cfsr[env->v7m.secure] |= R_V7M_CFSR_UNALIGNED_MASK; | ||
38 | + armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE, | ||
39 | + env->v7m.secure); | ||
40 | + break; | ||
41 | default: | ||
42 | /* | ||
43 | * All other FSR values are either MPU faults or "can't happen | ||
28 | -- | 44 | -- |
29 | 2.7.4 | 45 | 2.20.1 |
30 | 46 | ||
31 | 47 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The ISCR.ISRPENDING bit is set when an external interrupt is pending. | ||
2 | This is true whether that external interrupt is enabled or not. | ||
3 | This means that we can't use 's->vectpending == 0' as a shortcut to | ||
4 | "ISRPENDING is zero", because s->vectpending indicates only the | ||
5 | highest priority pending enabled interrupt. | ||
1 | 6 | ||
7 | Remove the incorrect optimization so that if there is no pending | ||
8 | enabled interrupt we fall through to scanning through the whole | ||
9 | interrupt array. | ||
10 | |||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
12 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
13 | Message-id: 20210723162146.5167-5-peter.maydell@linaro.org | ||
14 | --- | ||
15 | hw/intc/armv7m_nvic.c | 9 ++++----- | ||
16 | 1 file changed, 4 insertions(+), 5 deletions(-) | ||
17 | |||
18 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
19 | index XXXXXXX..XXXXXXX 100644 | ||
20 | --- a/hw/intc/armv7m_nvic.c | ||
21 | +++ b/hw/intc/armv7m_nvic.c | ||
22 | @@ -XXX,XX +XXX,XX @@ static bool nvic_isrpending(NVICState *s) | ||
23 | { | ||
24 | int irq; | ||
25 | |||
26 | - /* We can shortcut if the highest priority pending interrupt | ||
27 | - * happens to be external or if there is nothing pending. | ||
28 | + /* | ||
29 | + * We can shortcut if the highest priority pending interrupt | ||
30 | + * happens to be external; if not we need to check the whole | ||
31 | + * vectors[] array. | ||
32 | */ | ||
33 | if (s->vectpending > NVIC_FIRST_IRQ) { | ||
34 | return true; | ||
35 | } | ||
36 | - if (s->vectpending == 0) { | ||
37 | - return false; | ||
38 | - } | ||
39 | |||
40 | for (irq = NVIC_FIRST_IRQ; irq < s->num_irq; irq++) { | ||
41 | if (s->vectors[irq].pending) { | ||
42 | -- | ||
43 | 2.20.1 | ||
44 | |||
45 | diff view generated by jsdifflib |
New patch | |||
---|---|---|---|
1 | The VECTPENDING field in the ICSR is 9 bits wide, in bits [20:12] of | ||
2 | the register. We were incorrectly masking it to 8 bits, so it would | ||
3 | report the wrong value if the pending exception was greater than 256. | ||
4 | Fix the bug. | ||
1 | 5 | ||
6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
7 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | ||
8 | Message-id: 20210723162146.5167-6-peter.maydell@linaro.org | ||
9 | --- | ||
10 | hw/intc/armv7m_nvic.c | 2 +- | ||
11 | 1 file changed, 1 insertion(+), 1 deletion(-) | ||
12 | |||
13 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c | ||
14 | index XXXXXXX..XXXXXXX 100644 | ||
15 | --- a/hw/intc/armv7m_nvic.c | ||
16 | +++ b/hw/intc/armv7m_nvic.c | ||
17 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) | ||
18 | /* VECTACTIVE */ | ||
19 | val = cpu->env.v7m.exception; | ||
20 | /* VECTPENDING */ | ||
21 | - val |= (s->vectpending & 0xff) << 12; | ||
22 | + val |= (s->vectpending & 0x1ff) << 12; | ||
23 | /* ISRPENDING - set if any external IRQ is pending */ | ||
24 | if (nvic_isrpending(s)) { | ||
25 | val |= (1 << 22); | ||
26 | -- | ||
27 | 2.20.1 | ||
28 | |||
29 | diff view generated by jsdifflib |
1 | From: Wei Huang <wei@redhat.com> | 1 | In Arm v8.1M the VECTPENDING field in the ICSR has new behaviour: if |
---|---|---|---|
2 | the register is accessed NonSecure and the highest priority pending | ||
3 | enabled exception (that would be returned in the VECTPENDING field) | ||
4 | targets Secure, then the VECTPENDING field must read 1 rather than | ||
5 | the exception number of the pending exception. Implement this. | ||
2 | 6 | ||
3 | This patch adds support for AArch64 register PMSELR_EL0. The existing | 7 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
4 | PMSELR definition is revised accordingly. | 8 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> |
9 | Message-id: 20210723162146.5167-7-peter.maydell@linaro.org | ||
10 | --- | ||
11 | hw/intc/armv7m_nvic.c | 31 ++++++++++++++++++++++++------- | ||
12 | 1 file changed, 24 insertions(+), 7 deletions(-) | ||
5 | 13 | ||
6 | Signed-off-by: Wei Huang <wei@redhat.com> | 14 | diff --git a/hw/intc/armv7m_nvic.c b/hw/intc/armv7m_nvic.c |
7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | ||
8 | [PMM: Moved #ifndef CONFIG_USER_ONLY to cover new regdefs] | ||
9 | Message-id: 1486504171-26807-2-git-send-email-wei@redhat.com | ||
10 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | ||
11 | --- | ||
12 | target/arm/cpu.h | 1 + | ||
13 | target/arm/helper.c | 27 +++++++++++++++++++++------ | ||
14 | 2 files changed, 22 insertions(+), 6 deletions(-) | ||
15 | |||
16 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | ||
17 | index XXXXXXX..XXXXXXX 100644 | 15 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/target/arm/cpu.h | 16 | --- a/hw/intc/armv7m_nvic.c |
19 | +++ b/target/arm/cpu.h | 17 | +++ b/hw/intc/armv7m_nvic.c |
20 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 18 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_acknowledge_irq(void *opaque) |
21 | uint32_t c9_pmovsr; /* perf monitor overflow status */ | 19 | nvic_irq_update(s); |
22 | uint32_t c9_pmxevtyper; /* perf monitor event type */ | ||
23 | uint32_t c9_pmuserenr; /* perf monitor user enable */ | ||
24 | + uint64_t c9_pmselr; /* perf monitor counter selection register */ | ||
25 | uint32_t c9_pminten; /* perf monitor interrupt enables */ | ||
26 | union { /* Memory attribute redirection */ | ||
27 | struct { | ||
28 | diff --git a/target/arm/helper.c b/target/arm/helper.c | ||
29 | index XXXXXXX..XXXXXXX 100644 | ||
30 | --- a/target/arm/helper.c | ||
31 | +++ b/target/arm/helper.c | ||
32 | @@ -XXX,XX +XXX,XX @@ static uint64_t pmccntr_read(CPUARMState *env, const ARMCPRegInfo *ri) | ||
33 | return total_ticks - env->cp15.c15_ccnt; | ||
34 | } | 20 | } |
35 | 21 | ||
36 | +static void pmselr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 22 | +static bool vectpending_targets_secure(NVICState *s) |
37 | + uint64_t value) | ||
38 | +{ | 23 | +{ |
39 | + /* The value of PMSELR.SEL affects the behavior of PMXEVTYPER and | 24 | + /* Return true if s->vectpending targets Secure state */ |
40 | + * PMXEVCNTR. We allow [0..31] to be written to PMSELR here; in the | 25 | + if (s->vectpending_is_s_banked) { |
41 | + * meanwhile, we check PMSELR.SEL when PMXEVTYPER and PMXEVCNTR are | 26 | + return true; |
42 | + * accessed. | 27 | + } |
43 | + */ | 28 | + return !exc_is_banked(s->vectpending) && |
44 | + env->cp15.c9_pmselr = value & 0x1f; | 29 | + exc_targets_secure(s, s->vectpending); |
45 | +} | 30 | +} |
46 | + | 31 | + |
47 | static void pmccntr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 32 | void armv7m_nvic_get_pending_irq_info(void *opaque, |
48 | uint64_t value) | 33 | int *pirq, bool *ptargets_secure) |
49 | { | 34 | { |
50 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | 35 | @@ -XXX,XX +XXX,XX @@ void armv7m_nvic_get_pending_irq_info(void *opaque, |
51 | /* Unimplemented so WI. */ | 36 | |
52 | { .name = "PMSWINC", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 4, | 37 | assert(pending > ARMV7M_EXCP_RESET && pending < s->num_irq); |
53 | .access = PL0_W, .accessfn = pmreg_access, .type = ARM_CP_NOP }, | 38 | |
54 | - /* Since we don't implement any events, writing to PMSELR is UNPREDICTABLE. | 39 | - if (s->vectpending_is_s_banked) { |
55 | - * We choose to RAZ/WI. | 40 | - targets_secure = true; |
56 | - */ | 41 | - } else { |
57 | - { .name = "PMSELR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 5, | 42 | - targets_secure = !exc_is_banked(pending) && |
58 | - .access = PL0_RW, .type = ARM_CP_CONST, .resetvalue = 0, | 43 | - exc_targets_secure(s, pending); |
59 | - .accessfn = pmreg_access }, | 44 | - } |
60 | #ifndef CONFIG_USER_ONLY | 45 | + targets_secure = vectpending_targets_secure(s); |
61 | + { .name = "PMSELR", .cp = 15, .crn = 9, .crm = 12, .opc1 = 0, .opc2 = 5, | 46 | |
62 | + .access = PL0_RW, .type = ARM_CP_ALIAS, | 47 | trace_nvic_get_pending_irq_info(pending, targets_secure); |
63 | + .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pmselr), | 48 | |
64 | + .accessfn = pmreg_access, .writefn = pmselr_write, | 49 | @@ -XXX,XX +XXX,XX @@ static uint32_t nvic_readl(NVICState *s, uint32_t offset, MemTxAttrs attrs) |
65 | + .raw_writefn = raw_write}, | 50 | /* VECTACTIVE */ |
66 | + { .name = "PMSELR_EL0", .state = ARM_CP_STATE_AA64, | 51 | val = cpu->env.v7m.exception; |
67 | + .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 12, .opc2 = 5, | 52 | /* VECTPENDING */ |
68 | + .access = PL0_RW, .accessfn = pmreg_access, | 53 | - val |= (s->vectpending & 0x1ff) << 12; |
69 | + .fieldoffset = offsetof(CPUARMState, cp15.c9_pmselr), | 54 | + if (s->vectpending) { |
70 | + .writefn = pmselr_write, .raw_writefn = raw_write, }, | 55 | + /* |
71 | { .name = "PMCCNTR", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 0, | 56 | + * From v8.1M VECTPENDING must read as 1 if accessed as |
72 | .access = PL0_RW, .resetvalue = 0, .type = ARM_CP_IO, | 57 | + * NonSecure and the highest priority pending and enabled |
73 | .readfn = pmccntr_read, .writefn = pmccntr_write32, | 58 | + * exception targets Secure. |
59 | + */ | ||
60 | + int vp = s->vectpending; | ||
61 | + if (!attrs.secure && arm_feature(&cpu->env, ARM_FEATURE_V8_1M) && | ||
62 | + vectpending_targets_secure(s)) { | ||
63 | + vp = 1; | ||
64 | + } | ||
65 | + val |= (vp & 0x1ff) << 12; | ||
66 | + } | ||
67 | /* ISRPENDING - set if any external IRQ is pending */ | ||
68 | if (nvic_isrpending(s)) { | ||
69 | val |= (1 << 22); | ||
74 | -- | 70 | -- |
75 | 2.7.4 | 71 | 2.20.1 |
76 | 72 | ||
77 | 73 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@suse.de> | 1 | From: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> |
---|---|---|---|
2 | 2 | ||
3 | Virtio-mmio devices can directly access guest memory and do so in cache | 3 | Missed in commit f3478392 "docs: Move deprecation, build |
4 | coherent fashion. Tell the guest about that fact when it's using ACPI. | 4 | and license info out of system/" |
5 | 5 | ||
6 | Signed-off-by: Alexander Graf <agraf@suse.de> | 6 | Signed-off-by: Mao Zhongyi <maozhongyi@cmss.chinamobile.com> |
7 | Reviewed-by: Laszlo Ersek <lersek@redhat.com> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
8 | Reviewed-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 8 | Message-id: 20210723065828.1336760-1-maozhongyi@cmss.chinamobile.com |
9 | Reviewed-by: Shannon Zhao <shannon.zhao@linaro.org> | ||
10 | Message-id: 1486644810-33181-3-git-send-email-agraf@suse.de | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 10 | --- |
13 | hw/arm/virt-acpi-build.c | 1 + | 11 | configure | 2 +- |
14 | 1 file changed, 1 insertion(+) | 12 | target/i386/cpu.c | 2 +- |
13 | MAINTAINERS | 2 +- | ||
14 | 3 files changed, 3 insertions(+), 3 deletions(-) | ||
15 | 15 | ||
16 | diff --git a/hw/arm/virt-acpi-build.c b/hw/arm/virt-acpi-build.c | 16 | diff --git a/configure b/configure |
17 | index XXXXXXX..XXXXXXX 100755 | ||
18 | --- a/configure | ||
19 | +++ b/configure | ||
20 | @@ -XXX,XX +XXX,XX @@ fi | ||
21 | |||
22 | if test -n "${deprecated_features}"; then | ||
23 | echo "Warning, deprecated features enabled." | ||
24 | - echo "Please see docs/system/deprecated.rst" | ||
25 | + echo "Please see docs/about/deprecated.rst" | ||
26 | echo " features: ${deprecated_features}" | ||
27 | fi | ||
28 | |||
29 | diff --git a/target/i386/cpu.c b/target/i386/cpu.c | ||
17 | index XXXXXXX..XXXXXXX 100644 | 30 | index XXXXXXX..XXXXXXX 100644 |
18 | --- a/hw/arm/virt-acpi-build.c | 31 | --- a/target/i386/cpu.c |
19 | +++ b/hw/arm/virt-acpi-build.c | 32 | +++ b/target/i386/cpu.c |
20 | @@ -XXX,XX +XXX,XX @@ static void acpi_dsdt_add_virtio(Aml *scope, | 33 | @@ -XXX,XX +XXX,XX @@ static const X86CPUDefinition builtin_x86_defs[] = { |
21 | Aml *dev = aml_device("VR%02u", i); | 34 | * none", but this is just for compatibility while libvirt isn't |
22 | aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0005"))); | 35 | * adapted to resolve CPU model versions before creating VMs. |
23 | aml_append(dev, aml_name_decl("_UID", aml_int(i))); | 36 | * See "Runnability guarantee of CPU models" at |
24 | + aml_append(dev, aml_name_decl("_CCA", aml_int(1))); | 37 | - * docs/system/deprecated.rst. |
25 | 38 | + * docs/about/deprecated.rst. | |
26 | Aml *crs = aml_resource_template(); | 39 | */ |
27 | aml_append(crs, aml_memory32_fixed(base, size, AML_READ_WRITE)); | 40 | X86CPUVersion default_cpu_version = 1; |
41 | |||
42 | diff --git a/MAINTAINERS b/MAINTAINERS | ||
43 | index XXXXXXX..XXXXXXX 100644 | ||
44 | --- a/MAINTAINERS | ||
45 | +++ b/MAINTAINERS | ||
46 | @@ -XXX,XX +XXX,XX @@ F: contrib/gitdm/* | ||
47 | |||
48 | Incompatible changes | ||
49 | R: libvir-list@redhat.com | ||
50 | -F: docs/system/deprecated.rst | ||
51 | +F: docs/about/deprecated.rst | ||
52 | |||
53 | Build System | ||
54 | ------------ | ||
28 | -- | 55 | -- |
29 | 2.7.4 | 56 | 2.20.1 |
30 | 57 | ||
31 | 58 | diff view generated by jsdifflib |
1 | From: Wei Huang <wei@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This patch contains several fixes to enable vPMU under TCG mode. It | 3 | Currently, our only caller is sve_zcr_len_for_el, which has |
4 | first removes the checking of kvm_enabled() while unsetting | 4 | already masked the length extracted from ZCR_ELx, so the |
5 | ARM_FEATURE_PMU. With it, the .pmu option can be used to turn on/off vPMU | 5 | masking done here is a nop. But we will shortly have uses |
6 | under TCG mode. Secondly the PMU node of DT table is now created under TCG. | 6 | from other locations, where the length will be unmasked. |
7 | The last fix is to disable the masking of PMUver field of ID_AA64DFR0_EL1. | ||
8 | 7 | ||
9 | Signed-off-by: Wei Huang <wei@redhat.com> | 8 | Saturate the length to ARM_MAX_VQ instead of truncating to |
9 | the low 4 bits. | ||
10 | |||
11 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> | ||
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 12 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 1486504171-26807-5-git-send-email-wei@redhat.com | 13 | Message-id: 20210723203344.968563-2-richard.henderson@linaro.org |
12 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
13 | --- | 15 | --- |
14 | hw/arm/virt.c | 2 +- | 16 | target/arm/helper.c | 4 +++- |
15 | target/arm/cpu.c | 2 +- | 17 | 1 file changed, 3 insertions(+), 1 deletion(-) |
16 | target/arm/helper.c | 7 +------ | ||
17 | 3 files changed, 3 insertions(+), 8 deletions(-) | ||
18 | 18 | ||
19 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | ||
20 | index XXXXXXX..XXXXXXX 100644 | ||
21 | --- a/hw/arm/virt.c | ||
22 | +++ b/hw/arm/virt.c | ||
23 | @@ -XXX,XX +XXX,XX @@ static void fdt_add_pmu_nodes(const VirtMachineState *vms) | ||
24 | CPU_FOREACH(cpu) { | ||
25 | armcpu = ARM_CPU(cpu); | ||
26 | if (!arm_feature(&armcpu->env, ARM_FEATURE_PMU) || | ||
27 | - !kvm_arm_pmu_create(cpu, PPI(VIRTUAL_PMU_IRQ))) { | ||
28 | + (kvm_enabled() && !kvm_arm_pmu_create(cpu, PPI(VIRTUAL_PMU_IRQ)))) { | ||
29 | return; | ||
30 | } | ||
31 | } | ||
32 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
33 | index XXXXXXX..XXXXXXX 100644 | ||
34 | --- a/target/arm/cpu.c | ||
35 | +++ b/target/arm/cpu.c | ||
36 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_realizefn(DeviceState *dev, Error **errp) | ||
37 | unset_feature(env, ARM_FEATURE_EL2); | ||
38 | } | ||
39 | |||
40 | - if (!cpu->has_pmu || !kvm_enabled()) { | ||
41 | + if (!cpu->has_pmu) { | ||
42 | cpu->has_pmu = false; | ||
43 | unset_feature(env, ARM_FEATURE_PMU); | ||
44 | } | ||
45 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 19 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
46 | index XXXXXXX..XXXXXXX 100644 | 20 | index XXXXXXX..XXXXXXX 100644 |
47 | --- a/target/arm/helper.c | 21 | --- a/target/arm/helper.c |
48 | +++ b/target/arm/helper.c | 22 | +++ b/target/arm/helper.c |
49 | @@ -XXX,XX +XXX,XX @@ void register_cp_regs_for_features(ARMCPU *cpu) | 23 | @@ -XXX,XX +XXX,XX @@ static uint32_t sve_zcr_get_valid_len(ARMCPU *cpu, uint32_t start_len) |
50 | { .name = "ID_AA64DFR0_EL1", .state = ARM_CP_STATE_AA64, | 24 | { |
51 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 0, | 25 | uint32_t end_len; |
52 | .access = PL1_R, .type = ARM_CP_CONST, | 26 | |
53 | - /* We mask out the PMUVer field, because we don't currently | 27 | - end_len = start_len &= 0xf; |
54 | - * implement the PMU. Not advertising it prevents the guest | 28 | + start_len = MIN(start_len, ARM_MAX_VQ - 1); |
55 | - * from trying to use it and getting UNDEFs on registers we | 29 | + end_len = start_len; |
56 | - * don't implement. | 30 | + |
57 | - */ | 31 | if (!test_bit(start_len, cpu->sve_vq_map)) { |
58 | - .resetvalue = cpu->id_aa64dfr0 & ~0xf00 }, | 32 | end_len = find_last_bit(cpu->sve_vq_map, start_len); |
59 | + .resetvalue = cpu->id_aa64dfr0 }, | 33 | assert(end_len < start_len); |
60 | { .name = "ID_AA64DFR1_EL1", .state = ARM_CP_STATE_AA64, | ||
61 | .opc0 = 3, .opc1 = 0, .crn = 0, .crm = 5, .opc2 = 1, | ||
62 | .access = PL1_R, .type = ARM_CP_CONST, | ||
63 | -- | 34 | -- |
64 | 2.7.4 | 35 | 2.20.1 |
65 | 36 | ||
66 | 37 | diff view generated by jsdifflib |
1 | From: Wei Huang <wei@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | This patch adds access support for PMINTENSET_EL1. | 3 | Rename from sve_zcr_get_valid_len and make accessible |
4 | from outside of helper.c. | ||
4 | 5 | ||
5 | Signed-off-by: Wei Huang <wei@redhat.com> | 6 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
6 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 7 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
7 | Message-id: 1486504171-26807-4-git-send-email-wei@redhat.com | 8 | Message-id: 20210723203344.968563-3-richard.henderson@linaro.org |
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 9 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 10 | --- |
10 | target/arm/cpu.h | 2 +- | 11 | target/arm/internals.h | 10 ++++++++++ |
11 | target/arm/helper.c | 10 +++++++++- | 12 | target/arm/helper.c | 4 ++-- |
12 | 2 files changed, 10 insertions(+), 2 deletions(-) | 13 | 2 files changed, 12 insertions(+), 2 deletions(-) |
13 | 14 | ||
14 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 15 | diff --git a/target/arm/internals.h b/target/arm/internals.h |
15 | index XXXXXXX..XXXXXXX 100644 | 16 | index XXXXXXX..XXXXXXX 100644 |
16 | --- a/target/arm/cpu.h | 17 | --- a/target/arm/internals.h |
17 | +++ b/target/arm/cpu.h | 18 | +++ b/target/arm/internals.h |
18 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 19 | @@ -XXX,XX +XXX,XX @@ void arm_translate_init(void); |
19 | uint32_t c9_pmovsr; /* perf monitor overflow status */ | 20 | void arm_cpu_synchronize_from_tb(CPUState *cs, const TranslationBlock *tb); |
20 | uint32_t c9_pmuserenr; /* perf monitor user enable */ | 21 | #endif /* CONFIG_TCG */ |
21 | uint64_t c9_pmselr; /* perf monitor counter selection register */ | 22 | |
22 | - uint32_t c9_pminten; /* perf monitor interrupt enables */ | 23 | +/** |
23 | + uint64_t c9_pminten; /* perf monitor interrupt enables */ | 24 | + * aarch64_sve_zcr_get_valid_len: |
24 | union { /* Memory attribute redirection */ | 25 | + * @cpu: cpu context |
25 | struct { | 26 | + * @start_len: maximum len to consider |
26 | #ifdef HOST_WORDS_BIGENDIAN | 27 | + * |
28 | + * Return the maximum supported sve vector length <= @start_len. | ||
29 | + * Note that both @start_len and the return value are in units | ||
30 | + * of ZCR_ELx.LEN, so the vector bit length is (x + 1) * 128. | ||
31 | + */ | ||
32 | +uint32_t aarch64_sve_zcr_get_valid_len(ARMCPU *cpu, uint32_t start_len); | ||
33 | |||
34 | enum arm_fprounding { | ||
35 | FPROUNDING_TIEEVEN, | ||
27 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 36 | diff --git a/target/arm/helper.c b/target/arm/helper.c |
28 | index XXXXXXX..XXXXXXX 100644 | 37 | index XXXXXXX..XXXXXXX 100644 |
29 | --- a/target/arm/helper.c | 38 | --- a/target/arm/helper.c |
30 | +++ b/target/arm/helper.c | 39 | +++ b/target/arm/helper.c |
31 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | 40 | @@ -XXX,XX +XXX,XX @@ int sve_exception_el(CPUARMState *env, int el) |
32 | .writefn = pmuserenr_write, .raw_writefn = raw_write }, | 41 | return 0; |
33 | { .name = "PMINTENSET", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 1, | 42 | } |
34 | .access = PL1_RW, .accessfn = access_tpm, | 43 | |
35 | - .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten), | 44 | -static uint32_t sve_zcr_get_valid_len(ARMCPU *cpu, uint32_t start_len) |
36 | + .type = ARM_CP_ALIAS, | 45 | +uint32_t aarch64_sve_zcr_get_valid_len(ARMCPU *cpu, uint32_t start_len) |
37 | + .fieldoffset = offsetoflow32(CPUARMState, cp15.c9_pminten), | 46 | { |
38 | .resetvalue = 0, | 47 | uint32_t end_len; |
39 | .writefn = pmintenset_write, .raw_writefn = raw_write }, | 48 | |
40 | + { .name = "PMINTENSET_EL1", .state = ARM_CP_STATE_AA64, | 49 | @@ -XXX,XX +XXX,XX @@ uint32_t sve_zcr_len_for_el(CPUARMState *env, int el) |
41 | + .opc0 = 3, .opc1 = 0, .crn = 9, .crm = 14, .opc2 = 1, | 50 | zcr_len = MIN(zcr_len, 0xf & (uint32_t)env->vfp.zcr_el[3]); |
42 | + .access = PL1_RW, .accessfn = access_tpm, | 51 | } |
43 | + .type = ARM_CP_IO, | 52 | |
44 | + .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten), | 53 | - return sve_zcr_get_valid_len(cpu, zcr_len); |
45 | + .writefn = pmintenset_write, .raw_writefn = raw_write, | 54 | + return aarch64_sve_zcr_get_valid_len(cpu, zcr_len); |
46 | + .resetvalue = 0x0 }, | 55 | } |
47 | { .name = "PMINTENCLR", .cp = 15, .crn = 9, .crm = 14, .opc1 = 0, .opc2 = 2, | 56 | |
48 | .access = PL1_RW, .accessfn = access_tpm, .type = ARM_CP_ALIAS, | 57 | static void zcr_write(CPUARMState *env, const ARMCPRegInfo *ri, |
49 | .fieldoffset = offsetof(CPUARMState, cp15.c9_pminten), | ||
50 | -- | 58 | -- |
51 | 2.7.4 | 59 | 2.20.1 |
52 | 60 | ||
53 | 61 | diff view generated by jsdifflib |
1 | From: Wei Huang <wei@redhat.com> | 1 | From: Richard Henderson <richard.henderson@linaro.org> |
---|---|---|---|
2 | 2 | ||
3 | In order to support Linux perf, which uses PMXEVTYPER register, | 3 | Mirror the behavour of /proc/sys/abi/sve_default_vector_length |
4 | this patch adds read/write access support for PMXEVTYPER. The access | 4 | under the real linux kernel. We have no way of passing along |
5 | is CONSTRAINED UNPREDICTABLE when PMSELR is not 0x1f. Additionally | 5 | a real default across exec like the kernel can, but this is a |
6 | this patch adds support for PMXEVTYPER_EL0. | 6 | decent way of adjusting the startup vector length of a process. |
7 | 7 | ||
8 | Signed-off-by: Wei Huang <wei@redhat.com> | 8 | Resolves: https://gitlab.com/qemu-project/qemu/-/issues/482 |
9 | Message-id: 1486504171-26807-3-git-send-email-wei@redhat.com | 9 | Signed-off-by: Richard Henderson <richard.henderson@linaro.org> |
10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> | 10 | Reviewed-by: Peter Maydell <peter.maydell@linaro.org> |
11 | Message-id: 20210723203344.968563-4-richard.henderson@linaro.org | ||
12 | [PMM: tweaked docs formatting, document -1 special-case, | ||
13 | added fixup patch from RTH mentioning QEMU's maximum veclen.] | ||
11 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 14 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
12 | --- | 15 | --- |
13 | target/arm/cpu.h | 1 - | 16 | docs/system/arm/cpu-features.rst | 15 ++++++++ |
14 | target/arm/helper.c | 30 +++++++++++++++++++++++++----- | 17 | target/arm/cpu.h | 5 +++ |
15 | 2 files changed, 25 insertions(+), 6 deletions(-) | 18 | target/arm/cpu.c | 14 ++++++-- |
19 | target/arm/cpu64.c | 60 ++++++++++++++++++++++++++++++++ | ||
20 | 4 files changed, 92 insertions(+), 2 deletions(-) | ||
16 | 21 | ||
22 | diff --git a/docs/system/arm/cpu-features.rst b/docs/system/arm/cpu-features.rst | ||
23 | index XXXXXXX..XXXXXXX 100644 | ||
24 | --- a/docs/system/arm/cpu-features.rst | ||
25 | +++ b/docs/system/arm/cpu-features.rst | ||
26 | @@ -XXX,XX +XXX,XX @@ verbose command lines. However, the recommended way to select vector | ||
27 | lengths is to explicitly enable each desired length. Therefore only | ||
28 | example's (1), (4), and (6) exhibit recommended uses of the properties. | ||
29 | |||
30 | +SVE User-mode Default Vector Length Property | ||
31 | +-------------------------------------------- | ||
32 | + | ||
33 | +For qemu-aarch64, the cpu property ``sve-default-vector-length=N`` is | ||
34 | +defined to mirror the Linux kernel parameter file | ||
35 | +``/proc/sys/abi/sve_default_vector_length``. The default length, ``N``, | ||
36 | +is in units of bytes and must be between 16 and 8192. | ||
37 | +If not specified, the default vector length is 64. | ||
38 | + | ||
39 | +If the default length is larger than the maximum vector length enabled, | ||
40 | +the actual vector length will be reduced. Note that the maximum vector | ||
41 | +length supported by QEMU is 256. | ||
42 | + | ||
43 | +If this property is set to ``-1`` then the default vector length | ||
44 | +is set to the maximum possible length. | ||
17 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h | 45 | diff --git a/target/arm/cpu.h b/target/arm/cpu.h |
18 | index XXXXXXX..XXXXXXX 100644 | 46 | index XXXXXXX..XXXXXXX 100644 |
19 | --- a/target/arm/cpu.h | 47 | --- a/target/arm/cpu.h |
20 | +++ b/target/arm/cpu.h | 48 | +++ b/target/arm/cpu.h |
21 | @@ -XXX,XX +XXX,XX @@ typedef struct CPUARMState { | 49 | @@ -XXX,XX +XXX,XX @@ struct ARMCPU { |
22 | uint64_t c9_pmcr; /* performance monitor control register */ | 50 | /* Used to set the maximum vector length the cpu will support. */ |
23 | uint64_t c9_pmcnten; /* perf monitor counter enables */ | 51 | uint32_t sve_max_vq; |
24 | uint32_t c9_pmovsr; /* perf monitor overflow status */ | 52 | |
25 | - uint32_t c9_pmxevtyper; /* perf monitor event type */ | 53 | +#ifdef CONFIG_USER_ONLY |
26 | uint32_t c9_pmuserenr; /* perf monitor user enable */ | 54 | + /* Used to set the default vector length at process start. */ |
27 | uint64_t c9_pmselr; /* perf monitor counter selection register */ | 55 | + uint32_t sve_default_vq; |
28 | uint32_t c9_pminten; /* perf monitor interrupt enables */ | 56 | +#endif |
29 | diff --git a/target/arm/helper.c b/target/arm/helper.c | 57 | + |
58 | /* | ||
59 | * In sve_vq_map each set bit is a supported vector length of | ||
60 | * (bit-number + 1) * 16 bytes, i.e. each bit number + 1 is the vector | ||
61 | diff --git a/target/arm/cpu.c b/target/arm/cpu.c | ||
30 | index XXXXXXX..XXXXXXX 100644 | 62 | index XXXXXXX..XXXXXXX 100644 |
31 | --- a/target/arm/helper.c | 63 | --- a/target/arm/cpu.c |
32 | +++ b/target/arm/helper.c | 64 | +++ b/target/arm/cpu.c |
33 | @@ -XXX,XX +XXX,XX @@ static void pmovsr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 65 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_reset(DeviceState *dev) |
34 | static void pmxevtyper_write(CPUARMState *env, const ARMCPRegInfo *ri, | 66 | env->cp15.cpacr_el1 = deposit64(env->cp15.cpacr_el1, 16, 2, 3); |
35 | uint64_t value) | 67 | /* with reasonable vector length */ |
36 | { | 68 | if (cpu_isar_feature(aa64_sve, cpu)) { |
37 | - env->cp15.c9_pmxevtyper = value & 0xff; | 69 | - env->vfp.zcr_el[1] = MIN(cpu->sve_max_vq - 1, 3); |
38 | + /* Attempts to access PMXEVTYPER are CONSTRAINED UNPREDICTABLE when | 70 | + env->vfp.zcr_el[1] = |
39 | + * PMSELR value is equal to or greater than the number of implemented | 71 | + aarch64_sve_zcr_get_valid_len(cpu, cpu->sve_default_vq - 1); |
40 | + * counters, but not equal to 0x1f. We opt to behave as a RAZ/WI. | 72 | } |
73 | /* | ||
74 | * Enable TBI0 but not TBI1. | ||
75 | @@ -XXX,XX +XXX,XX @@ static void arm_cpu_initfn(Object *obj) | ||
76 | QLIST_INIT(&cpu->pre_el_change_hooks); | ||
77 | QLIST_INIT(&cpu->el_change_hooks); | ||
78 | |||
79 | -#ifndef CONFIG_USER_ONLY | ||
80 | +#ifdef CONFIG_USER_ONLY | ||
81 | +# ifdef TARGET_AARCH64 | ||
82 | + /* | ||
83 | + * The linux kernel defaults to 512-bit vectors, when sve is supported. | ||
84 | + * See documentation for /proc/sys/abi/sve_default_vector_length, and | ||
85 | + * our corresponding sve-default-vector-length cpu property. | ||
41 | + */ | 86 | + */ |
42 | + if (env->cp15.c9_pmselr == 0x1f) { | 87 | + cpu->sve_default_vq = 4; |
43 | + pmccfiltr_write(env, ri, value); | 88 | +# endif |
89 | +#else | ||
90 | /* Our inbound IRQ and FIQ lines */ | ||
91 | if (kvm_enabled()) { | ||
92 | /* VIRQ and VFIQ are unused with KVM but we add them to maintain | ||
93 | diff --git a/target/arm/cpu64.c b/target/arm/cpu64.c | ||
94 | index XXXXXXX..XXXXXXX 100644 | ||
95 | --- a/target/arm/cpu64.c | ||
96 | +++ b/target/arm/cpu64.c | ||
97 | @@ -XXX,XX +XXX,XX @@ static void cpu_arm_set_sve(Object *obj, bool value, Error **errp) | ||
98 | cpu->isar.id_aa64pfr0 = t; | ||
99 | } | ||
100 | |||
101 | +#ifdef CONFIG_USER_ONLY | ||
102 | +/* Mirror linux /proc/sys/abi/sve_default_vector_length. */ | ||
103 | +static void cpu_arm_set_sve_default_vec_len(Object *obj, Visitor *v, | ||
104 | + const char *name, void *opaque, | ||
105 | + Error **errp) | ||
106 | +{ | ||
107 | + ARMCPU *cpu = ARM_CPU(obj); | ||
108 | + int32_t default_len, default_vq, remainder; | ||
109 | + | ||
110 | + if (!visit_type_int32(v, name, &default_len, errp)) { | ||
111 | + return; | ||
44 | + } | 112 | + } |
113 | + | ||
114 | + /* Undocumented, but the kernel allows -1 to indicate "maximum". */ | ||
115 | + if (default_len == -1) { | ||
116 | + cpu->sve_default_vq = ARM_MAX_VQ; | ||
117 | + return; | ||
118 | + } | ||
119 | + | ||
120 | + default_vq = default_len / 16; | ||
121 | + remainder = default_len % 16; | ||
122 | + | ||
123 | + /* | ||
124 | + * Note that the 512 max comes from include/uapi/asm/sve_context.h | ||
125 | + * and is the maximum architectural width of ZCR_ELx.LEN. | ||
126 | + */ | ||
127 | + if (remainder || default_vq < 1 || default_vq > 512) { | ||
128 | + error_setg(errp, "cannot set sve-default-vector-length"); | ||
129 | + if (remainder) { | ||
130 | + error_append_hint(errp, "Vector length not a multiple of 16\n"); | ||
131 | + } else if (default_vq < 1) { | ||
132 | + error_append_hint(errp, "Vector length smaller than 16\n"); | ||
133 | + } else { | ||
134 | + error_append_hint(errp, "Vector length larger than %d\n", | ||
135 | + 512 * 16); | ||
136 | + } | ||
137 | + return; | ||
138 | + } | ||
139 | + | ||
140 | + cpu->sve_default_vq = default_vq; | ||
45 | +} | 141 | +} |
46 | + | 142 | + |
47 | +static uint64_t pmxevtyper_read(CPUARMState *env, const ARMCPRegInfo *ri) | 143 | +static void cpu_arm_get_sve_default_vec_len(Object *obj, Visitor *v, |
144 | + const char *name, void *opaque, | ||
145 | + Error **errp) | ||
48 | +{ | 146 | +{ |
49 | + /* We opt to behave as a RAZ/WI when attempts to access PMXEVTYPER | 147 | + ARMCPU *cpu = ARM_CPU(obj); |
50 | + * are CONSTRAINED UNPREDICTABLE. See comments in pmxevtyper_write(). | 148 | + int32_t value = cpu->sve_default_vq * 16; |
51 | + */ | 149 | + |
52 | + if (env->cp15.c9_pmselr == 0x1f) { | 150 | + visit_type_int32(v, name, &value, errp); |
53 | + return env->cp15.pmccfiltr_el0; | 151 | +} |
54 | + } else { | 152 | +#endif |
55 | + return 0; | 153 | + |
56 | + } | 154 | void aarch64_add_sve_properties(Object *obj) |
155 | { | ||
156 | uint32_t vq; | ||
157 | @@ -XXX,XX +XXX,XX @@ void aarch64_add_sve_properties(Object *obj) | ||
158 | object_property_add(obj, name, "bool", cpu_arm_get_sve_vq, | ||
159 | cpu_arm_set_sve_vq, NULL, NULL); | ||
160 | } | ||
161 | + | ||
162 | +#ifdef CONFIG_USER_ONLY | ||
163 | + /* Mirror linux /proc/sys/abi/sve_default_vector_length. */ | ||
164 | + object_property_add(obj, "sve-default-vector-length", "int32", | ||
165 | + cpu_arm_get_sve_default_vec_len, | ||
166 | + cpu_arm_set_sve_default_vec_len, NULL, NULL); | ||
167 | +#endif | ||
57 | } | 168 | } |
58 | 169 | ||
59 | static void pmuserenr_write(CPUARMState *env, const ARMCPRegInfo *ri, | 170 | void arm_cpu_pauth_finalize(ARMCPU *cpu, Error **errp) |
60 | @@ -XXX,XX +XXX,XX @@ static const ARMCPRegInfo v7_cp_reginfo[] = { | ||
61 | .fieldoffset = offsetof(CPUARMState, cp15.pmccfiltr_el0), | ||
62 | .resetvalue = 0, }, | ||
63 | { .name = "PMXEVTYPER", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 1, | ||
64 | - .access = PL0_RW, | ||
65 | - .fieldoffset = offsetof(CPUARMState, cp15.c9_pmxevtyper), | ||
66 | - .accessfn = pmreg_access, .writefn = pmxevtyper_write, | ||
67 | - .raw_writefn = raw_write }, | ||
68 | + .access = PL0_RW, .type = ARM_CP_NO_RAW, .accessfn = pmreg_access, | ||
69 | + .writefn = pmxevtyper_write, .readfn = pmxevtyper_read }, | ||
70 | + { .name = "PMXEVTYPER_EL0", .state = ARM_CP_STATE_AA64, | ||
71 | + .opc0 = 3, .opc1 = 3, .crn = 9, .crm = 13, .opc2 = 1, | ||
72 | + .access = PL0_RW, .type = ARM_CP_NO_RAW, .accessfn = pmreg_access, | ||
73 | + .writefn = pmxevtyper_write, .readfn = pmxevtyper_read }, | ||
74 | /* Unimplemented, RAZ/WI. */ | ||
75 | { .name = "PMXEVCNTR", .cp = 15, .crn = 9, .crm = 13, .opc1 = 0, .opc2 = 2, | ||
76 | .access = PL0_RW, .type = ARM_CP_CONST, .resetvalue = 0, | ||
77 | -- | 171 | -- |
78 | 2.7.4 | 172 | 2.20.1 |
79 | 173 | ||
80 | 174 | diff view generated by jsdifflib |
1 | From: Cédric Le Goater <clg@kaod.org> | 1 | From: Philippe Mathieu-Daudé <f4bug@amsat.org> |
---|---|---|---|
2 | 2 | ||
3 | The size of a segment is not necessarily a power of 2. | 3 | Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> |
4 | 4 | Reviewed-by: Richard Henderson <richard.henderson@linaro.org> | |
5 | Signed-off-by: Cédric Le Goater <clg@kaod.org> | 5 | Message-id: 20210726150953.1218690-1-f4bug@amsat.org |
6 | Reviewed-by: Philippe Mathieu-Daudé <f4bug@amsat.org> | ||
7 | Message-id: 1486648058-520-5-git-send-email-clg@kaod.org | ||
8 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 6 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
9 | --- | 7 | --- |
10 | hw/ssi/aspeed_smc.c | 4 ++-- | 8 | hw/arm/nseries.c | 2 +- |
11 | 1 file changed, 2 insertions(+), 2 deletions(-) | 9 | 1 file changed, 1 insertion(+), 1 deletion(-) |
12 | 10 | ||
13 | diff --git a/hw/ssi/aspeed_smc.c b/hw/ssi/aspeed_smc.c | 11 | diff --git a/hw/arm/nseries.c b/hw/arm/nseries.c |
14 | index XXXXXXX..XXXXXXX 100644 | 12 | index XXXXXXX..XXXXXXX 100644 |
15 | --- a/hw/ssi/aspeed_smc.c | 13 | --- a/hw/arm/nseries.c |
16 | +++ b/hw/ssi/aspeed_smc.c | 14 | +++ b/hw/arm/nseries.c |
17 | @@ -XXX,XX +XXX,XX @@ static uint32_t aspeed_smc_check_segment_addr(const AspeedSMCFlash *fl, | 15 | @@ -XXX,XX +XXX,XX @@ static uint32_t mipid_txrx(void *opaque, uint32_t cmd, int len) |
18 | AspeedSegments seg; | 16 | default: |
19 | 17 | bad_cmd: | |
20 | aspeed_smc_reg_to_segment(s->regs[R_SEG_ADDR0 + fl->id], &seg); | ||
21 | - if ((addr & (seg.size - 1)) != addr) { | ||
22 | + if ((addr % seg.size) != addr) { | ||
23 | qemu_log_mask(LOG_GUEST_ERROR, | 18 | qemu_log_mask(LOG_GUEST_ERROR, |
24 | "%s: invalid address 0x%08x for CS%d segment : " | 19 | - "%s: unknown command %02x\n", __func__, s->cmd); |
25 | "[ 0x%"HWADDR_PRIx" - 0x%"HWADDR_PRIx" ]\n", | 20 | + "%s: unknown command 0x%02x\n", __func__, s->cmd); |
26 | s->ctrl->name, addr, fl->id, seg.addr, | 21 | break; |
27 | seg.addr + seg.size); | ||
28 | + addr %= seg.size; | ||
29 | } | 22 | } |
30 | 23 | ||
31 | - addr &= seg.size - 1; | ||
32 | return addr; | ||
33 | } | ||
34 | |||
35 | -- | 24 | -- |
36 | 2.7.4 | 25 | 2.20.1 |
37 | 26 | ||
38 | 27 | diff view generated by jsdifflib |
1 | From: Alexander Graf <agraf@suse.de> | 1 | From: Joel Stanley <joel@jms.id.au> |
---|---|---|---|
2 | 2 | ||
3 | QEMU emulated hardware is always dma coherent with its guest. We do | 3 | The macro used to calculate the maximum memory size of the MMIO region |
4 | annotate that correctly on the PCI host controller, but left out | 4 | had a mistake, causing all GPIO models to create a mapping of 0x9D8. |
5 | virtio-mmio. | 5 | The intent was to have it be 0x9D8 - 0x800. |
6 | 6 | ||
7 | Recent kernels have started to interpret that flag rather than take | 7 | This extra size doesn't matter on ast2400 and ast2500, which have a 4KB |
8 | dma coherency as granted with virtio-mmio. While that is considered | 8 | region set aside for the GPIO controller. |
9 | a kernel bug, as it breaks previously working systems, it showed that | ||
10 | our dt description is incomplete. | ||
11 | 9 | ||
12 | This patch adds the respective marker that allows guest OSs to evaluate | 10 | On the ast2600 the 3.3V and 1.8V GPIO controllers are 2KB apart, so the |
13 | that our virtio-mmio devices are indeed cache coherent. | 11 | regions would overlap. Worse was the 1.8V controller would map over the |
12 | top of the following peripheral, which happens to be the RTC. | ||
14 | 13 | ||
15 | Signed-off-by: Alexander Graf <agraf@suse.de> | 14 | The mmio region used by each device is a maximum of 2KB, so avoid the |
16 | Reviewed-by: Laszlo Ersek <lersek@redhat.com> | 15 | calculations and hard code this as the maximum. |
17 | Reviewed-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> | 16 | |
18 | Message-id: 1486644810-33181-2-git-send-email-agraf@suse.de | 17 | Fixes: 36d737ee82b2 ("hw/gpio: Add in AST2600 specific implementation") |
18 | Signed-off-by: Joel Stanley <joel@jms.id.au> | ||
19 | Reviewed-by: Rashmica Gupta <rashmica.g@gmail.com> | ||
20 | Reviewed-by: Cédric Le Goater <clg@kaod.org> | ||
21 | Message-id: 20210713065854.134634-2-joel@jms.id.au | ||
22 | [PMM: fix autocorrect error in commit message] | ||
19 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> | 23 | Signed-off-by: Peter Maydell <peter.maydell@linaro.org> |
20 | --- | 24 | --- |
21 | hw/arm/vexpress.c | 1 + | 25 | hw/gpio/aspeed_gpio.c | 3 +-- |
22 | hw/arm/virt.c | 1 + | 26 | 1 file changed, 1 insertion(+), 2 deletions(-) |
23 | 2 files changed, 2 insertions(+) | ||
24 | 27 | ||
25 | diff --git a/hw/arm/vexpress.c b/hw/arm/vexpress.c | 28 | diff --git a/hw/gpio/aspeed_gpio.c b/hw/gpio/aspeed_gpio.c |
26 | index XXXXXXX..XXXXXXX 100644 | 29 | index XXXXXXX..XXXXXXX 100644 |
27 | --- a/hw/arm/vexpress.c | 30 | --- a/hw/gpio/aspeed_gpio.c |
28 | +++ b/hw/arm/vexpress.c | 31 | +++ b/hw/gpio/aspeed_gpio.c |
29 | @@ -XXX,XX +XXX,XX @@ static int add_virtio_mmio_node(void *fdt, uint32_t acells, uint32_t scells, | 32 | @@ -XXX,XX +XXX,XX @@ |
30 | acells, addr, scells, size); | 33 | #define GPIO_1_8V_MEM_SIZE 0x9D8 |
31 | qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", intc); | 34 | #define GPIO_1_8V_REG_ARRAY_SIZE ((GPIO_1_8V_MEM_SIZE - \ |
32 | qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 0, irq, 1); | 35 | GPIO_1_8V_REG_OFFSET) >> 2) |
33 | + qemu_fdt_setprop(fdt, nodename, "dma-coherent", NULL, 0); | 36 | -#define GPIO_MAX_MEM_SIZE MAX(GPIO_3_6V_MEM_SIZE, GPIO_1_8V_MEM_SIZE) |
34 | g_free(nodename); | 37 | |
35 | if (rc) { | 38 | static int aspeed_evaluate_irq(GPIOSets *regs, int gpio_prev_high, int gpio) |
36 | return -1; | 39 | { |
37 | diff --git a/hw/arm/virt.c b/hw/arm/virt.c | 40 | @@ -XXX,XX +XXX,XX @@ static void aspeed_gpio_realize(DeviceState *dev, Error **errp) |
38 | index XXXXXXX..XXXXXXX 100644 | ||
39 | --- a/hw/arm/virt.c | ||
40 | +++ b/hw/arm/virt.c | ||
41 | @@ -XXX,XX +XXX,XX @@ static void create_virtio_devices(const VirtMachineState *vms, qemu_irq *pic) | ||
42 | qemu_fdt_setprop_cells(vms->fdt, nodename, "interrupts", | ||
43 | GIC_FDT_IRQ_TYPE_SPI, irq, | ||
44 | GIC_FDT_IRQ_FLAGS_EDGE_LO_HI); | ||
45 | + qemu_fdt_setprop(vms->fdt, nodename, "dma-coherent", NULL, 0); | ||
46 | g_free(nodename); | ||
47 | } | 41 | } |
42 | |||
43 | memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_gpio_ops, s, | ||
44 | - TYPE_ASPEED_GPIO, GPIO_MAX_MEM_SIZE); | ||
45 | + TYPE_ASPEED_GPIO, 0x800); | ||
46 | |||
47 | sysbus_init_mmio(sbd, &s->iomem); | ||
48 | } | 48 | } |
49 | -- | 49 | -- |
50 | 2.7.4 | 50 | 2.20.1 |
51 | 51 | ||
52 | 52 | diff view generated by jsdifflib |