From nobody Tue Apr 7 12:20:10 2026 Received: from mail-wm1-f43.google.com (mail-wm1-f43.google.com [209.85.128.43]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 02FF138C43A for ; Fri, 3 Apr 2026 14:28:59 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.128.43 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1775226541; cv=none; b=ZtY13EsmkYVGroFOO5hgfQOPPXXmcrgNw34hatJqPJNbMvTV7/4UR50Fqhi8tn6ZramKKA3kAIRU0y54KoUmKzm6OwM0cp7NrhythmSB73QvTVVmxAo+LQWSjpQV6LgaBMJeL9a/b5eODQ4Pem7S7RAcg21rGKL4HuakmafnHVw= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1775226541; c=relaxed/simple; bh=Fy3LxmfFwAHBA49eU81J4yKn6v7ciijjsYceXxhe0CM=; h=From:To:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=RoZhOFQwIsBo5ogQwThvdAAo6TOhUTRj61v9NFidItCqL+LG04Ik6hS5acngJjt/CTEOQS4w7c288Eot8QL+DfXVVzChDyBTwPZepp6R+CczCUzm5+BoVN+2gWNJWM6E9cWXxDZGuDtoqJpM89S6Co8/XKo26BGlyBJXMhkeKZ4= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=suse.com; spf=pass smtp.mailfrom=suse.com; dkim=pass (2048-bit key) header.d=suse.com header.i=@suse.com header.b=CCTNqxQ/; arc=none smtp.client-ip=209.85.128.43 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=suse.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=suse.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=suse.com header.i=@suse.com header.b="CCTNqxQ/" Received: by mail-wm1-f43.google.com with SMTP id 5b1f17b1804b1-4852b81c73aso17713945e9.3 for ; Fri, 03 Apr 2026 07:28:59 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=suse.com; s=google; t=1775226538; x=1775831338; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:to:from:from:to:cc:subject:date:message-id :reply-to; bh=ItvUs7qnYuRhfo9MnKht/hLCIFj2PmkiwnfJhnbvcpk=; b=CCTNqxQ/fr3EYM0bKODDyqTSY8sQFVn08w/3qeF6AGSlkAbuxcqookqTBPPKLxrJ8o X0FdqTgEODM9bwzsphVQ824wULv+dDMWZmAILBZoE8MYuCJT/H/fSkK1T7rbDgplhEav uWA/anW4RTE8T4n4mWl6ZvLP2RfIIiPREVhuObPERIhNyeSNaqJ+hsEfUzSaZWTlw1PO Lc/xUIjmLqB0CW8esNqZKo03f+jqMdmUdHSP/R3Ob//P15eRovp37WV8z0nUucvEXVcr q6IHKL5lrbrk/P6QC3z554Uh5ZY1nzKxLha8i91NXr2Xy1eRpXjTNRnvV4werd+udkMV 1JDA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20251104; t=1775226538; x=1775831338; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:to:from:x-gm-gg:x-gm-message-state:from:to :cc:subject:date:message-id:reply-to; bh=ItvUs7qnYuRhfo9MnKht/hLCIFj2PmkiwnfJhnbvcpk=; b=TquHPP9uAmmNr64ldk+KyUNnlPj6XqJ17BgXT83VZMUMp9wuIEj+tCBI8ODgASlKLd 19TzFv4K1Hbt16CKsMNV8TOY1t5/LaUdtX15t3L8PJBO9bEVIEkeINHYJ8PI13KzW/Fp NZoiHHAmPue0L8Cz6Th7yke3ReyfzV76+g4imSiCXo7iI+slNfLg0SSvwlN5SURZd6g1 ejkEwyC11YkdxdRy6pY05sedME9SuAbF4DJXzMWYaA7/WULleXchSaxPrFELrn0VhkPm jl29Y2unz1KTF+Lqu+w/fWeDMly6Zxx9P+EIyFsTx28uNM1Bf3ET+5xuutce2bVS8ycR y2EA== X-Forwarded-Encrypted: i=1; AJvYcCUSOZJmWj3ET/6Ehmjt7435Nj+vCFlzbz/lJwsxIzLZf+YHF17oluYCN5Re2EeJG4kyiTN1BkVEikSJnWQ=@vger.kernel.org X-Gm-Message-State: AOJu0YxrtUyUW3qF+j6p6Q1HePbkPbjM+IJfMpt3UOlnOPFhKWNwF6/4 8KBWSbtnn8CePYu9TsOS6uT6eLvRvflRW+58PjztcZVn4NlT3Iq6rV+8/U/Nyx1+VvI= X-Gm-Gg: ATEYQzyZFBTy4ZIY3TH+VTUg/JfbODvspLWHlV5a1jFfJBA9vmsZxMuUUanfVd+SDGz Fa6S2woMNwTSyobyJHKja3mrYAbgM4Cp9SqzSrG1ITkeg9LVTCyBqpzeQOw/XsvEXPZjW9Hkz92 x/FQGzYh2FGCW695byIyex1PA2FIhOgLK6F2CfOzyNNTHUE+xPPd+tumoJaGWlPeClhRskt3Fxm yS4cK5NarAD8fAZHYRuh00YKBvRh5ZK3wUadYxKExQGuED5YHfOLK+tYKnU4EykEHy16uLWF0ts qfSV65s1AXzRyts9xCemVvLg2l+MtKFh5I99Df9lsB/F7yTNw+n89Iv6+i226KSD9gW91ll1AQc qx9jn8vLinVn2sR/hB5P0ThFrMtLW6R5WjZVhFbsHDgIoQuk8yrwVDQdCXBRQlXWB+ov3Z+wgYL 6rsqS3drx3UQGYPMCirtM7X3p4ia+j9bL+by6I7UaAD7sNEyc2jmU8WsiUBHwJrGpiTyOP X-Received: by 2002:a05:600c:45cb:b0:486:ffa3:584 with SMTP id 5b1f17b1804b1-488997853damr44739285e9.15.1775226538384; Fri, 03 Apr 2026 07:28:58 -0700 (PDT) Received: from localhost (host-79-33-140-232.retail.telecomitalia.it. [79.33.140.232]) by smtp.gmail.com with ESMTPSA id 5b1f17b1804b1-4889cb46adcsm44349515e9.4.2026.04.03.07.28.58 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 03 Apr 2026 07:28:58 -0700 (PDT) From: Andrea della Porta To: =?UTF-8?q?Uwe=20Kleine-K=C3=B6nig?= , linux-pwm@vger.kernel.org, Rob Herring , Krzysztof Kozlowski , Conor Dooley , Florian Fainelli , Broadcom internal kernel review list , Andrea della Porta , devicetree@vger.kernel.org, linux-rpi-kernel@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Naushir Patuck , Stanimir Varbanov Subject: [PATCH 1/3] dt-bindings: pwm: Add Raspberry Pi RP1 PWM controller Date: Fri, 3 Apr 2026 16:31:54 +0200 Message-ID: <11b5eee3c22cfd034bb4b425d28a5a3ff2a71828.1775223441.git.andrea.porta@suse.com> X-Mailer: git-send-email 2.51.0 In-Reply-To: References: Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" From: Naushir Patuck Add the devicetree binding documentation for the PWM controller found in the Raspberry Pi RP1 chipset. Signed-off-by: Naushir Patuck Co-developed-by: Stanimir Varbanov Signed-off-by: Stanimir Varbanov Signed-off-by: Andrea della Porta --- .../bindings/pwm/raspberrypi,rp1-pwm.yaml | 52 +++++++++++++++++++ 1 file changed, 52 insertions(+) create mode 100644 Documentation/devicetree/bindings/pwm/raspberrypi,rp1-p= wm.yaml diff --git a/Documentation/devicetree/bindings/pwm/raspberrypi,rp1-pwm.yaml= b/Documentation/devicetree/bindings/pwm/raspberrypi,rp1-pwm.yaml new file mode 100644 index 0000000000000..d6b3f52561636 --- /dev/null +++ b/Documentation/devicetree/bindings/pwm/raspberrypi,rp1-pwm.yaml @@ -0,0 +1,52 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pwm/raspberrypi,rp1-pwm.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Raspberry Pi RP1 PWM controller + +maintainers: + - Naushir Patuck + +allOf: + - $ref: pwm.yaml# + +description: | + The PWM peripheral is a flexible waveform generator with a + variety of operational modes. It has the following features: + - four independent output channels + - 32-bit counter widths + - Seven output generation modes + - Optional per-channel output inversion + - Optional duty-cycle data FIFO with DMA support + - Optional sigma-delta noise shaping engine + +properties: + compatible: + const: raspberrypi,rp1-pwm + + reg: + maxItems: 1 + + clocks: + maxItems: 1 + + "#pwm-cells": + const: 3 + +required: + - compatible + - reg + - clocks + +additionalProperties: false + +examples: + - | + pwm@98000 { + compatible =3D "raspberrypi,rp1-pwm"; + reg =3D <0x98000 0x100>; + clocks =3D <&rp1_clocks 17>; + #pwm-cells =3D <3>; + }; --=20 2.35.3 From nobody Tue Apr 7 12:20:10 2026 Received: from mail-wm1-f46.google.com (mail-wm1-f46.google.com [209.85.128.46]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 4AF833C4568 for ; Fri, 3 Apr 2026 14:29:01 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.128.46 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1775226543; cv=none; b=lueI3g1ZpYMdTI7gv+DqqEPDhYmpfE+ityuEgF98k8QypxJWevo2G/QcXkv5bzz8CwtT2rHEB3vODoBgH4u3aePwLjeaNNkeMwGN4crL43TTwyRj6BlcMl9CHEn68GHhajpjMTWG6qzDehR1Ja7ID4vtY3fBpqqNS+I9lUSrqvc= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1775226543; c=relaxed/simple; bh=Qj5E6yHNU8WD4PtmottpXplcpdDze6L6RS98ls6dgwo=; h=From:To:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=FWib5VmX9dahdLe0dnqIU/FaRjBXA7ojm5raUUKUQhJbD+gk0yDBXXIAfp24sueOFm28Av3KIR4HNqKNq63BXmi+X6vF6VTUc3vqyJ5t/1MDrNUL/FctAyfcX2j1KDGVv/OIf9555skQHVklWHvWPqCHTAusKeZVWQzcs/5yWAQ= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=suse.com; spf=pass smtp.mailfrom=suse.com; dkim=pass (2048-bit key) header.d=suse.com header.i=@suse.com header.b=BJQS5NNI; arc=none smtp.client-ip=209.85.128.46 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=suse.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=suse.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=suse.com header.i=@suse.com header.b="BJQS5NNI" Received: by mail-wm1-f46.google.com with SMTP id 5b1f17b1804b1-486b9675d36so17068865e9.0 for ; Fri, 03 Apr 2026 07:29:01 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=suse.com; s=google; t=1775226540; x=1775831340; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:to:from:from:to:cc:subject:date:message-id :reply-to; bh=vhZwuIVjB4J+X/P3h/NptU2O5Fjzj5PnlbmODE1JC1Q=; b=BJQS5NNIjgWkIh4YcaXnn+4fwhcTsRycIslUUT9JoqegLgBOHRVsqypZ4ADeya2Rah VT42QQQfZvD68GK3uKm4unk72iza6iafWoO923vOVdYjuFNDhOv9k2amTJaj2PUEG1lc i3MZLfCSdaW/xJO7RJJB/122yEerTIWuZUAyYE46Hk+RdYlDIMynTM1yWSvnSQCsD15c BFBwb3qwkbpZ6WYz3O8aQL0/O5poqtWkV7HUb0fktdYa+jZ32rjAKwtLkeZmQ0vpINCm rtesO8RVNlPNegKIUxV/UAgmhryIzKNjqdkR18mBUjxHQbs05yQsXjLLQe9z68hSWbqB 3aXg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20251104; t=1775226540; x=1775831340; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:to:from:x-gm-gg:x-gm-message-state:from:to :cc:subject:date:message-id:reply-to; bh=vhZwuIVjB4J+X/P3h/NptU2O5Fjzj5PnlbmODE1JC1Q=; b=qXzvZIa7A4Yca77exO3EVVn1fSGsL3JQcWJt5MDcYqPfhtbbBb1x5bcr+97eUZ1I1K 1FXOUgFNl2wnaS5Rf+BhYRy9fhayjw6wmgoH/o9hgzs+FEz+msfTFUF5TZo+tdVI/qu1 qDFOIOQRkTKCdutX2+Xn2AEBLbCeyCNrM+rhjuGQQCNkpTCS06eQH0YHuALZno6gkwil lB+SBXKtgD9wklN1sz4e9KgkPe1TrfyMuiZYO8B8969GvR9M/sVJMPDeFv1EF4+awC3/ lHsPGvalrVChtZFN3xwRcHlfuvQtjZL9VviXrkylkULSWBhiltS4l0GMzAPqhpWqZ5K7 eWig== X-Forwarded-Encrypted: i=1; AJvYcCWH18C7mHdFbYAHy8PRHhdYZRBhHj/Bj7uO0l7KDkz5bRg8zDbbDQWXbKUb33tMP3kXIRstV/tMGMai31U=@vger.kernel.org X-Gm-Message-State: AOJu0YzAA41U1H/8bXRAZ6YiTrBbhOKXHEXn4kz5nuzIg81GfrSBsJv+ 6+e8rtRIbnltUItuB0PrLJzCSb0W+HAFBLh0FvoUsEKKTlT523H/aW+1ryUHldU6QSLUc52ncNU /mDDnHxk= X-Gm-Gg: ATEYQzyIDP/SlYEYuUaDAvCDLuPPNmlAPyYmMhus5hUP5M8oQCbQpuNhfNgMeD2MMM9 zLL01SSzUATrkXJJkk9sHz+UxCpkZwbUfmwA9SJNjnk4wnUfw+C0RmxZ8n4Jr+0AkRcNsW+wKGz DBKvGh6U2IFNmnXTnECDeUXgIccWNdGaPM8VLv8WBqtb11sOdCFqtCbqxkAjdOWD/Hp1tIxBICC O0QWQ9D1UV68TsRsCvREgoI5rQGpXgrUR806D4zGHy4s9gpCK7CAS9V3usyN+S1IeDNcNxZK319 rWS7AAov9svMXix+49ji+EafCi7H4Swc+jIv32iTqfnvmkU0DkLJgnmgnpdjUuZh7HPc9vcCy7W 7KffxWTsSOQf5MyhYO1qcLxcGOH04qd2AZAmRBrlCu7vpeP4pYQQkgV/QicS6wn8fP3SRB7CY4J 5xOF9MqrXXKU91Op8emfnPKp1eu3NaQIZZr6xF5DtQghU/qwBrgXnPL5VBV4RLoGjRcg9FtKOgr +zFbYs= X-Received: by 2002:a05:600c:4e86:b0:480:4a8f:2d5c with SMTP id 5b1f17b1804b1-488997c9b69mr47679745e9.29.1775226539544; Fri, 03 Apr 2026 07:28:59 -0700 (PDT) Received: from localhost (host-79-33-140-232.retail.telecomitalia.it. [79.33.140.232]) by smtp.gmail.com with ESMTPSA id 5b1f17b1804b1-4888a63c9b1sm141359835e9.5.2026.04.03.07.28.59 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 03 Apr 2026 07:28:59 -0700 (PDT) From: Andrea della Porta To: =?UTF-8?q?Uwe=20Kleine-K=C3=B6nig?= , linux-pwm@vger.kernel.org, Rob Herring , Krzysztof Kozlowski , Conor Dooley , Florian Fainelli , Broadcom internal kernel review list , Andrea della Porta , devicetree@vger.kernel.org, linux-rpi-kernel@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Naushir Patuck , Stanimir Varbanov Subject: [PATCH 2/3] pwm: rp1: Add RP1 PWM controller driver Date: Fri, 3 Apr 2026 16:31:55 +0200 Message-ID: <28e29fbfc20c0b8a115d006233c2759d8f49e639.1775223441.git.andrea.porta@suse.com> X-Mailer: git-send-email 2.51.0 In-Reply-To: References: Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable From: Naushir Patuck The Raspberry Pi RP1 southbridge features an embedded PWM controller with 4 output channels, alongside an RPM interface to read the fan speed on the Raspberry Pi 5. Add the supporting driver. Signed-off-by: Naushir Patuck Co-developed-by: Stanimir Varbanov Signed-off-by: Stanimir Varbanov Signed-off-by: Andrea della Porta --- drivers/pwm/Kconfig | 10 ++ drivers/pwm/Makefile | 1 + drivers/pwm/pwm-rp1.c | 244 ++++++++++++++++++++++++++++++++++++++++++ 3 files changed, 255 insertions(+) create mode 100644 drivers/pwm/pwm-rp1.c diff --git a/drivers/pwm/Kconfig b/drivers/pwm/Kconfig index 6f3147518376a..22e4fc6385da2 100644 --- a/drivers/pwm/Kconfig +++ b/drivers/pwm/Kconfig @@ -625,6 +625,16 @@ config PWM_ROCKCHIP Generic PWM framework driver for the PWM controller found on Rockchip SoCs. =20 +config PWM_RP1 + tristate "RP1 PWM support" + depends on MISC_RP1 || COMPILE_TEST + depends on HWMON + help + PWM framework driver for Raspberry Pi RP1 controller + + To compile this driver as a module, choose M here: the module + will be called pwm-rp1. + config PWM_SAMSUNG tristate "Samsung PWM support" depends on PLAT_SAMSUNG || ARCH_S5PV210 || ARCH_EXYNOS || COMPILE_TEST diff --git a/drivers/pwm/Makefile b/drivers/pwm/Makefile index 0dc0d2b69025d..895a7c42fe9c0 100644 --- a/drivers/pwm/Makefile +++ b/drivers/pwm/Makefile @@ -56,6 +56,7 @@ obj-$(CONFIG_PWM_RENESAS_RZG2L_GPT) +=3D pwm-rzg2l-gpt.o obj-$(CONFIG_PWM_RENESAS_RZ_MTU3) +=3D pwm-rz-mtu3.o obj-$(CONFIG_PWM_RENESAS_TPU) +=3D pwm-renesas-tpu.o obj-$(CONFIG_PWM_ROCKCHIP) +=3D pwm-rockchip.o +obj-$(CONFIG_PWM_RP1) +=3D pwm-rp1.o obj-$(CONFIG_PWM_SAMSUNG) +=3D pwm-samsung.o obj-$(CONFIG_PWM_SIFIVE) +=3D pwm-sifive.o obj-$(CONFIG_PWM_SL28CPLD) +=3D pwm-sl28cpld.o diff --git a/drivers/pwm/pwm-rp1.c b/drivers/pwm/pwm-rp1.c new file mode 100644 index 0000000000000..0a1c1c1dd27e9 --- /dev/null +++ b/drivers/pwm/pwm-rp1.c @@ -0,0 +1,244 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * pwm-rp1.c + * + * Raspberry Pi RP1 PWM. + * + * Copyright =C2=A9 2026 Raspberry Pi Ltd. + * + * Author: Naushir Patuck (naush@raspberrypi.com) + * + * Based on the pwm-bcm2835 driver by: + * Bart Tanghe + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#define PWM_GLOBAL_CTRL 0x000 +#define PWM_CHANNEL_CTRL(x) (0x014 + ((x) * 0x10)) +#define PWM_RANGE(x) (0x018 + ((x) * 0x10)) +#define PWM_PHASE(x) (0x01C + ((x) * 0x10)) +#define PWM_DUTY(x) (0x020 + ((x) * 0x10)) + +/* 8:FIFO_POP_MASK + 0:Trailing edge M/S modulation */ +#define PWM_CHANNEL_DEFAULT (BIT(8) + BIT(0)) +#define PWM_CHANNEL_ENABLE(x) BIT(x) +#define PWM_POLARITY BIT(3) +#define SET_UPDATE BIT(31) +#define PWM_MODE_MASK GENMASK(1, 0) + +#define NUM_PWMS 4 + +struct rp1_pwm { + void __iomem *base; + struct clk *clk; +}; + +static const struct hwmon_channel_info * const rp1_fan_hwmon_info[] =3D { + HWMON_CHANNEL_INFO(fan, HWMON_F_INPUT), + NULL +}; + +static umode_t rp1_fan_hwmon_is_visible(const void *data, enum hwmon_senso= r_types type, + u32 attr, int channel) +{ + umode_t mode =3D 0; + + if (type =3D=3D hwmon_fan && attr =3D=3D hwmon_fan_input) + mode =3D 0444; + + return mode; +} + +static int rp1_fan_hwmon_read(struct device *dev, enum hwmon_sensor_types = type, + u32 attr, int channel, long *val) +{ + struct rp1_pwm *rp1 =3D dev_get_drvdata(dev); + + if (type !=3D hwmon_fan || attr !=3D hwmon_fan_input) + return -EOPNOTSUPP; + + *val =3D readl(rp1->base + PWM_PHASE(2)); + + return 0; +} + +static const struct hwmon_ops rp1_fan_hwmon_ops =3D { + .is_visible =3D rp1_fan_hwmon_is_visible, + .read =3D rp1_fan_hwmon_read, +}; + +static const struct hwmon_chip_info rp1_fan_hwmon_chip_info =3D { + .ops =3D &rp1_fan_hwmon_ops, + .info =3D rp1_fan_hwmon_info, +}; + +static void rp1_pwm_apply_config(struct pwm_chip *chip, struct pwm_device = *pwm) +{ + struct rp1_pwm *rp1 =3D pwmchip_get_drvdata(chip); + u32 value; + + value =3D readl(rp1->base + PWM_GLOBAL_CTRL); + value |=3D SET_UPDATE; + writel(value, rp1->base + PWM_GLOBAL_CTRL); +} + +static int rp1_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm) +{ + struct rp1_pwm *rp1 =3D pwmchip_get_drvdata(chip); + + writel(PWM_CHANNEL_DEFAULT, rp1->base + PWM_CHANNEL_CTRL(pwm->hwpwm)); + return 0; +} + +static void rp1_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm) +{ + struct rp1_pwm *rp1 =3D pwmchip_get_drvdata(chip); + u32 value; + + value =3D readl(rp1->base + PWM_CHANNEL_CTRL(pwm->hwpwm)); + value &=3D ~PWM_MODE_MASK; + writel(value, rp1->base + PWM_CHANNEL_CTRL(pwm->hwpwm)); + + rp1_pwm_apply_config(chip, pwm); +} + +static int rp1_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm, + const struct pwm_state *state) +{ + struct rp1_pwm *rp1 =3D pwmchip_get_drvdata(chip); + unsigned long clk_rate =3D clk_get_rate(rp1->clk); + unsigned long clk_period; + u32 value; + + if (!clk_rate) { + dev_err(&chip->dev, "failed to get clock rate\n"); + return -EINVAL; + } + + /* set period and duty cycle */ + clk_period =3D DIV_ROUND_CLOSEST(NSEC_PER_SEC, clk_rate); + + writel(DIV_ROUND_CLOSEST(state->duty_cycle, clk_period), + rp1->base + PWM_DUTY(pwm->hwpwm)); + + writel(DIV_ROUND_CLOSEST(state->period, clk_period), + rp1->base + PWM_RANGE(pwm->hwpwm)); + + /* set polarity */ + value =3D readl(rp1->base + PWM_CHANNEL_CTRL(pwm->hwpwm)); + if (state->polarity =3D=3D PWM_POLARITY_NORMAL) + value &=3D ~PWM_POLARITY; + else + value |=3D PWM_POLARITY; + writel(value, rp1->base + PWM_CHANNEL_CTRL(pwm->hwpwm)); + + /* enable/disable */ + value =3D readl(rp1->base + PWM_GLOBAL_CTRL); + if (state->enabled) + value |=3D PWM_CHANNEL_ENABLE(pwm->hwpwm); + else + value &=3D ~PWM_CHANNEL_ENABLE(pwm->hwpwm); + writel(value, rp1->base + PWM_GLOBAL_CTRL); + + rp1_pwm_apply_config(chip, pwm); + + return 0; +} + +static const struct pwm_ops rp1_pwm_ops =3D { + .request =3D rp1_pwm_request, + .free =3D rp1_pwm_free, + .apply =3D rp1_pwm_apply, +}; + +static int rp1_pwm_probe(struct platform_device *pdev) +{ + struct device *dev =3D &pdev->dev; + struct device *hwmon_dev; + struct pwm_chip *chip; + struct rp1_pwm *rp1; + int ret; + + chip =3D devm_pwmchip_alloc(dev, NUM_PWMS, sizeof(*rp1)); + if (IS_ERR(chip)) + return PTR_ERR(chip); + + rp1 =3D pwmchip_get_drvdata(chip); + + rp1->base =3D devm_platform_ioremap_resource(pdev, 0); + if (IS_ERR(rp1->base)) + return PTR_ERR(rp1->base); + + rp1->clk =3D devm_clk_get_enabled(dev, NULL); + if (IS_ERR(rp1->clk)) + return dev_err_probe(dev, PTR_ERR(rp1->clk), "clock not found\n"); + + ret =3D devm_clk_rate_exclusive_get(dev, rp1->clk); + if (ret) + return dev_err_probe(dev, ret, "fail to get exclusive rate\n"); + + chip->ops =3D &rp1_pwm_ops; + + platform_set_drvdata(pdev, chip); + + ret =3D devm_pwmchip_add(dev, chip); + if (ret) + return dev_err_probe(dev, ret, "failed to register PWM chip\n"); + + hwmon_dev =3D devm_hwmon_device_register_with_info(dev, "rp1_fan_tach", r= p1, + &rp1_fan_hwmon_chip_info, + NULL); + + if (IS_ERR(hwmon_dev)) + return dev_err_probe(dev, PTR_ERR(hwmon_dev), + "failed to register hwmon fan device\n"); + + return 0; +} + +static int rp1_pwm_suspend(struct device *dev) +{ + struct rp1_pwm *rp1 =3D dev_get_drvdata(dev); + + clk_disable_unprepare(rp1->clk); + + return 0; +} + +static int rp1_pwm_resume(struct device *dev) +{ + struct rp1_pwm *rp1 =3D dev_get_drvdata(dev); + + return clk_prepare_enable(rp1->clk); +} + +static DEFINE_SIMPLE_DEV_PM_OPS(rp1_pwm_pm_ops, rp1_pwm_suspend, rp1_pwm_r= esume); + +static const struct of_device_id rp1_pwm_of_match[] =3D { + { .compatible =3D "raspberrypi,rp1-pwm" }, + { /* sentinel */ } +}; +MODULE_DEVICE_TABLE(of, rp1_pwm_of_match); + +static struct platform_driver rp1_pwm_driver =3D { + .probe =3D rp1_pwm_probe, + .driver =3D { + .name =3D "rp1-pwm", + .of_match_table =3D rp1_pwm_of_match, + .pm =3D pm_ptr(&rp1_pwm_pm_ops), + }, +}; +module_platform_driver(rp1_pwm_driver); + +MODULE_DESCRIPTION("RP1 PWM driver"); +MODULE_AUTHOR("Naushir Patuck "); +MODULE_LICENSE("GPL"); --=20 2.35.3 From nobody Tue Apr 7 12:20:10 2026 Received: from mail-wm1-f50.google.com (mail-wm1-f50.google.com [209.85.128.50]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 4826A3B3897 for ; Fri, 3 Apr 2026 14:29:02 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.128.50 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1775226543; cv=none; b=oEBqIOTC5/kP0//7MPW6YBT+akJY9wOtbzy2R69NwN5gXtaFwY+iAngx7/5Y0sF42+fkXkEp5m9raWrIEsKi3AKfSBvi0DaqlLuF9m54jF5YnQ5h+0ibB2/CrawGuXz7DjCD8a68I62j+MccaxUBr2NY8k1AUW7oGdy+FcTBIzU= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1775226543; c=relaxed/simple; bh=Nzx14HACRM0d0HjpzRQyGv4cu3F3Ed1W2tIIdEaeORY=; h=From:To:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=oCJREOMV5Jn7t2EAE6U8KXIbvJ0hnhA4ZaR/gJ1+W9l2adhITiqUATSevbfxIZkbljY8frTUSu98VjKK+1/4fNM+k72N+nbLV+jEnUNceRR0zQXSkEtsnMrFCgn+3B5+7RoImWiKD/JZhnYJMglijHmPNLzKHvrlmoa9uhG/mME= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=suse.com; spf=pass smtp.mailfrom=suse.com; dkim=pass (2048-bit key) header.d=suse.com header.i=@suse.com header.b=Fz4Q0Yyn; arc=none smtp.client-ip=209.85.128.50 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=suse.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=suse.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=suse.com header.i=@suse.com header.b="Fz4Q0Yyn" Received: by mail-wm1-f50.google.com with SMTP id 5b1f17b1804b1-482f454be5bso32901065e9.0 for ; Fri, 03 Apr 2026 07:29:02 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=suse.com; s=google; t=1775226541; x=1775831341; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:to:from:from:to:cc:subject:date:message-id :reply-to; bh=2tgGNuvlVR75U6twtOQ2sB+iKcvPJAVB1mzayebN+L4=; b=Fz4Q0Yyn6FO/m+VS7ye5rW6FILOj/ZSIZdyr7n+Kas6qiws+s56pKJuVpvqVZ1Z+dB VWd9Tofts8VZqg/m//1codfxwLZYE9H4cK+zeI5f9j7hMgeeEKUIET7kgeAdLXW3Q7+k 8zRSUXb9v1ik+gpONMWAvownDdRcCBimoGE+IVLVLtMXLSOraBCDlcw52jD0GaIYIZ5m BkQVXstJ3C+y/7yj3BgcV15q0+vqtfqwOfTs2Om1w8oM4xGaRvtbzVl3K6AQr/pUia3V P1Ynz4Ph4IV5MdnpAZnRlM7VcpbMIAOppvDJtYpOYoO54j0GrXsduqHuD57XsDTy20dt XsAA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20251104; t=1775226541; x=1775831341; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:to:from:x-gm-gg:x-gm-message-state:from:to :cc:subject:date:message-id:reply-to; bh=2tgGNuvlVR75U6twtOQ2sB+iKcvPJAVB1mzayebN+L4=; b=TO2pyyCNIdmrlle8FtMqj5c0CTvarOybvgYvMfMkbvX3NTo7nVFTmBZDKDRVCZ+8sR eSSN9N+NEIL1v58k1+XQT46h9D4A3YmB4n/2ekwAk/d2ivhtbS4eHjqDT3eTjgKOrsbs RfS927tmry8+f6jiJvoCs2/YF80c61OTWOgSbNmoZP/9tqL36/R7JHMzuRqMGyZO6wVB JdbylsqY448T86JRUb8fpxeXjl3j7iQV8aaIa6Ckg6WmcBgjqjqRvtPaKAXqYZKTpZud XkiYTG5vgrOTShyHy4IbulvGZYIsNFxxjVUIIeRXRrmSTo0ebDm0ulhr7ABXjOmx3eSB A5LQ== X-Forwarded-Encrypted: i=1; AJvYcCWvDgMLoMw8687iWoHlgTHI/KccysKs2zbiCzJS28p9xn9lpuHUXykkh4vDkGKCod/8rdPZv5vg+/D4dSc=@vger.kernel.org X-Gm-Message-State: AOJu0Yx6VxsICNHwxh3tkTSenvSNFX54IZ1jFzqg3fsDPSHXTjMkaX8r mtmB4oQpDW6oxeYiugNqmHHuHnbGMJoKFmvsy0I0objFb8WmyQipCdpv46Gyf10+TVk= X-Gm-Gg: ATEYQzzVEohICPekjDbOa3UtEWl5J3zQyGoCuVWA+iqv972Kd02jXqoMgSFli84W1+V 4tKT6L0Mk0ynm+TNntMiMfs9YDmzB92vEhC9yEFtgNFqYuX+5nSOq9kb/7wZDM7RWAzh0eIwJp2 W01bFse1xHfgeE+qs8N1kjGf4nv3OVWhaH+orYm5PPHGYo8AFBToCFT0pT47hk/Cr19HTi0/vZZ y1RCAm+7cT2bJtVsUm4bbWgp7LlAj0wMhe7ahoJB1B1uThlM1mJdkBVWVIIg5b+lwHDx9MTTzcK F5sv1bNTGAfz/CFscuXL/2vtSh6FdveQAHjXdWlsSSU6Jwb5ICpo2aynifmX09SenzaY1WJ8h7h ROC7Asrq+okpPjVqcQfd7mcYtR54EWypFoFFtrwKRfhktqVT1gPStNBYgW3rZunPeBcwhoyPGHf BICKHkd14+31/EgJf0N0paJ13h+DZNHhTkJP1HNP2qohubDohg63wZBF0x3oFByI5JyAAJSVgES vAXT8I= X-Received: by 2002:a05:600c:1394:b0:485:3cef:d6ea with SMTP id 5b1f17b1804b1-488994a7a76mr49414895e9.13.1775226540607; Fri, 03 Apr 2026 07:29:00 -0700 (PDT) Received: from localhost (host-79-33-140-232.retail.telecomitalia.it. [79.33.140.232]) by smtp.gmail.com with ESMTPSA id 5b1f17b1804b1-4888a72baa8sm142747135e9.15.2026.04.03.07.29.00 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 03 Apr 2026 07:29:00 -0700 (PDT) From: Andrea della Porta To: =?UTF-8?q?Uwe=20Kleine-K=C3=B6nig?= , linux-pwm@vger.kernel.org, Rob Herring , Krzysztof Kozlowski , Conor Dooley , Florian Fainelli , Broadcom internal kernel review list , Andrea della Porta , devicetree@vger.kernel.org, linux-rpi-kernel@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Naushir Patuck , Stanimir Varbanov Subject: [PATCH 3/3] arm64: dts: broadcom: rp1: Add PWM node Date: Fri, 3 Apr 2026 16:31:56 +0200 Message-ID: X-Mailer: git-send-email 2.51.0 In-Reply-To: References: Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" From: Stanimir Varbanov The RP1 chipset used on the Raspberry Pi 5 features an integrated PWM controller to drive the cooling fan. Add the corresponding DT node for this PWM controller. Signed-off-by: Stanimir Varbanov Co-developed-by: Andrea della Porta Signed-off-by: Andrea della Porta --- arch/arm64/boot/dts/broadcom/bcm2712-rpi-5-b.dts | 12 ++++++++++++ arch/arm64/boot/dts/broadcom/rp1-common.dtsi | 10 ++++++++++ 2 files changed, 22 insertions(+) diff --git a/arch/arm64/boot/dts/broadcom/bcm2712-rpi-5-b.dts b/arch/arm64/= boot/dts/broadcom/bcm2712-rpi-5-b.dts index 2856082814462..a4e5ba23bf536 100644 --- a/arch/arm64/boot/dts/broadcom/bcm2712-rpi-5-b.dts +++ b/arch/arm64/boot/dts/broadcom/bcm2712-rpi-5-b.dts @@ -64,12 +64,24 @@ phy1: ethernet-phy@1 { }; =20 &rp1_gpio { + fan_pwm_default_state: fan-pwm-default-state { + function =3D "pwm1"; + pins =3D "gpio45"; + bias-pull-down; + }; + usb_vbus_default_state: usb-vbus-default-state { function =3D "vbus1"; groups =3D "vbus1"; }; }; =20 +&rp1_pwm { + pinctrl-0 =3D <&fan_pwm_default_state>; + pinctrl-names =3D "default"; + status =3D "okay"; +}; + &rp1_usb0 { pinctrl-0 =3D <&usb_vbus_default_state>; pinctrl-names =3D "default"; diff --git a/arch/arm64/boot/dts/broadcom/rp1-common.dtsi b/arch/arm64/boot= /dts/broadcom/rp1-common.dtsi index 5a815c3797945..7e78501e62b0c 100644 --- a/arch/arm64/boot/dts/broadcom/rp1-common.dtsi +++ b/arch/arm64/boot/dts/broadcom/rp1-common.dtsi @@ -56,6 +56,16 @@ rp1_eth: ethernet@40100000 { #size-cells =3D <0>; }; =20 + rp1_pwm: pwm@4009c000 { + compatible =3D "raspberrypi,rp1-pwm"; + reg =3D <0x00 0x4009c000 0x0 0x100>; + clocks =3D <&rp1_clocks RP1_CLK_PWM1>; + assigned-clocks =3D <&rp1_clocks RP1_CLK_PWM1>; + assigned-clock-rates =3D <50000000>; + #pwm-cells =3D <3>; + status =3D "disabled"; + }; + rp1_usb0: usb@40200000 { compatible =3D "snps,dwc3"; reg =3D <0x00 0x40200000 0x0 0x100000>; --=20 2.35.3