From nobody Mon May 4 13:06:46 2026 Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id E419F390995 for ; Mon, 4 May 2026 10:07:42 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.180.131 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1777889266; cv=none; b=JeZwkLqchEJHBv2a7io+QaR6B7zUkZiVh7RYa1hawgWhb6kjJl94hskuc4QtlnMizvloqxZqIWwSnT65al8bXGrgtxZGmg547d1W1f5vpKSWEyO5FRjuUHF7QffaQdWaapUwG7xSxRsrNQ0fLADsS5IvTk/jwvPBatGrJ7VfhOI= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1777889266; c=relaxed/simple; bh=trMfGHSt7GP5rCiBhDJR31ViCd04lGLClOnUXczfWAE=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=RlcGzbKv7heaEs0lrPu6yXqI8WxbS7vANEudZNBknANcdesZdyTNfGcExS9E7g7ktCPU0glvuXyzvolnYdM9EPwFsya0MR3kX5Yds+4nQEcSnTg21RiKMFq5uuYnYsrbOfLe4RSyr8uaja5pEbSRp/wRjeqa6WabJwb6bhVnThc= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com; spf=pass smtp.mailfrom=oss.qualcomm.com; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b=ihFTx8jy; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b=Y1L7zw+E; arc=none smtp.client-ip=205.220.180.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b="ihFTx8jy"; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b="Y1L7zw+E" Received: from pps.filterd (m0279868.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id 644A3psA621167 for ; Mon, 4 May 2026 10:07:41 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=qcppdkim1; bh= e9LF3qHhp4wFXOMFNpxuXixlpOU81cJpAtSlm607/ec=; b=ihFTx8jy/PdoYsSj ghIk6DPBV/des2FzmEV18aNDI6iq8VZQVg65A5fWc8HniJ3YkuoDM2kaiQDxVQxW UXOSMQXZH+JCN2ouQEAvH7MYvbIefQ8+KK8hSWL+hhAMBKu4v4G6GwK4A3SnrniB 8q3I6ZCAT+v7HxWtf27wbb9/q9f6Lus/Wd60A5vS7A733UjEaj0dUNhTQHck9dT1 hspHILeIIzI7TvnpcJ9bNpymr8GvV8+QNgnWCIgMurQU4yW0nJkmoApltBxtpocA WldUazvwrA/cIId10xh4fK47Kuh8qYK+PUR5YZKjmksAo0OVaGMRTEULi+Tsq3xr /xOPNQ== Received: from mail-qt1-f200.google.com (mail-qt1-f200.google.com [209.85.160.200]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4dxscf00bh-1 (version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT) for ; Mon, 04 May 2026 10:07:41 +0000 (GMT) Received: by mail-qt1-f200.google.com with SMTP id d75a77b69052e-50ff0bef198so102875731cf.2 for ; Mon, 04 May 2026 03:07:41 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=oss.qualcomm.com; s=google; t=1777889260; x=1778494060; darn=vger.kernel.org; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=e9LF3qHhp4wFXOMFNpxuXixlpOU81cJpAtSlm607/ec=; b=Y1L7zw+ES3uU6NHmthwT1lNzFgqezoZl3GTcSNP8ikTphCfcYkUDZ/gGEohcRMHaA7 VNHD+NIv1Dm4+BCwAjGsVrkHo2Wv1Y0kbmkuOCpUB7NhjIximQ8dy61Ws4q8Nqq1TDNN BqJQIIvUe8LFsMAryHCr4oqtDoCLaTUTPvic7MIbBXroE5YcnRez0nr15HZEshOddhnh I/vRK318hiM73ifujZzBa8TvrDIUGjqKKSgZr0BKi8nx6Ml1eVt3Yy3njK5GiBRjNCAR PB/Qw/GYTGAA4kGLX0rO+uJlnvYkjTo4Mps+zqjo/HXc2+McWch5zQozLh2xkQx9u3og yq6A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20251104; t=1777889260; x=1778494060; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-gg:x-gm-message-state:from:to :cc:subject:date:message-id:reply-to; bh=e9LF3qHhp4wFXOMFNpxuXixlpOU81cJpAtSlm607/ec=; b=XqtdwuBQMLows/9x6xHFhAlDHmprb0GcVRMkHd0DPjeTsQMsJ5DgH5wuqIcaZBUlfp UEbC9755aW9yJFL1gkcSaLhIRb/hA+vKRYyG1y96P9ZUSuW2r7l2Ykbk9W0GlPRMMz6d J4MhEH5004t29tY59M2VSvd9pQuEDlFblgoGfFRKJUlV1LUy8wtjCSVqd1f4ABaGjLpv dnb0KA6CHLWs7QGvCXQkwWADEPXjzMjB15CrdnUDEBPRDVVMOlqwDgWSeo5Xt1bmUgHT dXqtfXDVqz1V2GPxj40Ijq8cYpTLEnEm6hTRmlRPDmaMOStFjpodAx5pPLwM0ZT7szHj vDcw== X-Forwarded-Encrypted: i=1; AFNElJ/eAaLqIw/TvviqFSkDFQwLyfLe0fVn+el5qLg1g0ZB+RI18py76CB9fqlqT3hiXeIrcGddG7cdSIqjVK0=@vger.kernel.org X-Gm-Message-State: AOJu0YwU8nby9y7IirOP9u5fdu4lb2eIjV/7IDqvkE2el9yjea/VjH2q lQ3bv54AV4YOMUABmcGFgZGQU6QiDA8vuNOM9OOwUhDrUIlVveepTMUjg6Ac3NAE2lctzLnBWwv 8CD8c6nZUwOqhTgANfkgb5HH5WBae4dQ+VaZTCifAiYdT9/XsBijMoRKFJpfM7j7ejic= X-Gm-Gg: AeBDieuPh1ygbA1sjpa5a3mziWicKco+a5vZDeljIq2k7k8hxt89wiXlZ4bZ3uZbFSJ GtuODTVjCDOsVAzKkSDoLa0unIywixzQQCubwG10294tkKo6vMy1uFcs9WHUHymW9ruYQvg2zmR GCS+G9rdrguT85AJnWcR7/1jgVOrNlXJtcsNvcYB7sthFXkM7axaRByecFnwbZqjR5sUiDyChvl 7YEC05A85sDSjRkSExtitlAniM81SbFO77gFbM31M96aXfP4lKeMJkhjirawCuEHU+8aivknUE/ wMyFnNA0x5ZgmLuXZQKqEz46FXs0T9dQ/HvIjUfhWPj3dIr0uTk+EuKA+fJVTdG7GxFtObqP/nU SDvM+kp7WvCqv2byNjD1anD7+rD0HCXHs+iqlVL7ZzwGpibr14HXm6sTzyycJjQ== X-Received: by 2002:ac8:5749:0:b0:50e:5cea:a519 with SMTP id d75a77b69052e-5104be0e3c4mr121964551cf.12.1777889260380; Mon, 04 May 2026 03:07:40 -0700 (PDT) X-Received: by 2002:ac8:5749:0:b0:50e:5cea:a519 with SMTP id d75a77b69052e-5104be0e3c4mr121964061cf.12.1777889259804; Mon, 04 May 2026 03:07:39 -0700 (PDT) Received: from brgl-qcom.local ([2a01:cb1d:dc:7e00:56cb:50e1:b507:63d9]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-44a986aac01sm23400860f8f.31.2026.05.04.03.07.38 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 04 May 2026 03:07:39 -0700 (PDT) From: Bartosz Golaszewski Date: Mon, 04 May 2026 12:07:25 +0200 Subject: [PATCH v4 1/2] dt-bindings: pinctrl: describe the Qualcomm nord-tlmm Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20260504-nord-tlmm-v4-1-ccaa731ee8b3@oss.qualcomm.com> References: <20260504-nord-tlmm-v4-0-ccaa731ee8b3@oss.qualcomm.com> In-Reply-To: <20260504-nord-tlmm-v4-0-ccaa731ee8b3@oss.qualcomm.com> To: Bjorn Andersson , Linus Walleij , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Richard Cochran , Bartosz Golaszewski , Shawn Guo , Arnd Bergmann , Dmitry Baryshkov Cc: linux-arm-msm@vger.kernel.org, linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, netdev@vger.kernel.org, Bartosz Golaszewski , Krzysztof Kozlowski X-Mailer: b4 0.14.2 X-Developer-Signature: v=1; a=openpgp-sha256; l=6088; i=bartosz.golaszewski@oss.qualcomm.com; h=from:subject:message-id; bh=trMfGHSt7GP5rCiBhDJR31ViCd04lGLClOnUXczfWAE=; b=owEBbQKS/ZANAwAKAQWdLsv/NoTDAcsmYgBp+G/lntquQ/FJlrPT2ekNP4Wlia3Jwa71xuKBD JtT9StovxWJAjMEAAEKAB0WIQSR5RMt5bVGHXuiZfwFnS7L/zaEwwUCafhv5QAKCRAFnS7L/zaE w75GEACoRAvsFoAA+ft0q9vYNbjklsu0fLsrse0mjySd7qXxrVhCRS1gkrGYOwz83y15+BCkaAA oMnY7oJt+33SL1v9EX6kGT/fmYIyg6vx67Sqa1tYWyFI59vwWd/y4lZbpMsVJ5Wr4Vo8C85jgwz vWx/ZVIzMyyqtjfjvxmKkGcFTjLp6kEx44RlUkcXCM3UL7XRm5KixM6oj9UFgszu3lE8mK6oK58 akJFOfXSCVec2/6Eb4ES5SS728bQY4UILGviMwuFa5qAYeutn41qAq8jk15/1bgIEQFAPeKj4mu i2wDe0Bz1jQdCRiBedP41ql3Kov/PdYu9yGbhVqUKrFUI6YpwdzBhDX00YrvYAkWJyPN/4xr1jz fVcdpE76seMhx08QF2uabR980ebynCPas7eIBXdzoONGglUPoQlnUtjD3zyFPt6nBCfwRKf0PcT VxgveI2aDZgLyesUI/cSJkqtsBbppirov9ifUacpEx6Syf3nLpGXZtd6B5tP4OL35Yfnuq8+uxc K9Xl9rxCAe+qOUOVcxulOGKtjy0qg4rOz5Uj++xwFtVbBFVZI2zQPi7zmTRc4Ceutts9apirqFw +o+QwTe/bNFDx2Xr+0ADxQc2DsVkvH+00EEpm6iOs44BrZyfHbaUGW3NuMjDz+t2Mq9T3nmlYH1 Vm8QyII3jh/Is+Q== X-Developer-Key: i=bartosz.golaszewski@oss.qualcomm.com; a=openpgp; fpr=169DEB6C0BC3C46013D2C79F11A72EA01471D772 X-Authority-Analysis: v=2.4 cv=BcvoFLt2 c=1 sm=1 tr=0 ts=69f86fed cx=c_pps a=JbAStetqSzwMeJznSMzCyw==:117 a=xqWC_Br6kY4A:10 a=IkcTkHD0fZMA:10 a=NGcC8JguVDcA:10 a=s4-Qcg_JpJYA:10 a=VkNPw1HP01LnGYTKEx00:22 a=u7WPNUs3qKkmUXheDGA7:22 a=ZpdpYltYx_vBUK5n70dp:22 a=gEfo2CItAAAA:8 a=EUspDBNiAAAA:8 a=VwQbUJbxAAAA:8 a=Ou3KgfM3KP2cLz_BwJkA:9 a=QEXdDO2ut3YA:10 a=uxP6HrT_eTzRwkO_Te1X:22 a=sptkURWiP4Gy88Gu7hUp:22 X-Proofpoint-Spam-Details-Enc: AW1haW4tMjYwNTA0MDEwNiBTYWx0ZWRfX8293N6gz7yJx i4XAhm5muafn9sFLAJMANRvnuAxGErbbl4T2XfocTf6wyNHdMxYdPcMH1LcljnRpB3eDDhkofdM Z77P2z+Gy2aZI5LN48xzrkyNQNbwImXXM7itUOFmWUcWG9gUinu0B4l57tsFm71mKgwHt6NPzoH wuwWdg64iOiuXVmVPN/22DbkNl/JGxiiOP7REJTJpNsUOARFlfMSJv3rLCKMWRsYwGNNEHlM6Gj xgPFIBSHp7pAP7YKUEArOD9ha61qALIAvN7mXQ1vzQ4QhewyDXwUZnm+4O4mHwZwlW61a3b/6lu A7E8fH1xMuebai++VKeQN+LOH0HsJM9r/XXNRHf2f6LD0c8/OhomENghMxatvF+FtCim5oiI3gG EGRIYnUL+p0btqB093t+qStusrei2mVM2tsCNDA86v9n7Wppp1vZjf/savXM/lr9zjfBMaOYqtR n7et2UDIvoGS58Uy2bw== X-Proofpoint-ORIG-GUID: vhIoVCrzrEDI1SwNp7fIRDF2sCsewajl X-Proofpoint-GUID: vhIoVCrzrEDI1SwNp7fIRDF2sCsewajl X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1143,Hydra:6.1.51,FMLib:17.12.100.49 definitions=2026-05-04_03,2026-04-30_02,2025-10-01_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 malwarescore=0 suspectscore=0 spamscore=0 clxscore=1015 phishscore=0 lowpriorityscore=0 bulkscore=0 adultscore=0 priorityscore=1501 impostorscore=0 classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0 reason=mlx scancount=1 engine=8.22.0-2604200000 definitions=main-2605040106 Add a DT binding document describing the TLMM pin controller available on the Nord platforms from Qualcomm. Co-developed-by: Shawn Guo Signed-off-by: Shawn Guo Reviewed-by: Krzysztof Kozlowski Signed-off-by: Bartosz Golaszewski --- .../bindings/pinctrl/qcom,nord-tlmm.yaml | 141 +++++++++++++++++= ++++ 1 file changed, 141 insertions(+) diff --git a/Documentation/devicetree/bindings/pinctrl/qcom,nord-tlmm.yaml = b/Documentation/devicetree/bindings/pinctrl/qcom,nord-tlmm.yaml new file mode 100644 index 0000000000000000000000000000000000000000..4bb511719f3130fc208011b4a8b= 45f4cfcde8c9b --- /dev/null +++ b/Documentation/devicetree/bindings/pinctrl/qcom,nord-tlmm.yaml @@ -0,0 +1,141 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pinctrl/qcom,nord-tlmm.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm Technologies, Inc. SA8797P TLMM block + +maintainers: + - Bartosz Golaszewski + +description: + Top Level Mode Multiplexer pin controller in Qualcomm SA8797P SoC. + +allOf: + - $ref: /schemas/pinctrl/qcom,tlmm-common.yaml# + +properties: + compatible: + const: qcom,nord-tlmm + + reg: + maxItems: 1 + + interrupts: + maxItems: 1 + + gpio-reserved-ranges: + minItems: 1 + maxItems: 90 + + gpio-line-names: + maxItems: 181 + +patternProperties: + "-state$": + oneOf: + - $ref: "#/$defs/qcom-nord-tlmm-state" + - patternProperties: + "-pins$": + $ref: "#/$defs/qcom-nord-tlmm-state" + additionalProperties: false + +$defs: + qcom-nord-tlmm-state: + type: object + description: + Pinctrl node's client devices use subnodes for desired pin configura= tion. + Client device subnodes use below standard properties. + $ref: qcom,tlmm-common.yaml#/$defs/qcom-tlmm-state + unevaluatedProperties: false + + properties: + pins: + description: + List of gpio pins affected by the properties specified in this + subnode. + items: + oneOf: + - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-7][0-9]|180)$" + - enum: [ ufs_reset ] + minItems: 1 + maxItems: 16 + + function: + description: + Specify the alternative function to be configured for the specif= ied + pins. + + enum: [ aoss_cti, atest_char, atest_usb20, atest_usb21, + aud_intfc0_clk, aud_intfc0_data, aud_intfc0_ws, + aud_intfc10_clk, aud_intfc10_data, aud_intfc10_ws, + aud_intfc1_clk, aud_intfc1_data, aud_intfc1_ws, + aud_intfc2_clk, aud_intfc2_data, aud_intfc2_ws, + aud_intfc3_clk, aud_intfc3_data, aud_intfc3_ws, + aud_intfc4_clk, aud_intfc4_data, aud_intfc4_ws, + aud_intfc5_clk, aud_intfc5_data, aud_intfc5_ws, + aud_intfc6_clk, aud_intfc6_data, aud_intfc6_ws, + aud_intfc7_clk, aud_intfc7_data, aud_intfc7_ws, + aud_intfc8_clk, aud_intfc8_data, aud_intfc8_ws, + aud_intfc9_clk, aud_intfc9_data, aud_intfc9_ws, + aud_mclk0_mira, aud_mclk0_mirb, aud_mclk1_mira, aud_mclk1_= mirb, + aud_mclk2_mira, aud_mclk2_mirb, aud_refclk0, aud_refclk1, + bist_done, ccu_async_in, ccu_i2c_scl, ccu_i2c_sda, ccu_tim= er, + clink_debug, dbg_out, dbg_out_clk, + ddr_bist_complete, ddr_bist_fail, ddr_bist_start, ddr_bist= _stop, + ddr_pxi, dp_rx0, dp_rx00, dp_rx01, dp_rx0_mute, dp_rx1, dp= _rx10, + dp_rx11, dp_rx1_mute, + edp0_hot, edp0_lcd, edp1_hot, edp1_lcd, edp2_hot, edp2_lcd, + edp3_hot, edp3_lcd, + emac0_mcg, emac0_mdc, emac0_mdio, emac0_ptp, emac1_mcg, + emac1_mdc, emac1_mdio, emac1_ptp, + gcc_gp1_clk, gcc_gp2_clk, gcc_gp3_clk, gcc_gp4_clk, gcc_gp= 5_clk, + gcc_gp6_clk, gcc_gp7_clk, gcc_gp8_clk, jitter_bist, lbist_= pass, + mbist_pass, mdp0_vsync_out, mdp1_vsync_out, mdp_vsync_e, + mdp_vsync_p, mdp_vsync_s, + pcie0_clk_req_n, pcie1_clk_req_n, pcie2_clk_req_n, + pcie3_clk_req_n, phase_flag, pll_bist_sync, pll_clk_aux, + prng_rosc0, prng_rosc1, pwrbrk_i_n, qdss, qdss_cti, qspi, + qup0_se0, qup0_se1, qup0_se2, qup0_se3, qup0_se4, qup0_se5, + qup1_se0, qup1_se1, qup1_se3, qup1_se2, qup1_se4, qup1_se5, + qup1_se6, qup2_se0, qup2_se1, qup2_se2, qup2_se3, qup2_se4, + qup2_se5, qup2_se6, + sailss_ospi, sdc4_clk, sdc4_cmd, sdc4_data, smb_alert, + smb_alert_n, smb_clk, smb_dat, tb_trig_sdc4, tmess_prng0, + tmess_prng1, tsc_timer, tsense_pwm, usb0_hs, + usb0_phy_ps, usb1_hs, usb1_phy_ps, usb2_hs, usxgmii0_phy, + usxgmii1_phy, vsense_trigger_mirnat, wcn_sw, wcn_sw_ctrl] + + required: + - pins + +required: + - compatible + - reg + +unevaluatedProperties: false + +examples: + - | + #include + + tlmm: pinctrl@f100000 { + compatible =3D "qcom,nord-tlmm"; + reg =3D <0x0f100000 0xc0000>; + interrupts =3D ; + gpio-controller; + #gpio-cells =3D <2>; + interrupt-controller; + #interrupt-cells =3D <2>; + gpio-ranges =3D <&tlmm 0 0 181>; + wakeup-parent =3D <&pdc>; + + qup_uart15_default: qup-uart15-default-state { + pins =3D "gpio147", "gpio148"; + function =3D "qup2_se2"; + drive-strength =3D <2>; + bias-disable; + }; + }; +... --=20 2.47.3 From nobody Mon May 4 13:06:46 2026 Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 1EC0839184F for ; Mon, 4 May 2026 10:07:45 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.180.131 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1777889275; cv=none; b=mMz4kvL4ykeqMsdrltU15vpEdXFIaBPi6iWGGy0D2M722SSL2M1oZkCie6pA7HFyVgkxuKve/rzqTnfPbDy/w+JUBkXfEmyVDkAns8n+2nEQLv0TlCXDxqiIFo30qSdF8EX5lWyV2MwgLr5cT1/bg9fRlQ3tNKk3f5bEazLKazE= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1777889275; c=relaxed/simple; bh=akIJ+cWw0t/oe3DjcHZ9OMO4bpE/yVeVRNZLGHtqrsc=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=IDMbreL10sQe9ZmrhfhpScRxhtD4e2BI12aePkOSPs95A4hFtnc8asKAsihHkvrVHnv0hFSZe+aAzMGilvWXYZLN3jXmvTQLmUY7c9PPcGB+MFheFqceOx82TCnAXpmp+KCup5bObGIFbNPwgpijXSZk/KOi+bjkCzzQ4kyHbsM= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com; spf=pass smtp.mailfrom=oss.qualcomm.com; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b=eJz5Dkyy; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b=F/4XyPdE; arc=none smtp.client-ip=205.220.180.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b="eJz5Dkyy"; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b="F/4XyPdE" Received: from pps.filterd (m0279871.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id 6448fS8G486763 for ; Mon, 4 May 2026 10:07:44 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=qcppdkim1; bh= 9FM8HCxe+atBm05juUHP++5vXnAgRrFBM4Ai961ZjIo=; b=eJz5DkyyDvFJNj71 hsED6zG3tAEDsmMqUWst5FNwM2teylFlY6mDJXMrQtkQqTIg7exBxqxzr4hRgs/t GFFVhtzRNwuFGiDH8+n11HZTLe04sUu3rI9qcS5Lublint5H2WK390Vv57YOSBzQ hWl7ueFVuZsKygPaTqSH+NG+eOc236KrJOgKlh+f2GRBWducfp5fp85RS6P+LsNZ gZQPrZ/rAtl0iiY3asnpjImudFrzUnx60h5KrzbgT9+3ykyNJfrsoNNH/5PQempE QZiCGE/6sJnRWSlTM4vCRhpCTFviYRojOGg/9ha9FR5phtWSVdSGvbVX7FuzXNln PY2csw== Received: from mail-qt1-f197.google.com (mail-qt1-f197.google.com [209.85.160.197]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4dw8uxn8qv-1 (version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT) for ; Mon, 04 May 2026 10:07:44 +0000 (GMT) Received: by mail-qt1-f197.google.com with SMTP id d75a77b69052e-50fb007bc36so100163961cf.3 for ; Mon, 04 May 2026 03:07:44 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=oss.qualcomm.com; s=google; t=1777889264; x=1778494064; darn=vger.kernel.org; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=9FM8HCxe+atBm05juUHP++5vXnAgRrFBM4Ai961ZjIo=; b=F/4XyPdEGua1NdrIX7SSYjE5K9zLYp5w1/Xy4luTW57QjTYdJxAm0NmCOl5TCQ1cUf gEoT1y5b0JIqfp1oPGJ3ulGm4IHW23yqgmVNxhypXa+05oFSxr6PikQGNv3uGLa9ItdH SKcw/YldbjqLgLvrQh2BoNoyUeEK+jO0DDYD7pRmqjQsBZaPrK1lycaa/8p7Jleg/wt3 nfjCwboFsSxyPN6o2G/vgTeAlrJ9fLarNH32fpL3077uKQB2ES4vuWAsGi1PCrS4jMTi 49lrpiigf28AEdUKlx6NtcfYOB6HEVR2oFwSYmsY5CbEayjVTn2aqe7nb+jRntjadVi6 8wlg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20251104; t=1777889264; x=1778494064; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-gg:x-gm-message-state:from:to :cc:subject:date:message-id:reply-to; bh=9FM8HCxe+atBm05juUHP++5vXnAgRrFBM4Ai961ZjIo=; b=jnnX2atfo74rTh5PCuNQtRAWNwz0SmA26ydpE0uv9Isd7IZBUZ0R4bVotO/OVRqATb OFAhj5hvz/Bs1b35neyvPiE0BHL60R/KdbDmeQVC01+3qIfr64hKYPJgWwydZ9gudk5+ pS+gZLz2lCYMVOmoVjdJgTVp3bU0Y/QL2GjKQEOopxKrAuCOKgvDFB6aelOIqbEGBAvX kVmV5antx/a5DFqcXFXXk80sA7SEoRmH0FgDBxmxSnQap+CWipUJbJRtiwef88rSMW7d rzd8ecTrkCi40bXfn0CosRbd5VlXD+V42BmnMuc3umvVYE8pt85A/XadBQI+8roC4esW APog== X-Forwarded-Encrypted: i=1; AFNElJ+VOByRIF5FKlWzTatUHR075wj0N/WUhBtQmJlYqvzFg5MoLJCdfLxca8t2kULaN8ImfxYw+TfkqPWDdYM=@vger.kernel.org X-Gm-Message-State: AOJu0YzbHLdQkvzYKK/w/lPhInHwvn1+f8M56xBc3BEjOauf4Y/fseyS AoZ80vIElipRcPbh6Ptyv9rAr8avOwEYGyrTdr797Gn/PwSa7JyiprGCVWV9I3mmNyk4I5cVYyJ Wqobu9jx47WyjODkFpKPkEKif9EEqI8zK9hxXyuWYuBfpjn4SaJrXJ7fTYsiKIPfIDJQ= X-Gm-Gg: AeBDiesfHyDoZGsDNWfBtAGtcPdMmI1OJHVA6exrWlRnDFDXCMzvwokzhg4QOyBQdTV QU/UE+oJTSk3AZvn6dcG2xROyTQmHex53hymVphOfNv0m6VQRdR4o/WMqPdTpWQkvjmNUopf/kp 7R15oVpNK7A61jRqI4MOtKC/HB1oSscI3onMEM0x9E/rSuxglAjHi0XMijg/pn8TiuUhqEg3FsK nd/uaTI09A3rSeY7AUAV5Jekkt0G+tWydSGNUfNuhDEnJgqR4xuq8lYPvr3uywx/+vrjxBFdrjg c5earmyC1QGg3NO8FBJyhV3mrzH347FiNY5dWpBonQNK6/KPSy1kdV+KlHg+4d2wDfZjIDqC2sy cJUlkxOVi9sITC9IduXP19c3alHRyLKUlGTg4rgkXPohqfM/ZCBCAZSNAhi+FAA== X-Received: by 2002:a05:622a:1823:b0:50f:ccdd:13f1 with SMTP id d75a77b69052e-5104be73447mr140760421cf.16.1777889262875; Mon, 04 May 2026 03:07:42 -0700 (PDT) X-Received: by 2002:a05:622a:1823:b0:50f:ccdd:13f1 with SMTP id d75a77b69052e-5104be73447mr140759751cf.16.1777889262089; Mon, 04 May 2026 03:07:42 -0700 (PDT) Received: from brgl-qcom.local ([2a01:cb1d:dc:7e00:56cb:50e1:b507:63d9]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-44a986aac01sm23400860f8f.31.2026.05.04.03.07.40 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 04 May 2026 03:07:41 -0700 (PDT) From: Bartosz Golaszewski Date: Mon, 04 May 2026 12:07:26 +0200 Subject: [PATCH v4 2/2] pinctrl: qcom: add the TLMM driver for the Nord platforms Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20260504-nord-tlmm-v4-2-ccaa731ee8b3@oss.qualcomm.com> References: <20260504-nord-tlmm-v4-0-ccaa731ee8b3@oss.qualcomm.com> In-Reply-To: <20260504-nord-tlmm-v4-0-ccaa731ee8b3@oss.qualcomm.com> To: Bjorn Andersson , Linus Walleij , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Richard Cochran , Bartosz Golaszewski , Shawn Guo , Arnd Bergmann , Dmitry Baryshkov Cc: linux-arm-msm@vger.kernel.org, linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, netdev@vger.kernel.org, Bartosz Golaszewski , Maulik Shah , Pankaj Patil X-Mailer: b4 0.14.2 X-Developer-Signature: v=1; a=openpgp-sha256; l=61494; i=bartosz.golaszewski@oss.qualcomm.com; h=from:subject:message-id; bh=akIJ+cWw0t/oe3DjcHZ9OMO4bpE/yVeVRNZLGHtqrsc=; b=owEBbQKS/ZANAwAKAQWdLsv/NoTDAcsmYgBp+G/myXA5Yc53zRNF5lJE8h90BZ/o7kITxLPos FhtITSRNaCJAjMEAAEKAB0WIQSR5RMt5bVGHXuiZfwFnS7L/zaEwwUCafhv5gAKCRAFnS7L/zaE w3VCEAClPVbt+Z2dS9qyopaYph1g367mukk55zOGfFlnL/dM6yguHj9ocjJ9a1HK4vtg7VWkh4+ 8/Shc1l903L2VKhgjCxWGXBkxoymUXyiPLdjnoYIVvGntc1pOsycvjtf2tPrXvGZeL/X0WtUOfe fupV383soXltZ1J4PLDiXToNKi9FqGoqtdtZnC2gqrbakGPobKhzhrrpCTIDfLJYku0U/Ah/zq4 pL1yHpXnTNMYakItkenhN2vNn9HhB280QXO+iizIRk3GzrilyhKSkSVmuN2RjLqldDg2gG790uz 8hlUJ1ng+2lzjeXpxTN9tQenBZmHuWqPyrg/YMr01bV1wVzYtQSoad19k8do7MYA4Ml5dO2OBmZ rcU9yDViyi/zMGPMgRZ5ygYDEb81ZODK17gS+Ui0lBrm2BHgJgHbSFp8AO8tpvUAbsYeOo8VwVc pQ73GtSPnDJcehxJpO05Krx16RRE/yOux320MdOFjt+w1hA4h/tbdawQ0U0TMly4DFEd4ttiM6B ei6+KCNtw8c7c3KTllF//JQikPpMSSygpB4/4qO/kCuw56z49AgIg4qXXA4x3u0VroTgzePpN0m lMS7IgRtFtYVFHMi5qPMf+vonQmTYA6hCaS6I1a2KlLUQ23GEOwp0XO0Mj/HTg8btXdK4cFgapB xpB1d01i/pfohLA== X-Developer-Key: i=bartosz.golaszewski@oss.qualcomm.com; a=openpgp; fpr=169DEB6C0BC3C46013D2C79F11A72EA01471D772 X-Proofpoint-ORIG-GUID: sKVwimhoicX7pWiiGD8WfU7VR5TtbNNp X-Authority-Analysis: v=2.4 cv=QqxuG1yd c=1 sm=1 tr=0 ts=69f86ff0 cx=c_pps a=EVbN6Ke/fEF3bsl7X48z0g==:117 a=xqWC_Br6kY4A:10 a=IkcTkHD0fZMA:10 a=NGcC8JguVDcA:10 a=s4-Qcg_JpJYA:10 a=VkNPw1HP01LnGYTKEx00:22 a=u7WPNUs3qKkmUXheDGA7:22 a=3WHJM1ZQz_JShphwDgj5:22 a=EUspDBNiAAAA:8 a=FpwGTtBS0TdsuDR0F6QA:9 a=QEXdDO2ut3YA:10 a=O8hF6Hzn-FEA:10 a=a_PwQJl-kcHnX1M80qC6:22 X-Proofpoint-GUID: sKVwimhoicX7pWiiGD8WfU7VR5TtbNNp X-Proofpoint-Spam-Details-Enc: AW1haW4tMjYwNTA0MDEwNyBTYWx0ZWRfX+EyvuYjgoEwg mPhnEmI1tN7DQyjtlhplZt/JJXQX4RHbvwBE9N8FsoQD6zjXi93ORhROCMiLRUngf6eE4oz1t9u +6Kzt0/0og7ZcLRf/urrxfIHfwQ2Z5knGKvl9EcPiSSASitNWE7lvlTG+6FZjk609hXiXyC2fTA 4bxdL/Wz4E6jhC0tSMZ+kRtJRYr4weGL/4VcIZNH4VRT+VDzGBWZT6b8T6XXDRdZQbZ1noaqu2L NriSEknvc8Vg2y7ZDes53UIF/j1vti2rfr86QQ3mbEVHhyPZMPogEPdLfQiOwl0zcNECYapdl7i XMJt4ZV7hQi95MGEb7lERCVN/opgv6bi1eecZbpmLb2aSHUnnolIRuaw39uT16wl6eGmzchyUuw wU0eK7FKtq2ZHfkEFOR/qd5Os+sxqstO7Fwia6wssRQ8vTZt+GsvZYC8rUM1s1EubswUXNR6XaL B/AMKMegAkzmjt5/T4g== X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1143,Hydra:6.1.51,FMLib:17.12.100.49 definitions=2026-05-04_03,2026-04-30_02,2025-10-01_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 impostorscore=0 bulkscore=0 suspectscore=0 clxscore=1015 phishscore=0 priorityscore=1501 malwarescore=0 spamscore=0 adultscore=0 lowpriorityscore=0 classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0 reason=mlx scancount=1 engine=8.22.0-2604200000 definitions=main-2605040107 Add support for the TLMM controller on the Qualcomm Nord platform. Co-developed-by: Shawn Guo Signed-off-by: Shawn Guo Reviewed-by: Dmitry Baryshkov Reviewed-by: Maulik Shah Reviewed-by: Pankaj Patil Signed-off-by: Bartosz Golaszewski --- drivers/pinctrl/qcom/Kconfig.msm | 8 + drivers/pinctrl/qcom/Makefile | 1 + drivers/pinctrl/qcom/pinctrl-nord.c | 1771 +++++++++++++++++++++++++++++++= ++++ 3 files changed, 1780 insertions(+) diff --git a/drivers/pinctrl/qcom/Kconfig.msm b/drivers/pinctrl/qcom/Kconfi= g.msm index 836cdeca1006ff7ad5030ac5c537d775d3f0261b..6d63b3302df1d218436ab599584= ba4619e8502d3 100644 --- a/drivers/pinctrl/qcom/Kconfig.msm +++ b/drivers/pinctrl/qcom/Kconfig.msm @@ -229,6 +229,14 @@ config PINCTRL_MSM8998 This is the pinctrl, pinmux, pinconf and gpiolib driver for the Qualcomm TLMM block found in the Qualcomm MSM8998 platform. =20 +config PINCTRL_NORD + tristate "Qualcomm Nord pin controller driver" + depends on ARM64 || COMPILE_TEST + default ARCH_QCOM + help + This is the pinctrl, pinmux and pinconf driver for the Qualcomm + TLMM block found on the Qualcomm NORD platforms. + config PINCTRL_QCM2290 tristate "Qualcomm QCM2290 pin controller driver" depends on ARM64 || COMPILE_TEST diff --git a/drivers/pinctrl/qcom/Makefile b/drivers/pinctrl/qcom/Makefile index 84bda3ada8749e89077c2d4d1065d0db0e4e4181..12e7a51ad894261a37b00dc5520= 484803ecb8607 100644 --- a/drivers/pinctrl/qcom/Makefile +++ b/drivers/pinctrl/qcom/Makefile @@ -37,6 +37,7 @@ obj-$(CONFIG_PINCTRL_MDM9607) +=3D pinctrl-mdm9607.o obj-$(CONFIG_PINCTRL_MDM9615) +=3D pinctrl-mdm9615.o obj-$(CONFIG_PINCTRL_MILOS) +=3D pinctrl-milos.o obj-$(CONFIG_PINCTRL_MILOS_LPASS_LPI) +=3D pinctrl-milos-lpass-lpi.o +obj-$(CONFIG_PINCTRL_NORD) +=3D pinctrl-nord.o obj-$(CONFIG_PINCTRL_QCOM_SPMI_PMIC) +=3D pinctrl-spmi-gpio.o obj-$(CONFIG_PINCTRL_QCOM_SPMI_PMIC) +=3D pinctrl-spmi-mpp.o obj-$(CONFIG_PINCTRL_QCOM_SSBI_PMIC) +=3D pinctrl-ssbi-gpio.o diff --git a/drivers/pinctrl/qcom/pinctrl-nord.c b/drivers/pinctrl/qcom/pin= ctrl-nord.c new file mode 100644 index 0000000000000000000000000000000000000000..f14361101bf49b985f3fde3e991= 050a6162a3ac2 --- /dev/null +++ b/drivers/pinctrl/qcom/pinctrl-nord.c @@ -0,0 +1,1771 @@ +// SPDX-License-Identifier: GPL-2.0-only +/* + * Copyright (c) Qualcomm Technologies, Inc. and/or its subsidiaries. + */ + +#include +#include +#include + +#include "pinctrl-msm.h" + +#define REG_SIZE 0x1000 +#define PINGROUP(id, f1, f2, f3, f4, f5, f6, f7, f8, f9, f10, f11) \ + { \ + .grp =3D PINCTRL_PINGROUP("gpio" #id, \ + gpio##id##_pins, \ + ARRAY_SIZE(gpio##id##_pins)), \ + .ctl_reg =3D REG_SIZE * id, \ + .io_reg =3D 0x4 + REG_SIZE * id, \ + .intr_cfg_reg =3D 0x8 + REG_SIZE * id, \ + .intr_status_reg =3D 0xc + REG_SIZE * id, \ + .mux_bit =3D 2, \ + .pull_bit =3D 0, \ + .drv_bit =3D 6, \ + .egpio_enable =3D 12, \ + .egpio_present =3D 11, \ + .oe_bit =3D 9, \ + .in_bit =3D 0, \ + .out_bit =3D 1, \ + .intr_enable_bit =3D 0, \ + .intr_status_bit =3D 0, \ + .intr_wakeup_present_bit =3D 6, \ + .intr_wakeup_enable_bit =3D 7, \ + .intr_target_bit =3D 8, \ + .intr_target_kpss_val =3D 3, \ + .intr_raw_status_bit =3D 4, \ + .intr_polarity_bit =3D 1, \ + .intr_detection_bit =3D 2, \ + .intr_detection_width =3D 2, \ + .funcs =3D (int[]){ \ + msm_mux_gpio, /* gpio mode */ \ + msm_mux_##f1, \ + msm_mux_##f2, \ + msm_mux_##f3, \ + msm_mux_##f4, \ + msm_mux_##f5, \ + msm_mux_##f6, \ + msm_mux_##f7, \ + msm_mux_##f8, \ + msm_mux_##f9, \ + msm_mux_##f10, \ + msm_mux_##f11 /* egpio mode */ \ + }, \ + .nfuncs =3D 12, \ + } + +#define UFS_RESET(pg_name, ctl, io) \ + { \ + .grp =3D PINCTRL_PINGROUP(#pg_name, \ + pg_name##_pins, \ + ARRAY_SIZE(pg_name##_pins)), \ + .ctl_reg =3D ctl, \ + .io_reg =3D io, \ + .intr_cfg_reg =3D 0, \ + .intr_status_reg =3D 0, \ + .mux_bit =3D -1, \ + .pull_bit =3D 3, \ + .drv_bit =3D 0, \ + .oe_bit =3D -1, \ + .in_bit =3D -1, \ + .out_bit =3D 0, \ + .intr_enable_bit =3D -1, \ + .intr_status_bit =3D -1, \ + .intr_target_bit =3D -1, \ + .intr_raw_status_bit =3D -1, \ + .intr_polarity_bit =3D -1, \ + .intr_detection_bit =3D -1, \ + .intr_detection_width =3D -1, \ + } + +static const struct pinctrl_pin_desc nord_pins[] =3D { + PINCTRL_PIN(0, "GPIO_0"), + PINCTRL_PIN(1, "GPIO_1"), + PINCTRL_PIN(2, "GPIO_2"), + PINCTRL_PIN(3, "GPIO_3"), + PINCTRL_PIN(4, "GPIO_4"), + PINCTRL_PIN(5, "GPIO_5"), + PINCTRL_PIN(6, "GPIO_6"), + PINCTRL_PIN(7, "GPIO_7"), + PINCTRL_PIN(8, "GPIO_8"), + PINCTRL_PIN(9, "GPIO_9"), + PINCTRL_PIN(10, "GPIO_10"), + PINCTRL_PIN(11, "GPIO_11"), + PINCTRL_PIN(12, "GPIO_12"), + PINCTRL_PIN(13, "GPIO_13"), + PINCTRL_PIN(14, "GPIO_14"), + PINCTRL_PIN(15, "GPIO_15"), + PINCTRL_PIN(16, "GPIO_16"), + PINCTRL_PIN(17, "GPIO_17"), + PINCTRL_PIN(18, "GPIO_18"), + PINCTRL_PIN(19, "GPIO_19"), + PINCTRL_PIN(20, "GPIO_20"), + PINCTRL_PIN(21, "GPIO_21"), + PINCTRL_PIN(22, "GPIO_22"), + PINCTRL_PIN(23, "GPIO_23"), + PINCTRL_PIN(24, "GPIO_24"), + PINCTRL_PIN(25, "GPIO_25"), + PINCTRL_PIN(26, "GPIO_26"), + PINCTRL_PIN(27, "GPIO_27"), + PINCTRL_PIN(28, "GPIO_28"), + PINCTRL_PIN(29, "GPIO_29"), + PINCTRL_PIN(30, "GPIO_30"), + PINCTRL_PIN(31, "GPIO_31"), + PINCTRL_PIN(32, "GPIO_32"), + PINCTRL_PIN(33, "GPIO_33"), + PINCTRL_PIN(34, "GPIO_34"), + PINCTRL_PIN(35, "GPIO_35"), + PINCTRL_PIN(36, "GPIO_36"), + PINCTRL_PIN(37, "GPIO_37"), + PINCTRL_PIN(38, "GPIO_38"), + PINCTRL_PIN(39, "GPIO_39"), + PINCTRL_PIN(40, "GPIO_40"), + PINCTRL_PIN(41, "GPIO_41"), + PINCTRL_PIN(42, "GPIO_42"), + PINCTRL_PIN(43, "GPIO_43"), + PINCTRL_PIN(44, "GPIO_44"), + PINCTRL_PIN(45, "GPIO_45"), + PINCTRL_PIN(46, "GPIO_46"), + PINCTRL_PIN(47, "GPIO_47"), + PINCTRL_PIN(48, "GPIO_48"), + PINCTRL_PIN(49, "GPIO_49"), + PINCTRL_PIN(50, "GPIO_50"), + PINCTRL_PIN(51, "GPIO_51"), + PINCTRL_PIN(52, "GPIO_52"), + PINCTRL_PIN(53, "GPIO_53"), + PINCTRL_PIN(54, "GPIO_54"), + PINCTRL_PIN(55, "GPIO_55"), + PINCTRL_PIN(56, "GPIO_56"), + PINCTRL_PIN(57, "GPIO_57"), + PINCTRL_PIN(58, "GPIO_58"), + PINCTRL_PIN(59, "GPIO_59"), + PINCTRL_PIN(60, "GPIO_60"), + PINCTRL_PIN(61, "GPIO_61"), + PINCTRL_PIN(62, "GPIO_62"), + PINCTRL_PIN(63, "GPIO_63"), + PINCTRL_PIN(64, "GPIO_64"), + PINCTRL_PIN(65, "GPIO_65"), + PINCTRL_PIN(66, "GPIO_66"), + PINCTRL_PIN(67, "GPIO_67"), + PINCTRL_PIN(68, "GPIO_68"), + PINCTRL_PIN(69, "GPIO_69"), + PINCTRL_PIN(70, "GPIO_70"), + PINCTRL_PIN(71, "GPIO_71"), + PINCTRL_PIN(72, "GPIO_72"), + PINCTRL_PIN(73, "GPIO_73"), + PINCTRL_PIN(74, "GPIO_74"), + PINCTRL_PIN(75, "GPIO_75"), + PINCTRL_PIN(76, "GPIO_76"), + PINCTRL_PIN(77, "GPIO_77"), + PINCTRL_PIN(78, "GPIO_78"), + PINCTRL_PIN(79, "GPIO_79"), + PINCTRL_PIN(80, "GPIO_80"), + PINCTRL_PIN(81, "GPIO_81"), + PINCTRL_PIN(82, "GPIO_82"), + PINCTRL_PIN(83, "GPIO_83"), + PINCTRL_PIN(84, "GPIO_84"), + PINCTRL_PIN(85, "GPIO_85"), + PINCTRL_PIN(86, "GPIO_86"), + PINCTRL_PIN(87, "GPIO_87"), + PINCTRL_PIN(88, "GPIO_88"), + PINCTRL_PIN(89, "GPIO_89"), + PINCTRL_PIN(90, "GPIO_90"), + PINCTRL_PIN(91, "GPIO_91"), + PINCTRL_PIN(92, "GPIO_92"), + PINCTRL_PIN(93, "GPIO_93"), + PINCTRL_PIN(94, "GPIO_94"), + PINCTRL_PIN(95, "GPIO_95"), + PINCTRL_PIN(96, "GPIO_96"), + PINCTRL_PIN(97, "GPIO_97"), + PINCTRL_PIN(98, "GPIO_98"), + PINCTRL_PIN(99, "GPIO_99"), + PINCTRL_PIN(100, "GPIO_100"), + PINCTRL_PIN(101, "GPIO_101"), + PINCTRL_PIN(102, "GPIO_102"), + PINCTRL_PIN(103, "GPIO_103"), + PINCTRL_PIN(104, "GPIO_104"), + PINCTRL_PIN(105, "GPIO_105"), + PINCTRL_PIN(106, "GPIO_106"), + PINCTRL_PIN(107, "GPIO_107"), + PINCTRL_PIN(108, "GPIO_108"), + PINCTRL_PIN(109, "GPIO_109"), + PINCTRL_PIN(110, "GPIO_110"), + PINCTRL_PIN(111, "GPIO_111"), + PINCTRL_PIN(112, "GPIO_112"), + PINCTRL_PIN(113, "GPIO_113"), + PINCTRL_PIN(114, "GPIO_114"), + PINCTRL_PIN(115, "GPIO_115"), + PINCTRL_PIN(116, "GPIO_116"), + PINCTRL_PIN(117, "GPIO_117"), + PINCTRL_PIN(118, "GPIO_118"), + PINCTRL_PIN(119, "GPIO_119"), + PINCTRL_PIN(120, "GPIO_120"), + PINCTRL_PIN(121, "GPIO_121"), + PINCTRL_PIN(122, "GPIO_122"), + PINCTRL_PIN(123, "GPIO_123"), + PINCTRL_PIN(124, "GPIO_124"), + PINCTRL_PIN(125, "GPIO_125"), + PINCTRL_PIN(126, "GPIO_126"), + PINCTRL_PIN(127, "GPIO_127"), + PINCTRL_PIN(128, "GPIO_128"), + PINCTRL_PIN(129, "GPIO_129"), + PINCTRL_PIN(130, "GPIO_130"), + PINCTRL_PIN(131, "GPIO_131"), + PINCTRL_PIN(132, "GPIO_132"), + PINCTRL_PIN(133, "GPIO_133"), + PINCTRL_PIN(134, "GPIO_134"), + PINCTRL_PIN(135, "GPIO_135"), + PINCTRL_PIN(136, "GPIO_136"), + PINCTRL_PIN(137, "GPIO_137"), + PINCTRL_PIN(138, "GPIO_138"), + PINCTRL_PIN(139, "GPIO_139"), + PINCTRL_PIN(140, "GPIO_140"), + PINCTRL_PIN(141, "GPIO_141"), + PINCTRL_PIN(142, "GPIO_142"), + PINCTRL_PIN(143, "GPIO_143"), + PINCTRL_PIN(144, "GPIO_144"), + PINCTRL_PIN(145, "GPIO_145"), + PINCTRL_PIN(146, "GPIO_146"), + PINCTRL_PIN(147, "GPIO_147"), + PINCTRL_PIN(148, "GPIO_148"), + PINCTRL_PIN(149, "GPIO_149"), + PINCTRL_PIN(150, "GPIO_150"), + PINCTRL_PIN(151, "GPIO_151"), + PINCTRL_PIN(152, "GPIO_152"), + PINCTRL_PIN(153, "GPIO_153"), + PINCTRL_PIN(154, "GPIO_154"), + PINCTRL_PIN(155, "GPIO_155"), + PINCTRL_PIN(156, "GPIO_156"), + PINCTRL_PIN(157, "GPIO_157"), + PINCTRL_PIN(158, "GPIO_158"), + PINCTRL_PIN(159, "GPIO_159"), + PINCTRL_PIN(160, "GPIO_160"), + PINCTRL_PIN(161, "GPIO_161"), + PINCTRL_PIN(162, "GPIO_162"), + PINCTRL_PIN(163, "GPIO_163"), + PINCTRL_PIN(164, "GPIO_164"), + PINCTRL_PIN(165, "GPIO_165"), + PINCTRL_PIN(166, "GPIO_166"), + PINCTRL_PIN(167, "GPIO_167"), + PINCTRL_PIN(168, "GPIO_168"), + PINCTRL_PIN(169, "GPIO_169"), + PINCTRL_PIN(170, "GPIO_170"), + PINCTRL_PIN(171, "GPIO_171"), + PINCTRL_PIN(172, "GPIO_172"), + PINCTRL_PIN(173, "GPIO_173"), + PINCTRL_PIN(174, "GPIO_174"), + PINCTRL_PIN(175, "GPIO_175"), + PINCTRL_PIN(176, "GPIO_176"), + PINCTRL_PIN(177, "GPIO_177"), + PINCTRL_PIN(178, "GPIO_178"), + PINCTRL_PIN(179, "GPIO_179"), + PINCTRL_PIN(180, "GPIO_180"), + PINCTRL_PIN(181, "UFS_RESET"), +}; + +#define DECLARE_MSM_GPIO_PINS(pin) \ + static const unsigned int gpio##pin##_pins[] =3D { pin } +DECLARE_MSM_GPIO_PINS(0); +DECLARE_MSM_GPIO_PINS(1); +DECLARE_MSM_GPIO_PINS(2); +DECLARE_MSM_GPIO_PINS(3); +DECLARE_MSM_GPIO_PINS(4); +DECLARE_MSM_GPIO_PINS(5); +DECLARE_MSM_GPIO_PINS(6); +DECLARE_MSM_GPIO_PINS(7); +DECLARE_MSM_GPIO_PINS(8); +DECLARE_MSM_GPIO_PINS(9); +DECLARE_MSM_GPIO_PINS(10); +DECLARE_MSM_GPIO_PINS(11); +DECLARE_MSM_GPIO_PINS(12); +DECLARE_MSM_GPIO_PINS(13); +DECLARE_MSM_GPIO_PINS(14); +DECLARE_MSM_GPIO_PINS(15); +DECLARE_MSM_GPIO_PINS(16); +DECLARE_MSM_GPIO_PINS(17); +DECLARE_MSM_GPIO_PINS(18); +DECLARE_MSM_GPIO_PINS(19); +DECLARE_MSM_GPIO_PINS(20); +DECLARE_MSM_GPIO_PINS(21); +DECLARE_MSM_GPIO_PINS(22); +DECLARE_MSM_GPIO_PINS(23); +DECLARE_MSM_GPIO_PINS(24); +DECLARE_MSM_GPIO_PINS(25); +DECLARE_MSM_GPIO_PINS(26); +DECLARE_MSM_GPIO_PINS(27); +DECLARE_MSM_GPIO_PINS(28); +DECLARE_MSM_GPIO_PINS(29); +DECLARE_MSM_GPIO_PINS(30); +DECLARE_MSM_GPIO_PINS(31); +DECLARE_MSM_GPIO_PINS(32); +DECLARE_MSM_GPIO_PINS(33); +DECLARE_MSM_GPIO_PINS(34); +DECLARE_MSM_GPIO_PINS(35); +DECLARE_MSM_GPIO_PINS(36); +DECLARE_MSM_GPIO_PINS(37); +DECLARE_MSM_GPIO_PINS(38); +DECLARE_MSM_GPIO_PINS(39); +DECLARE_MSM_GPIO_PINS(40); +DECLARE_MSM_GPIO_PINS(41); +DECLARE_MSM_GPIO_PINS(42); +DECLARE_MSM_GPIO_PINS(43); +DECLARE_MSM_GPIO_PINS(44); +DECLARE_MSM_GPIO_PINS(45); +DECLARE_MSM_GPIO_PINS(46); +DECLARE_MSM_GPIO_PINS(47); +DECLARE_MSM_GPIO_PINS(48); +DECLARE_MSM_GPIO_PINS(49); +DECLARE_MSM_GPIO_PINS(50); +DECLARE_MSM_GPIO_PINS(51); +DECLARE_MSM_GPIO_PINS(52); +DECLARE_MSM_GPIO_PINS(53); +DECLARE_MSM_GPIO_PINS(54); +DECLARE_MSM_GPIO_PINS(55); +DECLARE_MSM_GPIO_PINS(56); +DECLARE_MSM_GPIO_PINS(57); +DECLARE_MSM_GPIO_PINS(58); +DECLARE_MSM_GPIO_PINS(59); +DECLARE_MSM_GPIO_PINS(60); +DECLARE_MSM_GPIO_PINS(61); +DECLARE_MSM_GPIO_PINS(62); +DECLARE_MSM_GPIO_PINS(63); +DECLARE_MSM_GPIO_PINS(64); +DECLARE_MSM_GPIO_PINS(65); +DECLARE_MSM_GPIO_PINS(66); +DECLARE_MSM_GPIO_PINS(67); +DECLARE_MSM_GPIO_PINS(68); +DECLARE_MSM_GPIO_PINS(69); +DECLARE_MSM_GPIO_PINS(70); +DECLARE_MSM_GPIO_PINS(71); +DECLARE_MSM_GPIO_PINS(72); +DECLARE_MSM_GPIO_PINS(73); +DECLARE_MSM_GPIO_PINS(74); +DECLARE_MSM_GPIO_PINS(75); +DECLARE_MSM_GPIO_PINS(76); +DECLARE_MSM_GPIO_PINS(77); +DECLARE_MSM_GPIO_PINS(78); +DECLARE_MSM_GPIO_PINS(79); +DECLARE_MSM_GPIO_PINS(80); +DECLARE_MSM_GPIO_PINS(81); +DECLARE_MSM_GPIO_PINS(82); +DECLARE_MSM_GPIO_PINS(83); +DECLARE_MSM_GPIO_PINS(84); +DECLARE_MSM_GPIO_PINS(85); +DECLARE_MSM_GPIO_PINS(86); +DECLARE_MSM_GPIO_PINS(87); +DECLARE_MSM_GPIO_PINS(88); +DECLARE_MSM_GPIO_PINS(89); +DECLARE_MSM_GPIO_PINS(90); +DECLARE_MSM_GPIO_PINS(91); +DECLARE_MSM_GPIO_PINS(92); +DECLARE_MSM_GPIO_PINS(93); +DECLARE_MSM_GPIO_PINS(94); +DECLARE_MSM_GPIO_PINS(95); +DECLARE_MSM_GPIO_PINS(96); +DECLARE_MSM_GPIO_PINS(97); +DECLARE_MSM_GPIO_PINS(98); +DECLARE_MSM_GPIO_PINS(99); +DECLARE_MSM_GPIO_PINS(100); +DECLARE_MSM_GPIO_PINS(101); +DECLARE_MSM_GPIO_PINS(102); +DECLARE_MSM_GPIO_PINS(103); +DECLARE_MSM_GPIO_PINS(104); +DECLARE_MSM_GPIO_PINS(105); +DECLARE_MSM_GPIO_PINS(106); +DECLARE_MSM_GPIO_PINS(107); +DECLARE_MSM_GPIO_PINS(108); +DECLARE_MSM_GPIO_PINS(109); +DECLARE_MSM_GPIO_PINS(110); +DECLARE_MSM_GPIO_PINS(111); +DECLARE_MSM_GPIO_PINS(112); +DECLARE_MSM_GPIO_PINS(113); +DECLARE_MSM_GPIO_PINS(114); +DECLARE_MSM_GPIO_PINS(115); +DECLARE_MSM_GPIO_PINS(116); +DECLARE_MSM_GPIO_PINS(117); +DECLARE_MSM_GPIO_PINS(118); +DECLARE_MSM_GPIO_PINS(119); +DECLARE_MSM_GPIO_PINS(120); +DECLARE_MSM_GPIO_PINS(121); +DECLARE_MSM_GPIO_PINS(122); +DECLARE_MSM_GPIO_PINS(123); +DECLARE_MSM_GPIO_PINS(124); +DECLARE_MSM_GPIO_PINS(125); +DECLARE_MSM_GPIO_PINS(126); +DECLARE_MSM_GPIO_PINS(127); +DECLARE_MSM_GPIO_PINS(128); +DECLARE_MSM_GPIO_PINS(129); +DECLARE_MSM_GPIO_PINS(130); +DECLARE_MSM_GPIO_PINS(131); +DECLARE_MSM_GPIO_PINS(132); +DECLARE_MSM_GPIO_PINS(133); +DECLARE_MSM_GPIO_PINS(134); +DECLARE_MSM_GPIO_PINS(135); +DECLARE_MSM_GPIO_PINS(136); +DECLARE_MSM_GPIO_PINS(137); +DECLARE_MSM_GPIO_PINS(138); +DECLARE_MSM_GPIO_PINS(139); +DECLARE_MSM_GPIO_PINS(140); +DECLARE_MSM_GPIO_PINS(141); +DECLARE_MSM_GPIO_PINS(142); +DECLARE_MSM_GPIO_PINS(143); +DECLARE_MSM_GPIO_PINS(144); +DECLARE_MSM_GPIO_PINS(145); +DECLARE_MSM_GPIO_PINS(146); +DECLARE_MSM_GPIO_PINS(147); +DECLARE_MSM_GPIO_PINS(148); +DECLARE_MSM_GPIO_PINS(149); +DECLARE_MSM_GPIO_PINS(150); +DECLARE_MSM_GPIO_PINS(151); +DECLARE_MSM_GPIO_PINS(152); +DECLARE_MSM_GPIO_PINS(153); +DECLARE_MSM_GPIO_PINS(154); +DECLARE_MSM_GPIO_PINS(155); +DECLARE_MSM_GPIO_PINS(156); +DECLARE_MSM_GPIO_PINS(157); +DECLARE_MSM_GPIO_PINS(158); +DECLARE_MSM_GPIO_PINS(159); +DECLARE_MSM_GPIO_PINS(160); +DECLARE_MSM_GPIO_PINS(161); +DECLARE_MSM_GPIO_PINS(162); +DECLARE_MSM_GPIO_PINS(163); +DECLARE_MSM_GPIO_PINS(164); +DECLARE_MSM_GPIO_PINS(165); +DECLARE_MSM_GPIO_PINS(166); +DECLARE_MSM_GPIO_PINS(167); +DECLARE_MSM_GPIO_PINS(168); +DECLARE_MSM_GPIO_PINS(169); +DECLARE_MSM_GPIO_PINS(170); +DECLARE_MSM_GPIO_PINS(171); +DECLARE_MSM_GPIO_PINS(172); +DECLARE_MSM_GPIO_PINS(173); +DECLARE_MSM_GPIO_PINS(174); +DECLARE_MSM_GPIO_PINS(175); +DECLARE_MSM_GPIO_PINS(176); +DECLARE_MSM_GPIO_PINS(177); +DECLARE_MSM_GPIO_PINS(178); +DECLARE_MSM_GPIO_PINS(179); +DECLARE_MSM_GPIO_PINS(180); + +static const unsigned int ufs_reset_pins[] =3D { 181 }; + +enum nord_functions { + msm_mux_gpio, + msm_mux_aoss_cti, + msm_mux_atest_char, + msm_mux_atest_usb20, + msm_mux_atest_usb21, + msm_mux_aud_intfc0_clk, + msm_mux_aud_intfc0_data, + msm_mux_aud_intfc0_ws, + msm_mux_aud_intfc10_clk, + msm_mux_aud_intfc10_data, + msm_mux_aud_intfc10_ws, + msm_mux_aud_intfc1_clk, + msm_mux_aud_intfc1_data, + msm_mux_aud_intfc1_ws, + msm_mux_aud_intfc2_clk, + msm_mux_aud_intfc2_data, + msm_mux_aud_intfc2_ws, + msm_mux_aud_intfc3_clk, + msm_mux_aud_intfc3_data, + msm_mux_aud_intfc3_ws, + msm_mux_aud_intfc4_clk, + msm_mux_aud_intfc4_data, + msm_mux_aud_intfc4_ws, + msm_mux_aud_intfc5_clk, + msm_mux_aud_intfc5_data, + msm_mux_aud_intfc5_ws, + msm_mux_aud_intfc6_clk, + msm_mux_aud_intfc6_data, + msm_mux_aud_intfc6_ws, + msm_mux_aud_intfc7_clk, + msm_mux_aud_intfc7_data, + msm_mux_aud_intfc7_ws, + msm_mux_aud_intfc8_clk, + msm_mux_aud_intfc8_data, + msm_mux_aud_intfc8_ws, + msm_mux_aud_intfc9_clk, + msm_mux_aud_intfc9_data, + msm_mux_aud_intfc9_ws, + msm_mux_aud_mclk0_mira, + msm_mux_aud_mclk0_mirb, + msm_mux_aud_mclk1_mira, + msm_mux_aud_mclk1_mirb, + msm_mux_aud_mclk2_mira, + msm_mux_aud_mclk2_mirb, + msm_mux_aud_refclk0, + msm_mux_aud_refclk1, + msm_mux_bist_done, + msm_mux_ccu_async_in, + msm_mux_ccu_i2c_scl, + msm_mux_ccu_i2c_sda, + msm_mux_ccu_timer, + msm_mux_clink_debug, + msm_mux_dbg_out, + msm_mux_dbg_out_clk, + msm_mux_ddr_bist_complete, + msm_mux_ddr_bist_fail, + msm_mux_ddr_bist_start, + msm_mux_ddr_bist_stop, + msm_mux_ddr_pxi, + msm_mux_dp_rx0, + msm_mux_dp_rx00, + msm_mux_dp_rx01, + msm_mux_dp_rx0_mute, + msm_mux_dp_rx1, + msm_mux_dp_rx10, + msm_mux_dp_rx11, + msm_mux_dp_rx1_mute, + msm_mux_edp0_hot, + msm_mux_edp0_lcd, + msm_mux_edp1_hot, + msm_mux_edp1_lcd, + msm_mux_edp2_hot, + msm_mux_edp2_lcd, + msm_mux_edp3_hot, + msm_mux_edp3_lcd, + msm_mux_emac0_mcg, + msm_mux_emac0_mdc, + msm_mux_emac0_mdio, + msm_mux_emac0_ptp, + msm_mux_emac1_mcg, + msm_mux_emac1_mdc, + msm_mux_emac1_mdio, + msm_mux_emac1_ptp, + msm_mux_gcc_gp1_clk, + msm_mux_gcc_gp2_clk, + msm_mux_gcc_gp3_clk, + msm_mux_gcc_gp4_clk, + msm_mux_gcc_gp5_clk, + msm_mux_gcc_gp6_clk, + msm_mux_gcc_gp7_clk, + msm_mux_gcc_gp8_clk, + msm_mux_jitter_bist, + msm_mux_lbist_pass, + msm_mux_mbist_pass, + msm_mux_mdp0_vsync_out, + msm_mux_mdp1_vsync_out, + msm_mux_mdp_vsync_e, + msm_mux_mdp_vsync_p, + msm_mux_mdp_vsync_s, + msm_mux_pcie0_clk_req_n, + msm_mux_pcie1_clk_req_n, + msm_mux_pcie2_clk_req_n, + msm_mux_pcie3_clk_req_n, + msm_mux_phase_flag, + msm_mux_pll_bist_sync, + msm_mux_pll_clk_aux, + msm_mux_prng_rosc0, + msm_mux_prng_rosc1, + msm_mux_pwrbrk_i_n, + msm_mux_qdss, + msm_mux_qdss_cti, + msm_mux_qspi, + msm_mux_qup0_se0, + msm_mux_qup0_se1, + msm_mux_qup0_se2, + msm_mux_qup0_se3, + msm_mux_qup0_se4, + msm_mux_qup0_se5, + msm_mux_qup1_se0, + msm_mux_qup1_se1, + msm_mux_qup1_se2, + msm_mux_qup1_se3, + msm_mux_qup1_se4, + msm_mux_qup1_se5, + msm_mux_qup1_se6, + msm_mux_qup2_se0, + msm_mux_qup2_se1, + msm_mux_qup2_se2, + msm_mux_qup2_se3, + msm_mux_qup2_se4, + msm_mux_qup2_se5, + msm_mux_qup2_se6, + msm_mux_qup3_se0_mira, + msm_mux_qup3_se0_mirb, + msm_mux_sailss_ospi, + msm_mux_sdc4_clk, + msm_mux_sdc4_cmd, + msm_mux_sdc4_data, + msm_mux_smb_alert, + msm_mux_smb_alert_n, + msm_mux_smb_clk, + msm_mux_smb_dat, + msm_mux_tb_trig_sdc4, + msm_mux_tmess_prng0, + msm_mux_tmess_prng1, + msm_mux_tsc_timer, + msm_mux_tsense_pwm, + msm_mux_usb0_hs, + msm_mux_usb0_phy_ps, + msm_mux_usb1_hs, + msm_mux_usb1_phy_ps, + msm_mux_usb2_hs, + msm_mux_usxgmii0_phy, + msm_mux_usxgmii1_phy, + msm_mux_vsense_trigger_mirnat, + msm_mux_wcn_sw, + msm_mux_wcn_sw_ctrl, + msm_mux__, +}; + +static const char *const gpio_groups[] =3D { + "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", + "gpio6", "gpio7", "gpio8", "gpio9", "gpio10", "gpio11", + "gpio12", "gpio13", "gpio14", "gpio15", "gpio16", "gpio17", + "gpio18", "gpio19", "gpio20", "gpio21", "gpio22", "gpio23", + "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", "gpio29", + "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35", + "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", + "gpio42", "gpio43", "gpio44", "gpio45", "gpio46", "gpio47", + "gpio48", "gpio49", "gpio50", "gpio51", "gpio52", "gpio53", + "gpio54", "gpio55", "gpio56", "gpio57", "gpio58", "gpio59", + "gpio60", "gpio61", "gpio62", "gpio63", "gpio64", "gpio65", + "gpio66", "gpio67", "gpio68", "gpio69", "gpio70", "gpio71", + "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77", + "gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio83", + "gpio84", "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", + "gpio90", "gpio91", "gpio92", "gpio93", "gpio94", "gpio95", + "gpio96", "gpio97", "gpio98", "gpio99", "gpio100", "gpio101", + "gpio102", "gpio103", "gpio104", "gpio105", "gpio106", "gpio107", + "gpio108", "gpio109", "gpio110", "gpio111", "gpio112", "gpio113", + "gpio114", "gpio115", "gpio116", "gpio117", "gpio118", "gpio119", + "gpio120", "gpio121", "gpio122", "gpio123", "gpio124", "gpio125", + "gpio126", "gpio127", "gpio128", "gpio129", "gpio130", "gpio131", + "gpio132", "gpio133", "gpio134", "gpio135", "gpio136", "gpio137", + "gpio138", "gpio139", "gpio140", "gpio141", "gpio142", "gpio143", + "gpio144", "gpio145", "gpio146", "gpio147", "gpio148", "gpio149", + "gpio150", "gpio151", "gpio152", "gpio153", "gpio154", "gpio155", + "gpio156", "gpio157", "gpio158", "gpio159", "gpio160", "gpio161", + "gpio162", "gpio163", "gpio164", "gpio165", "gpio166", "gpio167", + "gpio168", "gpio169", "gpio170", "gpio171", "gpio172", "gpio173", + "gpio174", "gpio175", "gpio176", "gpio177", "gpio178", "gpio179", + "gpio180", +}; + +static const char *const aoss_cti_groups[] =3D { + "gpio83", + "gpio84", + "gpio85", + "gpio86", +}; + +static const char *const atest_char_groups[] =3D { + "gpio176", "gpio177", "gpio178", "gpio179", "gpio180", +}; + +static const char *const atest_usb20_groups[] =3D { + "gpio126", + "gpio128", + "gpio130", +}; + +static const char *const atest_usb21_groups[] =3D { + "gpio127", + "gpio129", + "gpio131", +}; + +static const char *const aud_intfc0_clk_groups[] =3D { + "gpio57", +}; + +static const char *const aud_intfc0_data_groups[] =3D { + "gpio59", "gpio60", "gpio61", "gpio62", "gpio63", "gpio64", "gpio65", "gp= io66", +}; + +static const char *const aud_intfc0_ws_groups[] =3D { + "gpio58", +}; + +static const char *const aud_intfc10_clk_groups[] =3D { + "gpio61", +}; + +static const char *const aud_intfc10_data_groups[] =3D { + "gpio81", "gpio82", +}; + +static const char *const aud_intfc10_ws_groups[] =3D { + "gpio62", +}; + +static const char *const aud_intfc1_clk_groups[] =3D { + "gpio67", +}; + +static const char *const aud_intfc1_data_groups[] =3D { + "gpio69", "gpio70", "gpio71", "gpio72", "gpio73", "gpio74", "gpio75", "gp= io76", +}; + +static const char *const aud_intfc1_ws_groups[] =3D { + "gpio68", +}; + +static const char *const aud_intfc2_clk_groups[] =3D { + "gpio77", +}; + +static const char *const aud_intfc2_data_groups[] =3D { + "gpio79", "gpio80", "gpio81", "gpio82", +}; + +static const char *const aud_intfc2_ws_groups[] =3D { + "gpio78", +}; + +static const char *const aud_intfc3_clk_groups[] =3D { + "gpio83", +}; + +static const char *const aud_intfc3_data_groups[] =3D { + "gpio85", "gpio86", +}; + +static const char *const aud_intfc3_ws_groups[] =3D { + "gpio84", +}; + +static const char *const aud_intfc4_clk_groups[] =3D { + "gpio87", +}; + +static const char *const aud_intfc4_data_groups[] =3D { + "gpio89", "gpio90", +}; + +static const char *const aud_intfc4_ws_groups[] =3D { + "gpio88", +}; + +static const char *const aud_intfc5_clk_groups[] =3D { + "gpio91", +}; + +static const char *const aud_intfc5_data_groups[] =3D { + "gpio93", "gpio94", +}; + +static const char *const aud_intfc5_ws_groups[] =3D { + "gpio92", +}; + +static const char *const aud_intfc6_clk_groups[] =3D { + "gpio95", +}; + +static const char *const aud_intfc6_data_groups[] =3D { + "gpio97", "gpio98", +}; + +static const char *const aud_intfc6_ws_groups[] =3D { + "gpio96", +}; + +static const char *const aud_intfc7_clk_groups[] =3D { + "gpio63", +}; + +static const char *const aud_intfc7_data_groups[] =3D { + "gpio65", "gpio66", +}; + +static const char *const aud_intfc7_ws_groups[] =3D { + "gpio64", +}; + +static const char *const aud_intfc8_clk_groups[] =3D { + "gpio73", +}; + +static const char *const aud_intfc8_data_groups[] =3D { + "gpio75", "gpio76", +}; + +static const char *const aud_intfc8_ws_groups[] =3D { + "gpio74", +}; + +static const char *const aud_intfc9_clk_groups[] =3D { + "gpio70", +}; + +static const char *const aud_intfc9_data_groups[] =3D { + "gpio72", +}; + +static const char *const aud_intfc9_ws_groups[] =3D { + "gpio71", +}; + +static const char *const aud_mclk0_mira_groups[] =3D { + "gpio99", +}; + +static const char *const aud_mclk0_mirb_groups[] =3D { + "gpio86", +}; + +static const char *const aud_mclk1_mira_groups[] =3D { + "gpio100", +}; + +static const char *const aud_mclk1_mirb_groups[] =3D { + "gpio90", +}; + +static const char *const aud_mclk2_mira_groups[] =3D { + "gpio101", +}; + +static const char *const aud_mclk2_mirb_groups[] =3D { + "gpio94", +}; + +static const char *const aud_refclk0_groups[] =3D { + "gpio100", +}; + +static const char *const aud_refclk1_groups[] =3D { + "gpio101", +}; + +static const char *const bist_done_groups[] =3D { + "gpio168", +}; + +static const char *const ccu_async_in_groups[] =3D { + "gpio45", "gpio176", "gpio177", "gpio178", "gpio179", "gpio180", +}; + +static const char *const ccu_i2c_scl_groups[] =3D { + "gpio16", "gpio18", "gpio20", "gpio22", "gpio24", + "gpio114", "gpio116", "gpio126", "gpio130", "gpio132", +}; + +static const char *const ccu_i2c_sda_groups[] =3D { + "gpio15", "gpio17", "gpio19", "gpio21", "gpio23", + "gpio113", "gpio115", "gpio125", "gpio129", "gpio131", +}; + +static const char *const ccu_timer_groups[] =3D { + "gpio25", "gpio26", "gpio27", "gpio28", "gpio29", "gpio30", + "gpio31", "gpio32", "gpio33", "gpio34", "gpio143", "gpio144", + "gpio150", "gpio151", "gpio152", "gpio153", +}; + +static const char *const clink_debug_groups[] =3D { + "gpio12", "gpio13", "gpio14", "gpio51", + "gpio52", "gpio53", "gpio54", "gpio55", +}; + +static const char *const dbg_out_groups[] =3D { + "gpio113", +}; + +static const char *const dbg_out_clk_groups[] =3D { + "gpio165", +}; + +static const char *const ddr_bist_complete_groups[] =3D { + "gpio37", +}; + +static const char *const ddr_bist_fail_groups[] =3D { + "gpio39", +}; + +static const char *const ddr_bist_start_groups[] =3D { + "gpio36", +}; + +static const char *const ddr_bist_stop_groups[] =3D { + "gpio38", +}; + +static const char *const ddr_pxi_groups[] =3D { + "gpio99", "gpio100", "gpio109", "gpio110", "gpio113", "gpio114", + "gpio115", "gpio116", "gpio117", "gpio118", "gpio119", "gpio120", + "gpio121", "gpio122", "gpio126", "gpio127", "gpio128", "gpio129", + "gpio130", "gpio131", "gpio132", "gpio133", "gpio134", "gpio135", + "gpio136", "gpio137", "gpio138", "gpio139", "gpio162", "gpio163", + "gpio164", "gpio165", +}; + +static const char *const dp_rx0_groups[] =3D { + "gpio55", "gpio83", "gpio84", "gpio85", "gpio86", + "gpio88", "gpio89", "gpio137", "gpio138", +}; + +static const char *const dp_rx00_groups[] =3D { + "gpio99", +}; + +static const char *const dp_rx01_groups[] =3D { + "gpio100", +}; + +static const char *const dp_rx0_mute_groups[] =3D { + "gpio35", +}; + +static const char *const dp_rx1_groups[] =3D { + "gpio56", "gpio92", "gpio93", "gpio95", "gpio96", + "gpio97", "gpio98", "gpio158", "gpio159", +}; + +static const char *const dp_rx10_groups[] =3D { + "gpio121", +}; + +static const char *const dp_rx11_groups[] =3D { + "gpio122", +}; + +static const char *const dp_rx1_mute_groups[] =3D { + "gpio36", +}; + +static const char *const edp0_hot_groups[] =3D { + "gpio51", +}; + +static const char *const edp0_lcd_groups[] =3D { + "gpio47", +}; + +static const char *const edp1_hot_groups[] =3D { + "gpio52", +}; + +static const char *const edp1_lcd_groups[] =3D { + "gpio48", +}; + +static const char *const edp2_hot_groups[] =3D { + "gpio53", +}; + +static const char *const edp2_lcd_groups[] =3D { + "gpio49", +}; + +static const char *const edp3_hot_groups[] =3D { + "gpio54", +}; + +static const char *const edp3_lcd_groups[] =3D { + "gpio50", +}; + +static const char *const emac0_mcg_groups[] =3D { + "gpio16", "gpio17", "gpio18", "gpio19", +}; + +static const char *const emac0_mdc_groups[] =3D { + "gpio47", +}; + +static const char *const emac0_mdio_groups[] =3D { + "gpio48", +}; + +static const char *const emac0_ptp_groups[] =3D { + "gpio133", "gpio134", "gpio135", "gpio136", + "gpio139", "gpio140", "gpio141", "gpio142", +}; + +static const char *const emac1_mcg_groups[] =3D { + "gpio20", "gpio21", "gpio22", "gpio23", +}; + +static const char *const emac1_mdc_groups[] =3D { + "gpio49", +}; + +static const char *const emac1_mdio_groups[] =3D { + "gpio50", +}; + +static const char *const emac1_ptp_groups[] =3D { + "gpio37", "gpio38", "gpio39", "gpio40", + "gpio41", "gpio42", "gpio43", "gpio44", +}; + +static const char *const gcc_gp1_clk_groups[] =3D { + "gpio51", +}; + +static const char *const gcc_gp2_clk_groups[] =3D { + "gpio52", +}; + +static const char *const gcc_gp3_clk_groups[] =3D { + "gpio42", +}; + +static const char *const gcc_gp4_clk_groups[] =3D { + "gpio43", +}; + +static const char *const gcc_gp5_clk_groups[] =3D { + "gpio105", +}; + +static const char *const gcc_gp6_clk_groups[] =3D { + "gpio106", +}; + +static const char *const gcc_gp7_clk_groups[] =3D { + "gpio13", +}; + +static const char *const gcc_gp8_clk_groups[] =3D { + "gpio14", +}; + +static const char *const jitter_bist_groups[] =3D { + "gpio123", + "gpio138", +}; + +static const char *const lbist_pass_groups[] =3D { + "gpio121", +}; + +static const char *const mbist_pass_groups[] =3D { + "gpio122", +}; + +static const char *const mdp0_vsync_out_groups[] =3D { + "gpio113", "gpio114", "gpio115", "gpio116", "gpio121", "gpio122", + "gpio139", "gpio140", "gpio141", "gpio142", "gpio143", +}; + +static const char *const mdp1_vsync_out_groups[] =3D { + "gpio123", "gpio124", "gpio125", "gpio126", "gpio129", "gpio130", + "gpio131", "gpio132", "gpio133", "gpio134", "gpio135", +}; + +static const char *const mdp_vsync_e_groups[] =3D { + "gpio109", +}; + +static const char *const mdp_vsync_p_groups[] =3D { + "gpio110", +}; + +static const char *const mdp_vsync_s_groups[] =3D { + "gpio144", +}; + +static const char *const pcie0_clk_req_n_groups[] =3D { + "gpio1", +}; + +static const char *const pcie1_clk_req_n_groups[] =3D { + "gpio4", +}; + +static const char *const pcie2_clk_req_n_groups[] =3D { + "gpio7", +}; + +static const char *const pcie3_clk_req_n_groups[] =3D { + "gpio10", +}; + +static const char *const phase_flag_groups[] =3D { + "gpio67", "gpio68", "gpio69", "gpio70", "gpio71", "gpio72", "gpio73", "gp= io74", + "gpio75", "gpio76", "gpio77", "gpio78", "gpio79", "gpio80", "gpio81", "gp= io82", + "gpio83", "gpio84", "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", "gp= io90", + "gpio91", "gpio92", "gpio93", "gpio94", "gpio95", "gpio96", "gpio98", "gp= io101", +}; + +static const char *const pll_bist_sync_groups[] =3D { + "gpio176", +}; + +static const char *const pll_clk_aux_groups[] =3D { + "gpio100", +}; + +static const char *const prng_rosc0_groups[] =3D { + "gpio117", +}; + +static const char *const prng_rosc1_groups[] =3D { + "gpio118", +}; + +static const char *const pwrbrk_i_n_groups[] =3D { + "gpio167", +}; + +static const char *const qdss_cti_groups[] =3D { + "gpio41", "gpio42", "gpio110", "gpio138", + "gpio142", "gpio144", "gpio162", "gpio163", +}; + +static const char *const qdss_groups[] =3D { + "gpio67", "gpio68", "gpio69", "gpio70", "gpio71", "gpio72", "gpio73", "gp= io74", + "gpio75", "gpio76", "gpio77", "gpio78", "gpio79", "gpio80", "gpio81", "gp= io82", + "gpio83", "gpio84", "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", "gp= io90", + "gpio91", "gpio92", "gpio93", "gpio94", "gpio95", "gpio96", "gpio97", "gp= io98", + "gpio99", "gpio100", "gpio101", "gpio108", +}; + +static const char *const qspi_groups[] =3D { + "gpio102", "gpio103", "gpio104", "gpio105", "gpio106", "gpio107", "gpio10= 8", +}; + +static const char *const qup0_se0_groups[] =3D { + "gpio109", "gpio110", "gpio111", "gpio112", +}; + +static const char *const qup0_se1_groups[] =3D { + "gpio109", "gpio110", "gpio111", "gpio112", +}; + +static const char *const qup0_se2_groups[] =3D { + "gpio113", "gpio114", "gpio115", "gpio116", +}; + +static const char *const qup0_se3_groups[] =3D { + "gpio113", "gpio114", "gpio115", "gpio116", +}; + +static const char *const qup0_se4_groups[] =3D { + "gpio117", "gpio118", "gpio119", "gpio120", +}; + +static const char *const qup0_se5_groups[] =3D { + "gpio109", "gpio110", "gpio121", "gpio122", +}; + +static const char *const qup1_se0_groups[] =3D { + "gpio123", "gpio124", "gpio125", "gpio126", +}; + +static const char *const qup1_se1_groups[] =3D { + "gpio123", "gpio124", "gpio125", "gpio126", +}; + +static const char *const qup1_se2_groups[] =3D { + "gpio127", "gpio128", "gpio129", "gpio130", +}; + +static const char *const qup1_se3_groups[] =3D { + "gpio129", "gpio130", +}; + +static const char *const qup1_se4_groups[] =3D { + "gpio131", "gpio132", "gpio137", "gpio138", +}; + +static const char *const qup1_se5_groups[] =3D { + "gpio133", "gpio134", "gpio135", "gpio136", +}; + +static const char *const qup1_se6_groups[] =3D { + "gpio131", "gpio132", "gpio137", "gpio138", +}; + +static const char *const qup2_se0_groups[] =3D { + "gpio139", "gpio140", "gpio141", "gpio142", +}; + +static const char *const qup2_se1_groups[] =3D { + "gpio143", "gpio144", "gpio154", "gpio155", +}; + +static const char *const qup2_se2_groups[] =3D { + "gpio145", "gpio146", "gpio147", "gpio148", "gpio149", +}; + +static const char *const qup2_se3_groups[] =3D { + "gpio150", "gpio151", "gpio152", "gpio153", +}; + +static const char *const qup2_se4_groups[] =3D { + "gpio143", "gpio144", "gpio150", "gpio151", + "gpio152", "gpio154", "gpio155", +}; + +static const char *const qup2_se5_groups[] =3D { + "gpio156", "gpio157", "gpio158", "gpio159", +}; + +static const char *const qup2_se6_groups[] =3D { + "gpio156", "gpio157", "gpio158", "gpio159", +}; + +static const char *const qup3_se0_mira_groups[] =3D { + "gpio102", "gpio103", "gpio104", "gpio105", + "gpio106", "gpio107", "gpio108", +}; + +static const char *const qup3_se0_mirb_groups[] =3D { + "gpio102", "gpio103", +}; + +static const char *const sailss_ospi_groups[] =3D { + "gpio164", + "gpio165", +}; + +static const char *const sdc4_clk_groups[] =3D { + "gpio175", +}; + +static const char *const sdc4_cmd_groups[] =3D { + "gpio174", +}; + +static const char *const sdc4_data_groups[] =3D { + "gpio170", + "gpio171", + "gpio172", + "gpio173", +}; + +static const char *const smb_alert_groups[] =3D { + "gpio110", +}; + +static const char *const smb_alert_n_groups[] =3D { + "gpio109", +}; + +static const char *const smb_clk_groups[] =3D { + "gpio112", +}; + +static const char *const smb_dat_groups[] =3D { + "gpio111", +}; + +static const char *const tb_trig_sdc4_groups[] =3D { + "gpio169", +}; + +static const char *const tmess_prng0_groups[] =3D { + "gpio94", +}; + +static const char *const tmess_prng1_groups[] =3D { + "gpio95", +}; + +static const char *const tsc_timer_groups[] =3D { + "gpio25", "gpio26", "gpio27", "gpio28", "gpio29", + "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", +}; + +static const char *const tsense_pwm_groups[] =3D { + "gpio43", "gpio44", "gpio45", "gpio46", "gpio47", "gpio48", "gpio49", "gp= io50", +}; + +static const char *const usb0_hs_groups[] =3D { + "gpio12", +}; + +static const char *const usb0_phy_ps_groups[] =3D { + "gpio164", +}; + +static const char *const usb1_hs_groups[] =3D { + "gpio13", +}; + +static const char *const usb1_phy_ps_groups[] =3D { + "gpio165", +}; + +static const char *const usb2_hs_groups[] =3D { + "gpio14", +}; + +static const char *const usxgmii0_phy_groups[] =3D { + "gpio45", +}; + +static const char *const usxgmii1_phy_groups[] =3D { + "gpio46", +}; + +static const char *const vsense_trigger_mirnat_groups[] =3D { + "gpio132", +}; + +static const char *const wcn_sw_groups[] =3D { + "gpio161", +}; + +static const char *const wcn_sw_ctrl_groups[] =3D { + "gpio160", +}; + +static const struct pinfunction nord_functions[] =3D { + MSM_GPIO_PIN_FUNCTION(gpio), + MSM_PIN_FUNCTION(aoss_cti), + MSM_PIN_FUNCTION(atest_char), + MSM_PIN_FUNCTION(atest_usb20), + MSM_PIN_FUNCTION(atest_usb21), + MSM_PIN_FUNCTION(aud_intfc0_clk), + MSM_PIN_FUNCTION(aud_intfc0_data), + MSM_PIN_FUNCTION(aud_intfc0_ws), + MSM_PIN_FUNCTION(aud_intfc10_clk), + MSM_PIN_FUNCTION(aud_intfc10_data), + MSM_PIN_FUNCTION(aud_intfc10_ws), + MSM_PIN_FUNCTION(aud_intfc1_clk), + MSM_PIN_FUNCTION(aud_intfc1_data), + MSM_PIN_FUNCTION(aud_intfc1_ws), + MSM_PIN_FUNCTION(aud_intfc2_clk), + MSM_PIN_FUNCTION(aud_intfc2_data), + MSM_PIN_FUNCTION(aud_intfc2_ws), + MSM_PIN_FUNCTION(aud_intfc3_clk), + MSM_PIN_FUNCTION(aud_intfc3_data), + MSM_PIN_FUNCTION(aud_intfc3_ws), + MSM_PIN_FUNCTION(aud_intfc4_clk), + MSM_PIN_FUNCTION(aud_intfc4_data), + MSM_PIN_FUNCTION(aud_intfc4_ws), + MSM_PIN_FUNCTION(aud_intfc5_clk), + MSM_PIN_FUNCTION(aud_intfc5_data), + MSM_PIN_FUNCTION(aud_intfc5_ws), + MSM_PIN_FUNCTION(aud_intfc6_clk), + MSM_PIN_FUNCTION(aud_intfc6_data), + MSM_PIN_FUNCTION(aud_intfc6_ws), + MSM_PIN_FUNCTION(aud_intfc7_clk), + MSM_PIN_FUNCTION(aud_intfc7_data), + MSM_PIN_FUNCTION(aud_intfc7_ws), + MSM_PIN_FUNCTION(aud_intfc8_clk), + MSM_PIN_FUNCTION(aud_intfc8_data), + MSM_PIN_FUNCTION(aud_intfc8_ws), + MSM_PIN_FUNCTION(aud_intfc9_clk), + MSM_PIN_FUNCTION(aud_intfc9_data), + MSM_PIN_FUNCTION(aud_intfc9_ws), + MSM_PIN_FUNCTION(aud_mclk0_mira), + MSM_PIN_FUNCTION(aud_mclk0_mirb), + MSM_PIN_FUNCTION(aud_mclk1_mira), + MSM_PIN_FUNCTION(aud_mclk1_mirb), + MSM_PIN_FUNCTION(aud_mclk2_mira), + MSM_PIN_FUNCTION(aud_mclk2_mirb), + MSM_PIN_FUNCTION(aud_refclk0), + MSM_PIN_FUNCTION(aud_refclk1), + MSM_PIN_FUNCTION(bist_done), + MSM_PIN_FUNCTION(ccu_async_in), + MSM_PIN_FUNCTION(ccu_i2c_scl), + MSM_PIN_FUNCTION(ccu_i2c_sda), + MSM_PIN_FUNCTION(ccu_timer), + MSM_PIN_FUNCTION(clink_debug), + MSM_PIN_FUNCTION(dbg_out), + MSM_PIN_FUNCTION(dbg_out_clk), + MSM_PIN_FUNCTION(ddr_bist_complete), + MSM_PIN_FUNCTION(ddr_bist_fail), + MSM_PIN_FUNCTION(ddr_bist_start), + MSM_PIN_FUNCTION(ddr_bist_stop), + MSM_PIN_FUNCTION(ddr_pxi), + MSM_PIN_FUNCTION(dp_rx0), + MSM_PIN_FUNCTION(dp_rx00), + MSM_PIN_FUNCTION(dp_rx01), + MSM_PIN_FUNCTION(dp_rx0_mute), + MSM_PIN_FUNCTION(dp_rx1), + MSM_PIN_FUNCTION(dp_rx10), + MSM_PIN_FUNCTION(dp_rx11), + MSM_PIN_FUNCTION(dp_rx1_mute), + MSM_PIN_FUNCTION(edp0_hot), + MSM_PIN_FUNCTION(edp0_lcd), + MSM_PIN_FUNCTION(edp1_hot), + MSM_PIN_FUNCTION(edp1_lcd), + MSM_PIN_FUNCTION(edp2_hot), + MSM_PIN_FUNCTION(edp2_lcd), + MSM_PIN_FUNCTION(edp3_hot), + MSM_PIN_FUNCTION(edp3_lcd), + MSM_PIN_FUNCTION(emac0_mcg), + MSM_PIN_FUNCTION(emac0_mdc), + MSM_PIN_FUNCTION(emac0_mdio), + MSM_PIN_FUNCTION(emac0_ptp), + MSM_PIN_FUNCTION(emac1_mcg), + MSM_PIN_FUNCTION(emac1_mdc), + MSM_PIN_FUNCTION(emac1_mdio), + MSM_PIN_FUNCTION(emac1_ptp), + MSM_PIN_FUNCTION(gcc_gp1_clk), + MSM_PIN_FUNCTION(gcc_gp2_clk), + MSM_PIN_FUNCTION(gcc_gp3_clk), + MSM_PIN_FUNCTION(gcc_gp4_clk), + MSM_PIN_FUNCTION(gcc_gp5_clk), + MSM_PIN_FUNCTION(gcc_gp6_clk), + MSM_PIN_FUNCTION(gcc_gp7_clk), + MSM_PIN_FUNCTION(gcc_gp8_clk), + MSM_PIN_FUNCTION(jitter_bist), + MSM_PIN_FUNCTION(lbist_pass), + MSM_PIN_FUNCTION(mbist_pass), + MSM_PIN_FUNCTION(mdp0_vsync_out), + MSM_PIN_FUNCTION(mdp1_vsync_out), + MSM_PIN_FUNCTION(mdp_vsync_e), + MSM_PIN_FUNCTION(mdp_vsync_p), + MSM_PIN_FUNCTION(mdp_vsync_s), + MSM_PIN_FUNCTION(pcie0_clk_req_n), + MSM_PIN_FUNCTION(pcie1_clk_req_n), + MSM_PIN_FUNCTION(pcie2_clk_req_n), + MSM_PIN_FUNCTION(pcie3_clk_req_n), + MSM_PIN_FUNCTION(phase_flag), + MSM_PIN_FUNCTION(pll_bist_sync), + MSM_PIN_FUNCTION(pll_clk_aux), + MSM_PIN_FUNCTION(prng_rosc0), + MSM_PIN_FUNCTION(prng_rosc1), + MSM_PIN_FUNCTION(pwrbrk_i_n), + MSM_PIN_FUNCTION(qdss_cti), + MSM_PIN_FUNCTION(qdss), + MSM_PIN_FUNCTION(qdss_cti), + MSM_PIN_FUNCTION(qspi), + MSM_PIN_FUNCTION(qup0_se0), + MSM_PIN_FUNCTION(qup0_se1), + MSM_PIN_FUNCTION(qup0_se2), + MSM_PIN_FUNCTION(qup0_se3), + MSM_PIN_FUNCTION(qup0_se4), + MSM_PIN_FUNCTION(qup0_se5), + MSM_PIN_FUNCTION(qup1_se0), + MSM_PIN_FUNCTION(qup1_se1), + MSM_PIN_FUNCTION(qup1_se2), + MSM_PIN_FUNCTION(qup1_se3), + MSM_PIN_FUNCTION(qup1_se4), + MSM_PIN_FUNCTION(qup1_se5), + MSM_PIN_FUNCTION(qup1_se6), + MSM_PIN_FUNCTION(qup2_se0), + MSM_PIN_FUNCTION(qup2_se1), + MSM_PIN_FUNCTION(qup2_se2), + MSM_PIN_FUNCTION(qup2_se3), + MSM_PIN_FUNCTION(qup2_se4), + MSM_PIN_FUNCTION(qup2_se5), + MSM_PIN_FUNCTION(qup2_se6), + MSM_PIN_FUNCTION(qup3_se0_mira), + MSM_PIN_FUNCTION(qup3_se0_mirb), + MSM_PIN_FUNCTION(sailss_ospi), + MSM_PIN_FUNCTION(sdc4_clk), + MSM_PIN_FUNCTION(sdc4_cmd), + MSM_PIN_FUNCTION(sdc4_data), + MSM_PIN_FUNCTION(smb_alert), + MSM_PIN_FUNCTION(smb_alert_n), + MSM_PIN_FUNCTION(smb_clk), + MSM_PIN_FUNCTION(smb_dat), + MSM_PIN_FUNCTION(tb_trig_sdc4), + MSM_PIN_FUNCTION(tmess_prng0), + MSM_PIN_FUNCTION(tmess_prng1), + MSM_PIN_FUNCTION(tsc_timer), + MSM_PIN_FUNCTION(tsense_pwm), + MSM_PIN_FUNCTION(usb0_hs), + MSM_PIN_FUNCTION(usb0_phy_ps), + MSM_PIN_FUNCTION(usb1_hs), + MSM_PIN_FUNCTION(usb1_phy_ps), + MSM_PIN_FUNCTION(usb2_hs), + MSM_PIN_FUNCTION(usxgmii0_phy), + MSM_PIN_FUNCTION(usxgmii1_phy), + MSM_PIN_FUNCTION(vsense_trigger_mirnat), + MSM_PIN_FUNCTION(wcn_sw), + MSM_PIN_FUNCTION(wcn_sw_ctrl), +}; + +/* Every pin is maintained as a single group, and missing or non-existing = pin + * would be maintained as dummy group to synchronize pin group index with + * pin descriptor registered with pinctrl core. + * Clients would not be able to request these dummy pin groups. + */ +static const struct msm_pingroup nord_groups[] =3D { + [0] =3D PINGROUP(0, _, _, _, _, _, _, _, _, _, _, _), + [1] =3D PINGROUP(1, pcie0_clk_req_n, _, _, _, _, _, _, _, _, _, _), + [2] =3D PINGROUP(2, _, _, _, _, _, _, _, _, _, _, _), + [3] =3D PINGROUP(3, _, _, _, _, _, _, _, _, _, _, _), + [4] =3D PINGROUP(4, pcie1_clk_req_n, _, _, _, _, _, _, _, _, _, _), + [5] =3D PINGROUP(5, _, _, _, _, _, _, _, _, _, _, _), + [6] =3D PINGROUP(6, _, _, _, _, _, _, _, _, _, _, _), + [7] =3D PINGROUP(7, pcie2_clk_req_n, _, _, _, _, _, _, _, _, _, _), + [8] =3D PINGROUP(8, _, _, _, _, _, _, _, _, _, _, _), + [9] =3D PINGROUP(9, _, _, _, _, _, _, _, _, _, _, _), + [10] =3D PINGROUP(10, pcie3_clk_req_n, _, _, _, _, _, _, _, _, _, _), + [11] =3D PINGROUP(11, _, _, _, _, _, _, _, _, _, _, _), + [12] =3D PINGROUP(12, usb0_hs, clink_debug, _, _, _, _, _, _, _, _, _), + [13] =3D PINGROUP(13, usb1_hs, clink_debug, gcc_gp7_clk, _, _, _, _, _, _= , _, _), + [14] =3D PINGROUP(14, usb2_hs, clink_debug, gcc_gp8_clk, _, _, _, _, _, _= , _, _), + [15] =3D PINGROUP(15, ccu_i2c_sda, _, _, _, _, _, _, _, _, _, _), + [16] =3D PINGROUP(16, ccu_i2c_scl, emac0_mcg, _, _, _, _, _, _, _, _, _), + [17] =3D PINGROUP(17, ccu_i2c_sda, emac0_mcg, _, _, _, _, _, _, _, _, _), + [18] =3D PINGROUP(18, ccu_i2c_scl, emac0_mcg, _, _, _, _, _, _, _, _, _), + [19] =3D PINGROUP(19, ccu_i2c_sda, emac0_mcg, _, _, _, _, _, _, _, _, _), + [20] =3D PINGROUP(20, ccu_i2c_scl, emac1_mcg, _, _, _, _, _, _, _, _, _), + [21] =3D PINGROUP(21, ccu_i2c_sda, emac1_mcg, _, _, _, _, _, _, _, _, _), + [22] =3D PINGROUP(22, ccu_i2c_scl, emac1_mcg, _, _, _, _, _, _, _, _, _), + [23] =3D PINGROUP(23, ccu_i2c_sda, emac1_mcg, _, _, _, _, _, _, _, _, _), + [24] =3D PINGROUP(24, ccu_i2c_scl, _, _, _, _, _, _, _, _, _, _), + [25] =3D PINGROUP(25, ccu_timer, tsc_timer, _, _, _, _, _, _, _, _, _), + [26] =3D PINGROUP(26, ccu_timer, tsc_timer, _, _, _, _, _, _, _, _, _), + [27] =3D PINGROUP(27, ccu_timer, tsc_timer, _, _, _, _, _, _, _, _, _), + [28] =3D PINGROUP(28, ccu_timer, tsc_timer, _, _, _, _, _, _, _, _, _), + [29] =3D PINGROUP(29, ccu_timer, tsc_timer, _, _, _, _, _, _, _, _, _), + [30] =3D PINGROUP(30, ccu_timer, tsc_timer, _, _, _, _, _, _, _, _, _), + [31] =3D PINGROUP(31, ccu_timer, tsc_timer, _, _, _, _, _, _, _, _, _), + [32] =3D PINGROUP(32, ccu_timer, tsc_timer, _, _, _, _, _, _, _, _, _), + [33] =3D PINGROUP(33, ccu_timer, tsc_timer, _, _, _, _, _, _, _, _, _), + [34] =3D PINGROUP(34, ccu_timer, tsc_timer, _, _, _, _, _, _, _, _, _), + [35] =3D PINGROUP(35, dp_rx0_mute, _, _, _, _, _, _, _, _, _, _), + [36] =3D PINGROUP(36, dp_rx1_mute, ddr_bist_start, _, _, _, _, _, _, _, _= , _), + [37] =3D PINGROUP(37, emac1_ptp, ddr_bist_complete, _, _, _, _, _, _, _, = _, _), + [38] =3D PINGROUP(38, emac1_ptp, ddr_bist_stop, _, _, _, _, _, _, _, _, _= ), + [39] =3D PINGROUP(39, emac1_ptp, ddr_bist_fail, _, _, _, _, _, _, _, _, _= ), + [40] =3D PINGROUP(40, emac1_ptp, _, _, _, _, _, _, _, _, _, _), + [41] =3D PINGROUP(41, emac1_ptp, qdss_cti, _, _, _, _, _, _, _, _, _), + [42] =3D PINGROUP(42, emac1_ptp, qdss_cti, gcc_gp3_clk, _, _, _, _, _, _,= _, _), + [43] =3D PINGROUP(43, emac1_ptp, gcc_gp4_clk, tsense_pwm, _, _, _, _, _, = _, _, _), + [44] =3D PINGROUP(44, emac1_ptp, tsense_pwm, _, _, _, _, _, _, _, _, _), + [45] =3D PINGROUP(45, usxgmii0_phy, ccu_async_in, tsense_pwm, _, _, _, _,= _, _, _, _), + [46] =3D PINGROUP(46, usxgmii1_phy, tsense_pwm, _, _, _, _, _, _, _, _, _= ), + [47] =3D PINGROUP(47, emac0_mdc, edp0_lcd, tsense_pwm, _, _, _, _, _, _, = _, _), + [48] =3D PINGROUP(48, emac0_mdio, edp1_lcd, tsense_pwm, _, _, _, _, _, _,= _, _), + [49] =3D PINGROUP(49, emac1_mdc, edp2_lcd, tsense_pwm, _, _, _, _, _, _, = _, _), + [50] =3D PINGROUP(50, emac1_mdio, edp3_lcd, tsense_pwm, _, _, _, _, _, _,= _, _), + [51] =3D PINGROUP(51, edp0_hot, clink_debug, gcc_gp1_clk, _, _, _, _, _, = _, _, _), + [52] =3D PINGROUP(52, edp1_hot, clink_debug, gcc_gp2_clk, _, _, _, _, _, = _, _, _), + [53] =3D PINGROUP(53, edp2_hot, clink_debug, _, _, _, _, _, _, _, _, _), + [54] =3D PINGROUP(54, edp3_hot, clink_debug, _, _, _, _, _, _, _, _, _), + [55] =3D PINGROUP(55, dp_rx0, clink_debug, _, _, _, _, _, _, _, _, _), + [56] =3D PINGROUP(56, dp_rx1, _, _, _, _, _, _, _, _, _, _), + [57] =3D PINGROUP(57, aud_intfc0_clk, _, _, _, _, _, _, _, _, _, _), + [58] =3D PINGROUP(58, aud_intfc0_ws, _, _, _, _, _, _, _, _, _, _), + [59] =3D PINGROUP(59, aud_intfc0_data, _, _, _, _, _, _, _, _, _, _), + [60] =3D PINGROUP(60, aud_intfc0_data, _, _, _, _, _, _, _, _, _, _), + [61] =3D PINGROUP(61, aud_intfc0_data, aud_intfc10_clk, _, _, _, _, _, _,= _, _, _), + [62] =3D PINGROUP(62, aud_intfc0_data, aud_intfc10_ws, _, _, _, _, _, _, = _, _, _), + [63] =3D PINGROUP(63, aud_intfc0_data, aud_intfc7_clk, _, _, _, _, _, _, = _, _, _), + [64] =3D PINGROUP(64, aud_intfc0_data, aud_intfc7_ws, _, _, _, _, _, _, _= , _, _), + [65] =3D PINGROUP(65, aud_intfc0_data, aud_intfc7_data, _, _, _, _, _, _,= _, _, _), + [66] =3D PINGROUP(66, aud_intfc0_data, aud_intfc7_data, _, _, _, _, _, _,= _, _, _), + [67] =3D PINGROUP(67, aud_intfc1_clk, phase_flag, _, qdss, _, _, _, _, _,= _, _), + [68] =3D PINGROUP(68, aud_intfc1_ws, phase_flag, _, qdss, _, _, _, _, _, = _, _), + [69] =3D PINGROUP(69, aud_intfc1_data, phase_flag, _, qdss, _, _, _, _, _= , _, _), + [70] =3D PINGROUP(70, aud_intfc1_data, aud_intfc9_clk, phase_flag, + _, qdss, _, _, _, _, _, _), + [71] =3D PINGROUP(71, aud_intfc1_data, aud_intfc9_ws, phase_flag, + _, qdss, _, _, _, _, _, _), + [72] =3D PINGROUP(72, aud_intfc1_data, aud_intfc9_data, phase_flag, + _, qdss, _, _, _, _, _, _), + [73] =3D PINGROUP(73, aud_intfc1_data, aud_intfc8_clk, phase_flag, + _, qdss, _, _, _, _, _, _), + [74] =3D PINGROUP(74, aud_intfc1_data, aud_intfc8_ws, phase_flag, + _, qdss, _, _, _, _, _, _), + [75] =3D PINGROUP(75, aud_intfc1_data, aud_intfc8_data, phase_flag, + _, qdss, _, _, _, _, _, _), + [76] =3D PINGROUP(76, aud_intfc1_data, aud_intfc8_data, phase_flag, + _, qdss, _, _, _, _, _, _), + [77] =3D PINGROUP(77, aud_intfc2_clk, phase_flag, _, qdss, _, _, _, _, _,= _, _), + [78] =3D PINGROUP(78, aud_intfc2_ws, phase_flag, _, qdss, _, _, _, _, _, = _, _), + [79] =3D PINGROUP(79, aud_intfc2_data, phase_flag, _, qdss, _, _, _, _, _= , _, _), + [80] =3D PINGROUP(80, aud_intfc2_data, phase_flag, _, _, qdss, _, _, _, _= , _, _), + [81] =3D PINGROUP(81, aud_intfc2_data, aud_intfc10_data, phase_flag, + _, _, qdss, _, _, _, _, _), + [82] =3D PINGROUP(82, aud_intfc2_data, aud_intfc10_data, phase_flag, + _, qdss, _, _, _, _, _, _), + [83] =3D PINGROUP(83, aud_intfc3_clk, dp_rx0, aoss_cti, phase_flag, _, qd= ss, + _, _, _, _, _), + [84] =3D PINGROUP(84, aud_intfc3_ws, dp_rx0, aoss_cti, phase_flag, _, qds= s, + _, _, _, _, _), + [85] =3D PINGROUP(85, aud_intfc3_data, dp_rx0, aoss_cti, phase_flag, + _, qdss, _, _, _, _, _), + [86] =3D PINGROUP(86, aud_intfc3_data, aud_mclk0_mirb, dp_rx0, aoss_cti, = phase_flag, + _, qdss, _, _, _, _), + [87] =3D PINGROUP(87, aud_intfc4_clk, phase_flag, _, qdss, _, _, _, _, _,= _, _), + [88] =3D PINGROUP(88, aud_intfc4_ws, dp_rx0, phase_flag, _, qdss, _, _, _= , _, _, _), + [89] =3D PINGROUP(89, aud_intfc4_data, dp_rx0, phase_flag, _, qdss, + _, _, _, _, _, _), + [90] =3D PINGROUP(90, aud_intfc4_data, aud_mclk1_mirb, phase_flag, + _, qdss, _, _, _, _, _, _), + [91] =3D PINGROUP(91, aud_intfc5_clk, phase_flag, _, qdss, _, _, _, _, _,= _, _), + [92] =3D PINGROUP(92, aud_intfc5_ws, dp_rx1, phase_flag, _, qdss, _, _, _= , _, _, _), + [93] =3D PINGROUP(93, aud_intfc5_data, dp_rx1, phase_flag, _, qdss, + _, _, _, _, _, _), + [94] =3D PINGROUP(94, aud_intfc5_data, aud_mclk2_mirb, phase_flag, tmess_= prng0, + _, qdss, _, _, _, _, _), + [95] =3D PINGROUP(95, aud_intfc6_clk, dp_rx1, phase_flag, tmess_prng1, + _, qdss, _, _, _, _, _), + [96] =3D PINGROUP(96, aud_intfc6_ws, dp_rx1, phase_flag, _, qdss, + _, _, _, _, _, _), + [97] =3D PINGROUP(97, aud_intfc6_data, dp_rx1, qdss, _, _, _, _, _, _, _,= _), + [98] =3D PINGROUP(98, aud_intfc6_data, dp_rx1, phase_flag, _, qdss, + _, _, _, _, _, _), + [99] =3D PINGROUP(99, aud_mclk0_mira, qdss, dp_rx00, ddr_pxi, _, _, _, _,= _, _, _), + [100] =3D PINGROUP(100, aud_mclk1_mira, aud_refclk0, pll_clk_aux, + qdss, dp_rx01, ddr_pxi, _, _, _, _, _), + [101] =3D PINGROUP(101, aud_mclk2_mira, aud_refclk1, phase_flag, _, qdss, + _, _, _, _, _, _), + [102] =3D PINGROUP(102, qspi, qup3_se0_mira, qup3_se0_mirb, _, _, _, _, _= , _, _, _), + [103] =3D PINGROUP(103, qspi, qup3_se0_mira, qup3_se0_mirb, _, _, _, _, _= , _, _, _), + [104] =3D PINGROUP(104, qspi, qup3_se0_mira, _, _, _, _, _, _, _, _, _), + [105] =3D PINGROUP(105, qspi, qup3_se0_mira, gcc_gp5_clk, _, _, _, _, _, = _, _, _), + [106] =3D PINGROUP(106, qspi, qup3_se0_mira, gcc_gp6_clk, _, _, _, _, _, = _, _, _), + [107] =3D PINGROUP(107, qspi, qup3_se0_mira, _, _, _, _, _, _, _, _, _), + [108] =3D PINGROUP(108, qspi, qup3_se0_mira, qdss, _, _, _, _, _, _, _, _= ), + [109] =3D PINGROUP(109, qup0_se0, qup0_se1, qup0_se5, mdp_vsync_e, + smb_alert_n, _, ddr_pxi, _, _, _, _), + [110] =3D PINGROUP(110, qup0_se0, qup0_se1, qup0_se5, qdss_cti, + mdp_vsync_p, smb_alert, _, ddr_pxi, _, _, _), + [111] =3D PINGROUP(111, qup0_se1, qup0_se0, smb_dat, _, _, _, _, _, _, _,= _), + [112] =3D PINGROUP(112, qup0_se1, qup0_se0, smb_clk, _, _, _, _, _, _, _,= _), + [113] =3D PINGROUP(113, qup0_se2, qup0_se3, ccu_i2c_sda, mdp0_vsync_out, + dbg_out, ddr_pxi, _, _, _, _, _), + [114] =3D PINGROUP(114, qup0_se2, qup0_se3, ccu_i2c_scl, mdp0_vsync_out, + _, ddr_pxi, _, _, _, _, _), + [115] =3D PINGROUP(115, qup0_se3, qup0_se2, ccu_i2c_sda, mdp0_vsync_out, + _, ddr_pxi, _, _, _, _, _), + [116] =3D PINGROUP(116, qup0_se3, qup0_se2, ccu_i2c_scl, mdp0_vsync_out, + _, ddr_pxi, _, _, _, _, _), + [117] =3D PINGROUP(117, qup0_se4, prng_rosc0, _, ddr_pxi, _, _, _, _, _, = _, _), + [118] =3D PINGROUP(118, qup0_se4, prng_rosc1, _, ddr_pxi, _, _, _, _, _, = _, _), + [119] =3D PINGROUP(119, qup0_se4, _, ddr_pxi, _, _, _, _, _, _, _, _), + [120] =3D PINGROUP(120, qup0_se4, _, ddr_pxi, _, _, _, _, _, _, _, _), + [121] =3D PINGROUP(121, qup0_se5, lbist_pass, mdp0_vsync_out, _, dp_rx10,= ddr_pxi, + _, _, _, _, _), + [122] =3D PINGROUP(122, qup0_se5, mbist_pass, mdp0_vsync_out, _, dp_rx11,= ddr_pxi, + _, _, _, _, _), + [123] =3D PINGROUP(123, qup1_se0, qup1_se1, mdp1_vsync_out, jitter_bist, + _, _, _, _, _, _, _), + [124] =3D PINGROUP(124, qup1_se0, qup1_se1, mdp1_vsync_out, _, _, _, _, _= , _, _, _), + [125] =3D PINGROUP(125, qup1_se1, qup1_se0, ccu_i2c_sda, mdp1_vsync_out, + _, _, _, _, _, _, _), + [126] =3D PINGROUP(126, qup1_se1, qup1_se0, ccu_i2c_scl, mdp1_vsync_out, + _, atest_usb20, ddr_pxi, _, _, _, _), + [127] =3D PINGROUP(127, qup1_se2, qup1_se2, _, atest_usb21, ddr_pxi, + _, _, _, _, _, _), + [128] =3D PINGROUP(128, qup1_se2, qup1_se2, _, atest_usb20, ddr_pxi, + _, _, _, _, _, _), + [129] =3D PINGROUP(129, qup1_se3, qup1_se3, ccu_i2c_sda, mdp1_vsync_out, + _, atest_usb21, ddr_pxi, _, _, _, _), + [130] =3D PINGROUP(130, qup1_se3, qup1_se3, ccu_i2c_scl, mdp1_vsync_out, + _, atest_usb20, ddr_pxi, _, _, _, _), + [131] =3D PINGROUP(131, qup1_se4, qup1_se6, ccu_i2c_sda, mdp1_vsync_out, + _, atest_usb21, ddr_pxi, _, _, _, _), + [132] =3D PINGROUP(132, qup1_se4, qup1_se6, ccu_i2c_scl, mdp1_vsync_out, + _, vsense_trigger_mirnat, ddr_pxi, _, _, _, _), + [133] =3D PINGROUP(133, qup1_se5, emac0_ptp, mdp1_vsync_out, _, ddr_pxi, + _, _, _, _, _, _), + [134] =3D PINGROUP(134, qup1_se5, emac0_ptp, mdp1_vsync_out, _, ddr_pxi, + _, _, _, _, _, _), + [135] =3D PINGROUP(135, qup1_se5, emac0_ptp, mdp1_vsync_out, _, ddr_pxi, + _, _, _, _, _, _), + [136] =3D PINGROUP(136, qup1_se5, emac0_ptp, _, ddr_pxi, _, _, _, _, _, _= , _), + [137] =3D PINGROUP(137, qup1_se6, qup1_se4, dp_rx0, _, ddr_pxi, _, _, _, = _, _, _), + [138] =3D PINGROUP(138, qup1_se6, qup1_se4, dp_rx0, qdss_cti, jitter_bist= , ddr_pxi, + _, _, _, _, _), + [139] =3D PINGROUP(139, qup2_se0, emac0_ptp, mdp0_vsync_out, ddr_pxi, + _, _, _, _, _, _, _), + [140] =3D PINGROUP(140, qup2_se0, emac0_ptp, mdp0_vsync_out, _, _, _, _, = _, _, _, _), + [141] =3D PINGROUP(141, qup2_se0, emac0_ptp, mdp0_vsync_out, _, _, _, _, = _, _, _, _), + [142] =3D PINGROUP(142, qup2_se0, emac0_ptp, qdss_cti, mdp0_vsync_out, _,= _, _, _, _, _, _), + [143] =3D PINGROUP(143, qup2_se1, qup2_se4, ccu_timer, mdp0_vsync_out, + _, _, _, _, _, _, _), + [144] =3D PINGROUP(144, qup2_se1, qup2_se4, ccu_timer, qdss_cti, mdp_vsyn= c_s, + _, _, _, _, _, _), + [145] =3D PINGROUP(145, qup2_se2, _, _, _, _, _, _, _, _, _, _), + [146] =3D PINGROUP(146, qup2_se2, _, _, _, _, _, _, _, _, _, _), + [147] =3D PINGROUP(147, qup2_se2, _, _, _, _, _, _, _, _, _, _), + [148] =3D PINGROUP(148, qup2_se2, _, _, _, _, _, _, _, _, _, _), + [149] =3D PINGROUP(149, qup2_se2, _, _, _, _, _, _, _, _, _, _), + [150] =3D PINGROUP(150, qup2_se3, qup2_se4, ccu_timer, _, _, _, _, _, _, = _, _), + [151] =3D PINGROUP(151, qup2_se3, qup2_se4, ccu_timer, _, _, _, _, _, _, = _, _), + [152] =3D PINGROUP(152, qup2_se3, qup2_se4, ccu_timer, _, _, _, _, _, _, = _, _), + [153] =3D PINGROUP(153, qup2_se3, ccu_timer, _, _, _, _, _, _, _, _, _), + [154] =3D PINGROUP(154, qup2_se4, qup2_se1, _, _, _, _, _, _, _, _, _), + [155] =3D PINGROUP(155, qup2_se4, qup2_se1, _, _, _, _, _, _, _, _, _), + [156] =3D PINGROUP(156, qup2_se5, qup2_se6, _, _, _, _, _, _, _, _, _), + [157] =3D PINGROUP(157, qup2_se5, qup2_se6, _, _, _, _, _, _, _, _, _), + [158] =3D PINGROUP(158, qup2_se6, qup2_se5, dp_rx1, _, _, _, _, _, _, _, = _), + [159] =3D PINGROUP(159, qup2_se6, qup2_se5, dp_rx1, _, _, _, _, _, _, _, = _), + [160] =3D PINGROUP(160, wcn_sw_ctrl, _, _, _, _, _, _, _, _, _, _), + [161] =3D PINGROUP(161, wcn_sw, _, _, _, _, _, _, _, _, _, _), + [162] =3D PINGROUP(162, qdss_cti, _, ddr_pxi, _, _, _, _, _, _, _, _), + [163] =3D PINGROUP(163, qdss_cti, _, ddr_pxi, _, _, _, _, _, _, _, _), + [164] =3D PINGROUP(164, usb0_phy_ps, _, sailss_ospi, ddr_pxi, _, _, _, _,= _, _, _), + [165] =3D PINGROUP(165, usb1_phy_ps, dbg_out_clk, sailss_ospi, ddr_pxi, + _, _, _, _, _, _, _), + [166] =3D PINGROUP(166, _, _, _, _, _, _, _, _, _, _, _), + [167] =3D PINGROUP(167, pwrbrk_i_n, _, _, _, _, _, _, _, _, _, _), + [168] =3D PINGROUP(168, bist_done, _, _, _, _, _, _, _, _, _, _), + [169] =3D PINGROUP(169, tb_trig_sdc4, _, _, _, _, _, _, _, _, _, _), + [170] =3D PINGROUP(170, sdc4_data, _, _, _, _, _, _, _, _, _, _), + [171] =3D PINGROUP(171, sdc4_data, _, _, _, _, _, _, _, _, _, _), + [172] =3D PINGROUP(172, sdc4_data, _, _, _, _, _, _, _, _, _, _), + [173] =3D PINGROUP(173, sdc4_data, _, _, _, _, _, _, _, _, _, _), + [174] =3D PINGROUP(174, sdc4_cmd, _, _, _, _, _, _, _, _, _, _), + [175] =3D PINGROUP(175, sdc4_clk, _, _, _, _, _, _, _, _, _, _), + [176] =3D PINGROUP(176, ccu_async_in, pll_bist_sync, atest_char, + _, _, _, _, _, _, _, _), + [177] =3D PINGROUP(177, ccu_async_in, atest_char, _, _, _, _, _, _, _, _,= _), + [178] =3D PINGROUP(178, ccu_async_in, atest_char, _, _, _, _, _, _, _, _,= _), + [179] =3D PINGROUP(179, ccu_async_in, atest_char, _, _, _, _, _, _, _, _,= _), + [180] =3D PINGROUP(180, ccu_async_in, atest_char, _, _, _, _, _, _, _, _,= _), + [181] =3D UFS_RESET(ufs_reset, 0xbd004, 0xbe000), +}; + +static const struct msm_gpio_wakeirq_map nord_pdc_map[] =3D { + { 0, 67 }, { 1, 68 }, { 2, 82 }, { 3, 69 }, { 4, 70 }, + { 5, 83 }, { 6, 71 }, { 7, 72 }, { 8, 84 }, { 9, 73 }, + { 10, 119 }, { 11, 85 }, { 45, 107 }, { 46, 98 }, { 102, 77 }, + { 108, 78 }, { 110, 120 }, { 114, 80 }, { 116, 81 }, { 120, 117 }, + { 124, 108 }, { 126, 99 }, { 128, 100 }, { 132, 101 }, { 138, 87 }, + { 142, 88 }, { 144, 89 }, { 153, 90 }, { 157, 91 }, { 159, 118 }, + { 160, 110 }, { 161, 79 }, { 166, 109 }, { 168, 111 }, +}; + +static const struct msm_pinctrl_soc_data nord_tlmm =3D { + .pins =3D nord_pins, + .npins =3D ARRAY_SIZE(nord_pins), + .functions =3D nord_functions, + .nfunctions =3D ARRAY_SIZE(nord_functions), + .groups =3D nord_groups, + .ngroups =3D ARRAY_SIZE(nord_groups), + .ngpios =3D 182, + .wakeirq_map =3D nord_pdc_map, + .nwakeirq_map =3D ARRAY_SIZE(nord_pdc_map), + .egpio_func =3D 11, +}; + +static const struct of_device_id nord_tlmm_of_match[] =3D { + { .compatible =3D "qcom,nord-tlmm", .data =3D &nord_tlmm }, + {}, +}; + +static int nord_tlmm_probe(struct platform_device *pdev) +{ + const struct msm_pinctrl_soc_data *pinctrl_data; + struct device *dev =3D &pdev->dev; + + pinctrl_data =3D device_get_match_data(dev); + if (!pinctrl_data) + return -EINVAL; + + return msm_pinctrl_probe(pdev, &nord_tlmm); +} + +static struct platform_driver nord_tlmm_driver =3D { + .driver =3D { + .name =3D "nord-tlmm", + .of_match_table =3D nord_tlmm_of_match, + }, + .probe =3D nord_tlmm_probe, +}; + +static int __init nord_tlmm_init(void) +{ + return platform_driver_register(&nord_tlmm_driver); +} +arch_initcall(nord_tlmm_init); + +static void __exit nord_tlmm_exit(void) +{ + platform_driver_unregister(&nord_tlmm_driver); +} +module_exit(nord_tlmm_exit); + +MODULE_DESCRIPTION("QTI Nord TLMM driver"); +MODULE_LICENSE("GPL"); +MODULE_DEVICE_TABLE(of, nord_tlmm_of_match); --=20 2.47.3