From nobody Fri Apr 17 14:57:23 2026 Received: from mx0a-00128a01.pphosted.com (mx0a-00128a01.pphosted.com [148.163.135.77]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id D7F2B3AE6FE; Fri, 17 Apr 2026 09:42:54 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=148.163.135.77 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1776418976; cv=none; b=mW30QvD52on0mmJTDQoNQ0wJCClfb9nRREmfAlTyBazryWveOE3u2YSquu8ATpU+Qg9Yvo7Jjehu6or8RUinGSU0EsRV+VriVUYgVS9Vh9x9Fm76X9Z+W9RGCEPxFGqq4M6G/rlizhYhdvQR45BwEUm6XJjBpccqsYkPfB6GhFQ= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1776418976; c=relaxed/simple; bh=UlhgypxQWSJ6BAtj1Y1KqwRX8sSw2KVSWpKmviQSTLE=; h=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References: In-Reply-To:To:CC; b=ZbNQZNaFa6Ac9i1/lnEj2i4zYQWPRj59JV+ykckOVFPYIChLPpHWAb5rPV1dVsW782Kd44wE8WcRPC+5t7Jo9yw9U/lc+z7YXtyOEAgmgadvTNDdJWYvO3YYYfXp9QHI8r8wUSwswIiE5uB/O0wfp0UwkM9Wvr/A+4RUzO/vsjA= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=analog.com; spf=pass smtp.mailfrom=analog.com; dkim=pass (2048-bit key) header.d=analog.com header.i=@analog.com header.b=UORnepOo; arc=none smtp.client-ip=148.163.135.77 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=analog.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=analog.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=analog.com header.i=@analog.com header.b="UORnepOo" Received: from pps.filterd (m0167088.ppops.net [127.0.0.1]) by mx0a-00128a01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id 63H7MA6X1700016; Fri, 17 Apr 2026 05:42:52 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=analog.com; h=cc :content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=DKIM; bh=TNv1h Hto5vKpMwFbNRzH4UiYNtALB/0CLdD1n21DEAg=; b=UORnepOo5qXgkyyjlCHPg dxliTDsV+2bEZt0AP7XYE8lSgS5uSZEWKH6mJVFqJ9XfPEdhAEEo3fuqkwjan0Hy LUgLXKYNNwk5F1Z7/M/ksd4XrobbakxK+lRpEYh+PtB7mFHX730CjcfYG5mqSbrq K8+BGcxdlOvGvCIdiMygVbefYZQtZ9pqSwZfCsLmCcpyJxFIz2gqkqFK1lXUWtQc m3XBJbflchsDEuchUTlKh/919WspIGmoQyxu+YL098YTMDLdBJrRxZim8oDyBEJ1 xYUONlOA7wGDy2+q4PWfvvFoY3ntE2734MsnvyAChPJLo9uGc+db+bfQHwsVITek w== Received: from nwd2mta4.analog.com ([137.71.173.58]) by mx0a-00128a01.pphosted.com (PPS) with ESMTPS id 4dk4cm2sd9-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 17 Apr 2026 05:42:51 -0400 (EDT) Received: from ASHBMBX8.ad.analog.com (ASHBMBX8.ad.analog.com [10.64.17.5]) by nwd2mta4.analog.com (8.14.7/8.14.7) with ESMTP id 63H9gol8019664 (version=TLSv1/SSLv3 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=FAIL); Fri, 17 Apr 2026 05:42:50 -0400 Received: from ASHBMBX9.ad.analog.com (10.64.17.10) by ASHBMBX8.ad.analog.com (10.64.17.5) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1748.37; Fri, 17 Apr 2026 05:42:50 -0400 Received: from zeus.spd.analog.com (10.66.68.11) by ashbmbx9.ad.analog.com (10.64.17.10) with Microsoft SMTP Server id 15.2.1748.37 via Frontend Transport; Fri, 17 Apr 2026 05:42:50 -0400 Received: from HYB-7P5GeKnsiiX.ad.analog.com ([10.118.4.168]) by zeus.spd.analog.com (8.15.1/8.15.1) with ESMTP id 63H9gZIi000824; Fri, 17 Apr 2026 05:42:43 -0400 From: Edelweise Escala Date: Fri, 17 Apr 2026 17:42:27 +0800 Subject: [PATCH v6 1/2] dt-bindings: leds: Add LTC3220 18 channel LED Driver Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-ID: <20260417-ltc3220-driver-v6-1-18157871eddd@analog.com> References: <20260417-ltc3220-driver-v6-0-18157871eddd@analog.com> In-Reply-To: <20260417-ltc3220-driver-v6-0-18157871eddd@analog.com> To: Lee Jones , Pavel Machek , Rob Herring , Krzysztof Kozlowski , Conor Dooley CC: , , , Edelweise Escala , Conor Dooley X-Mailer: b4 0.14.3 X-Developer-Signature: v=1; a=ed25519-sha256; t=1776418955; l=4537; i=edelweise.escala@analog.com; s=20260106; h=from:subject:message-id; bh=UlhgypxQWSJ6BAtj1Y1KqwRX8sSw2KVSWpKmviQSTLE=; b=JKl2lSGxNMIlpuPRfZgcahwhTfLc0wTht+I6fGbcu9M31vkYBH1q+u0QWvZtdoSfx0fsLraNK LuMyohVtG94AubHcO67sIac+5ckNHI+kIWukJYNtme47YCmJDpzJc31 X-Developer-Key: i=edelweise.escala@analog.com; a=ed25519; pk=lf5HLFe8ZeQjXZgkBkFMK+u9qH5/tqZhCIushTKduNQ= X-ADIRuleOP-NewSCL: Rule Triggered X-Authority-Analysis: v=2.4 cv=dpDrzVg4 c=1 sm=1 tr=0 ts=69e2009c cx=c_pps a=3WNzaoukacrqR9RwcOSAdA==:117 a=3WNzaoukacrqR9RwcOSAdA==:17 a=IkcTkHD0fZMA:10 a=A5OVakUREuEA:10 a=VkNPw1HP01LnGYTKEx00:22 a=0sLvza09kfJOxVLZPwjg:22 a=uXIjobp8t2wMuQ0fPvqm:22 a=gEfo2CItAAAA:8 a=gAnH3GRIAAAA:8 a=XYAwZIGsAAAA:8 a=VwQbUJbxAAAA:8 a=_3ORjGfkLmd6W5nxMtsA:9 a=QEXdDO2ut3YA:10 a=sptkURWiP4Gy88Gu7hUp:22 a=E8ToXWR_bxluHZ7gmE-Z:22 X-Proofpoint-ORIG-GUID: LXC3ciTaMiPzKw-H8tUA9h6fONrF8M3C X-Proofpoint-GUID: LXC3ciTaMiPzKw-H8tUA9h6fONrF8M3C X-Proofpoint-Spam-Details-Enc: AW1haW4tMjYwNDE3MDA5NiBTYWx0ZWRfX+2aY9C+BkfZO mcCLTHb0aSnjV15FGQqjGc9WrpWQzrNfSQoaFkL+4AjeVZek91uoTQFVmlbwLEBl0o4GpOBj86y HI4/GaEzm5A7AyZQYg/+xH9GC9V3NN9pyhsdkseLNT5fuX19YR9kxA1IkUM7/JcK9rGjxfvzACt 5Rv3QC1sSP3l1CxJ23V67lB+kBhwMjKdgAr1WjfD4y2NqUem3gkRC4ldebQBOw4ev0Xw3WphTVK 3wwGVUFIAfh9VCRR0c/XRj64EFs9CNzzAzg9tuOUDx4PWfSQUQ7a8kKXjaUNgVuQjJqJpOkN+1a R9AfodAe3JZmUkc2XpWG+9t/osO2+VD8hFsDahioj7LVUE6uEZaighj1KInr6EMoYK9dKE94d+i FUV8z0EaeIbVPqxKLD1bIK+HF6hluIq7jdkScwqK82H3Sh2YlaJHn9+iq/Vi2dTt3pfVUQzNRWS kfWgaid/Yjx1wmB7Ehg== X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1143,Hydra:6.1.51,FMLib:17.12.100.49 definitions=2026-04-16_04,2026-04-16_03,2025-10-01_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 malwarescore=0 adultscore=0 suspectscore=0 spamscore=0 priorityscore=1501 lowpriorityscore=0 impostorscore=0 clxscore=1015 bulkscore=0 phishscore=0 classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0 reason=mlx scancount=1 engine=8.22.0-2604070000 definitions=main-2604170096 LTC3220 is a multi-display LED driver with I2C interface. The LTC3220 provides individual brightness control (64-step), blinking, and gradation features for up to 18 LED outputs. Reviewed-by: Conor Dooley Signed-off-by: Edelweise Escala --- .../devicetree/bindings/leds/adi,ltc3220.yaml | 120 +++++++++++++++++= ++++ MAINTAINERS | 7 ++ 2 files changed, 127 insertions(+) diff --git a/Documentation/devicetree/bindings/leds/adi,ltc3220.yaml b/Docu= mentation/devicetree/bindings/leds/adi,ltc3220.yaml new file mode 100644 index 000000000000..62f760d517aa --- /dev/null +++ b/Documentation/devicetree/bindings/leds/adi,ltc3220.yaml @@ -0,0 +1,120 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/leds/adi,ltc3220.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Analog Devices LTC3220 LED Driver + +maintainers: + - Edelweise Escala + +description: + The LTC3220 is a multi-display LED driver, which contains a high-efficie= ncy, + low-noise charge pump to provide power to up to 18 LED current sources. + The LEDs are individually configurable to 64-step linear brightness cont= rol, + blinking and gradation control via 2-wire I2C interface. + + For more product information please see the link below + https://www.analog.com/en/products/ltc3220.html + +properties: + compatible: + const: adi,ltc3220 + + reg: + maxItems: 1 + + '#address-cells': + const: 1 + + '#size-cells': + const: 0 + + reset-gpios: + maxItems: 1 + +patternProperties: + '^led@([1-9]|1[0-8])$': + type: object + $ref: /schemas/leds/common.yaml# + unevaluatedProperties: false + properties: + reg: + description: + Output channel for the LED (1-18 maps to LED outputs D1-D18). + For aggregated LED control, define only one LED node with reg = =3D <1> + and use led-sources to list all controlled outputs. Only reg 1 s= hould + be present when using led-sources. + minimum: 1 + maximum: 18 + + required: + - reg + +required: + - compatible + - reg + +additionalProperties: false + +examples: + - | + // Independent LEDs + #include + #include + + i2c { + #address-cells =3D <1>; + #size-cells =3D <0>; + + led-controller@1c { + compatible =3D "adi,ltc3220"; + reg =3D <0x1c>; + #address-cells =3D <1>; + #size-cells =3D <0>; + reset-gpios =3D <&gpio 17 GPIO_ACTIVE_LOW>; + + led@1 { + reg =3D <1>; + function =3D LED_FUNCTION_INDICATOR; + function-enumerator =3D <1>; + }; + + led@2 { + reg =3D <2>; + function =3D LED_FUNCTION_INDICATOR; + function-enumerator =3D <2>; + }; + + led@3 { + reg =3D <3>; + function =3D LED_FUNCTION_INDICATOR; + function-enumerator =3D <3>; + }; + }; + }; + + - | + // Aggregated LED + #include + + i2c { + #address-cells =3D <1>; + #size-cells =3D <0>; + + led-controller@1c { + compatible =3D "adi,ltc3220"; + reg =3D <0x1c>; + #address-cells =3D <1>; + #size-cells =3D <0>; + + led@1 { + reg =3D <1>; + led-sources =3D <1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17= 18>; + function =3D LED_FUNCTION_BACKLIGHT; + }; + }; + }; + +... diff --git a/MAINTAINERS b/MAINTAINERS index 327d74ca7ecb..5c10cc3e3022 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -14955,6 +14955,13 @@ W: https://ez.analog.com/linux-software-drivers F: Documentation/devicetree/bindings/iio/temperature/adi,ltc2983.yaml F: drivers/iio/temperature/ltc2983.c =20 +LTC3220 LED DRIVER +M: Edelweise Escala +L: linux-leds@vger.kernel.org +S: Maintained +W: https://ez.analog.com/linux-software-drivers +F: Documentation/devicetree/bindings/leds/adi,ltc3220.yaml + LTC4282 HARDWARE MONITOR DRIVER M: Nuno Sa L: linux-hwmon@vger.kernel.org --=20 2.43.0 From nobody Fri Apr 17 14:57:23 2026 Received: from mx0a-00128a01.pphosted.com (mx0a-00128a01.pphosted.com [148.163.135.77]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 884CF3976A8; Fri, 17 Apr 2026 09:43:00 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=148.163.135.77 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1776418983; cv=none; b=FYBvKrN4/XfFdVpYCtirDvnKI3UP6k81AAizkDqkHQPrJFukCfOP+SRVSE+JqnHpZMxWTBt4+ZqE2kmkRhj9jZ7P0xhi9C74uBbQAnywEr/xQAQfy5+Hml7J/Va2uzTdQmFNwQBEDGQIWOxTt/dXpIXUAWzzumfIti6SSwRY9QQ= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1776418983; c=relaxed/simple; bh=Sw5Wflu+z4bXg/fEwnJPwFxVN5J/fymqVGdjgzVL0SQ=; h=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References: In-Reply-To:To:CC; b=YPTxifT5VcoQcfAVWrrTLmjhmZcePGxlrQ0yk2Qw8RCsYudbY7eTZ9SDiABwH7I8tb2gdaBr977/esdMoZIFtl46nI1+VfNdgdfGl5KCj7J8wsHHisZCoz52l4zcoOjLiktdQRvLwOefcmqH59XLk55JHhrxbtcorPZv1Zyt16w= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=analog.com; spf=pass smtp.mailfrom=analog.com; dkim=pass (2048-bit key) header.d=analog.com header.i=@analog.com header.b=MHjgdWKj; arc=none smtp.client-ip=148.163.135.77 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=analog.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=analog.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=analog.com header.i=@analog.com header.b="MHjgdWKj" Received: from pps.filterd (m0167089.ppops.net [127.0.0.1]) by mx0a-00128a01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id 63H7pL3A3332145; Fri, 17 Apr 2026 05:42:57 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=analog.com; h=cc :content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=DKIM; bh=0DBD/ Ym1kVMKKS+kjPFijuTmp9pRHVlOP+/Xb92wvFg=; b=MHjgdWKjpu4KXIrGl6GWp CkFueoCtOHubl3IIW/G9qGni1QpHScbgbWiyU7gjobkTT+Z0UbMAofJc8oaqOqW/ e9UdHimYKlJRbQf968RNBaJ9AL/3JliWwRGkB9+pTMDDSsvMjEOxwpdzlxUqXkhI Df6t+zxeLHWkLGrChyVXcVxbCTuB13RmgiNjXNtc7FtgytKwXKlmxyh3rulp7Olr GouKHvEoqDNwtN6t7wYw1WlKC7So/0sl0qojsVpodYM6sEvt0VfHLPa9+Hq6t4hr CR+UGX3u8iDR849aDOT6MLOYS/Hvx4125HPFUNGimda5nICVYNzRRS6cjOmkd5Yt Q== Received: from nwd2mta4.analog.com ([137.71.173.58]) by mx0a-00128a01.pphosted.com (PPS) with ESMTPS id 4dk4ckjt6f-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 17 Apr 2026 05:42:57 -0400 (EDT) Received: from ASHBMBX8.ad.analog.com (ASHBMBX8.ad.analog.com [10.64.17.5]) by nwd2mta4.analog.com (8.14.7/8.14.7) with ESMTP id 63H9guJA019676 (version=TLSv1/SSLv3 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=FAIL); Fri, 17 Apr 2026 05:42:56 -0400 Received: from ASHBCASHYB4.ad.analog.com (10.64.17.132) by ASHBMBX8.ad.analog.com (10.64.17.5) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1748.37; Fri, 17 Apr 2026 05:42:56 -0400 Received: from ASHBMBX9.ad.analog.com (10.64.17.10) by ASHBCASHYB4.ad.analog.com (10.64.17.132) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1748.37; Fri, 17 Apr 2026 05:42:56 -0400 Received: from zeus.spd.analog.com (10.66.68.11) by ashbmbx9.ad.analog.com (10.64.17.10) with Microsoft SMTP Server id 15.2.1748.37 via Frontend Transport; Fri, 17 Apr 2026 05:42:56 -0400 Received: from HYB-7P5GeKnsiiX.ad.analog.com ([10.118.4.168]) by zeus.spd.analog.com (8.15.1/8.15.1) with ESMTP id 63H9gZIj000824; Fri, 17 Apr 2026 05:42:46 -0400 From: Edelweise Escala Date: Fri, 17 Apr 2026 17:42:28 +0800 Subject: [PATCH v6 2/2] leds: ltc3220: Add Support for LTC3220 18 channel LED Driver Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-ID: <20260417-ltc3220-driver-v6-2-18157871eddd@analog.com> References: <20260417-ltc3220-driver-v6-0-18157871eddd@analog.com> In-Reply-To: <20260417-ltc3220-driver-v6-0-18157871eddd@analog.com> To: Lee Jones , Pavel Machek , Rob Herring , Krzysztof Kozlowski , Conor Dooley CC: , , , Edelweise Escala X-Mailer: b4 0.14.3 X-Developer-Signature: v=1; a=ed25519-sha256; t=1776418955; l=16138; i=edelweise.escala@analog.com; s=20260106; h=from:subject:message-id; bh=Sw5Wflu+z4bXg/fEwnJPwFxVN5J/fymqVGdjgzVL0SQ=; b=8T1sq2LuaTAkmwkWt2kpSaeM4L40WsnvMOTwYDlU1rh/vjVZ/rMcjadVhkwSJfZH5sSTxLk4r wDOsPqFBTzbAz6YTPPiuDMIPDs4rtzWVtib8vMMLCaVC/4V/JGfYc7p X-Developer-Key: i=edelweise.escala@analog.com; a=ed25519; pk=lf5HLFe8ZeQjXZgkBkFMK+u9qH5/tqZhCIushTKduNQ= X-ADIRuleOP-NewSCL: Rule Triggered X-Proofpoint-ORIG-GUID: XbpAJSmkopRd4NC32ZSTfV7W0H5b0t98 X-Proofpoint-Spam-Details-Enc: AW1haW4tMjYwNDE3MDA5NiBTYWx0ZWRfX7LP6mGk00YRy F8siyJuLFzRsfV9DREH3G70/BzE8RibIqEkto3gcrfozGWOhH05dyIM6UkvxbpWcRe32fh9gnq8 8Nlbs59u/0uPb/AH7wbqNFKVAnehUPtJfbFzPE3ydDyaORzFaiXjvAbysZlOfhr3pK+2gPv5k/D Khh4dJYPOGQMUJTqxXf4sGK7O2gNYxL3ZiTnudG4/ALWUj+dhISWtIxPeL6HlusJO1SCTdOfFV1 jKJu4vune7MQHwTRL8rrt9aJ+mlO/yRly6L+bn9YFSulBGvThAiF6CNsqWOjM2eqhdu8k2rfOkp pvr8LoXhanqxNV2unxmMIZp44S1nXOZVsGsxWKzUi6YqGg1TM7o3ynexi2Dq98cIUoJbkI3A3dC R8FpJFs1oseVrATqH8Zh/dhePkJKNlZurATea9Imsfw13h6XAqLMBiY8yWr9ik7YnBYnA+jAR1X VofgOxjIXtqfhtUe+qQ== X-Authority-Analysis: v=2.4 cv=fsfsol4f c=1 sm=1 tr=0 ts=69e200a1 cx=c_pps a=3WNzaoukacrqR9RwcOSAdA==:117 a=3WNzaoukacrqR9RwcOSAdA==:17 a=IkcTkHD0fZMA:10 a=A5OVakUREuEA:10 a=VkNPw1HP01LnGYTKEx00:22 a=0sLvza09kfJOxVLZPwjg:22 a=Z0pTeXoby7EwIRygza74:22 a=gAnH3GRIAAAA:8 a=VwQbUJbxAAAA:8 a=hYaNXiyfE8bdEU5phHsA:9 a=QEXdDO2ut3YA:10 X-Proofpoint-GUID: XbpAJSmkopRd4NC32ZSTfV7W0H5b0t98 X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1143,Hydra:6.1.51,FMLib:17.12.100.49 definitions=2026-04-16_04,2026-04-16_03,2025-10-01_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 clxscore=1015 impostorscore=0 adultscore=0 malwarescore=0 priorityscore=1501 phishscore=0 lowpriorityscore=0 spamscore=0 bulkscore=0 suspectscore=0 classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0 reason=mlx scancount=1 engine=8.22.0-2604070000 definitions=main-2604170096 Add driver for the LTC3220 18-channel LED driver with I2C interface, individual brightness control, and hardware-assisted blink/gradation features. Signed-off-by: Edelweise Escala --- MAINTAINERS | 1 + drivers/leds/Kconfig | 12 ++ drivers/leds/Makefile | 1 + drivers/leds/leds-ltc3220.c | 418 ++++++++++++++++++++++++++++++++++++++++= ++++ 4 files changed, 432 insertions(+) diff --git a/MAINTAINERS b/MAINTAINERS index 5c10cc3e3022..7467537938bf 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -14961,6 +14961,7 @@ L: linux-leds@vger.kernel.org S: Maintained W: https://ez.analog.com/linux-software-drivers F: Documentation/devicetree/bindings/leds/adi,ltc3220.yaml +F: drivers/leds/leds-ltc3220.c =20 LTC4282 HARDWARE MONITOR DRIVER M: Nuno Sa diff --git a/drivers/leds/Kconfig b/drivers/leds/Kconfig index 597d7a79c988..f00cdc11c978 100644 --- a/drivers/leds/Kconfig +++ b/drivers/leds/Kconfig @@ -1001,6 +1001,18 @@ config LEDS_ST1202 Say Y to enable support for LEDs connected to LED1202 LED driver chips accessed via the I2C bus. =20 +config LEDS_LTC3220 + tristate "LED Driver for Analog Devices Inc. LTC3220" + depends on I2C && LEDS_CLASS + help + Say Y to enable support for the Analog Devices LTC3220 + 18-channel LED controller with I2C interface. + The driver supports individual LED brightness control (64 steps), + hardware-assisted blinking and gradation effects. + + To compile this driver as a module, choose M here: the module will + be called leds-ltc3220. + config LEDS_TPS6105X tristate "LED support for TI TPS6105X" depends on LEDS_CLASS diff --git a/drivers/leds/Makefile b/drivers/leds/Makefile index 8fdb45d5b439..5301568d9e00 100644 --- a/drivers/leds/Makefile +++ b/drivers/leds/Makefile @@ -61,6 +61,7 @@ obj-$(CONFIG_LEDS_LP8788) +=3D leds-lp8788.o obj-$(CONFIG_LEDS_LP8860) +=3D leds-lp8860.o obj-$(CONFIG_LEDS_LP8864) +=3D leds-lp8864.o obj-$(CONFIG_LEDS_LT3593) +=3D leds-lt3593.o +obj-$(CONFIG_LEDS_LTC3220) +=3D leds-ltc3220.o obj-$(CONFIG_LEDS_MAX5970) +=3D leds-max5970.o obj-$(CONFIG_LEDS_MAX77650) +=3D leds-max77650.o obj-$(CONFIG_LEDS_MAX77705) +=3D leds-max77705.o diff --git a/drivers/leds/leds-ltc3220.c b/drivers/leds/leds-ltc3220.c new file mode 100644 index 000000000000..5e1f994cc35b --- /dev/null +++ b/drivers/leds/leds-ltc3220.c @@ -0,0 +1,418 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * LTC3220 18-Channel LED Driver + * + * Copyright 2026 Analog Devices Inc. + * + * Author: Edelweise Escala + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +/* LTC3220 Registers */ +#define LTC3220_COMMAND_REG 0x00 +#define LTC3220_QUICK_WRITE_MASK BIT(0) +#define LTC3220_SHUTDOWN_MASK BIT(3) + +#define LTC3220_ULED_REG(x) (0x01 + (x)) +#define LTC3220_LED_CURRENT_MASK GENMASK(5, 0) +#define LTC3220_LED_MODE_MASK GENMASK(7, 6) + +#define LTC3220_GRAD_BLINK_REG 0x13 +#define LTC3220_GRADATION_MASK GENMASK(2, 0) +#define LTC3220_GRADATION_DIRECTION_MASK BIT(0) +#define LTC3220_GRADATION_PERIOD_MASK GENMASK(2, 1) +#define LTC3220_BLINK_MASK GENMASK(4, 3) + +#define LTC3220_NUM_LEDS 18 + +#define LTC3220_GRADATION_START_VALUE 128 +#define LTC3220_GRADATION_RAMP_TIME_240MS 240 +#define LTC3220_GRADATION_RAMP_TIME_480MS 480 + +#define LTC3220_BLINK_ON_156MS 156 +#define LTC3220_BLINK_ON_625MS 625 +#define LTC3220_BLINK_PERIOD_1250MS 1250 +#define LTC3220_BLINK_PERIOD_2500MS 2500 + +#define LTC3220_BLINK_SHORT_ON_TIME BIT(0) +#define LTC3220_BLINK_LONG_PERIOD BIT(1) + +enum ltc3220_blink_mode { + LTC3220_BLINK_MODE_625MS_1250MS, + LTC3220_BLINK_MODE_156MS_1250MS, + LTC3220_BLINK_MODE_625MS_2500MS, + LTC3220_BLINK_MODE_156MS_2500MS +}; + +enum ltc3220_gradation_mode { + LTC3220_GRADATION_MODE_DISABLED, + LTC3220_GRADATION_MODE_240MS_RAMP_TIME, + LTC3220_GRADATION_MODE_480MS_RAMP_TIME, + LTC3220_GRADATION_MODE_960MS_RAMP_TIME +}; + +static const struct regmap_config ltc3220_regmap_config =3D { + .reg_bits =3D 8, + .val_bits =3D 8, + .max_register =3D LTC3220_GRAD_BLINK_REG, +}; + +struct ltc3220_uled_cfg { + struct ltc3220_state *ltc3220_state; + struct led_classdev led_cdev; + u8 reg_value; + u8 led_index; +}; + +struct ltc3220_state { + struct ltc3220_uled_cfg uled_cfg[LTC3220_NUM_LEDS]; + struct regmap *regmap; + bool is_aggregated; +}; + +static int ltc3220_shutdown(struct ltc3220_state *ltc3220_state) +{ + return regmap_update_bits(ltc3220_state->regmap, LTC3220_COMMAND_REG, + LTC3220_SHUTDOWN_MASK, LTC3220_SHUTDOWN_MASK); +} + +static int ltc3220_resume_from_shutdown(struct ltc3220_state *ltc3220_stat= e) +{ + return regmap_update_bits(ltc3220_state->regmap, LTC3220_COMMAND_REG, + LTC3220_SHUTDOWN_MASK, 0); +} + +/* + * Set LED brightness and mode. + * The brightness value determines both the LED current and operating mode: + * 0-63: Normal mode - LED current from 0-63 (off to full brightness) + * 64-127: Blink mode - LED blinks with current level (brightness - 64) + * 128-191: Gradation mode - LED gradually changes brightness (brightness = - 128) + * 192-255: GPO mode - LED operates as general purpose output (brightness = - 192) + */ +static int ltc3220_set_led_data(struct led_classdev *led_cdev, + enum led_brightness brightness) +{ + struct ltc3220_state *ltc3220_state; + struct ltc3220_uled_cfg *uled_cfg; + int ret; + int i; + + uled_cfg =3D container_of(led_cdev, struct ltc3220_uled_cfg, led_cdev); + ltc3220_state =3D uled_cfg->ltc3220_state; + + ret =3D regmap_write(ltc3220_state->regmap, LTC3220_ULED_REG(uled_cfg->le= d_index), + brightness); + if (ret < 0) + return ret; + + uled_cfg->reg_value =3D brightness; + + /* + * When aggregated LED mode is enabled, writing to LED 1 updates all + * LEDs simultaneously via quick-write mode. Update cached values for + * all LEDs to reflect the synchronized state. + * See Documentation/devicetree/bindings/leds/adi,ltc3220.yaml for how + * to configure aggregated LED mode. + */ + if (ltc3220_state->is_aggregated && uled_cfg->led_index =3D=3D 0) { + for (i =3D 0; i < LTC3220_NUM_LEDS; i++) + ltc3220_state->uled_cfg[i].reg_value =3D brightness; + } + + return 0; +} + +static enum led_brightness ltc3220_get_led_data(struct led_classdev *led_c= dev) +{ + struct ltc3220_uled_cfg *uled_cfg =3D container_of(led_cdev, + struct ltc3220_uled_cfg, led_cdev); + + return uled_cfg->reg_value; +} + +/* + * LTC3220 pattern support for hardware-assisted breathing/gradation. + * The hardware supports 3 gradation ramp time 240ms, 480ms, 960ms) + * and can ramp up or down. + * + * Pattern array interpretation: + * pattern[0].brightness =3D start brightness (0-63) + * pattern[0].delta_t =3D ramp time in milliseconds + * pattern[1].brightness =3D end brightness (0-63) + * pattern[1].delta_t =3D (optional, can be 0 or same as pattern[0].delt= a_t) + */ +static int ltc3220_pattern_set(struct led_classdev *led_cdev, + struct led_pattern *pattern, + u32 len, int repeat) +{ + struct ltc3220_uled_cfg *uled_cfg =3D container_of(led_cdev, struct ltc32= 20_uled_cfg, + led_cdev); + struct ltc3220_state *ltc3220_state =3D uled_cfg->ltc3220_state; + u8 gradation_period; + u8 start_brightness; + u8 end_brightness; + u8 reg_val; + bool is_increasing; + int ret; + + if (len !=3D 2) + return -EINVAL; + + start_brightness =3D pattern[0].brightness & LTC3220_LED_CURRENT_MASK; + end_brightness =3D pattern[1].brightness & LTC3220_LED_CURRENT_MASK; + + is_increasing =3D end_brightness > start_brightness; + + if (pattern[0].delta_t =3D=3D 0) + gradation_period =3D LTC3220_GRADATION_MODE_DISABLED; + else if (pattern[0].delta_t <=3D LTC3220_GRADATION_RAMP_TIME_240MS) + gradation_period =3D LTC3220_GRADATION_MODE_240MS_RAMP_TIME; + else if (pattern[0].delta_t <=3D LTC3220_GRADATION_RAMP_TIME_480MS) + gradation_period =3D LTC3220_GRADATION_MODE_480MS_RAMP_TIME; + else + gradation_period =3D LTC3220_GRADATION_MODE_960MS_RAMP_TIME; + + reg_val =3D FIELD_PREP(LTC3220_GRADATION_PERIOD_MASK, gradation_period); + reg_val |=3D FIELD_PREP(LTC3220_GRADATION_DIRECTION_MASK, is_increasing); + + ret =3D regmap_update_bits(ltc3220_state->regmap, LTC3220_GRAD_BLINK_REG, + LTC3220_GRADATION_MASK, reg_val); + if (ret < 0) + return ret; + + ret =3D ltc3220_set_led_data(led_cdev, start_brightness); + if (ret < 0) + return ret; + + return ltc3220_set_led_data(led_cdev, LTC3220_GRADATION_START_VALUE + end= _brightness); +} + +static int ltc3220_pattern_clear(struct led_classdev *led_cdev) +{ + struct ltc3220_uled_cfg *uled_cfg =3D container_of(led_cdev, struct ltc32= 20_uled_cfg, + led_cdev); + struct ltc3220_state *ltc3220_state =3D uled_cfg->ltc3220_state; + + return regmap_update_bits(ltc3220_state->regmap, LTC3220_GRAD_BLINK_REG, + LTC3220_GRADATION_MASK, 0); +} + +/* + * LTC3220 has a global blink configuration that affects all LEDs. + * This implementation allows per-LED blink requests, but the blink timing + * will be shared across all LEDs. The delay values are mapped to the + * hardware's discrete blink rates. + */ +static int ltc3220_blink_set(struct led_classdev *led_cdev, + unsigned long *delay_on, + unsigned long *delay_off) +{ + struct ltc3220_uled_cfg *uled_cfg =3D container_of(led_cdev, struct ltc32= 20_uled_cfg, + led_cdev); + struct ltc3220_state *ltc3220_state =3D uled_cfg->ltc3220_state; + u8 blink_mode =3D 0; + + if (*delay_on <=3D LTC3220_BLINK_ON_156MS) + blink_mode =3D LTC3220_BLINK_SHORT_ON_TIME; + + if (*delay_on + *delay_off > LTC3220_BLINK_PERIOD_1250MS) + blink_mode |=3D LTC3220_BLINK_LONG_PERIOD; + + switch (blink_mode) { + case LTC3220_BLINK_MODE_625MS_1250MS: + *delay_on =3D LTC3220_BLINK_ON_625MS; + *delay_off =3D LTC3220_BLINK_PERIOD_1250MS - LTC3220_BLINK_ON_625MS; + break; + case LTC3220_BLINK_MODE_156MS_1250MS: + *delay_on =3D LTC3220_BLINK_ON_156MS; + *delay_off =3D LTC3220_BLINK_PERIOD_1250MS - LTC3220_BLINK_ON_156MS; + break; + case LTC3220_BLINK_MODE_625MS_2500MS: + *delay_on =3D LTC3220_BLINK_ON_625MS; + *delay_off =3D LTC3220_BLINK_PERIOD_2500MS - LTC3220_BLINK_ON_625MS; + break; + case LTC3220_BLINK_MODE_156MS_2500MS: + *delay_on =3D LTC3220_BLINK_ON_156MS; + *delay_off =3D LTC3220_BLINK_PERIOD_2500MS - LTC3220_BLINK_ON_156MS; + break; + } + + return regmap_update_bits(ltc3220_state->regmap, LTC3220_GRAD_BLINK_REG, + LTC3220_BLINK_MASK, blink_mode); +} + +static void ltc3220_reset_gpio_action(void *data) +{ + struct gpio_desc *reset_gpio =3D data; + + gpiod_set_value_cansleep(reset_gpio, 1); +} + +static int ltc3220_reset(struct ltc3220_state *ltc3220_state, struct i2c_c= lient *client) +{ + struct gpio_desc *reset_gpio; + int ret; + int i; + + reset_gpio =3D devm_gpiod_get_optional(&client->dev, "reset", GPIOD_OUT_H= IGH); + if (IS_ERR(reset_gpio)) + return dev_err_probe(&client->dev, PTR_ERR(reset_gpio), "Failed on reset= GPIO\n"); + + if (reset_gpio) { + gpiod_set_value_cansleep(reset_gpio, 0); + + return devm_add_action_or_reset(&client->dev, ltc3220_reset_gpio_action, + reset_gpio); + } + + ret =3D regmap_write(ltc3220_state->regmap, LTC3220_COMMAND_REG, 0); + if (ret < 0) + return ret; + + for (i =3D 0; i < LTC3220_NUM_LEDS; i++) { + ret =3D regmap_write(ltc3220_state->regmap, LTC3220_ULED_REG(i), 0); + if (ret < 0) + return ret; + } + + return regmap_write(ltc3220_state->regmap, LTC3220_GRAD_BLINK_REG, 0); +} + +static int ltc3220_suspend(struct device *dev) +{ + struct ltc3220_state *ltc3220_state =3D i2c_get_clientdata(to_i2c_client(= dev)); + + return ltc3220_shutdown(ltc3220_state); +} + +static int ltc3220_resume(struct device *dev) +{ + struct ltc3220_state *ltc3220_state =3D i2c_get_clientdata(to_i2c_client(= dev)); + + return ltc3220_resume_from_shutdown(ltc3220_state); +} + +static DEFINE_SIMPLE_DEV_PM_OPS(ltc3220_pm_ops, ltc3220_suspend, ltc3220_r= esume); + +static int ltc3220_probe(struct i2c_client *client) +{ + struct ltc3220_state *ltc3220_state; + bool aggregated_led_found =3D false; + int num_leds =3D 0; + u8 led_index =3D 0; + int ret; + + ltc3220_state =3D devm_kzalloc(&client->dev, sizeof(*ltc3220_state), GFP_= KERNEL); + if (!ltc3220_state) + return -ENOMEM; + + ltc3220_state->regmap =3D devm_regmap_init_i2c(client, <c3220_regmap_co= nfig); + if (IS_ERR(ltc3220_state->regmap)) + return dev_err_probe(&client->dev, PTR_ERR(ltc3220_state->regmap), + "Failed to initialize regmap\n"); + + i2c_set_clientdata(client, ltc3220_state); + + ret =3D ltc3220_reset(ltc3220_state, client); + if (ret) + return dev_err_probe(&client->dev, ret, "Failed to reset device\n"); + + device_for_each_child_node_scoped(&client->dev, child) { + struct led_init_data init_data =3D {}; + struct ltc3220_uled_cfg *led; + u32 source; + + ret =3D fwnode_property_read_u32(child, "reg", &source); + if (ret) + return dev_err_probe(&client->dev, ret, "Couldn't read LED address\n"); + + if (!source || source > LTC3220_NUM_LEDS) + return dev_err_probe(&client->dev, -EINVAL, "LED address out of range\n= "); + + init_data.fwnode =3D child; + init_data.devicename =3D "ltc3220"; + + if (fwnode_property_present(child, "led-sources")) { + if (source !=3D 1) + return dev_err_probe(&client->dev, -EINVAL, + "Aggregated LED out of range\n"); + + if (aggregated_led_found) + return dev_err_probe(&client->dev, -EINVAL, + "One Aggregated LED only\n"); + + aggregated_led_found =3D true; + ltc3220_state->is_aggregated =3D true; + + ret =3D regmap_update_bits(ltc3220_state->regmap, + LTC3220_COMMAND_REG, + LTC3220_QUICK_WRITE_MASK, + LTC3220_QUICK_WRITE_MASK); + if (ret < 0) + return dev_err_probe(&client->dev, ret, + "Failed to set quick write mode\n"); + } + + num_leds++; + + /* LED node reg/index/address goes from 1 to 18 */ + led_index =3D source - 1; + led =3D <c3220_state->uled_cfg[led_index]; + led->led_index =3D led_index; + led->reg_value =3D 0; + led->ltc3220_state =3D ltc3220_state; + led->led_cdev.brightness_set_blocking =3D ltc3220_set_led_data; + led->led_cdev.brightness_get =3D ltc3220_get_led_data; + led->led_cdev.max_brightness =3D 255; + led->led_cdev.blink_set =3D ltc3220_blink_set; + led->led_cdev.pattern_set =3D ltc3220_pattern_set; + led->led_cdev.pattern_clear =3D ltc3220_pattern_clear; + + ret =3D devm_led_classdev_register_ext(&client->dev, &led->led_cdev, &in= it_data); + if (ret) + return dev_err_probe(&client->dev, ret, "Failed to register LED class\n= "); + } + + /* + * Aggregated LED mode uses hardware quick-write to control all 18 LEDs + * simultaneously. This is mutually exclusive with individual LED control. + * See Documentation/devicetree/bindings/leds/adi,ltc3220.yaml for details + * on how to configure aggregated LED mode. + */ + if (aggregated_led_found && num_leds > 1) + return dev_err_probe(&client->dev, -EINVAL, + "Aggregated LED must be the only LED node\n"); + + return 0; +} + +static const struct of_device_id ltc3220_of_match[] =3D { + { .compatible =3D "adi,ltc3220" }, + { } +}; +MODULE_DEVICE_TABLE(of, ltc3220_of_match); + +static struct i2c_driver ltc3220_led_driver =3D { + .driver =3D { + .name =3D "ltc3220", + .of_match_table =3D ltc3220_of_match, + .pm =3D pm_sleep_ptr(<c3220_pm_ops), + }, + .probe =3D ltc3220_probe, +}; +module_i2c_driver(ltc3220_led_driver); + +MODULE_AUTHOR("Edelweise Escala "); +MODULE_DESCRIPTION("LED driver for LTC3220 controllers"); +MODULE_LICENSE("GPL"); --=20 2.43.0