From nobody Thu Apr 2 17:16:00 2026 Received: from mail-wm1-f51.google.com (mail-wm1-f51.google.com [209.85.128.51]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 2EE6938F647 for ; Fri, 27 Mar 2026 11:48:54 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.128.51 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1774612135; cv=none; b=P2rgdPBI2B1UbViG3kGSgtjrC2g9415mnYLH+L62DVFWOjL/k/Jxz6gmJxMrMu9D35zohrHkD1XSxhVOARufkbElt45LKtOszN4FjlSaurzZ8avw1u/1XTiEMNbY6dOoIzCrelOx3hvrDeMOY1R0mIt/4YtcUlW3MreCnYU6/aI= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1774612135; c=relaxed/simple; bh=sp/IhDBmUKnNkZq4UW3TtZjgx9RAlyfRMXoZdagEuIg=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=rCNtBXKaQN4M8VXGwJZSrD9GVgmGb/3F0Qr7SOrzBtIVR1+7+qs51s4xF8kA0/QMIB+2aNDamUynsiYn4a6iFBYlOYukKxbeYl/zccBpgm+f4fKsXa4EMV8fB9aEssS8j2ZOq/5wv8Md7jzbrihjz2l9WzEYPtJ4HuRBVyNJUPY= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=huvlQWQO; arc=none smtp.client-ip=209.85.128.51 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="huvlQWQO" Received: by mail-wm1-f51.google.com with SMTP id 5b1f17b1804b1-486fd3a577eso17939535e9.1 for ; Fri, 27 Mar 2026 04:48:53 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20251104; t=1774612132; x=1775216932; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=Hmqha9k/Jw7r6pvW2ms6JnuZxlOdkxkRhbawPY0Y7FI=; b=huvlQWQObB5l7oFaJ8JSkM0FHitiZiQktq5euRBTWQIVCdolbTdiiBcPEPUd2fUMDO TlqIk87sNpXpdqL0YiKdI3fox+vwyI0+q02+C8XclhYPwEcAwk0NSRuVYqUx5wjqsKWH tFHJOUMqtYKyuXnYV8bcKCCggx2seP7VxtYe34BMl+YtqaBfjFan5PtXtYJ0TQ0l30kN hNnl0Dsqb2QkE61oXPVEg9FiEpSv63xUEBENgGEcS2kzsTgK/mxJ1ltyjECAj6buTdPY rPb6nMF+gRB13x+cySXNQoBhgXVPE7sOxNi15Kh77WLEFSj2EtehG/vLh+Oo7mMRMMmL p0JA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20251104; t=1774612132; x=1775216932; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from :to:cc:subject:date:message-id:reply-to; bh=Hmqha9k/Jw7r6pvW2ms6JnuZxlOdkxkRhbawPY0Y7FI=; b=Vqs/lc7w/zJCwDLHRvK1WQ4CoQq+ezi9Yv5AnyjRm1aUQgqrPgT6WlqyXmrvDKdXzZ kyh14jT1YLdiWIJSNd6GVkafYTArIkpKcNb6nBAw4R7hwAY/IPsBpYIHwrNDcuEyvwUU mOYpv9bhmmLDmyZIpJHn6BHsfc9bvpgTMBL/rS+cycD74hH6NA55w3xtBztQgWtg12Eq KwY7sn5LslHu6bt7jvK9vnMbFR70BTMQsU9UI4OlMpo5cJt68JB7Hya3N/R+ZtZDOOUm mYxoDaPCm8yBAWOSGEk2iy1i4eNmmruNUVf5Uwcan4K4OjEnuU5h6MvsIu+++WtfkAHl 4CSw== X-Forwarded-Encrypted: i=1; AJvYcCXamWat8zqY9mlQAF0NdtLE5iUd+E5arKAI6d0ZEZHOa0nZbkkFMaq/iYZxjPIrGLhNgRn9FtgXBu0GsC8=@vger.kernel.org X-Gm-Message-State: AOJu0Yxq8XKW3Si6alV+h8SeWk649OU+7ggnCTsbHqsWHn05my3ygazW ADQDtMjTOgBmr7ejv9MyA9N3xGzBHRNaXD9K/x0XSKT3o306jmd/q3h8 X-Gm-Gg: ATEYQzyBcSFU4Is44OjmAI8B36d1aOW9I6TuP6+6kRi80cFSswSQTnoWBC8HFo/0KRn TNq/trxM6iBm2SXLwNLk76MyguYWdmkmDRY3jlIhnohrgQqJhup4fQBoGPzRSHBO2Tru27ONU3m pwdl8P8G1MUbC0T6b3evUnNK8dXEtqjvojtC1w07p0MbjFBBI0RYnNTkK4Srl/qQd0754hAYELj gxbzxu9v1ssKDMaIihvkVv0fgQt10uvzGLVMNTG8BrnBLgBKHQTpbHzqiFxvcbmj0JLseeT9hJJ aNw7Vjj6fFnBwwJw/xtMdB0Zok87gKAaqIBD/wMz6Tz45xdsYHW26kBtl9JJYj1CjIdN4FZRXv9 NpP7Eb3V5w7mdTrN3yDgwJETjAEVuMSSX1EGljFXL0AwS/Cl9wkL757JjIABoYLZtj88skonr7g IZ2M7Qk6a2NE8pJhTTO+OANRnZkpf0vxZbpzAFf67zX0Fz0EssLrdECJQRVPXdvx3H3Xpt6Ajc0 AIQIS8zrXCViY+g65WNcZLNnw== X-Received: by 2002:a05:600c:6287:b0:485:3b5b:eb8 with SMTP id 5b1f17b1804b1-48727ef6617mr34445785e9.26.1774612132393; Fri, 27 Mar 2026 04:48:52 -0700 (PDT) Received: from iris-Ian.fritz.box (p200300eb5f28a7005a7787565d4257d0.dip0.t-ipconnect.de. [2003:eb:5f28:a700:5a77:8756:5d42:57d0]) by smtp.gmail.com with ESMTPSA id 5b1f17b1804b1-48722d49c18sm90506115e9.14.2026.03.27.04.48.50 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 27 Mar 2026 04:48:51 -0700 (PDT) From: iansdannapel@gmail.com To: linux-fpga@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Cc: mdf@kernel.org, yilun.xu@intel.com, trix@redhat.com, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, neil.armstrong@linaro.org, heiko@sntech.de, marex@nabladev.com, prabhakar.mahadev-lad.rj@bp.renesas.com, dev@kael-k.io, Ian Dannapel Subject: [PATCH v6 2/3] dt-bindings: fpga: Add Efinix SPI programming bindings Date: Fri, 27 Mar 2026 12:48:40 +0100 Message-ID: <20260327114842.1300284-3-iansdannapel@gmail.com> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20260327114842.1300284-1-iansdannapel@gmail.com> References: <20260327114842.1300284-1-iansdannapel@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" From: Ian Dannapel Add device tree bindings documentation for configuring Efinix FPGA using serial SPI passive programming mode. Signed-off-by: Ian Dannapel --- .../bindings/fpga/efinix,trion-config.yaml | 96 +++++++++++++++++++ 1 file changed, 96 insertions(+) create mode 100644 Documentation/devicetree/bindings/fpga/efinix,trion-con= fig.yaml diff --git a/Documentation/devicetree/bindings/fpga/efinix,trion-config.yam= l b/Documentation/devicetree/bindings/fpga/efinix,trion-config.yaml new file mode 100644 index 000000000000..7e84397e242c --- /dev/null +++ b/Documentation/devicetree/bindings/fpga/efinix,trion-config.yaml @@ -0,0 +1,96 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/fpga/efinix,trion-config.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Efinix SPI FPGA Manager + +maintainers: + - Ian Dannapel + +description: | + Efinix FPGAs (Trion, Topaz, and Titanium families) support loading bitst= reams + through "SPI Passive Mode". + Additional pin hogs for bus width configuration should be set + elsewhere, if necessary. + + References: + - https://www.efinixinc.com/docs/an006-configuring-trion-fpgas-v6.3.pdf + - https://www.efinixinc.com/docs/an033-configuring-titanium-fpgas-v2.8.p= df + - https://www.efinixinc.com/docs/an061-configuring-topaz-fpgas-v1.1.pdf + +allOf: + - $ref: /schemas/spi/spi-peripheral-props.yaml# + +properties: + compatible: + oneOf: + - items: + - enum: + - efinix,titanium-config + - efinix,topaz-config + - const: efinix,trion-config + - const: efinix,trion-config + + spi-cpha: true + + spi-cpol: true + + spi-max-frequency: + maximum: 25000000 + + reg: + maxItems: 1 + + reset-gpios: + description: + reset and re-configuration trigger pin (low active) + maxItems: 1 + + cdone-gpios: + description: + optional configuration done status pin (high active) + maxItems: 1 + +required: + - compatible + - reg + - reset-gpios + +unevaluatedProperties: false + +examples: + - | + #include + spi { + #address-cells =3D <1>; + #size-cells =3D <0>; + cs-gpios =3D <&gpio5 13 GPIO_ACTIVE_LOW>; + fpga-mgr@0 { + compatible =3D "efinix,trion-config"; + reg =3D <0>; + spi-max-frequency =3D <25000000>; + spi-cpha; + spi-cpol; + reset-gpios =3D <&gpio4 17 GPIO_ACTIVE_LOW>; + cdone-gpios =3D <&gpio0 9 GPIO_ACTIVE_HIGH>; + }; + }; + - | + #include + spi { + #address-cells =3D <1>; + #size-cells =3D <0>; + cs-gpios =3D <&gpio5 13 GPIO_ACTIVE_LOW>; + fpga-mgr@0 { + compatible =3D "efinix,titanium-config", "efinix,trion-config"; + reg =3D <0>; + spi-max-frequency =3D <25000000>; + spi-cpha; + spi-cpol; + reset-gpios =3D <&gpio4 17 GPIO_ACTIVE_LOW>; + cdone-gpios =3D <&gpio0 9 GPIO_ACTIVE_HIGH>; + }; + }; +... --=20 2.43.0