From nobody Mon Apr 6 10:45:06 2026 Received: from s106b.cyber-folks.pl (s106b.cyber-folks.pl [195.78.66.88]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id C9D72271443; Thu, 19 Mar 2026 17:19:07 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=195.78.66.88 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1773940751; cv=none; b=IXJ17UrsIIAfU7A1BT9MpMGtk6c8yBIYhN2yzFapiWqR+DVOHSRCQmCIsu1tTXFVJeUOAVAJg9GqbJHvX9U4e+ZW4UdQF2JnI41aeumae3YdxwVERhIqGu506O87XPtvYekRjNbMgoJORBZ7Ng0joEe8kuubndMHhkDDLs9Guzk= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1773940751; c=relaxed/simple; bh=MCualDDM0CrtAjEu6nS8YXWUyJA/m2CFOAbn64dQtLk=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=d8dnvSJoZPkE7QkU17Z3EGV2pZEuPxT8jrH/lxScCqgFZg41o/btkI9T2u82q55ptvCZn8GMnCcdFtPE3FnBn0XuuVaqNpSwQehwdU/7q6IkW4VfX9YJ+/VumwHqXhjUtHsLJEEqE2JAsRPSxLYT1WI8vmuUEt2oK9C2CTGN0AI= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=mmpsystems.pl; spf=pass smtp.mailfrom=mmpsystems.pl; dkim=pass (2048-bit key) header.d=mmpsystems.pl header.i=@mmpsystems.pl header.b=tOBEvw+K; arc=none smtp.client-ip=195.78.66.88 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=mmpsystems.pl Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=mmpsystems.pl Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=mmpsystems.pl header.i=@mmpsystems.pl header.b="tOBEvw+K" DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=mmpsystems.pl; s=x; h=Cc:To:In-Reply-To:References:Message-Id: Content-Transfer-Encoding:Content-Type:MIME-Version:Subject:Date:From:Sender: Reply-To:Content-ID:Content-Description:Resent-Date:Resent-From:Resent-Sender :Resent-To:Resent-Cc:Resent-Message-ID:List-Id:List-Help:List-Unsubscribe: List-Subscribe:List-Post:List-Owner:List-Archive; bh=Xg/mnu7I7IJvWW0qhOQme8iuRstD8Ii4BPgAuyaVWJg=; b=tOBEvw+Kh7ARx4ZlCcCJ3+awWU Nz2tQojK7eE5aJ2ckjhtbBqnh2xk0uPnHa+3bVTAouDwyx/kecPN4TrhFkAlvN0JuhyFGQ38ICBzf 7q1/NFbbYQt2CsvVml3jlS85nt0klnQlaZEOW+ArGzlW5HVDNUftmGkojhhuh9CYwjEom60wdCZMi jJ9hkjgqJSo3ozZ9DU/00mhspH94NmSAq+f2mSh4LIfjvzkgH2LoNOxBQ1Y7KXd1BBRZpoOIJFPVI Hlns++WVxdvvnLcerFTaG3LWENwm/f0AYbCfs0N4EgWiKtJAy8hfEnmsDhcKBDPqcQu5DVt2ORzqD 3oHlP5VQ==; Received: from user-5-173-16-20.play-internet.pl ([5.173.16.20] helo=localhost) by s106.cyber-folks.pl with esmtpsa (TLS1.3) tls TLS_AES_256_GCM_SHA384 (Exim 4.98.2) (envelope-from ) id 1w3H1U-0000000HM5T-3yI0; Thu, 19 Mar 2026 18:19:05 +0100 From: michal.piekos@mmpsystems.pl Date: Thu, 19 Mar 2026 18:19:02 +0100 Subject: [PATCH v5 1/2] pinctrl: sunxi: pass down flags to pinctrl routines Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20260319-rc2-boot-hang-v5-1-092834a882b1@mmpsystems.pl> References: <20260319-rc2-boot-hang-v5-0-092834a882b1@mmpsystems.pl> In-Reply-To: <20260319-rc2-boot-hang-v5-0-092834a882b1@mmpsystems.pl> To: Linus Walleij , Chen-Yu Tsai , Jernej Skrabec , Samuel Holland Cc: linux-gpio@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-sunxi@lists.linux.dev, linux-kernel@vger.kernel.org, Andre Przywara , Michal Piekos X-Mailer: b4 0.13.0 X-Developer-Signature: v=1; a=ed25519-sha256; t=1773940742; l=5959; i=michal.piekos@mmpsystems.pl; s=20260301; h=from:subject:message-id; bh=KC5kq2NE81d17FdIOaVBMl+fCAZk5Nuo1PIQ2aSr9rI=; b=v5RMFVx7t/BE6g+KBpTjCCj6Pd5NgYkgd0ucvTjTid2ZYbSczZO3HQirbxucQoD3BGn3A54/z zsr/l1R7UMOA0Y0T13vMWB9USu6fK0dY2xsUfmP15N+xcFTUPgIjboY X-Developer-Key: i=michal.piekos@mmpsystems.pl; a=ed25519; pk=Aixyx03If7ZDamiKKN0lsa+0mtA+WjIuIf2ZQVYNBqg= X-Authenticated-Id: michal.piekos@mmpsystems.pl From: Andre Przywara Recent changes in the Allwinner pinctrl/GPIO IP made us add some quirks, which the new SoCs (A523 family) need to use. We now have a comfortable "flags" field on the per-SoC setup side, to tag those quirks we need, but were translating those flag bits into specific fields for runtime use, in the init routine. Now the newest Allwinner GPIO IP adds even more quirks and exceptions, some of a boolean nature. To avoid inventing various new boolean flags for the runtime struct sunxi_pinctrl, let's just directly pass on the flags variable used by the setup code, so runtime can check for those various quirk bits directly. Rename the "variant" member to "flags", and directly copy the value from the setup code into there. Move the variant masking from the init routine to the functions which actually use the "variant" value. This mostly paves the way for the new A733 IP generation, which needs more quirks to be checked at runtime. Signed-off-by: Andre Przywara Signed-off-by: Michal Piekos Reviewed-by: Chen-Yu Tsai --- drivers/pinctrl/sunxi/pinctrl-sunxi.c | 23 ++++++++++++++--------- drivers/pinctrl/sunxi/pinctrl-sunxi.h | 2 +- 2 files changed, 15 insertions(+), 10 deletions(-) diff --git a/drivers/pinctrl/sunxi/pinctrl-sunxi.c b/drivers/pinctrl/sunxi/= pinctrl-sunxi.c index c990b6118172..685b79fc0bf8 100644 --- a/drivers/pinctrl/sunxi/pinctrl-sunxi.c +++ b/drivers/pinctrl/sunxi/pinctrl-sunxi.c @@ -157,6 +157,7 @@ sunxi_pinctrl_desc_find_function_by_name(struct sunxi_p= inctrl *pctl, const char *pin_name, const char *func_name) { + unsigned long variant =3D pctl->flags & SUNXI_PINCTRL_VARIANT_MASK; int i; =20 for (i =3D 0; i < pctl->desc->npins; i++) { @@ -168,7 +169,7 @@ sunxi_pinctrl_desc_find_function_by_name(struct sunxi_p= inctrl *pctl, while (func->name) { if (!strcmp(func->name, func_name) && (!func->variant || - func->variant & pctl->variant)) + func->variant & variant)) return func; =20 func++; @@ -209,6 +210,8 @@ sunxi_pinctrl_desc_find_function_by_pin_and_mux(struct = sunxi_pinctrl *pctl, const u16 pin_num, const u8 muxval) { + unsigned long variant =3D pctl->flags & SUNXI_PINCTRL_VARIANT_MASK; + for (unsigned int i =3D 0; i < pctl->desc->npins; i++) { const struct sunxi_desc_pin *pin =3D pctl->desc->pins + i; struct sunxi_desc_function *func =3D pin->functions; @@ -216,7 +219,7 @@ sunxi_pinctrl_desc_find_function_by_pin_and_mux(struct = sunxi_pinctrl *pctl, if (pin->pin.number !=3D pin_num) continue; =20 - if (pin->variant && !(pctl->variant & pin->variant)) + if (pin->variant && !(variant & pin->variant)) continue; =20 while (func->name) { @@ -1338,6 +1341,7 @@ static int sunxi_pinctrl_add_function(struct sunxi_pi= nctrl *pctl, static int sunxi_pinctrl_build_state(struct platform_device *pdev) { struct sunxi_pinctrl *pctl =3D platform_get_drvdata(pdev); + unsigned long variant =3D pctl->flags & SUNXI_PINCTRL_VARIANT_MASK; void *ptr; int i; =20 @@ -1362,7 +1366,7 @@ static int sunxi_pinctrl_build_state(struct platform_= device *pdev) const struct sunxi_desc_pin *pin =3D pctl->desc->pins + i; struct sunxi_pinctrl_group *group =3D pctl->groups + pctl->ngroups; =20 - if (pin->variant && !(pctl->variant & pin->variant)) + if (pin->variant && !(variant & pin->variant)) continue; =20 group->name =3D pin->pin.name; @@ -1387,11 +1391,11 @@ static int sunxi_pinctrl_build_state(struct platfor= m_device *pdev) const struct sunxi_desc_pin *pin =3D pctl->desc->pins + i; struct sunxi_desc_function *func; =20 - if (pin->variant && !(pctl->variant & pin->variant)) + if (pin->variant && !(variant & pin->variant)) continue; =20 for (func =3D pin->functions; func->name; func++) { - if (func->variant && !(pctl->variant & func->variant)) + if (func->variant && !(variant & func->variant)) continue; =20 /* Create interrupt mapping while we're at it */ @@ -1419,14 +1423,14 @@ static int sunxi_pinctrl_build_state(struct platfor= m_device *pdev) const struct sunxi_desc_pin *pin =3D pctl->desc->pins + i; struct sunxi_desc_function *func; =20 - if (pin->variant && !(pctl->variant & pin->variant)) + if (pin->variant && !(variant & pin->variant)) continue; =20 for (func =3D pin->functions; func->name; func++) { struct sunxi_pinctrl_function *func_item; const char **func_grp; =20 - if (func->variant && !(pctl->variant & func->variant)) + if (func->variant && !(variant & func->variant)) continue; =20 func_item =3D sunxi_pinctrl_find_function_by_name(pctl, @@ -1568,7 +1572,7 @@ int sunxi_pinctrl_init_with_flags(struct platform_dev= ice *pdev, =20 pctl->dev =3D &pdev->dev; pctl->desc =3D desc; - pctl->variant =3D flags & SUNXI_PINCTRL_VARIANT_MASK; + pctl->flags =3D flags; if (flags & SUNXI_PINCTRL_NEW_REG_LAYOUT) { pctl->bank_mem_size =3D D1_BANK_MEM_SIZE; pctl->pull_regs_offset =3D D1_PULL_REGS_OFFSET; @@ -1604,8 +1608,9 @@ int sunxi_pinctrl_init_with_flags(struct platform_dev= ice *pdev, =20 for (i =3D 0, pin_idx =3D 0; i < pctl->desc->npins; i++) { const struct sunxi_desc_pin *pin =3D pctl->desc->pins + i; + unsigned long variant =3D pctl->flags & SUNXI_PINCTRL_VARIANT_MASK; =20 - if (pin->variant && !(pctl->variant & pin->variant)) + if (pin->variant && !(variant & pin->variant)) continue; =20 pins[pin_idx++] =3D pin->pin; diff --git a/drivers/pinctrl/sunxi/pinctrl-sunxi.h b/drivers/pinctrl/sunxi/= pinctrl-sunxi.h index ad26e4de16a8..22bffac1c3f0 100644 --- a/drivers/pinctrl/sunxi/pinctrl-sunxi.h +++ b/drivers/pinctrl/sunxi/pinctrl-sunxi.h @@ -174,7 +174,7 @@ struct sunxi_pinctrl { unsigned *irq_array; raw_spinlock_t lock; struct pinctrl_dev *pctl_dev; - unsigned long variant; + unsigned long flags; u32 bank_mem_size; u32 pull_regs_offset; u32 dlevel_field_width; --=20 2.43.0 From nobody Mon Apr 6 10:45:06 2026 Received: from s106b.cyber-folks.pl (s106b.cyber-folks.pl [195.78.66.88]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 7F4492DFA5B; Thu, 19 Mar 2026 17:19:09 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=195.78.66.88 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1773940750; cv=none; b=MVjPYVYx2ZIMisvoYIoWqa7I7UHUidubvQX73pDnAiNFZqgTzNPSeKFuD13DGmxw5ncPT9N27ikBB+myiQ3sI6+jvq4n41m0M04t2kseiEztXEZLKSpqM5J1noWWK7wFjkJCP01veHHtbEFeK/PNwMDFVxwW2oHYcDWO/sLxo5E= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1773940750; c=relaxed/simple; bh=HIn/7AWM4rxYQ9Wt1cYh0+dNNUA4CpEdu/C69TAeiWk=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=CvUd+wr+Blek3X2zF0DPl2sdOB+LKvMqQ/jRgJE4kba4AYJnlVIyBsKMCdmn3jcazKyozB3ATnh4AB7rbOix31Zs0Gc9nMxqQ0WlCVvR4VDV+Fxeaa6CGKPzGRp1W8W/dAOz5uBB8I2KirPXy62G036ywSOapJUkB6qYgJPVs1w= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=mmpsystems.pl; spf=pass smtp.mailfrom=mmpsystems.pl; dkim=pass (2048-bit key) header.d=mmpsystems.pl header.i=@mmpsystems.pl header.b=TXJJbwx6; arc=none smtp.client-ip=195.78.66.88 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=mmpsystems.pl Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=mmpsystems.pl Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=mmpsystems.pl header.i=@mmpsystems.pl header.b="TXJJbwx6" DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=mmpsystems.pl; s=x; h=Cc:To:In-Reply-To:References:Message-Id: Content-Transfer-Encoding:Content-Type:MIME-Version:Subject:Date:From:Sender: Reply-To:Content-ID:Content-Description:Resent-Date:Resent-From:Resent-Sender :Resent-To:Resent-Cc:Resent-Message-ID:List-Id:List-Help:List-Unsubscribe: List-Subscribe:List-Post:List-Owner:List-Archive; bh=rzsVAb42s53WXqAjWUga9OZyG9wFBa2wXJBkO6CnKoM=; b=TXJJbwx6ioPQR5/dL6m2CYRgRZ hvxRx4jj9bEmteiuRHbufbKeXnccBQjGQHFZpmETN5QAMc3TUX0DDBc5sBWkkQ5v4eUYVrIVYbfkx ptYZtQVwKQRUfG3GzE1vi+QDieArbJ324rFHCvQkuhnoJHOb/JovJBqLS4oqiSR0AVAHvuMT0ZcnX qRlhG2rCPh1MP/PZLX27gLWk8hTSR4eKKmdzLc2o+7tIUkFQdQjm26d58sp9F5frq+iU9InGNvEDo wCxsMdhoZlg7dxW9OeEgYoVm70CpKggZlTZTH0oU91px3UoQy6Z46xGTQzXbN4EFW9x3DPOAVeLRg ZSUq2GJg==; Received: from user-5-173-16-20.play-internet.pl ([5.173.16.20] helo=localhost) by s106.cyber-folks.pl with esmtpsa (TLS1.3) tls TLS_AES_256_GCM_SHA384 (Exim 4.98.2) (envelope-from ) id 1w3H1W-0000000HM7W-1kVr; Thu, 19 Mar 2026 18:19:06 +0100 From: Michal Piekos Date: Thu, 19 Mar 2026 18:19:03 +0100 Subject: [PATCH v5 2/2] pinctrl: sunxi: fix gpiochip_lock_as_irq() failure when pinmux is unknown Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20260319-rc2-boot-hang-v5-2-092834a882b1@mmpsystems.pl> References: <20260319-rc2-boot-hang-v5-0-092834a882b1@mmpsystems.pl> In-Reply-To: <20260319-rc2-boot-hang-v5-0-092834a882b1@mmpsystems.pl> To: Linus Walleij , Chen-Yu Tsai , Jernej Skrabec , Samuel Holland Cc: linux-gpio@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-sunxi@lists.linux.dev, linux-kernel@vger.kernel.org, Michal Piekos X-Mailer: b4 0.13.0 X-Developer-Signature: v=1; a=ed25519-sha256; t=1773940742; l=2608; i=michal.piekos@mmpsystems.pl; s=20260301; h=from:subject:message-id; bh=HIn/7AWM4rxYQ9Wt1cYh0+dNNUA4CpEdu/C69TAeiWk=; b=AjQ/09Qp3ksyJFRwDYdrVSUFgYf8UcWCYAKSUaNcpqjfPUetEc2pz58OOifBQzbZ9wyTf2nn8 /rrDy4WJ1gzBPpvZH/zGNcXR/asjl6OMZhWpApxGRtcqzk21kCGSU1N X-Developer-Key: i=michal.piekos@mmpsystems.pl; a=ed25519; pk=Aixyx03If7ZDamiKKN0lsa+0mtA+WjIuIf2ZQVYNBqg= X-Authenticated-Id: michal.piekos@mmpsystems.pl Fixes kernel hang during boot due to inability to set up IRQ on AXP313a. The issue is caused by gpiochip_lock_as_irq() which is failing when gpio is in uninitialized state. Solution is to set pinmux to GPIO INPUT in sunxi_pinctrl_irq_request_resources() if it wasn't initialized earlier. Tested on Orange Pi Zero 3. Fixes: 01e10d0272b9 ("pinctrl: sunxi: Implement gpiochip::get_direction()") Signed-off-by: Michal Piekos Reviewed-by: Andre Przywara Reviewed-by: Chen-Yu Tsai --- drivers/pinctrl/sunxi/pinctrl-sunxi.c | 21 +++++++++++++++++++-- drivers/pinctrl/sunxi/pinctrl-sunxi.h | 2 ++ 2 files changed, 21 insertions(+), 2 deletions(-) diff --git a/drivers/pinctrl/sunxi/pinctrl-sunxi.c b/drivers/pinctrl/sunxi/= pinctrl-sunxi.c index 685b79fc0bf8..e3aa2b70aa7d 100644 --- a/drivers/pinctrl/sunxi/pinctrl-sunxi.c +++ b/drivers/pinctrl/sunxi/pinctrl-sunxi.c @@ -1092,15 +1092,32 @@ static int sunxi_pinctrl_irq_request_resources(stru= ct irq_data *d) { struct sunxi_pinctrl *pctl =3D irq_data_get_irq_chip_data(d); struct sunxi_desc_function *func; + unsigned int offset; + u32 reg, shift, mask; + u8 muxval; int ret; + u8 disabled_mux; =20 func =3D sunxi_pinctrl_desc_find_function_by_pin(pctl, pctl->irq_array[d->hwirq], "irq"); if (!func) return -EINVAL; =20 - ret =3D gpiochip_lock_as_irq(pctl->chip, - pctl->irq_array[d->hwirq] - pctl->desc->pin_base); + offset =3D pctl->irq_array[d->hwirq] - pctl->desc->pin_base; + sunxi_mux_reg(pctl, offset, ®, &shift, &mask); + muxval =3D (readl(pctl->membase + reg) & mask) >> shift; + + /* Change muxing to GPIO INPUT mode if at reset value */ + if (pctl->flags & SUNXI_PINCTRL_NEW_REG_LAYOUT) + disabled_mux =3D SUN4I_FUNC_DISABLED_NEW; + else =20 + disabled_mux =3D SUN4I_FUNC_DISABLED_OLD; +=09 + if (muxval =3D=3D disabled_mux) =20 + sunxi_pmx_set(pctl->pctl_dev, pctl->irq_array[d->hwirq], + SUN4I_FUNC_INPUT); + + ret =3D gpiochip_lock_as_irq(pctl->chip, offset); if (ret) { dev_err(pctl->dev, "unable to lock HW IRQ %lu for IRQ\n", irqd_to_hwirq(d)); diff --git a/drivers/pinctrl/sunxi/pinctrl-sunxi.h b/drivers/pinctrl/sunxi/= pinctrl-sunxi.h index 22bffac1c3f0..0daf7600e2fb 100644 --- a/drivers/pinctrl/sunxi/pinctrl-sunxi.h +++ b/drivers/pinctrl/sunxi/pinctrl-sunxi.h @@ -86,6 +86,8 @@ =20 #define SUN4I_FUNC_INPUT 0 #define SUN4I_FUNC_IRQ 6 +#define SUN4I_FUNC_DISABLED_OLD 7 +#define SUN4I_FUNC_DISABLED_NEW 15 =20 #define SUNXI_PINCTRL_VARIANT_MASK GENMASK(7, 0) #define SUNXI_PINCTRL_NEW_REG_LAYOUT BIT(8) --=20 2.43.0