From nobody Tue Apr 7 21:26:11 2026 Received: from mail-wr1-f42.google.com (mail-wr1-f42.google.com [209.85.221.42]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id E5C183EC2C9 for ; Wed, 11 Mar 2026 19:25:14 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.221.42 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1773257118; cv=none; b=HT7pOcR5u0hh4D8cU5qXk4Evd9upsz+JvUSRNNp3EhDFzviDvTXo5X2ePzVm/YKh11/Dte3FdzDJ2fTfZFCMfi8QQXUdc46cuzXj+P5mX76XhP6kxXUjFARUDTNRRJEnf9Euapc6JDZEAt2VfhfPxeA2F/Kwj+zEYqgncBtUXhk= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1773257118; c=relaxed/simple; bh=JQUh6uSG3eX8jCnZ0fbcgAQHIQ30lddQjETGcQnDTHE=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=Zsj7iIaAboAWUuLBgkW4uuLJ1DI3CyHnosLpXGqAbwYqGJJO1aNjIbt7Wne80g6YgiUA9VyvT7/FQQ/92dKN9HzQegI8xGIE0+ShZijaxYrrVCITd5gzxIO9chj7ttdRgaUcnw+sa9pTJg8pS8O6fdMtJKu62nHxQg9c+6o1prE= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=GD3X4U6A; arc=none smtp.client-ip=209.85.221.42 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="GD3X4U6A" Received: by mail-wr1-f42.google.com with SMTP id ffacd0b85a97d-439b8a3f2bcso174966f8f.3 for ; Wed, 11 Mar 2026 12:25:14 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1773257113; x=1773861913; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=Obnj1H0dVTFAOSgV3uGFHYeuFkm2iL0FpdY147b0Sro=; b=GD3X4U6A1UdCW4jNhRbXv4ZgO7q9t93DLcZ9hL7kLqMcFSJCDjxV+6tLA6eFtKelCo iQ5rS8Hk068JZT1ksLdfLIuIOSAUAi8lX/p3tT5vBXpwWYr7OI6ucu7NUWHYqBDmTbqF weavXglo5nVhBtB86iXPpalCeBOL8nvGGZHoEmMZ4xS6NvWHGlrnEWUOhMJYgcl6MJDI 2mHT2RpLAg3WmLTYRscgcHJBVeJfeWOtGqL8kGfrITo98ydwHl9aPXWnZidSaBI2pMvr 9ckmM887YjpMHTRNmua0D3qnMKkPnlYKn/uuFuSUXVmyWdOnzzJ5IOBR2GVMErJgOGUU EcHw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1773257113; x=1773861913; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from :to:cc:subject:date:message-id:reply-to; bh=Obnj1H0dVTFAOSgV3uGFHYeuFkm2iL0FpdY147b0Sro=; b=S9tnB90oZR9odIo2s5TKXfBDDLb04f6r+8bYDylFhrS1q0iP9gnyht7wv9WDGioXG+ ZBxvk8Jvi0hXUqEY0jegnkQ5Y0Vi+CkIFfQpbAg47la1MR0t4gGbuH65zhnJfw0LNPEs 9fcP5/lzJZp1GDb3OD72NMEXbO6viSjQc4H8cehV+vid+TJmz5IvZSxDtnbQiOXgQPy6 Ck1tdyOpoEDKu+uVMsKKSmucq7jdaGmJJY1f61KVDO/c3Xd49UTr69mzG9uPS4OMremT ttCpjFmV8bPK3Cr35viHvKvjUDDE7wxqCK/UBIHckah4L71tfDw4MqSJ5pJgSSrBMkvC h0Fg== X-Forwarded-Encrypted: i=1; AJvYcCW2bpzYhkt/2r6+iF/ZtGZGZa4A9Q+xlWXoVadijw38dLfC3EiTmmzwZKfgtnKcF07j+R+OwX5nJaMElJo=@vger.kernel.org X-Gm-Message-State: AOJu0YybVZV63D2BiayXxa/RUHI1ilscKw9A361OpOoUiXbb2mWWsYvv BccaTsZC8rJ9k00/Y+R53U2scYgWQgMpsYCGlwdyQQqYhwuC+MVfPmWc X-Gm-Gg: ATEYQzxZ6AGovpRrbMq8F4gyx59YBYbCxQzWKz+DUwf6eIxF7fXXqn41NnK9bCcCTD6 IBlIjCPxWJS9cn//fCT3iidNkkzlqGrMvSNwxW6YuppfT5ec3rk7eAPn4kwQbY0dfv4yR1p0giH JLiNryNlzIN7FkE4mdiafGzjDVnhlf5DY8g7XJi9waSoAWWHt5J08oIqTyz108NW8dmCnsa9ftC 2XWEg4b0YGVTKlVLEGaNlb1X/DtoRooF6mM2vVsRK85PjKRuCqFT9iS7zlRVFCCkE7FjttIwALV Ly5oCrwHoefAilWZfV4FAYXWMvH/sEpKPmqmBx4LnB9c+0TETYgDwjOGV0iT1jcmqJsMAGT1X+d F7tgCoimDmfv1iTz3WoRIY1OOfXi3QGJGycLoH0P6AHH0s+QZhgNcwMWvwf3UlcM58yNiXiKesR 2ABAqqP21gWq6zNAvEmp+8kHgaEaf6foMPVrdtZmYzVtgmbXzb X-Received: by 2002:a05:6000:2503:b0:439:ad72:9900 with SMTP id ffacd0b85a97d-439f821ba00mr7673023f8f.29.1773257113146; Wed, 11 Mar 2026 12:25:13 -0700 (PDT) Received: from localhost.localdomain ([2a00:23c4:a758:8a01:38b7:8ca3:cb55:d344]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-439fe20bd9csm1323210f8f.21.2026.03.11.12.25.12 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 11 Mar 2026 12:25:12 -0700 (PDT) From: Biju X-Google-Original-From: Biju To: Thomas Gleixner Cc: Biju Das , linux-kernel@vger.kernel.org, Geert Uytterhoeven , Prabhakar Mahadev Lad , Biju Das , linux-renesas-soc@vger.kernel.org Subject: [PATCH v5 14/15] irqchip/renesas-rzg2l: Add RZ/G3L support Date: Wed, 11 Mar 2026 19:24:45 +0000 Message-ID: <20260311192459.609064-15-biju.das.jz@bp.renesas.com> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20260311192459.609064-1-biju.das.jz@bp.renesas.com> References: <20260311192459.609064-1-biju.das.jz@bp.renesas.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" From: Biju Das The IRQC block on the RZ/G3L SoC is almost identical to the one found on the RZ/G2L SoC, with the following differences: - The number of GPIO interrupts for TINT selection is 113 instead of 123. - The pin index and TINT selection index are not in the 1:1 map. - The number of external interrupts are 16 instead of 8, out of these 8 external interrupts are shared with TINT. Add support for the RZ/G3L driver by filling the rzg2l_hw_info table and adding LUT for mapping between pin index and TINT selection index. Signed-off-by: Biju Das --- v4->v5: * Updated rzg3l_irqc_probe() for supporting separate interrupt chips. v3->v4: * Updated commit description IRQs->interrupts. * Updated rzg2l_disable_tint_and_set_tint_source() for making tint assignment very clear in the code. * Formatted rzg3l_tssel_lut as table format. v2->v3: * No change v1->v2: * No change --- drivers/irqchip/irq-renesas-rzg2l.c | 44 +++++++++++++++++++++++++++++ 1 file changed, 44 insertions(+) diff --git a/drivers/irqchip/irq-renesas-rzg2l.c b/drivers/irqchip/irq-rene= sas-rzg2l.c index 78744c21b45a..e4c06e382120 100644 --- a/drivers/irqchip/irq-renesas-rzg2l.c +++ b/drivers/irqchip/irq-renesas-rzg2l.c @@ -67,11 +67,13 @@ struct rzg2l_irqc_reg_cache { =20 /** * struct rzg2l_hw_info - Interrupt Control Unit controller hardware info = structure. + * @tssel_lut: TINT lookup table * @irq_count: Number of IRQC interrupts * @tint_start: Start of TINT interrupts * @num_irq: Total Number of interrupts */ struct rzg2l_hw_info { + const u8 *tssel_lut; unsigned int irq_count; unsigned int tint_start; unsigned int num_irq; @@ -381,6 +383,11 @@ static u32 rzg2l_disable_tint_and_set_tint_source(stru= ct irq_data *d, struct rzg u32 tint =3D (u32)(uintptr_t)irq_data_get_irq_chip_data(d); u32 tien =3D reg & (TIEN << TSSEL_SHIFT(tssr_offset)); =20 + if (priv->info.tssel_lut) + tint =3D priv->info.tssel_lut[tint]; + else + tint =3D (u32)(uintptr_t)irq_data_get_irq_chip_data(d); + /* Clear the relevant byte in reg */ reg &=3D ~(TSSEL_MASK << TSSEL_SHIFT(tssr_offset)); /* Set TINT and leave TIEN clear */ @@ -687,6 +694,36 @@ static int rzg2l_irqc_common_probe(struct platform_dev= ice *pdev, struct device_n return 0; } =20 +/* Mapping based on port index on Table 4.2-1 and GPIOINT on Table 4.6-7 */ +static const u8 rzg3l_tssel_lut[] =3D { + 83, 84, /* P20-P21 */ + 7, 8, 9, 10, 11, 12, 13, /* P30-P36 */ + 85, 86, 87, 88, 89, 90, 91, /* P50-P56 */ + 92, 93, 94, 95, 96, 97, 98, /* P60-P66 */ + 99, 100, 101, 102, 103, 104, 105, 106, /* P70-P77 */ + 107, 108, 109, 110, 111, 112, /* P80-P85 */ + 45, 46, 47, 48, 49, 50, 51, 52, /* PA0-PA7 */ + 53, 54, 55, 56, 57, 58, 59, 60, /* PB0-PB7 */ + 61, 62, 63, /* PC0-PC2 */ + 64, 65, 66, 67, 68, 69, 70, 71, /* PD0-PD7 */ + 72, 73, 74, 75, 76, 77, 78, 79, /* PE0-PE7 */ + 80, 81, 82, /* PF0-PF2 */ + 27, 28, 29, 30, 31, 32, 33, 34, /* PG0-PG7 */ + 35, 36, 37, 38, 39, 40, /* PH0-PH5 */ + 2, 3, 4, 5, 6, /* PJ0-PJ4 */ + 41, 42, 43, 44, /* PK0-PK3 */ + 14, 15, 16, 17, 26, /* PL0-PL4 */ + 18, 19, 20, 21, 22, 23, 24, 25, /* PM0-PM7 */ + 0, 1 /* PS0-PS1 */ +}; + +static const struct rzg2l_hw_info rzg3l_hw_params =3D { + .tssel_lut =3D rzg3l_tssel_lut, + .irq_count =3D 16, + .tint_start =3D IRQC_IRQ_START + 16, + .num_irq =3D IRQC_IRQ_START + 16 + IRQC_TINT_COUNT, +}; + static const struct rzg2l_hw_info rzg2l_hw_params =3D { .irq_count =3D 8, .tint_start =3D IRQC_IRQ_START + 8, @@ -699,6 +736,12 @@ static int rzg2l_irqc_probe(struct platform_device *pd= ev, struct device_node *pa rzg2l_hw_params); } =20 +static int rzg3l_irqc_probe(struct platform_device *pdev, struct device_no= de *parent) +{ + return rzg2l_irqc_common_probe(pdev, parent, &rzg2l_irqc_irq_chip, &rzg2l= _irqc_tint_chip, + rzg3l_hw_params); +} + static int rzfive_irqc_probe(struct platform_device *pdev, struct device_n= ode *parent) { return rzg2l_irqc_common_probe(pdev, parent, &rzfive_irqc_irq_chip, &rzfi= ve_irqc_tint_chip, @@ -707,6 +750,7 @@ static int rzfive_irqc_probe(struct platform_device *pd= ev, struct device_node *p =20 IRQCHIP_PLATFORM_DRIVER_BEGIN(rzg2l_irqc) IRQCHIP_MATCH("renesas,rzg2l-irqc", rzg2l_irqc_probe) +IRQCHIP_MATCH("renesas,r9a08g046-irqc", rzg3l_irqc_probe) IRQCHIP_MATCH("renesas,r9a07g043f-irqc", rzfive_irqc_probe) IRQCHIP_PLATFORM_DRIVER_END(rzg2l_irqc) MODULE_AUTHOR("Lad Prabhakar "); --=20 2.43.0