From nobody Thu Apr 2 19:00:21 2026 Received: from mx0b-0016f401.pphosted.com (mx0b-0016f401.pphosted.com [67.231.156.173]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id C8CB83570B6; Thu, 12 Feb 2026 12:16:57 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=67.231.156.173 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1770898619; cv=none; b=MAtMy5H8JLrHfBcG80fDEAZRvBrsbdgY5zQF3ylmPTvfrPZ8q0NiSxE1jJNp5GMwbARstMa1OIq3ZC/48vntYYmOrD/l8NbvZKDn43nKyt11LvKmYOlqmn3L4A67Qrx0u4Nam4DzRGVW44UBX5hI1HUg4NJomRELbMAPoiBGLqA= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1770898619; c=relaxed/simple; bh=Jz28/ckzPFitE2QqCaLlEVd/vdh9hPxjf5JjYomJB3Q=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=rkiyFNRIUn9BJUAR1Ur/B2gi1Fh2XXxpPV3dkYF5QkZ8H18N8S5HaW2lSRfEVjElG/RErihUsyvqvTp4Eh78Wz3u8Y4PzIGtf7uI8ilUKJuwFl9Ow3ahZcOMCur7sQt3h8CD/WvzKcIw+FVUUipeA3YgDIlg5ieBNZM4hnKr06s= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=marvell.com; spf=pass smtp.mailfrom=marvell.com; dkim=pass (2048-bit key) header.d=marvell.com header.i=@marvell.com header.b=YQzV4lbc; arc=none smtp.client-ip=67.231.156.173 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=marvell.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=marvell.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=marvell.com header.i=@marvell.com header.b="YQzV4lbc" Received: from pps.filterd (m0431383.ppops.net [127.0.0.1]) by mx0b-0016f401.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id 61C32bmt3517710; Thu, 12 Feb 2026 04:16:42 -0800 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=marvell.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=pfpt0220; bh=h E/Tmv72FOjk9GbyOAEmynQB2SI9YXdSiEhv3mZ3JoE=; b=YQzV4lbc3/ph5G1Rr avHuzZ3KXdGaqRre1biaPnPumQP6NRtl4xspQy+gzhRWVS+099oBNZxPyTSqzHjP 22mEjJVf/h8SvynkNwbPHZn/rmE3HNqb5vR0j6Q+BjKH7bkPaKIH8fBPxYB3WAmv 6LC6Et2sxDa7a0y+n6/KkWjt93GZPkVBxjQoMRgXJfGT6q19PHQ1sEIIt+uo1X+c ept/3OsxV/ynZqniPwVj5K1iY8+NMaZ9OqiSw6Df5mUjG9EHM5d1gBQgTseI9Avg kSajLymRlB6kcXVznMwej5s23uc7I3kCFQT9cfUeoMi5Wv+x0yQvGTBz7Y6lAQ1L FIfxg== Received: from dc6wp-exch02.marvell.com ([4.21.29.225]) by mx0b-0016f401.pphosted.com (PPS) with ESMTPS id 4c8udm2xck-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 12 Feb 2026 04:16:42 -0800 (PST) Received: from DC6WP-EXCH02.marvell.com (10.76.176.209) by DC6WP-EXCH02.marvell.com (10.76.176.209) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.25; Thu, 12 Feb 2026 04:16:59 -0800 Received: from maili.marvell.com (10.69.176.80) by DC6WP-EXCH02.marvell.com (10.76.176.209) with Microsoft SMTP Server id 15.2.1544.25 via Frontend Transport; Thu, 12 Feb 2026 04:16:59 -0800 Received: from 101hsapphire1.sclab.marvell.com (unknown [10.111.168.47]) by maili.marvell.com (Postfix) with ESMTP id 6450D3F70DA; Thu, 12 Feb 2026 04:16:41 -0800 (PST) From: Vimlesh Kumar To: , CC: , , , "Vimlesh Kumar" , Veerasenareddy Burru , Andrew Lunn , "David S. Miller" , Eric Dumazet , Jakub Kicinski , "Paolo Abeni" , Satananda Burla , "Abhijit Ayarekar" Subject: [PATCH RESEND net v1 1/2] octeon_ep: avoid compiler and IQ/OQ reordering Date: Thu, 12 Feb 2026 12:16:31 +0000 Message-ID: <20260212121634.360252-2-vimleshk@marvell.com> X-Mailer: git-send-email 2.47.3 In-Reply-To: <20260212121634.360252-1-vimleshk@marvell.com> References: <20260212121634.360252-1-vimleshk@marvell.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable X-Proofpoint-Spam-Details-Enc: AW1haW4tMjYwMjEyMDA5MCBTYWx0ZWRfX13nnkcAyNU/r sftJyvHqTSD7P5mC7oMT1KoIY0LeKHU4ray81acbwJE1/ObhLqzrXs6P0Ms+/kCVxmsRvr2wzzZ IwAizKUf03wp+bSd+NeZMgEYK6gGJlhfuH9jKbH7jXVINKKD+nyOotE8i4NkJwr7yNzd7Ih5IVB aWDnyvAEOhpbnw3NtyPOujsN0dogWbvTitsUrf/6DsDbpy7xz1v4Rxqg6YfQ164fGFFQxnLYzIX i3AccEnv/m5jcSZdOE0Pbx5PTBWra0qogNZlOMMTqhqYfyXLUCuS9JWw5O9mU7xIhRS6pANlfMf 2BBtTVvpyOSZwLSzOxWDzcT2GjeNDPZqWeMFYFLNxAwo5uaz6KKYKo12MrfhDa0VXJc8bxelbSM +7CmNRl0Wz3aRm36q6cLU79SbPl2JXUYwJ74FKsNT89MB7ndpiTBQW4hIuhwZeYafx4w1t80hov hSIi5aySopOnVBEhUWQ== X-Authority-Analysis: v=2.4 cv=bvZBxUai c=1 sm=1 tr=0 ts=698dc4aa cx=c_pps a=gIfcoYsirJbf48DBMSPrZA==:117 a=gIfcoYsirJbf48DBMSPrZA==:17 a=HzLeVaNsDn8A:10 a=VkNPw1HP01LnGYTKEx00:22 a=Mpw57Om8IfrbqaoTuvik:22 a=GgsMoib0sEa3-_RKJdDe:22 a=M5GUcnROAAAA:8 a=NTnAfSQe-RoYWRqrv4YA:9 a=OBjm3rFKGHvpk9ecZwUJ:22 X-Proofpoint-GUID: dO1UHsG8rWSds9-MSEifq6fZrp7HOdPV X-Proofpoint-ORIG-GUID: dO1UHsG8rWSds9-MSEifq6fZrp7HOdPV X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1121,Hydra:6.1.51,FMLib:17.12.100.49 definitions=2026-02-12_03,2026-02-12_01,2025-10-01_01 Content-Type: text/plain; charset="utf-8" Utilize READ_ONCE and WRITE_ONCE APIs for IO queue Tx/Rx variable access to prevent compiler optimization and reordering. Additionally, ensure IO queue OUT/IN_CNT registers are flushed by performing a read-back after writing. Relocate IQ/OQ IN/OUT_CNTS updates to occur before NAPI completion, and replace napi_complete with napi_complete_done. Fixes: 37d79d0596062 ("octeon_ep: add Tx/Rx processing and interrupt suppor= t") Signed-off-by: Sathesh Edara Signed-off-by: Shinas Rasheed Signed-off-by: Vimlesh Kumar --- .../ethernet/marvell/octeon_ep/octep_main.c | 40 +++++++++++++------ .../net/ethernet/marvell/octeon_ep/octep_rx.c | 27 +++++++++---- 2 files changed, 47 insertions(+), 20 deletions(-) diff --git a/drivers/net/ethernet/marvell/octeon_ep/octep_main.c b/drivers/= net/ethernet/marvell/octeon_ep/octep_main.c index bcea3fc26a8c..ccfb248d0914 100644 --- a/drivers/net/ethernet/marvell/octeon_ep/octep_main.c +++ b/drivers/net/ethernet/marvell/octeon_ep/octep_main.c @@ -555,28 +555,43 @@ static void octep_clean_irqs(struct octep_device *oct) } =20 /** - * octep_enable_ioq_irq() - Enable MSI-x interrupt of a Tx/Rx queue. + * octep_update_pkt() - Update IQ/OQ IN/OUT_CNT registers. * * @iq: Octeon Tx queue data structure. * @oq: Octeon Rx queue data structure. */ -static void octep_enable_ioq_irq(struct octep_iq *iq, struct octep_oq *oq) +static void octep_update_pkt(struct octep_iq *iq, struct octep_oq *oq) { - u32 pkts_pend =3D oq->pkts_pending; + u32 pkts_pend =3D READ_ONCE(oq->pkts_pending); + u32 last_pkt_count =3D READ_ONCE(oq->last_pkt_count); + u32 pkts_processed =3D READ_ONCE(iq->pkts_processed); + u32 pkt_in_done =3D READ_ONCE(iq->pkt_in_done); =20 netdev_dbg(iq->netdev, "enabling intr for Q-%u\n", iq->q_no); - if (iq->pkts_processed) { - writel(iq->pkts_processed, iq->inst_cnt_reg); - iq->pkt_in_done -=3D iq->pkts_processed; - iq->pkts_processed =3D 0; + if (pkts_processed) { + writel(pkts_processed, iq->inst_cnt_reg); + readl(iq->inst_cnt_reg); + WRITE_ONCE(iq->pkt_in_done, (pkt_in_done - pkts_processed)); + WRITE_ONCE(iq->pkts_processed, 0); } - if (oq->last_pkt_count - pkts_pend) { - writel(oq->last_pkt_count - pkts_pend, oq->pkts_sent_reg); - oq->last_pkt_count =3D pkts_pend; + if (last_pkt_count - pkts_pend) { + writel(last_pkt_count - pkts_pend, oq->pkts_sent_reg); + readl(oq->pkts_sent_reg); + WRITE_ONCE(oq->last_pkt_count, pkts_pend); } =20 /* Flush the previous wrties before writing to RESEND bit */ - wmb(); + smp_wmb(); +} + +/** + * octep_enable_ioq_irq() - Enable MSI-x interrupt of a Tx/Rx queue. + * + * @iq: Octeon Tx queue data structure. + * @oq: Octeon Rx queue data structure. + */ +static void octep_enable_ioq_irq(struct octep_iq *iq, struct octep_oq *oq) +{ writeq(1UL << OCTEP_OQ_INTR_RESEND_BIT, oq->pkts_sent_reg); writeq(1UL << OCTEP_IQ_INTR_RESEND_BIT, iq->inst_cnt_reg); } @@ -602,7 +617,8 @@ static int octep_napi_poll(struct napi_struct *napi, in= t budget) if (tx_pending || rx_done >=3D budget) return budget; =20 - napi_complete(napi); + octep_update_pkt(ioq_vector->iq, ioq_vector->oq); + napi_complete_done(napi, rx_done); octep_enable_ioq_irq(ioq_vector->iq, ioq_vector->oq); return rx_done; } diff --git a/drivers/net/ethernet/marvell/octeon_ep/octep_rx.c b/drivers/ne= t/ethernet/marvell/octeon_ep/octep_rx.c index 82b6b19e76b4..11f1b45d0f92 100644 --- a/drivers/net/ethernet/marvell/octeon_ep/octep_rx.c +++ b/drivers/net/ethernet/marvell/octeon_ep/octep_rx.c @@ -318,10 +318,16 @@ static int octep_oq_check_hw_for_pkts(struct octep_de= vice *oct, struct octep_oq *oq) { u32 pkt_count, new_pkts; + u32 last_pkt_count, pkts_pending; =20 pkt_count =3D readl(oq->pkts_sent_reg); - new_pkts =3D pkt_count - oq->last_pkt_count; + last_pkt_count =3D READ_ONCE(oq->last_pkt_count); + new_pkts =3D pkt_count - last_pkt_count; =20 + if (pkt_count < last_pkt_count) { + dev_err(oq->dev, "OQ-%u pkt_count(%u) < oq->last_pkt_count(%u)\n", + oq->q_no, pkt_count, last_pkt_count); + } /* Clear the hardware packets counter register if the rx queue is * being processed continuously with-in a single interrupt and * reached half its max value. @@ -332,8 +338,9 @@ static int octep_oq_check_hw_for_pkts(struct octep_devi= ce *oct, pkt_count =3D readl(oq->pkts_sent_reg); new_pkts +=3D pkt_count; } - oq->last_pkt_count =3D pkt_count; - oq->pkts_pending +=3D new_pkts; + WRITE_ONCE(oq->last_pkt_count, pkt_count); + pkts_pending =3D READ_ONCE(oq->pkts_pending); + WRITE_ONCE(oq->pkts_pending, (pkts_pending + new_pkts)); return new_pkts; } =20 @@ -408,7 +415,7 @@ static int __octep_oq_process_rx(struct octep_device *o= ct, u16 rx_ol_flags; u32 read_idx; =20 - read_idx =3D oq->host_read_idx; + read_idx =3D READ_ONCE(oq->host_read_idx); rx_bytes =3D 0; desc_used =3D 0; for (pkt =3D 0; pkt < pkts_to_process; pkt++) { @@ -493,7 +500,7 @@ static int __octep_oq_process_rx(struct octep_device *o= ct, napi_gro_receive(oq->napi, skb); } =20 - oq->host_read_idx =3D read_idx; + WRITE_ONCE(oq->host_read_idx, read_idx); oq->refill_count +=3D desc_used; oq->stats->packets +=3D pkt; oq->stats->bytes +=3D rx_bytes; @@ -516,22 +523,26 @@ int octep_oq_process_rx(struct octep_oq *oq, int budg= et) { u32 pkts_available, pkts_processed, total_pkts_processed; struct octep_device *oct =3D oq->octep_dev; + u32 pkts_pending; =20 pkts_available =3D 0; pkts_processed =3D 0; total_pkts_processed =3D 0; while (total_pkts_processed < budget) { /* update pending count only when current one exhausted */ - if (oq->pkts_pending =3D=3D 0) + pkts_pending =3D READ_ONCE(oq->pkts_pending); + if (pkts_pending =3D=3D 0) octep_oq_check_hw_for_pkts(oct, oq); + pkts_pending =3D READ_ONCE(oq->pkts_pending); pkts_available =3D min(budget - total_pkts_processed, - oq->pkts_pending); + pkts_pending); if (!pkts_available) break; =20 pkts_processed =3D __octep_oq_process_rx(oct, oq, pkts_available); - oq->pkts_pending -=3D pkts_processed; + pkts_pending =3D READ_ONCE(oq->pkts_pending); + WRITE_ONCE(oq->pkts_pending, (pkts_pending - pkts_processed)); total_pkts_processed +=3D pkts_processed; } =20 --=20 2.47.3 From nobody Thu Apr 2 19:00:21 2026 Received: from mx0b-0016f401.pphosted.com (mx0a-0016f401.pphosted.com [67.231.148.174]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 21D5A2F547F; Thu, 12 Feb 2026 12:17:06 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=67.231.148.174 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1770898628; cv=none; b=m+rpso5wSkBlNYeiWsIDC0TfcZ7dm2xkImv9l02oGt9teNphgsRPzWT86mWqZ+5OXywATyDz77mBlGhVMmp0nHaQgNhSz+7jqhqBek9Db2T5tY/5ZvGKts5tPDP6XChGW3BWhvyt3Z8r5epcrYphrTckPW4g1UDyIlgrtT1dqYQ= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1770898628; c=relaxed/simple; bh=PXtE5S3MYeSM4NFbKkSYxMIz8BkAcijvzb9fflOb260=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=tO+NZtF7415DikgrXZd3x26WthEa03i1a7/An5RFSdfidzsdfNr55g5PRPm45gjdzdKbcpTzC9lfhGyOrAI8cOcKNH93lD6EJnTdvs34wwWTLskEN+Xb25zm5Ws8NuKwBfAxJ6PBv82rhkVqI/LU4AP5Tn3q4GUzRSUTauflXc8= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=marvell.com; spf=pass smtp.mailfrom=marvell.com; dkim=pass (2048-bit key) header.d=marvell.com header.i=@marvell.com header.b=j6AlECDA; arc=none smtp.client-ip=67.231.148.174 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=marvell.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=marvell.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=marvell.com header.i=@marvell.com header.b="j6AlECDA" Received: from pps.filterd (m0045849.ppops.net [127.0.0.1]) by mx0a-0016f401.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id 61BLNosc1274001; Thu, 12 Feb 2026 04:16:46 -0800 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=marvell.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=pfpt0220; bh=a eqAETiTNj6uSgD0Ysfv8r5zDeIueL0UnHS5qvcdV2o=; b=j6AlECDAP2JpFPmcL LqnNzNZLf73oHhTj1PGn1HEOClufciitqMnQYnGXp2nwRmCQJt48RhSKvDy2+HOK bpqLINdPs6n8JHluBOfRRHN8Uc4H+ZYvWJAuTiPs1hm/vFvc8/8iklKTFeFMKMmy aAVWQlKhuKLynRKZs3HGkF5uPZBwU0mGf6ECJON52Rb9blH5LaiBUJXXGvbpLVrH LzFDBXW6bRVze7ybu48XPgj3R1Isdb/Qv/vK3ryXNucpH8wvzKg9XUtvSCfqiwb5 /SLJ4MCfz7RnKB47UiJHU2v81gVa0dJ/tlnimOF3+Ji7pvAGqVN6cNapYInFJz7a dTWoA== Received: from dc5-exch05.marvell.com ([199.233.59.128]) by mx0a-0016f401.pphosted.com (PPS) with ESMTPS id 4c89g1nnu8-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 12 Feb 2026 04:16:45 -0800 (PST) Received: from DC5-EXCH05.marvell.com (10.69.176.209) by DC5-EXCH05.marvell.com (10.69.176.209) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.25; Thu, 12 Feb 2026 04:17:02 -0800 Received: from maili.marvell.com (10.69.176.80) by DC5-EXCH05.marvell.com (10.69.176.209) with Microsoft SMTP Server id 15.2.1544.25 via Frontend Transport; Thu, 12 Feb 2026 04:17:02 -0800 Received: from 101hsapphire1.sclab.marvell.com (unknown [10.111.168.47]) by maili.marvell.com (Postfix) with ESMTP id 872213F70DA; Thu, 12 Feb 2026 04:16:44 -0800 (PST) From: Vimlesh Kumar To: , CC: , , , "Vimlesh Kumar" , Veerasenareddy Burru , Satananda Burla , Andrew Lunn , "David S. Miller" , Eric Dumazet , Jakub Kicinski , Paolo Abeni Subject: [PATCH RESEND net v1 2/2] octeon_ep_vf: avoid compiler and IQ/OQ reordering Date: Thu, 12 Feb 2026 12:16:32 +0000 Message-ID: <20260212121634.360252-3-vimleshk@marvell.com> X-Mailer: git-send-email 2.47.3 In-Reply-To: <20260212121634.360252-1-vimleshk@marvell.com> References: <20260212121634.360252-1-vimleshk@marvell.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable X-Authority-Analysis: v=2.4 cv=ELgLElZC c=1 sm=1 tr=0 ts=698dc4ad cx=c_pps a=rEv8fa4AjpPjGxpoe8rlIQ==:117 a=rEv8fa4AjpPjGxpoe8rlIQ==:17 a=HzLeVaNsDn8A:10 a=VkNPw1HP01LnGYTKEx00:22 a=Mpw57Om8IfrbqaoTuvik:22 a=GgsMoib0sEa3-_RKJdDe:22 a=M5GUcnROAAAA:8 a=zFyd0VMmUU5vBRt5t4UA:9 a=OBjm3rFKGHvpk9ecZwUJ:22 X-Proofpoint-Spam-Details-Enc: AW1haW4tMjYwMjEyMDA5MiBTYWx0ZWRfX17xQLGfyr22o r5iPbXDlXc390J5i7erndcfw2Q2gNiERjms4kuOhCVjLc66tOCbH48ypk2LV4g1cfkVNEjPCIX5 wp11yOco7NHDH2npQefyHSWWeMjI7lTgBXHs75y2U6IiHB7l6ovn+GYwR0sTIUbz1EzYuiUUi1o uBlJuwzr336ZOlRcyRID+R+f2SWo1NpwMprtchEMvuYsbxwo8+7arTZnf4copJnuyKWB5B+gnhI KwQMkvNjxeKFJiXGnqKF97u0mof0ul8fznOIpdSMzRScIm9l0K7W24jYfe6z5C+pOOgcF3LIuON LXRLmcwKq23ehTG7+9tdagazK86B0Z4MPV9X98eFJcAZzIK5NouiZ15PvdvnxVwnM8iywQdz/aW KScI2vy3PwnPA38V2oonvVY953lvWAZYLlmQbUWFar2f4EgxDn+zyfCxxA2g3qp5LBp1MaLXqou Mp0tHiOSQNavfV0oFBg== X-Proofpoint-GUID: Se_ZuQ__BQ1ifB8R9xplfaVxgmLl75iP X-Proofpoint-ORIG-GUID: Se_ZuQ__BQ1ifB8R9xplfaVxgmLl75iP X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1121,Hydra:6.1.51,FMLib:17.12.100.49 definitions=2026-02-12_03,2026-02-12_01,2025-10-01_01 Content-Type: text/plain; charset="utf-8" Utilize READ_ONCE and WRITE_ONCE APIs for IO queue Tx/Rx variable access to prevent compiler optimization and reordering. Additionally, ensure IO queue OUT/IN_CNT registers are flushed by performing a read-back after writing. Relocate IQ/OQ IN/OUT_CNTS updates to occur before NAPI completion, and replace napi_complete with napi_complete_done. Fixes: 1cd3b407977c3 ("octeon_ep_vf: add Tx/Rx processing and interrupt sup= port") Signed-off-by: Sathesh Edara Signed-off-by: Shinas Rasheed Signed-off-by: Vimlesh Kumar --- .../marvell/octeon_ep_vf/octep_vf_main.c | 38 ++++++++++++++----- .../marvell/octeon_ep_vf/octep_vf_rx.c | 28 ++++++++++---- 2 files changed, 48 insertions(+), 18 deletions(-) diff --git a/drivers/net/ethernet/marvell/octeon_ep_vf/octep_vf_main.c b/dr= ivers/net/ethernet/marvell/octeon_ep_vf/octep_vf_main.c index 420c3f4cf741..27a5fc38bccb 100644 --- a/drivers/net/ethernet/marvell/octeon_ep_vf/octep_vf_main.c +++ b/drivers/net/ethernet/marvell/octeon_ep_vf/octep_vf_main.c @@ -286,28 +286,45 @@ static void octep_vf_clean_irqs(struct octep_vf_devic= e *oct) } =20 /** - * octep_vf_enable_ioq_irq() - Enable MSI-x interrupt of a Tx/Rx queue. + * octep_vf_update_pkt() - Update IQ/OQ IN/OUT_CNT registers. * * @iq: Octeon Tx queue data structure. * @oq: Octeon Rx queue data structure. */ -static void octep_vf_enable_ioq_irq(struct octep_vf_iq *iq, struct octep_v= f_oq *oq) + +static void octep_vf_update_pkt(struct octep_vf_iq *iq, struct octep_vf_oq= *oq) { - u32 pkts_pend =3D oq->pkts_pending; + u32 pkts_pend =3D READ_ONCE(oq->pkts_pending); + u32 last_pkt_count =3D READ_ONCE(oq->last_pkt_count); + u32 pkts_processed =3D READ_ONCE(iq->pkts_processed); + u32 pkt_in_done =3D READ_ONCE(iq->pkt_in_done); =20 netdev_dbg(iq->netdev, "enabling intr for Q-%u\n", iq->q_no); - if (iq->pkts_processed) { - writel(iq->pkts_processed, iq->inst_cnt_reg); - iq->pkt_in_done -=3D iq->pkts_processed; - iq->pkts_processed =3D 0; + if (pkts_processed) { + writel(pkts_processed, iq->inst_cnt_reg); + readl(iq->inst_cnt_reg); + WRITE_ONCE(iq->pkt_in_done, (pkt_in_done - pkts_processed)); + WRITE_ONCE(iq->pkts_processed, 0); } - if (oq->last_pkt_count - pkts_pend) { - writel(oq->last_pkt_count - pkts_pend, oq->pkts_sent_reg); - oq->last_pkt_count =3D pkts_pend; + if (last_pkt_count - pkts_pend) { + writel(last_pkt_count - pkts_pend, oq->pkts_sent_reg); + readl(oq->pkts_sent_reg); + WRITE_ONCE(oq->last_pkt_count, pkts_pend); } =20 /* Flush the previous wrties before writing to RESEND bit */ smp_wmb(); +} + +/** + * octep_vf_enable_ioq_irq() - Enable MSI-x interrupt of a Tx/Rx queue. + * + * @iq: Octeon Tx queue data structure. + * @oq: Octeon Rx queue data structure. + */ +static void octep_vf_enable_ioq_irq(struct octep_vf_iq *iq, + struct octep_vf_oq *oq) +{ writeq(1UL << OCTEP_VF_OQ_INTR_RESEND_BIT, oq->pkts_sent_reg); writeq(1UL << OCTEP_VF_IQ_INTR_RESEND_BIT, iq->inst_cnt_reg); } @@ -333,6 +350,7 @@ static int octep_vf_napi_poll(struct napi_struct *napi,= int budget) if (tx_pending || rx_done >=3D budget) return budget; =20 + octep_vf_update_pkt(ioq_vector->iq, ioq_vector->oq); if (likely(napi_complete_done(napi, rx_done))) octep_vf_enable_ioq_irq(ioq_vector->iq, ioq_vector->oq); =20 diff --git a/drivers/net/ethernet/marvell/octeon_ep_vf/octep_vf_rx.c b/driv= ers/net/ethernet/marvell/octeon_ep_vf/octep_vf_rx.c index d70c8be3cfc4..31380962c212 100644 --- a/drivers/net/ethernet/marvell/octeon_ep_vf/octep_vf_rx.c +++ b/drivers/net/ethernet/marvell/octeon_ep_vf/octep_vf_rx.c @@ -319,9 +319,16 @@ static int octep_vf_oq_check_hw_for_pkts(struct octep_= vf_device *oct, struct octep_vf_oq *oq) { u32 pkt_count, new_pkts; + u32 last_pkt_count, pkts_pending; =20 pkt_count =3D readl(oq->pkts_sent_reg); - new_pkts =3D pkt_count - oq->last_pkt_count; + last_pkt_count =3D READ_ONCE(oq->last_pkt_count); + new_pkts =3D pkt_count - last_pkt_count; + + if (pkt_count < last_pkt_count) { + dev_err(oq->dev, "OQ-%u pkt_count(%u) < oq->last_pkt_count(%u)\n", + oq->q_no, pkt_count, last_pkt_count); + } =20 /* Clear the hardware packets counter register if the rx queue is * being processed continuously with-in a single interrupt and @@ -333,8 +340,9 @@ static int octep_vf_oq_check_hw_for_pkts(struct octep_v= f_device *oct, pkt_count =3D readl(oq->pkts_sent_reg); new_pkts +=3D pkt_count; } - oq->last_pkt_count =3D pkt_count; - oq->pkts_pending +=3D new_pkts; + WRITE_ONCE(oq->last_pkt_count, pkt_count); + pkts_pending =3D READ_ONCE(oq->pkts_pending); + WRITE_ONCE(oq->pkts_pending, (pkts_pending + new_pkts)); return new_pkts; } =20 @@ -363,7 +371,7 @@ static int __octep_vf_oq_process_rx(struct octep_vf_dev= ice *oct, struct sk_buff *skb; u32 read_idx; =20 - read_idx =3D oq->host_read_idx; + read_idx =3D READ_ONCE(oq->host_read_idx); rx_bytes =3D 0; desc_used =3D 0; for (pkt =3D 0; pkt < pkts_to_process; pkt++) { @@ -457,7 +465,7 @@ static int __octep_vf_oq_process_rx(struct octep_vf_dev= ice *oct, napi_gro_receive(oq->napi, skb); } =20 - oq->host_read_idx =3D read_idx; + WRITE_ONCE(oq->host_read_idx, read_idx); oq->refill_count +=3D desc_used; oq->stats->packets +=3D pkt; oq->stats->bytes +=3D rx_bytes; @@ -480,22 +488,26 @@ int octep_vf_oq_process_rx(struct octep_vf_oq *oq, in= t budget) { u32 pkts_available, pkts_processed, total_pkts_processed; struct octep_vf_device *oct =3D oq->octep_vf_dev; + u32 pkts_pending; =20 pkts_available =3D 0; pkts_processed =3D 0; total_pkts_processed =3D 0; while (total_pkts_processed < budget) { /* update pending count only when current one exhausted */ - if (oq->pkts_pending =3D=3D 0) + pkts_pending =3D READ_ONCE(oq->pkts_pending); + if (pkts_pending =3D=3D 0) octep_vf_oq_check_hw_for_pkts(oct, oq); + pkts_pending =3D READ_ONCE(oq->pkts_pending); pkts_available =3D min(budget - total_pkts_processed, - oq->pkts_pending); + pkts_pending); if (!pkts_available) break; =20 pkts_processed =3D __octep_vf_oq_process_rx(oct, oq, pkts_available); - oq->pkts_pending -=3D pkts_processed; + pkts_pending =3D READ_ONCE(oq->pkts_pending); + WRITE_ONCE(oq->pkts_pending, (pkts_pending - pkts_processed)); total_pkts_processed +=3D pkts_processed; } =20 --=20 2.47.3