From nobody Mon Feb 9 01:46:06 2026 Received: from gloria.sntech.de (gloria.sntech.de [185.11.138.130]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 4C2F13A4F5C for ; Thu, 5 Feb 2026 10:21:15 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=185.11.138.130 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1770286876; cv=none; b=XK1oeSdM62cIpzIU8w4ZXym+4PBzWbSSqqO22cbFlbz+vTdRNRi3cOdm8rbD7b4j+ZZgEyW5CVMGu4IvqmWGSyjUrFJLYqaSG3n558PWN7JeDvUSNgbECS6cBa1ekkuTAZclCuz2AWOHG0P3D4YUGvROxNH32om60LxuPUPOIyg= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1770286876; c=relaxed/simple; bh=5vdYkw57EiYeIaL+x9xosY2jNoR2mgB/EI5FNgbkC3U=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=G3V/PVdROg+o+7AJp5ZfzBgMeQiH4a8X8hC4kEuKWjtOFFxrft6dzT0qoKGxbE/6Io3stoDmUcEwr5PkzlMLEX4KVeG4YFt0UaTP/XFz145Sp+JYrrWx4JvaodcW5XCQCw8zcAqRwa2iENrpDxqwj5sTp8SteIziVYevEN5iPjE= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=sntech.de; spf=pass smtp.mailfrom=sntech.de; dkim=pass (2048-bit key) header.d=sntech.de header.i=@sntech.de header.b=nB6keqMm; arc=none smtp.client-ip=185.11.138.130 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=sntech.de Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=sntech.de Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=sntech.de header.i=@sntech.de header.b="nB6keqMm" DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=sntech.de; s=gloria202408; h=Content-Transfer-Encoding:MIME-Version:References: In-Reply-To:Message-ID:Date:Subject:Cc:To:From:Reply-To:Content-Type; bh=P2HRF2ZHD1WJ7uTJ5H+4KPD8cHuQGGOB2lb+kwP4OjE=; b=nB6keqMmTqcjes1wcRMPcsv3YJ tZhqThEyFWtp2rjsPde6l4XQwkuT2I48u1si9YiNbHdo/l+4jeMIO4KvYFJLrhWKouJnitNs+zNYF bq7zaRasbleG73Ttp+cnEHx+4qqY0/HsK/bMBnz3zb+PWnJos6TBTQET6G9VPIyoZQ6xggY5+CIYC e9o89IXPsyotgYRyXb4x3brFpSbgbGbCrXu095eLGutq107PqFNCI8MSnHj5hl10IIbGy5m9RFSvl +ZgulElngjs6z9bwVjdLi8U2BP6sfCQJiDe2///sc5BvN76TwdHCSzXT8ciWgQjKtty/8rJHTzfa8 CnI5SaYg==; Received: from i53875afe.versanet.de ([83.135.90.254] helo=localhost.localdomain) by gloria.sntech.de with esmtpsa (TLS1.3) tls TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384 (Exim 4.94.2) (envelope-from ) id 1vnwU5-0075El-Hv; Thu, 05 Feb 2026 11:21:14 +0100 From: Heiko Stuebner To: heiko@sntech.de Cc: quentin.schulz@cherry.de, linux-arm-kernel@lists.infradead.org, linux-rockchip@lists.infradead.org, linux-kernel@vger.kernel.org, Heiko Stuebner Subject: [PATCH 1/3] arm64: dts: rockchip: use gated-fixed-clock for pcie-refclk on rk3588-jaguar Date: Thu, 5 Feb 2026 11:21:02 +0100 Message-ID: <20260205102104.394991-2-heiko@sntech.de> X-Mailer: git-send-email 2.47.2 In-Reply-To: <20260205102104.394991-1-heiko@sntech.de> References: <20260205102104.394991-1-heiko@sntech.de> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" From: Heiko Stuebner Using a combination of fixed clock and gpio-gate clock works but does not describe the actual hardware. Use the gated-fixed-clock binding to describe this in a nicer way. Signed-off-by: Heiko Stuebner --- arch/arm64/boot/dts/rockchip/rk3588-jaguar.dts | 13 ++++--------- 1 file changed, 4 insertions(+), 9 deletions(-) diff --git a/arch/arm64/boot/dts/rockchip/rk3588-jaguar.dts b/arch/arm64/bo= ot/dts/rockchip/rk3588-jaguar.dts index 952affaf455c..6eea4e0b6ca4 100644 --- a/arch/arm64/boot/dts/rockchip/rk3588-jaguar.dts +++ b/arch/arm64/boot/dts/rockchip/rk3588-jaguar.dts @@ -90,21 +90,16 @@ led-1 { * 100MHz reference clock for PCIe peripherals from PI6C557-05BLE * clock generator. * The clock output is gated via the OE pin on the clock generator. - * This is modeled as a fixed-clock plus a gpio-gate-clock. */ - pcie_refclk_gen: pcie-refclk-gen-clock { - compatible =3D "fixed-clock"; + pcie_refclk: pcie-clock-generator { + compatible =3D "gated-fixed-clock"; #clock-cells =3D <0>; clock-frequency =3D <100000000>; - }; - - pcie_refclk: pcie-refclk-clock { - compatible =3D "gpio-gate-clock"; - clocks =3D <&pcie_refclk_gen>; - #clock-cells =3D <0>; + clock-output-names =3D "pcie3_refclk"; enable-gpios =3D <&gpio0 RK_PC6 GPIO_ACTIVE_LOW>; /* PCIE30X4_CLKREQN_M0= */ pinctrl-names =3D "default"; pinctrl-0 =3D <&pcie30x4_clkreqn_m0>; + vdd-supply =3D <&vcca_3v3_s0>; }; =20 pps { --=20 2.47.2