From nobody Sun Feb 8 20:53:21 2026 Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 9F1F134C808 for ; Thu, 29 Jan 2026 17:29:03 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.180.131 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1769707745; cv=none; b=s5Nja9nCUiAYlo78zNF2vPn+WdPqoQKvsFTEIS6uXK2U4J+5NJsA56iZvXizSlVwjW1aiZm6vLS5y0QIU1krRdeAwEBTGk27IR8i9HAo/W4FkJkO571AM5BkjTHkQ5yn7bPDby7BbXnFcJej0E1NGcoSuqKi/kM4+3GnfgikxCg= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1769707745; c=relaxed/simple; bh=tOpoouS1GOqm5S0gPdiCvx8Lntq3+wpPhlq3nUIVtAg=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version; b=LMGxpa6HFBlKtYJPLemfG2GF3MEufIWZ44gBDzVYNy/+6hJVGF45kK7gpg1ObMhho5H2NgAoBlMAE1FUdTxRqMBUmAHMOE30wIpAjbgLWeuDRF/PmnbRtx6YzQF7cm88IB4085KJabwd5GI5GtyVhVx4J+op9+/k7FzAo+bzOVY= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com; spf=pass smtp.mailfrom=oss.qualcomm.com; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b=dcqKi/1j; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b=bk47Pz8u; arc=none smtp.client-ip=205.220.180.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b="dcqKi/1j"; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b="bk47Pz8u" Received: from pps.filterd (m0279870.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id 60TAPdgV3641923 for ; Thu, 29 Jan 2026 17:29:02 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h= cc:content-transfer-encoding:date:from:in-reply-to:message-id :mime-version:references:subject:to; s=qcppdkim1; bh=cUGR0nDDhb8 mtzKVP0sRXejh74CUiunJ2IIIvN6IccY=; b=dcqKi/1jve8Cr4w0hsFBGuGbwxr w/JWWqgS1GmLYWT+SLQjBnoMQoR2zNl+L6AOj4ORf9kpQ5DBDi8mlMMxK4S8O16W rar/JNhgywIX7cive21TFXF80cmFPvVKeOOyyr2sQUt07IEw/oyL5HlD8mWFVX96 Hd9Z8fdl7rcWJfwE/cmu+DdssPZ+R/PHB5myAbuAV5imf5F9+xPKnzIBU6RUMgW6 s49lk+oIuIq2YmKpCBo/FBpqaFkFQcAd3ptDcSKxMeFg5E2lv3WNw/fJmQ3sF+p8 Ngw6EnWsTZ/4WRe1wnzyiTRIGUdcGjav+9m7UyCokIdX5f0yjGoEBwx26Qg== Received: from mail-pl1-f197.google.com (mail-pl1-f197.google.com [209.85.214.197]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4c05sr1ek4-1 (version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT) for ; Thu, 29 Jan 2026 17:29:02 +0000 (GMT) Received: by mail-pl1-f197.google.com with SMTP id d9443c01a7336-2a7caf012c0so2790535ad.3 for ; Thu, 29 Jan 2026 09:29:02 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=oss.qualcomm.com; s=google; t=1769707742; x=1770312542; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=cUGR0nDDhb8mtzKVP0sRXejh74CUiunJ2IIIvN6IccY=; b=bk47Pz8uS4qDxzA5NUAhfnjtdsQwh9D4uNG1zKPijXn0B34iXrXdF+B3M1UEniSRyU JTWp/GjA2gbJAffpKtGGLhev24BhSTLgCs4i544bUsFQv8G1hgt/CLhMRy7nXktMO2s+ j3tcaGGZgxtD4VIo7ODb+EDz+HgAh4nw1dAeNYgR8aHUTRJQgRN2rVIhNDQqbuyUq8J5 YkFWAPTZHk4bJuD4qhBxQUNx3xRTcnmbRMa6uOPLspDv/CGFkgavjwkGCVDsnkwaSwVg MIM3vNwsqHyYLygq+DpBHz8Xb/EIjgvmGI8gRvooF0ZnFkfsSOAQrXzZUxtlP+SpxMio iXdQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1769707742; x=1770312542; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from :to:cc:subject:date:message-id:reply-to; bh=cUGR0nDDhb8mtzKVP0sRXejh74CUiunJ2IIIvN6IccY=; b=QF25fMiucyY9ULXZ/3BS6YX91gTJb0EutPcQe7WQTd7e0eDd15CziiADYuTeVusNmL DDuPy2bHpFTaUnVI/10kK8qHCBD+lZyZLIB52Kttd67BASEldNdC/xDzOYScaXlpE5tO 8LgVbKRmusTfINZxeEY9kV1l2NhM53kiZDX1Ci+WtYghmQvy6Ejdk2tIzY50AyJxh4r4 9PRDkMOkBrHJ6LVBzFeVQ/3e4l15PAH9BE3YFUBTQuUlmcvlwdRfShBnrmI3s8c9iY9S +/QbYoiF8XWwpP4f8cZhCrppfr8Q3v6nmO+4HGdOWM3ARvxoDbbOvFfizeO+S7yVdEDb PkuQ== X-Forwarded-Encrypted: i=1; AJvYcCVuRpKtkskDkkOH5IHEm1IgRMEfwW5STanJ2x91eLzsmAgfyK/UPsUvg26HsGfU7TrWqZmlNlbgd7P2U+0=@vger.kernel.org X-Gm-Message-State: AOJu0YzzWYuws+6yooH9JzyYKrNJFzgMjf9gSBSezKZjLNJK1TIONRRY 0UcCGMZF75TlUFblWXrOW0osCsUWBqXtvPf2t9veaQHozPXY0kTnX26rRP02XzPwOzjf5bE/kV9 H2Ro+V6G4JjJKp7EQm1TptDxdls7joAqC1YVPDmWWUzVmCeG5ZAXEI3Cr8oOUU3y2+Uk= X-Gm-Gg: AZuq6aJejY9m8MMcXm0qguJuIAGJ8ta63bQtn0ImKrznIWxN5pUxjqYGd4YdJF7roVG SwPjJgNLUu4ej/j6TCZjzsZa97HATPDaNh2ydTOuTVpJ9jV4fkpr+lV8Ldj+Kz/hZJtvGTQxTxc 0kHouqiOjIMVtDoHaa1dxiwJ3FD8uD4MsO9AHU7Ghxopl0htp6DzQHmGIhePkFDEzeFasukmVFj /W1CZYm5a7z0M1sNlW0eNBuGrHGpC/t+nMYXzSHEM5EWLHxaglscWawlgXEa/rcDo9eV5PRTfu2 RaOqYFC1gcNoxFuHPpEkHSFyCdZ7+QZTUuGB1rLfpDqSDgR2+CmzE1+tNaKPZHMti3CBlV/AbXC Beex83E7ZHn//k7bPaX2/qbsekeUWIBDnrJQ+Ug2E X-Received: by 2002:a17:902:e80b:b0:2a0:f0c7:9998 with SMTP id d9443c01a7336-2a8b2094c08mr30793945ad.6.1769707741458; Thu, 29 Jan 2026 09:29:01 -0800 (PST) X-Received: by 2002:a17:902:e80b:b0:2a0:f0c7:9998 with SMTP id d9443c01a7336-2a8b2094c08mr30793635ad.6.1769707740873; Thu, 29 Jan 2026 09:29:00 -0800 (PST) Received: from hu-uchheda-hyd.qualcomm.com ([202.46.22.19]) by smtp.gmail.com with ESMTPSA id d9443c01a7336-2a8b47f4717sm37384105ad.18.2026.01.29.09.28.56 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 29 Jan 2026 09:29:00 -0800 (PST) From: Umang Chheda To: andersson@kernel.org, konradybcio@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, richardcochran@gmail.com Cc: linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, umang.chheda@oss.qualcomm.com, mohd.anwar@oss.qualcomm.com, krishna.chundru@oss.qualcomm.com, monish.chunara@oss.qualcomm.com Subject: [PATCH 1/1] arm64: dts: qcom: lemans-evk: Add Mezzanine Date: Thu, 29 Jan 2026 22:58:50 +0530 Message-Id: <20260129172850.1175728-2-umang.chheda@oss.qualcomm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20260129172850.1175728-1-umang.chheda@oss.qualcomm.com> References: <20260129172850.1175728-1-umang.chheda@oss.qualcomm.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable X-Proofpoint-Spam-Details-Enc: AW1haW4tMjYwMTI5MDEyMyBTYWx0ZWRfX4uoBImqY1HMK g+mYgkyYU/79zGHoL8CdBO3vb/mGYkYxT1ijx+TXOGHtk/ISpbrJRgCTPzvu3ugwlY/uounn/fl jI0rsUyjRtp7wIO6Wp7KPhDO00PUskd4MiUzPn7ZOPpjkX5QiFzV6cY9Sg4QORr9UbTCYcz/Vzn U/YozBGMnR88pmV49lSrJ/7anXjjYGZfvs25P3PC6v3ZZqTt5v7cfPClieUcBuN6MYkjOXllnZY tDNKqlpz2WlQCcefUDFkFvpri2xw/YHgGHthkNTk90ZwgGmL+l6ipPYGofA2useZzgRVkjX9XV3 nbiALNXhfpOZa6i86N9YiP9uNWndOVBzros1OmKZVPKCAELCD/GyczQAhbOWNfCkpxsE3zjJi6/ TVbIzi/mc6Fp5XHjPQpsMNSDoYxNsYgVoJTyHcO2uGLwIBh7HrqUhbzTl/PNSO1uHytKaaHri6R 8kuCY8YLHM79M3gwM0Q== X-Proofpoint-ORIG-GUID: 0kg8g8iFBIxxNhLoBsKEWiaAj0OU2hp6 X-Authority-Analysis: v=2.4 cv=UsJu9uwB c=1 sm=1 tr=0 ts=697b98de cx=c_pps a=cmESyDAEBpBGqyK7t0alAg==:117 a=fChuTYTh2wq5r3m49p7fHw==:17 a=vUbySO9Y5rIA:10 a=s4-Qcg_JpJYA:10 a=VkNPw1HP01LnGYTKEx00:22 a=EUspDBNiAAAA:8 a=jnsgzKaiXtoIhPlfe4IA:9 a=1OuFwYUASf3TG4hYMiVC:22 X-Proofpoint-GUID: 0kg8g8iFBIxxNhLoBsKEWiaAj0OU2hp6 X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1121,Hydra:6.1.51,FMLib:17.12.100.49 definitions=2026-01-29_02,2026-01-29_01,2025-10-01_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 suspectscore=0 lowpriorityscore=0 impostorscore=0 phishscore=0 clxscore=1015 spamscore=0 malwarescore=0 adultscore=0 priorityscore=1501 bulkscore=0 classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0 reason=mlx scancount=1 engine=8.22.0-2601150000 definitions=main-2601290123 Content-Type: text/plain; charset="utf-8" The Mezzanine is an hardware expansion add-on board designed to be stacked on top of Lemans EVK. It has following peripherals : - 4x Type A USB ports in host mode. - TC9563 PCIe switch, which has following three downstream ports (DSP) : - 1st DSP connects M.2 E-key connector for connecting WLAN endpoints. - 2nd DSP connects M.2 B-key connector for connecting cellular modems. - 3rd DSP with support for Dual Ethernet ports. - eMMC. - Additional 2.5GbE Ethernet PHY connected to native EMAC with support for MAC Address configuration via NVMEM. - EEPROM. - LVDS Display. - 2*mini DP. Add support for following peripherals : - TC9563 PCIe Switch. - Additional 2.5GbE Ethernet Port. - EEPROM. Written with inputs from : Mohd Ayaan Anwar - Ethernet. Krishna Chaitanya Chundru - PCIe Monish Chunara - EEPROM. Signed-off-by: Umang Chheda --- arch/arm64/boot/dts/qcom/Makefile | 4 + .../boot/dts/qcom/lemans-evk-mezzanine.dtso | 301 ++++++++++++++++++ 2 files changed, 305 insertions(+) create mode 100644 arch/arm64/boot/dts/qcom/lemans-evk-mezzanine.dtso diff --git a/arch/arm64/boot/dts/qcom/Makefile b/arch/arm64/boot/dts/qcom/M= akefile index f80b5d9cf1e8..79449004adfd 100644 --- a/arch/arm64/boot/dts/qcom/Makefile +++ b/arch/arm64/boot/dts/qcom/Makefile @@ -43,6 +43,10 @@ dtb-$(CONFIG_ARCH_QCOM) +=3D lemans-evk-camera.dtb lemans-evk-el2-dtbs :=3D lemans-evk.dtb lemans-el2.dtbo dtb-$(CONFIG_ARCH_QCOM) +=3D lemans-evk-el2.dtb + +lemans-evk-mezzanine-dtbs :=3D lemans-evk.dtb lemans-evk-mezzanine.dtbo + +dtb-$(CONFIG_ARCH_QCOM) +=3D lemans-evk-mezzanine.dtb dtb-$(CONFIG_ARCH_QCOM) +=3D milos-fairphone-fp6.dtb dtb-$(CONFIG_ARCH_QCOM) +=3D monaco-evk.dtb dtb-$(CONFIG_ARCH_QCOM) +=3D msm8216-samsung-fortuna3g.dtb diff --git a/arch/arm64/boot/dts/qcom/lemans-evk-mezzanine.dtso b/arch/arm6= 4/boot/dts/qcom/lemans-evk-mezzanine.dtso new file mode 100644 index 000000000000..a0dc6daec754 --- /dev/null +++ b/arch/arm64/boot/dts/qcom/lemans-evk-mezzanine.dtso @@ -0,0 +1,301 @@ +// SPDX-License-Identifier: BSD-3-Clause +/* + * Copyright (c) Qualcomm Technologies, Inc. and/or its subsidiaries. + */ + +/dts-v1/; +/plugin/; + +#include + +&{/} { + model =3D "Qualcomm Technologies, Inc. Lemans-evk Mezzanine"; + + vreg_sys_pwr: regulator-vreg-sys-pwr { + compatible =3D "regulator-fixed"; + regulator-name =3D "VREG_SYS_PWR"; + + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <24000000>; + regulator-max-microvolt =3D <24000000>; + }; + + vreg_4p2: regulator-vreg-4p2 { + compatible =3D "regulator-fixed"; + regulator-name =3D "VREG_4P2"; + + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <4200000>; + regulator-max-microvolt =3D <4200000>; + + vin-supply =3D <&vreg_sys_pwr>; + }; + + vreg_1p8: regulator-vreg-1p8 { + compatible =3D "regulator-fixed"; + regulator-name =3D "VREG_1P8"; + + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <1800000>; + regulator-max-microvolt =3D <1800000>; + + vin-supply =3D <&vreg_4p2>; + }; + + vreg_3p3: regulator-vreg-3p3 { + compatible =3D "regulator-fixed"; + regulator-name =3D "VREG_3P3"; + + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <3300000>; + regulator-max-microvolt =3D <3300000>; + + vin-supply =3D <&vreg_4p2>; + }; + + vreg_0p9: regulator-vreg-0p9 { + compatible =3D "regulator-fixed"; + regulator-name =3D "VREG_0P9"; + + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <900000>; + regulator-max-microvolt =3D <900000>; + + vin-supply =3D <&vreg_3p3>; + }; +}; + +ðernet1 { + phy-handle =3D <&hsgmii_phy1>; + phy-mode =3D "2500base-x"; + + pinctrl-0 =3D <ðernet1_default>; + pinctrl-names =3D "default"; + + snps,mtl-rx-config =3D <&mtl_rx_setup1>; + snps,mtl-tx-config =3D <&mtl_tx_setup1>; + + nvmem-cells =3D <&mac_addr1>; + nvmem-cell-names =3D "mac-address"; + + status =3D "okay"; + + mdio { + compatible =3D "snps,dwmac-mdio"; + #address-cells =3D <1>; + #size-cells =3D <0>; + + hsgmii_phy1: ethernet-phy@18 { + compatible =3D "ethernet-phy-id004d.d101"; + reg =3D <0x18>; + reset-gpios =3D <&pmm8654au_2_gpios 9 GPIO_ACTIVE_LOW>; + reset-assert-us =3D <11000>; + reset-deassert-us =3D <70000>; + }; + }; + + mtl_rx_setup1: rx-queues-config { + snps,rx-queues-to-use =3D <4>; + snps,rx-sched-sp; + + queue0 { + snps,dcb-algorithm; + snps,map-to-dma-channel =3D <0x0>; + snps,route-up; + snps,priority =3D <0x1>; + }; + + queue1 { + snps,dcb-algorithm; + snps,map-to-dma-channel =3D <0x1>; + snps,route-ptp; + }; + + queue2 { + snps,avb-algorithm; + snps,map-to-dma-channel =3D <0x2>; + snps,route-avcp; + }; + + queue3 { + snps,avb-algorithm; + snps,map-to-dma-channel =3D <0x3>; + snps,priority =3D <0xc>; + }; + }; + + mtl_tx_setup1: tx-queues-config { + snps,tx-queues-to-use =3D <4>; + + queue0 { + snps,dcb-algorithm; + }; + + queue1 { + snps,dcb-algorithm; + }; + + queue2 { + snps,avb-algorithm; + snps,send_slope =3D <0x1000>; + snps,idle_slope =3D <0x1000>; + snps,high_credit =3D <0x3e800>; + snps,low_credit =3D <0xffc18000>; + }; + + queue3 { + snps,avb-algorithm; + snps,send_slope =3D <0x1000>; + snps,idle_slope =3D <0x1000>; + snps,high_credit =3D <0x3e800>; + snps,low_credit =3D <0xffc18000>; + }; + }; +}; + +&i2c18 { + #address-cells =3D <1>; + #size-cells =3D <0>; + + eeprom@52 { + compatible =3D "giantec,gt24c256c", "atmel,24c256"; + reg =3D <0x52>; + pagesize =3D <64>; + + nvmem-layout { + compatible =3D "fixed-layout"; + #address-cells =3D <1>; + #size-cells =3D <1>; + + mac_addr1: mac-addr@0 { + reg =3D <0x0 0x6>; + }; + }; + }; +}; + +&pcie0 { + iommu-map =3D <0x0 &pcie_smmu 0x0 0x1>, + <0x100 &pcie_smmu 0x1 0x1>, + <0x208 &pcie_smmu 0x2 0x1>, + <0x210 &pcie_smmu 0x3 0x1>, + <0x218 &pcie_smmu 0x4 0x1>, + <0x300 &pcie_smmu 0x5 0x1>, + <0x400 &pcie_smmu 0x6 0x1>, + <0x500 &pcie_smmu 0x7 0x1>, + <0x501 &pcie_smmu 0x8 0x1>; +}; + +&pcieport0 { + #address-cells =3D <3>; + #size-cells =3D <2>; + + pcie@0,0 { + compatible =3D "pci1179,0623"; + reg =3D <0x10000 0x0 0x0 0x0 0x0>; + #address-cells =3D <3>; + #size-cells =3D <2>; + + device_type =3D "pci"; + ranges; + bus-range =3D <0x2 0xff>; + + vddc-supply =3D <&vreg_0p9>; + vdd18-supply =3D <&vreg_1p8>; + vdd09-supply =3D <&vreg_0p9>; + vddio1-supply =3D <&vreg_1p8>; + vddio2-supply =3D <&vreg_1p8>; + vddio18-supply =3D <&vreg_1p8>; + + i2c-parent =3D <&i2c18 0x77>; + + resx-gpios =3D <&tlmm 140 GPIO_ACTIVE_LOW>; + + pinctrl-0 =3D <&tc9563_resx_n>; + pinctrl-names =3D "default"; + + pcie@1,0 { + reg =3D <0x20800 0x0 0x0 0x0 0x0>; + #address-cells =3D <3>; + #size-cells =3D <2>; + + device_type =3D "pci"; + ranges; + bus-range =3D <0x3 0xff>; + }; + + pcie@2,0 { + reg =3D <0x21000 0x0 0x0 0x0 0x0>; + #address-cells =3D <3>; + #size-cells =3D <2>; + + device_type =3D "pci"; + ranges; + bus-range =3D <0x4 0xff>; + }; + + pcie@3,0 { + reg =3D <0x21800 0x0 0x0 0x0 0x0>; + #address-cells =3D <3>; + #size-cells =3D <2>; + device_type =3D "pci"; + ranges; + bus-range =3D <0x5 0xff>; + + pci@0,0 { + reg =3D <0x50000 0x0 0x0 0x0 0x0>; + #address-cells =3D <3>; + #size-cells =3D <2>; + device_type =3D "pci"; + ranges; + }; + + pci@0,1 { + reg =3D <0x50100 0x0 0x0 0x0 0x0>; + #address-cells =3D <3>; + #size-cells =3D <2>; + device_type =3D "pci"; + ranges; + }; + }; + }; +}; + +&serdes1 { + phy-supply =3D <&vreg_l5a>; + + status =3D "okay"; +}; + +&tlmm { + ethernet1_default: ethernet1-default-state { + ethernet1_mdc: ethernet1-mdc-pins { + pins =3D "gpio20"; + function =3D "emac1_mdc"; + drive-strength =3D <16>; + bias-pull-up; + }; + + ethernet1_mdio: ethernet1-mdio-pins { + pins =3D "gpio21"; + function =3D "emac1_mdio"; + drive-strength =3D <16>; + bias-pull-up; + }; + }; + + tc9563_resx_n: tc9563-resx-state { + pins =3D "gpio140"; + function =3D "gpio"; + + bias-disable; + input-disable; + output-enable; + power-source =3D <0>; + }; +}; -- 2.34.1