From nobody Mon Feb 9 04:13:59 2026 Received: from mail-dy1-f201.google.com (mail-dy1-f201.google.com [74.125.82.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 9E36C36A022 for ; Tue, 27 Jan 2026 18:46:15 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=74.125.82.201 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1769539580; cv=none; b=uy6jQq5yYIeGug8ustHmgpZ58nDeS3VPJpkSI+gpMg2U6850ZtnK2a8TO4aoQxtgPhaIdvom1BygB4FE9WVGRy186GxOe/GFebvi3ohfW5vuIRoRrVEXoT2QmTnmE1OJgbrxIMiN3//HsPSeLeY72x//Dk7pJZTJmHjBZ0kzav4= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1769539580; c=relaxed/simple; bh=BuZQB1JrWPbol810BNiSgRTMMbqOOuEypIktx0AEIeE=; h=Date:In-Reply-To:Mime-Version:References:Message-ID:Subject:From: To:Content-Type; b=Uqm5kH20kNh7YaI0VXNt+I9FtvQpPavYJ1+8af4Nh/OR9yDLJbUY9g+xT+Bd6a+dx6PZONiHcWZ9j2WZ9A6Uupp3t6oGmWHaDoL6mzH9X8ymbh7JMrjzWAoTJ+uKbhVDAXwSQTVWuTwOcd9ENZfK/St1lGRD8s4JDS7kMJJm62M= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=google.com; spf=pass smtp.mailfrom=flex--irogers.bounces.google.com; dkim=pass (2048-bit key) header.d=google.com header.i=@google.com header.b=ICrehh2/; arc=none smtp.client-ip=74.125.82.201 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=google.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=flex--irogers.bounces.google.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=google.com header.i=@google.com header.b="ICrehh2/" Received: by mail-dy1-f201.google.com with SMTP id 5a478bee46e88-2b6f0b345e3so32185390eec.0 for ; Tue, 27 Jan 2026 10:46:15 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20230601; t=1769539575; x=1770144375; darn=vger.kernel.org; h=to:from:subject:message-id:references:mime-version:in-reply-to:date :from:to:cc:subject:date:message-id:reply-to; bh=tp6WggX015VKfu2PeZYMD7tqCi4geCJV/SpM3J5HtbY=; b=ICrehh2/EcnhwDO/z44FUXyyRd/3KzTcstnW37DrQ4dfYMeKxqHkM58lMQTDVbKIiV OPgX+FXxnqI/revokzhdlZLSZXoHW6qGlvITo2Fa52snRfLln7Uqv78z1gcM1qSrqVtT fdItVQufrv6mo+4mJl3KC6UdHBagLWu23JLojklXDRaNIvmfQYsnXtzAvdQ7eeZLDoIg TUxKR+MpQnWySKycSH8yXNlh26zOZLuEMlbneAS3O+NErtMGRX7QxTh7xZpnVzwlysCZ 486qVkxxx7figcfaCfEICsxtsVfk7zp6JyvwrxBZxsawPtmk9xBNM3oxOhTXHh0h3SU6 UZwQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1769539575; x=1770144375; h=to:from:subject:message-id:references:mime-version:in-reply-to:date :x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=tp6WggX015VKfu2PeZYMD7tqCi4geCJV/SpM3J5HtbY=; b=iveEBg+fJMZmyUbPO5QcuU1ycg71P7H2Q1R5S+SpVKBl2zHbqegdAWADLq4j0XH8wd naU1eL7RuFQufkYQa8gxxMoZ9hxTznxGLaPbjZ6f3E/87b4wncnftE+nCfeLP9g9kP1k 1U2G1Igh/ROf2IYwxoft+Ar4hIpjw9Mj1zCOOU/dgAGukR+7Gu0315oLTZis7wqbQJAG PSQs/5KKY2tTPn54whhSKWEUHwLxzUzBsbZLDPYyk94se9Bve3u1JmcNfn0EMlqG3BOo TnZPioIyVuBbvCRKTeg8DqXgkNpG0nAyZdXpR/sNYuzgCvRh4Kt+8akM6DHM7ZXZ4gFp nR5g== X-Forwarded-Encrypted: i=1; AJvYcCX/E1BDztA5FP0/ndjaQvqgv2EHYI8KMX4KHUdXdAbia+haUIvY4rQF9nQpSowSJzujpamh+AYwTlFk4eo=@vger.kernel.org X-Gm-Message-State: AOJu0YwXAY8hvYVR23iXS6JUm6Ck3lsupppomtMxcaE9dilfLqF01yeU AiD/UIkBR46XYRji2rhVDc2sEJGdcnyKc6Nrxdej49LQA4SfeuLAZ1YUDGOL8v4N455G9JRnsbv gnvPr41VNdQ== X-Received: from dlbrl14.prod.google.com ([2002:a05:7022:f50e:b0:119:78ff:fe10]) (user=irogers job=prod-delivery.src-stubby-dispatcher) by 2002:a05:7022:6609:b0:11b:8161:5cfc with SMTP id a92af1059eb24-124a00c4cbamr1673614c88.36.1769539574570; Tue, 27 Jan 2026 10:46:14 -0800 (PST) Date: Tue, 27 Jan 2026 10:44:56 -0800 In-Reply-To: <20260127184506.3059493-1-irogers@google.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: Mime-Version: 1.0 References: <20260127184506.3059493-1-irogers@google.com> X-Mailer: git-send-email 2.52.0.457.g6b5491de43-goog Message-ID: <20260127184506.3059493-26-irogers@google.com> Subject: [PATCH v11 25/35] perf jevents: Add FPU metrics for Intel From: Ian Rogers To: Adrian Hunter , Alexander Shishkin , Arnaldo Carvalho de Melo , Benjamin Gray , Caleb Biggers , Edward Baker , Ian Rogers , Ingo Molnar , James Clark , Jing Zhang , Jiri Olsa , John Garry , Leo Yan , Namhyung Kim , Perry Taylor , Peter Zijlstra , Sandipan Das , Thomas Falcon , Weilin Wang , Xu Yang , linux-kernel@vger.kernel.org, linux-perf-users@vger.kernel.org Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Metrics break down of floating point operations. Tested-by: Thomas Falcon Signed-off-by: Ian Rogers --- tools/perf/pmu-events/intel_metrics.py | 97 ++++++++++++++++++++++++++ 1 file changed, 97 insertions(+) diff --git a/tools/perf/pmu-events/intel_metrics.py b/tools/perf/pmu-events= /intel_metrics.py index 9cf4bd8ac769..77b8e10194db 100755 --- a/tools/perf/pmu-events/intel_metrics.py +++ b/tools/perf/pmu-events/intel_metrics.py @@ -320,6 +320,102 @@ def IntelCtxSw() -> MetricGroup: "retired & core cycles between context= switches")) =20 =20 +def IntelFpu() -> Optional[MetricGroup]: + cyc =3D Event("cycles") + try: + s_64 =3D Event("FP_ARITH_INST_RETIRED.SCALAR_SINGLE", + "SIMD_INST_RETIRED.SCALAR_SINGLE") + except: + return None + d_64 =3D Event("FP_ARITH_INST_RETIRED.SCALAR_DOUBLE", + "SIMD_INST_RETIRED.SCALAR_DOUBLE") + s_128 =3D Event("FP_ARITH_INST_RETIRED.128B_PACKED_SINGLE", + "SIMD_INST_RETIRED.PACKED_SINGLE") + + flop =3D s_64 + d_64 + 4 * s_128 + + d_128 =3D None + s_256 =3D None + d_256 =3D None + s_512 =3D None + d_512 =3D None + try: + d_128 =3D Event("FP_ARITH_INST_RETIRED.128B_PACKED_DOUBLE") + flop +=3D 2 * d_128 + s_256 =3D Event("FP_ARITH_INST_RETIRED.256B_PACKED_SINGLE") + flop +=3D 8 * s_256 + d_256 =3D Event("FP_ARITH_INST_RETIRED.256B_PACKED_DOUBLE") + flop +=3D 4 * d_256 + s_512 =3D Event("FP_ARITH_INST_RETIRED.512B_PACKED_SINGLE") + flop +=3D 16 * s_512 + d_512 =3D Event("FP_ARITH_INST_RETIRED.512B_PACKED_DOUBLE") + flop +=3D 8 * d_512 + except: + pass + + f_assist =3D Event("ASSISTS.FP", "FP_ASSIST.ANY", "FP_ASSIST.S") + if f_assist in [ + "ASSISTS.FP", + "FP_ASSIST.S", + ]: + f_assist +=3D "/cmask=3D1/" + + flop_r =3D d_ratio(flop, interval_sec) + flop_c =3D d_ratio(flop, cyc) + nmi_constraint =3D MetricConstraint.GROUPED_EVENTS + if f_assist.name =3D=3D "ASSISTS.FP": # Icelake+ + nmi_constraint =3D MetricConstraint.NO_GROUP_EVENTS_NMI + + def FpuMetrics(group: str, fl: Optional[Event], mult: int, desc: str) = -> Optional[MetricGroup]: + if not fl: + return None + + f =3D fl * mult + fl_r =3D d_ratio(f, interval_sec) + r_s =3D d_ratio(fl, interval_sec) + return MetricGroup(group, [ + Metric(f"{group}_of_total", desc + " floating point operations= per second", + d_ratio(f, flop), "100%"), + Metric(f"{group}_flops", desc + " floating point operations pe= r second", + fl_r, "flops/s"), + Metric(f"{group}_ops", desc + " operations per second", + r_s, "ops/s"), + ]) + + return MetricGroup("lpm_fpu", [ + MetricGroup("lpm_fpu_total", [ + Metric("lpm_fpu_total_flops", "Floating point operations per s= econd", + flop_r, "flops/s"), + Metric("lpm_fpu_total_flopc", "Floating point operations per c= ycle", + flop_c, "flops/cycle", constraint=3Dnmi_constraint), + ]), + MetricGroup("lpm_fpu_64", [ + FpuMetrics("lpm_fpu_64_single", s_64, 1, "64-bit single"), + FpuMetrics("lpm_fpu_64_double", d_64, 1, "64-bit double"), + ]), + MetricGroup("lpm_fpu_128", [ + FpuMetrics("lpm_fpu_128_single", s_128, + 4, "128-bit packed single"), + FpuMetrics("lpm_fpu_128_double", d_128, + 2, "128-bit packed double"), + ]), + MetricGroup("lpm_fpu_256", [ + FpuMetrics("lpm_fpu_256_single", s_256, + 8, "128-bit packed single"), + FpuMetrics("lpm_fpu_256_double", d_256, + 4, "128-bit packed double"), + ]), + MetricGroup("lpm_fpu_512", [ + FpuMetrics("lpm_fpu_512_single", s_512, + 16, "128-bit packed single"), + FpuMetrics("lpm_fpu_512_double", d_512, + 8, "128-bit packed double"), + ]), + Metric("lpm_fpu_assists", "FP assists as a percentage of cycles", + d_ratio(f_assist, cyc), "100%"), + ]) + + def IntelIlp() -> MetricGroup: tsc =3D Event("msr/tsc/") c0 =3D Event("msr/mperf/") @@ -736,6 +832,7 @@ def main() -> None: Tsx(), IntelBr(), IntelCtxSw(), + IntelFpu(), IntelIlp(), IntelL2(), IntelLdSt(), --=20 2.52.0.457.g6b5491de43-goog