From nobody Mon Feb 9 19:04:29 2026 Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 628B0361DB3 for ; Tue, 27 Jan 2026 15:26:36 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.180.131 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1769527598; cv=none; b=IEpsKO5m5jNBBuxsT3ocyKMU3vPMhPwFrpPJLllT3Ksz5OUaf6eBr8RXc80FfRTB3fz9IBOneMhn1rvex4V19gOdKxNUkPYKFCpEweVHuMdJj7Gj5tKdXhcy7934tn3H87wBsFKTNapqgpi/04sVl/NqD32Ktn44LlV+P8rt3SM= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1769527598; c=relaxed/simple; bh=LRFTyZdDZzEIApAXCaO6Vf7pEkXsEikpYHJL//tUv4E=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=h1ZL7Mek2Ce+rcA6TKgcs7uihIG2sCE2l5Fxt+pQENNarOJj2PoJH1E9vc+SMey684Vb3JiGYUAArjyi/Auhnp0AQU7AZZ+UsjjC+Gmr4+skwyUnOFrDxwWm1fSPkwS+5RLdpEI/1XgbE6Xnqgv5HM+0uXN5A4nvWoIxpFejqYw= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com; spf=pass smtp.mailfrom=oss.qualcomm.com; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b=XizrUHOb; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b=iqMxguHW; arc=none smtp.client-ip=205.220.180.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b="XizrUHOb"; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b="iqMxguHW" Received: from pps.filterd (m0279869.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id 60R9qLjO1268770 for ; Tue, 27 Jan 2026 15:26:35 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=qcppdkim1; bh= G9bElWJav3IGntOkEK9NYd+SDZciqNZqq2UyZZqUhA4=; b=XizrUHOb5LTp4GBG DGJNGNT7lrHbHn0FMgSANgOEFh33lVFhpABOJl05m/rcGOpPKDvLWeMmRd2HLxhT pgtOfnItiCLxw58nf7l3+K8Ekpilc0ZpULJpjSOM6/391V5NC6OeWq8fETQqSbnV yghlf//ngfGy8KI6hALHe4ips2VqMh1HmDOvyjhvF0HSTZkkHCGKYpUOR3F9sgnv 9ryA+XQWK3rdaPhIt8B0LyQxtGoNgaM8TM6/cdaLBp4aF2KC8Vs1Jm3HDrW4lRZ/ 3XohepQelyrabSmoIkjCEzCDKSyl9mcMUmi2/upz6+zbi+CzUJ8IzoXfhIPaB1jL TeHuKA== Received: from mail-qk1-f200.google.com (mail-qk1-f200.google.com [209.85.222.200]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4bxnyat75w-1 (version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT) for ; Tue, 27 Jan 2026 15:26:35 +0000 (GMT) Received: by mail-qk1-f200.google.com with SMTP id af79cd13be357-8bb9f029f31so2054543685a.2 for ; Tue, 27 Jan 2026 07:26:35 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=oss.qualcomm.com; s=google; t=1769527595; x=1770132395; darn=vger.kernel.org; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=G9bElWJav3IGntOkEK9NYd+SDZciqNZqq2UyZZqUhA4=; b=iqMxguHWantRPuvwwgdDCYLDRFZ/uBwaFvogIQr7gri2LfBBRVruQ1iy7FZyrGxD4I r+KRA/a6BcLvsTC+uncJJFoqK/REWLdYBgJdVFmIlgizvjDGj4iF87BPxEcrgCdB7hbK XDBqlvSZCqwLjmA5QoYZDzUSJgHyRdoTsq67edq9cerqMAmwredRa4AWHfjHRPBMdvIO LNn3a4zNM1HdqQ+p3bx1E7b4Vzu8KjddlL4n4H4pHeYS7dAIpyorMA3/Tymbdx0OeXwf JXqZ4/TGU9EAgn+Iij3w2vxymTL5x85dltTY5ceObMirR/arsmhLRkP46xuKBwZqhuPZ GGPA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1769527595; x=1770132395; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-gg:x-gm-message-state:from:to :cc:subject:date:message-id:reply-to; bh=G9bElWJav3IGntOkEK9NYd+SDZciqNZqq2UyZZqUhA4=; b=IUAr77sbPLQn4BWCZ2jdEC7NW8+vjQvt7CovdLk1/ofqwd2LdjDeMkwSlBdystP6x5 1jA3wELqcfr0hvLNH0OoqhaiGU8yXcExu410q6SSoRWQt9RDU4OiX5TDcSpgKRkbD1T6 YKdMMC/ll+G1k0DJ3Rb1i+CwxwONgrGOv92cnldp2nUVKs4hDricnVTlulSupTj0oyq0 TQ6777aLxry9x+CaYS4NzkOjLABBWdO1N0pCOHUtczwT/MvUEX7cJpRxB8n/COQO2iNu JCdcwsCCRGtVbmanEjVgkbjO7TIek/mkuzZHnhHCYXki5EFYVLRuOjB0ge047IyHyWWj smsg== X-Forwarded-Encrypted: i=1; AJvYcCVZEf/xjxfbuWfGo+yB0lsmWJp0+JgtccDRBMrt40WIrxsOreLhFMeKtOMWYR6IVLNVGeiupggu7O/cYz0=@vger.kernel.org X-Gm-Message-State: AOJu0YwgkPAzMoK8uD6c7o64bYab3E3fvDKaJY+gbsmU8b4LMthBS4eF m2xrgSQoc4Npbq2u69hAQSmEvOU0O37GzEzdU3glYaTdBDF9WXYqvLj/IvDI9fuBQfQq9eRWjIx xJjx4oT9rroQ+npKfXXQ1Y1UOTlrxyf/A/ac/z61vLqFPZRuImQ2UgVt8jMbbhwPt2EU= X-Gm-Gg: AZuq6aJXuRnSiN8lOCfyrwFTpPlw7cN7VyX6GDggoIO1qUsIQBHu1D4cplCRX8HmmuS FVS/VNBx3KDcVp8IhyxHqrtQQTK+rbyoZdLeqAusQhD9dYi5MHQH3oyDeTX5/v76IDlCWNv4QtK A3exajM0J9vXETM9XkxGfyNoDIAHd79N+mo79ZlVebB1s56TrrE0q/rLeI7BSuCOeiCYcXntyCr 51uVcYQgmfVtjC8KkedHA+ZIARAk+BK8f0n1UfxMx0KdL2sEz+zpJ6V3KoRwYbHsO2h5K7FB+aV CilJtbDnZ4PW7Ia1+gF6dFh0W+0O1zEAixpS7E6Xdn+MuzJ6pSKHJOSheDLFkfb65jG+diEXcdB 1b7vqCkTZmCge0WLd5w== X-Received: by 2002:a05:620a:4091:b0:8c2:9ff4:a8bd with SMTP id af79cd13be357-8c70b84a289mr232636485a.15.1769527591530; Tue, 27 Jan 2026 07:26:31 -0800 (PST) X-Received: by 2002:a05:620a:4091:b0:8c2:9ff4:a8bd with SMTP id af79cd13be357-8c70b84a289mr232631685a.15.1769527590928; Tue, 27 Jan 2026 07:26:30 -0800 (PST) Received: from hackbox.lan ([86.121.162.109]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-435b1f744e2sm40967260f8f.31.2026.01.27.07.26.29 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 27 Jan 2026 07:26:30 -0800 (PST) From: Abel Vesa Date: Tue, 27 Jan 2026 17:26:17 +0200 Subject: [PATCH v2 1/2] dt-bindings: interconnect: document the RPMh Network-On-Chip interconnect in Eliza SoC Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20260127-eliza-interconnect-v2-1-b238a8e04976@oss.qualcomm.com> References: <20260127-eliza-interconnect-v2-0-b238a8e04976@oss.qualcomm.com> In-Reply-To: <20260127-eliza-interconnect-v2-0-b238a8e04976@oss.qualcomm.com> To: Georgi Djakov , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Odelu Kukatla Cc: linux-arm-msm@vger.kernel.org, linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, Abel Vesa X-Mailer: b4 0.15-dev-47773 X-Developer-Signature: v=1; a=openpgp-sha256; l=8576; i=abel.vesa@oss.qualcomm.com; h=from:subject:message-id; bh=W0eSF1iasjTylkltDBGnjA3H0CS8qmWgJEqvugrrEww=; b=owEBbQKS/ZANAwAKARtfRMkAlRVWAcsmYgBpeNkhYi29fFswy3woWetH5vAON0/RgrIT2G2Bu MiEs26zc1iJAjMEAAEKAB0WIQRO8+4RTnqPKsqn0bgbX0TJAJUVVgUCaXjZIQAKCRAbX0TJAJUV Vsp6D/9VTkAWZm3Qfeb3srCMjPVdo0p+JmFhghaLqxeHDPhInW0YkQP9tEaT0DxfHoIvupP6jOL /Zu8xBjX9D9rAW5tRfjFqJ44cUrU6Ih/ukIr++SNEz5bDctoPR2VeNW7PIi8vpLe5uLqXuUhDJY B85dZbEF13G9PKXPKfZKXSobkcEcibxLw6VpHHitB2T2a2mIYR9BM61Y/bfJ4RFhkwcE4S2iiwS XUgZPmJNeqDD8ISv0ILDGHy5kho/4v7PDZzqpiIjEj+Q+m06a/mBFVC7suvqZamCpmX4HQJPGIo iVY9ERVtUH5Kr7bU2CYXJnG0ftNSD4diNPe8/S6de8LNbS4nimZvoxvW5/3xbpRlet3pNPalvlK 9KDGqM7c6vJ4mQ6E+1Hd34487SAGjrvPlVdiAClGzZIRbPX9AeFsCHP38t/LA52cFX9YarWOjN3 g0axurDgQFvjyiW+UH2wVgsH0wMc8IdJdETDA6tH9U5QToZxhDj+ef7dcRBdeMOeAaw9zauE/+w YflKisavH51qZ7PwvuWDkeIXWL9CxEkXPAm6WHFE/Q/4D18pBbXgsEqMH9P8/r5iaE+lfWpDCiY xvERcZcsRxKxetwB8AOmGAVxfKbSAxd9uMBH3BTl5iX/S6cltzhJsz/87aVlcpZwsaFIVDLIuP/ DjMIoty1mf06t1A== X-Developer-Key: i=abel.vesa@oss.qualcomm.com; a=openpgp; fpr=6AFF162D57F4223A8770EF5AF7BF214136F41FAE X-Proofpoint-GUID: p-FNRWDVYN2834wrbtmNVeB4xMOoxx0k X-Authority-Analysis: v=2.4 cv=JZqxbEKV c=1 sm=1 tr=0 ts=6978d92b cx=c_pps a=hnmNkyzTK/kJ09Xio7VxxA==:117 a=oauzzCmhM186DRC0Y2yWPg==:17 a=IkcTkHD0fZMA:10 a=vUbySO9Y5rIA:10 a=s4-Qcg_JpJYA:10 a=VkNPw1HP01LnGYTKEx00:22 a=gEfo2CItAAAA:8 a=EUspDBNiAAAA:8 a=Iq7QPC57mEAaqCDayAAA:9 a=QEXdDO2ut3YA:10 a=PEH46H7Ffwr30OY-TuGO:22 a=sptkURWiP4Gy88Gu7hUp:22 X-Proofpoint-ORIG-GUID: p-FNRWDVYN2834wrbtmNVeB4xMOoxx0k X-Proofpoint-Spam-Details-Enc: AW1haW4tMjYwMTI3MDEyNiBTYWx0ZWRfXw8uB6/MGDA9v z4RFuuS9mGcbRFerUbSjikFDDyN6BsnbxGUZg9wgajzTtY+nPwfFIX/bx//dv7B+1sJz6O6URuV sN+TZr9wPUcvjadRRy05jpRK3XLst4x5UN8yRrj/WekXwl2oTivitscUnB+pgyhReYrrc4Zm3Xn GY+DkeHX2eAPmSzgq9HJ3I21RjVAjySHzpvc6PIrvUBfEsWBeWELND/DSvn/JCzbwJYF4P/TJih 3yXCjN1Jvih5Ml2crLEUTEu7OzxpvFAWxs2IJymNd2Om1LS4gO4Mdq7qU0JQkAAYnkv2kVeIFi8 oqLiuJ3tARXUqnfhq9jlJMveP3oBq2tmtt88pidSeePJ8Al6ks5PhOmNT9ysiGM3W9x/cNdKlPW w5yZk6SIk/GJe+AsLTHjUJLMni2Lqb3/0QVcMnxUjzFmglNP5a5sZtbyZgxjtfS46m4ZJkANbY6 kccdiTVHd6hHzPjru1Q== X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1121,Hydra:6.1.51,FMLib:17.12.100.49 definitions=2026-01-27_03,2026-01-27_02,2025-10-01_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 priorityscore=1501 impostorscore=0 suspectscore=0 lowpriorityscore=0 malwarescore=0 spamscore=0 adultscore=0 clxscore=1015 phishscore=0 bulkscore=0 classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0 reason=mlx scancount=1 engine=8.22.0-2601150000 definitions=main-2601270126 From: Odelu Kukatla Document the RPMh Network-On-Chip Interconnect of the Eliza platform. Signed-off-by: Odelu Kukatla Signed-off-by: Abel Vesa Reviewed-by: Krzysztof Kozlowski --- .../bindings/interconnect/qcom,eliza-rpmh.yaml | 141 +++++++++++++++++= ++++ include/dt-bindings/interconnect/qcom,eliza-rpmh.h | 136 +++++++++++++++++= +++ 2 files changed, 277 insertions(+) diff --git a/Documentation/devicetree/bindings/interconnect/qcom,eliza-rpmh= .yaml b/Documentation/devicetree/bindings/interconnect/qcom,eliza-rpmh.yaml new file mode 100644 index 000000000000..d856561eb578 --- /dev/null +++ b/Documentation/devicetree/bindings/interconnect/qcom,eliza-rpmh.yaml @@ -0,0 +1,141 @@ +# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/interconnect/qcom,eliza-rpmh.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm RPMh Network-On-Chip Interconnect on Eliza SoC + +maintainers: + - Odelu Kukatla + +description: | + RPMh interconnect providers support system bandwidth requirements through + RPMh hardware accelerators known as Bus Clock Manager (BCM). The provide= r is + able to communicate with the BCM through the Resource State Coordinator = (RSC) + associated with each execution environment. Provider nodes must point to= at + least one RPMh device child node pertaining to their RSC and each provid= er + can map to multiple RPMh resources. + + See also: include/dt-bindings/interconnect/qcom,eliza-rpmh.h + +properties: + compatible: + enum: + - qcom,eliza-aggre1-noc + - qcom,eliza-aggre2-noc + - qcom,eliza-clk-virt + - qcom,eliza-cnoc-cfg + - qcom,eliza-cnoc-main + - qcom,eliza-gem-noc + - qcom,eliza-lpass-ag-noc + - qcom,eliza-lpass-lpiaon-noc + - qcom,eliza-lpass-lpicx-noc + - qcom,eliza-mc-virt + - qcom,eliza-mmss-noc + - qcom,eliza-nsp-noc + - qcom,eliza-pcie-anoc + - qcom,eliza-system-noc + + reg: + maxItems: 1 + + clocks: + minItems: 1 + maxItems: 2 + +required: + - compatible + +allOf: + - $ref: qcom,rpmh-common.yaml# + - if: + properties: + compatible: + contains: + enum: + - qcom,eliza-clk-virt + - qcom,eliza-mc-virt + then: + properties: + reg: false + else: + required: + - reg + + - if: + properties: + compatible: + contains: + enum: + - qcom,eliza-aggre1-noc + then: + properties: + clocks: + items: + - description: aggre USB3 PRIM AXI clock + + - if: + properties: + compatible: + contains: + enum: + - qcom,eliza-aggre2-noc + then: + properties: + clocks: + items: + - description: RPMH CC IPA clock + + - if: + properties: + compatible: + contains: + enum: + - qcom,eliza-pcie-anoc + then: + properties: + clocks: + items: + - description: aggre-NOC PCIe AXI clock + - description: cfg-NOC PCIe a-NOC AHB clock + + - if: + properties: + compatible: + contains: + enum: + - qcom,eliza-aggre1-noc + - qcom,eliza-aggre2-noc + - qcom,eliza-pcie-anoc + then: + required: + - clocks + else: + properties: + clocks: false + +unevaluatedProperties: false + +examples: + - | + gem_noc: interconnect@24100000 { + compatible =3D "qcom,eliza-gem-noc"; + reg =3D <0x24100000 0x163080>; + #interconnect-cells =3D <2>; + qcom,bcm-voters =3D <&apps_bcm_voter>; + }; + + mc_virt: interconnect-2 { + compatible =3D "qcom,eliza-mc-virt"; + #interconnect-cells =3D <2>; + qcom,bcm-voters =3D <&apps_bcm_voter>; + }; + + aggre1_noc: interconnect@16e0000 { + compatible =3D "qcom,eliza-aggre1-noc"; + reg =3D <0x16e0000 0x16400>; + #interconnect-cells =3D <2>; + qcom,bcm-voters =3D <&apps_bcm_voter>; + clocks =3D <&gcc_aggre_usb3_prim_axi_clk>; + }; diff --git a/include/dt-bindings/interconnect/qcom,eliza-rpmh.h b/include/d= t-bindings/interconnect/qcom,eliza-rpmh.h new file mode 100644 index 000000000000..95db2fe647de --- /dev/null +++ b/include/dt-bindings/interconnect/qcom,eliza-rpmh.h @@ -0,0 +1,136 @@ +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ +/* + * Copyright (c) Qualcomm Technologies, Inc. and/or its subsidiaries. + */ + +#ifndef __DT_BINDINGS_INTERCONNECT_QCOM_ELIZA_H +#define __DT_BINDINGS_INTERCONNECT_QCOM_ELIZA_H + +#define MASTER_QSPI_0 0 +#define MASTER_QUP_1 1 +#define MASTER_UFS_MEM 2 +#define MASTER_USB3_0 3 +#define SLAVE_A1NOC_SNOC 4 + +#define MASTER_QUP_2 0 +#define MASTER_CRYPTO 1 +#define MASTER_IPA 2 +#define MASTER_SOCCP_AGGR_NOC 3 +#define MASTER_QDSS_ETR 4 +#define MASTER_QDSS_ETR_1 5 +#define MASTER_SDCC_1 6 +#define MASTER_SDCC_2 7 +#define SLAVE_A2NOC_SNOC 8 + +#define MASTER_QUP_CORE_1 0 +#define MASTER_QUP_CORE_2 1 +#define SLAVE_QUP_CORE_1 2 +#define SLAVE_QUP_CORE_2 3 + +#define MASTER_CNOC_CFG 0 +#define SLAVE_AHB2PHY_SOUTH 1 +#define SLAVE_AHB2PHY_NORTH 2 +#define SLAVE_CAMERA_CFG 3 +#define SLAVE_CLK_CTL 4 +#define SLAVE_CRYPTO_0_CFG 5 +#define SLAVE_DISPLAY_CFG 6 +#define SLAVE_GFX3D_CFG 7 +#define SLAVE_I3C_IBI0_CFG 8 +#define SLAVE_I3C_IBI1_CFG 9 +#define SLAVE_IMEM_CFG 10 +#define SLAVE_CNOC_MSS 11 +#define SLAVE_PCIE_0_CFG 12 +#define SLAVE_PRNG 13 +#define SLAVE_QDSS_CFG 14 +#define SLAVE_QSPI_0 15 +#define SLAVE_QUP_1 16 +#define SLAVE_QUP_2 17 +#define SLAVE_SDCC_2 18 +#define SLAVE_TCSR 19 +#define SLAVE_TLMM 20 +#define SLAVE_UFS_MEM_CFG 21 +#define SLAVE_USB3_0 22 +#define SLAVE_VENUS_CFG 23 +#define SLAVE_VSENSE_CTRL_CFG 24 +#define SLAVE_CNOC_MNOC_HF_CFG 25 +#define SLAVE_CNOC_MNOC_SF_CFG 26 +#define SLAVE_PCIE_ANOC_CFG 27 +#define SLAVE_QDSS_STM 28 +#define SLAVE_TCU 29 + +#define MASTER_GEM_NOC_CNOC 0 +#define MASTER_GEM_NOC_PCIE_SNOC 1 +#define SLAVE_AOSS 2 +#define SLAVE_IPA_CFG 3 +#define SLAVE_IPC_ROUTER_CFG 4 +#define SLAVE_SOCCP 5 +#define SLAVE_TME_CFG 6 +#define SLAVE_APPSS 7 +#define SLAVE_CNOC_CFG 8 +#define SLAVE_DDRSS_CFG 9 +#define SLAVE_BOOT_IMEM 10 +#define SLAVE_IMEM 11 +#define SLAVE_BOOT_IMEM_2 12 +#define SLAVE_SERVICE_CNOC 13 +#define SLAVE_PCIE_0 14 +#define SLAVE_PCIE_1 15 + +#define MASTER_GPU_TCU 0 +#define MASTER_SYS_TCU 1 +#define MASTER_APPSS_PROC 2 +#define MASTER_GFX3D 3 +#define MASTER_LPASS_GEM_NOC 4 +#define MASTER_MSS_PROC 5 +#define MASTER_MNOC_HF_MEM_NOC 6 +#define MASTER_MNOC_SF_MEM_NOC 7 +#define MASTER_COMPUTE_NOC 8 +#define MASTER_ANOC_PCIE_GEM_NOC 9 +#define MASTER_SNOC_SF_MEM_NOC 10 +#define MASTER_WLAN_Q6 11 +#define MASTER_GIC 12 +#define SLAVE_GEM_NOC_CNOC 13 +#define SLAVE_LLCC 14 +#define SLAVE_MEM_NOC_PCIE_SNOC 15 + +#define MASTER_LPIAON_NOC 0 +#define SLAVE_LPASS_GEM_NOC 1 + +#define MASTER_LPASS_LPINOC 0 +#define SLAVE_LPIAON_NOC_LPASS_AG_NOC 1 + +#define MASTER_LPASS_PROC 0 +#define SLAVE_LPICX_NOC_LPIAON_NOC 1 + +#define MASTER_LLCC 0 +#define SLAVE_EBI1 1 + +#define MASTER_CAMNOC_NRT_ICP_SF 0 +#define MASTER_CAMNOC_RT_CDM_SF 1 +#define MASTER_CAMNOC_SF 2 +#define MASTER_VIDEO_MVP 3 +#define MASTER_VIDEO_V_PROC 4 +#define MASTER_CNOC_MNOC_SF_CFG 5 +#define MASTER_CAMNOC_HF 6 +#define MASTER_MDP 7 +#define MASTER_CNOC_MNOC_HF_CFG 8 +#define SLAVE_MNOC_SF_MEM_NOC 9 +#define SLAVE_SERVICE_MNOC_SF 10 +#define SLAVE_MNOC_HF_MEM_NOC 11 +#define SLAVE_SERVICE_MNOC_HF 12 + +#define MASTER_CDSP_PROC 0 +#define SLAVE_CDSP_MEM_NOC 1 + +#define MASTER_PCIE_ANOC_CFG 0 +#define MASTER_PCIE_0 1 +#define MASTER_PCIE_1 2 +#define SLAVE_ANOC_PCIE_GEM_NOC 3 +#define SLAVE_SERVICE_PCIE_ANOC 4 + +#define MASTER_A1NOC_SNOC 0 +#define MASTER_A2NOC_SNOC 1 +#define MASTER_CNOC_SNOC 2 +#define MASTER_NSINOC_SNOC 3 +#define SLAVE_SNOC_GEM_NOC_SF 4 + +#endif --=20 2.48.1