From nobody Mon Dec 1 22:37:32 2025 Received: from smtp.kernel.org (aws-us-west-2-korg-mail-1.web.codeaurora.org [10.30.226.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 64009285CAD; Thu, 27 Nov 2025 07:30:44 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=10.30.226.201 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1764228644; cv=none; b=KxETNPtv3o9o3vnkYIP26HG2aP72wUqVMozAiexV1HohErSWBFmblZoRlq7LVKXqPHP0ysKMiw/M5GGai7+VDQz5iiRDKEx3qDsvnGKJzwqPbEgF1CVSE5py+S+Jt4Zshz1a7OTEhqX64EDypXBoJXa7nz+7re1eLEqg7diBZYk= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1764228644; c=relaxed/simple; bh=fbTsUCQj1RD8qwzKO52ZApznPD7wF9elZFv8cipPVHo=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=ak0t8o+av9DDSI/JWDx57Y7lvoGwAyD5ZxLfWBSudhwwLwKIt6SVvM2z5uJrtNODe1i15cCE8rdd7eMjqqFUb0k9R9v1m5LW0HVk4/2jODB61rmYBqHyq27VTMJEVnL0omKu/DAKbaFWOzZdFj2TUJ5aWrsfhY2Gdjp5X72S6nw= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b=rz1p0kHD; arc=none smtp.client-ip=10.30.226.201 Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b="rz1p0kHD" Received: by smtp.kernel.org (Postfix) with ESMTPS id 1D54BC19424; Thu, 27 Nov 2025 07:30:44 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1764228644; bh=fbTsUCQj1RD8qwzKO52ZApznPD7wF9elZFv8cipPVHo=; h=From:Date:Subject:References:In-Reply-To:To:Cc:Reply-To:From; b=rz1p0kHDMnlMYm1Uc14gzEwUjGXTQmzL+IHP0en/wlg2mKyAi6cDaVG6GRFETHdz7 v5Dmvl8svW60JwFVU1STsj15zZ8tEf1NT2n+TFIcoL1qQheeFClrYiWZl6b72HozIY LZ/YenSOBFc/UY66ULkLWJx+Pj+6Gj1SLgPOy5DHvevk+NnXMBpWWLnxDg0TB8gaeX vbdtgAsg3h/bsvSlEEndAX78ybEh8WtN5mMep5fCChDDmygyrqZahn3dfyPc0762vM /e2mPfq8A11PE2dLDxHQ9C7Ont5+QZ6aH6XQRtoHuu763nfQsMRFZi/79i1WhXO/wi TzmsLIisaBiiA== Received: from aws-us-west-2-korg-lkml-1.web.codeaurora.org (localhost.localdomain [127.0.0.1]) by smtp.lore.kernel.org (Postfix) with ESMTP id 13CFCCFD2F6; Thu, 27 Nov 2025 07:30:44 +0000 (UTC) From: Xianwei Zhao via B4 Relay Date: Thu, 27 Nov 2025 15:30:34 +0800 Subject: [PATCH 4/4] arm64: dts: amlogic: Add S7D Reset Controller Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20251127-reset-s6-s7-s7d-v1-4-879099ad90d3@amlogic.com> References: <20251127-reset-s6-s7-s7d-v1-0-879099ad90d3@amlogic.com> In-Reply-To: <20251127-reset-s6-s7-s7d-v1-0-879099ad90d3@amlogic.com> To: Philipp Zabel , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Neil Armstrong , Kevin Hilman , Jerome Brunet , Martin Blumenstingl Cc: devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-amlogic@lists.infradead.org, linux-kernel@vger.kernel.org, Xianwei Zhao X-Mailer: b4 0.12.4 X-Developer-Signature: v=1; a=ed25519-sha256; t=1764228641; l=4875; i=xianwei.zhao@amlogic.com; s=20231208; h=from:subject:message-id; bh=5wwrW6KjOWT339f03AVM4w+kKKlwXFASNHk49oi+itI=; b=TcG6ixepJGEJNUVljr+70oZ4T6oh5hBDOVvFVYX7fEpMOOxApf1p3OZNTj+myfpTUPCBjaJW7 fOGUj3ZVJ/HAHs+nAoGc2IGUsZb954kEjMCHXzk1bC0LAZHArzXYT7d X-Developer-Key: i=xianwei.zhao@amlogic.com; a=ed25519; pk=o4fDH8ZXL6xQg5h17eNzRljf6pwZHWWjqcOSsj3dW24= X-Endpoint-Received: by B4 Relay for xianwei.zhao@amlogic.com/20231208 with auth_id=107 X-Original-From: Xianwei Zhao Reply-To: xianwei.zhao@amlogic.com From: Xianwei Zhao Add the device node and related header file for Amlogic S7D reset controller. Signed-off-by: Xianwei Zhao --- arch/arm64/boot/dts/amlogic/amlogic-s7d-reset.h | 134 ++++++++++++++++++++= ++++ arch/arm64/boot/dts/amlogic/amlogic-s7d.dtsi | 8 ++ 2 files changed, 142 insertions(+) diff --git a/arch/arm64/boot/dts/amlogic/amlogic-s7d-reset.h b/arch/arm64/b= oot/dts/amlogic/amlogic-s7d-reset.h new file mode 100644 index 000000000000..02deea1c1fe5 --- /dev/null +++ b/arch/arm64/boot/dts/amlogic/amlogic-s7d-reset.h @@ -0,0 +1,134 @@ +/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ +/* + * Copyright (c) 2025 Amlogic, Inc. All rights reserved. + */ + +#ifndef _DT_BINDINGS_AMLOGIC_S7D_RESET_H +#define _DT_BINDINGS_AMLOGIC_S7D_RESET_H + +/* RESET0 */ +#define RESET_USB_DDR0 0 +#define RESET_USB_DDR1 1 +#define RESET_USB_DDR2 2 +#define RESET_USB_DDR3 3 +#define RESET_USB1 4 +#define RESET_USB0 5 +#define RESET_USB1_COMB 6 +#define RESET_USB0_COMB 7 +#define RESET_USBPHY20 8 +#define RESET_USBPHY21 9 +#define RESET_USBCC 10 +#define RESET_BC 11 +#define RESET_AMFC_APB 12 +/* 13-14 */ +#define RESET_HDMI20_AES 15 +#define RESET_HDMITX_CAPB3 16 +#define RESET_BRG_VCBUS_DEC 17 +#define RESET_VCBUS 18 +#define RESET_VID_PLL_DIV 19 +#define RESET_VIDEO6 20 +#define RESET_GE2D 21 +#define RESET_HDMITXPHY 22 +#define RESET_VID_LOCK 23 +#define RESET_VENCL 24 +#define RESET_VDAC 25 +#define RESET_VENCP 26 +#define RESET_VENCI 27 +#define RESET_RDMA 28 +#define RESET_HDMI_TX 29 +#define RESET_VIU 30 +#define RESET_VENC 31 + +/* RESET1 */ +#define RESET_AUDIO 32 +#define RESET_MALI_CAPB3 33 +#define RESET_MALI 34 +#define RESET_DDR_APB 35 +#define RESET_DDR 36 +#define RESET_DOS_CAPB3 37 +#define RESET_DOS 38 +#define RESET_GPU_TS 39 +#define RESET_PLCK_DBG 40 +/* 41-47 */ +#define RESET_ETH 48 +/* 49-63 */ + +/* RESET2 */ +#define RESET_AM2AXI 64 +#define RESET_IR_CTRL 65 +/* 66 */ +#define RESET_TEMPSENSOR_PLL 67 +/* 68-71 */ +#define RESET_SMART_CARD 72 +#define RESET_SPICC0 73 +/* 74-79 */ +#define RESET_MSR_CLK 80 +/* 81 */ +#define RESET_SAR_DIG 82 +#define RESET_SAR_ANA 83 +/* 84-85 */ +#define RESET_AMFC 86 +/* 87 */ +#define RESET_ACODEC 88 +#define RESET_CEC 89 +/* 90 */ +#define RESET_WATCHDOG 91 +/* 92-95 */ + +/* RESET3 */ +/* 96 ~ 127 */ + +/* RESET4 */ +/* 128-131 */ +#define RESET_PWM_A 128 +#define RESET_PWM_B 129 +#define RESET_PWM_C 130 +#define RESET_PWM_D 131 +#define RESET_PWM_E 132 +#define RESET_PWM_F 133 +#define RESET_PWM_G 134 +#define RESET_PWM_H 135 +#define RESET_PWM_I 136 +#define RESET_PWM_J 137 +#define RESET_UART_A 138 +#define RESET_UART_B 139 +#define RESET_UART_C 140 +#define RESET_UART_D 141 +#define RESET_UART_E 142 +/* 140-143 */ +#define RESET_I2C_S_A 144 +#define RESET_I2C_M_A 145 +#define RESET_I2C_M_B 146 +#define RESET_I2C_M_C 147 +#define RESET_I2C_M_D 148 +#define RESET_I2C_M_E 149 +/* 150-151 */ +#define RESET_SD_EMMC_A 152 +#define RESET_SD_EMMC_B 153 +#define RESET_SD_EMMC_C 154 +/* 155-159 */ + +/* RESET5 */ +#define RESET_BRG_VDEC_PIPL0 160 +/* 161-163 */ +#define RESET_BRG_GE2D_PIPL0 164 +#define RESET_BRG_DMC_PIPL0 165 +#define RESET_BRG_A55_PIPL0 166 +#define RESET_BRG_MALI_PIPL0 167 +/* 168 */ +#define RESET_BRG_MALI_PIPL1 169 +/* 170-171 */ +#define RESET_BRG_HEVCF_PIPL1 172 +#define RESET_BRG_HEVCB_PIPL1 173 +/* 174-182 */ +#define RESET_BRG_NIC_EMMC 183 +/* 164 */ +#define RESET_BRG_NIC_SDIOB 185 +#define RESET_BRG_NIC_SDIOA 186 +#define RESET_BRG_NIC_VAPB 187 +#define RESET_BRG_NIC_DSU 188 +#define RESET_BRG_NIC_CLK81 189 +#define RESET_BRG_NIC_MAIN 190 +#define RESET_BRG_NIC_ALL 191 + +#endif diff --git a/arch/arm64/boot/dts/amlogic/amlogic-s7d.dtsi b/arch/arm64/boot= /dts/amlogic/amlogic-s7d.dtsi index 0c4417bcd682..bae89ca6c448 100644 --- a/arch/arm64/boot/dts/amlogic/amlogic-s7d.dtsi +++ b/arch/arm64/boot/dts/amlogic/amlogic-s7d.dtsi @@ -8,6 +8,7 @@ #include #include #include +#include "amlogic-s7d-reset.h" =20 / { cpus { @@ -106,6 +107,13 @@ uart_b: serial@7a000 { status =3D "disabled"; }; =20 + reset: reset-controller@2000 { + compatible =3D "amlogic,s7d-reset", + "amlogic,meson-s4-reset"; + reg =3D <0x0 0x2000 0x0 0x98>; + #reset-cells =3D <1>; + }; + periphs_pinctrl: pinctrl@4000 { compatible =3D "amlogic,pinctrl-s7d", "amlogic,pinctrl-s7"; --=20 2.37.1