From nobody Tue Dec 2 01:04:50 2025 Received: from mail-wm1-f50.google.com (mail-wm1-f50.google.com [209.85.128.50]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 17DDD2F1FCB for ; Fri, 21 Nov 2025 16:49:24 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.128.50 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1763743767; cv=none; b=ApfNIv2jO2rGxdLNZkm6ywXE+ylZLinRcoYx9fGR1IdQnjeh2+IeYiU1cgK2qEi+jZYrj3/Tw91eTAnYVgHY4XfFYWfBX+89PGSVsXz9Qhe+Yl9jfoRUFT0A+y78UYPY1Rd+l9blczbxc3xj6iptMLtCqqSdBNKtWblL0geGpZI= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1763743767; c=relaxed/simple; bh=LwWTZn9G4hy02sLAgSOfSCz7oCKcDzwyTL4UJEUsAVY=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=m5MuCOND510VGJwjSPVmNd/SYvJYk1d63cpaQ+tvk3jS7UmQPBq8AjTvyN14gurZOB41fA03qMKVPRMgQ7TCOmraGPtLhKKgVY6PNsNIhFioL5hwYSN8FLSJHUfyhcrzOs1b5Lg1OKC/tLLYYVMdHrPbqmR0tE8sAI8McPWFduQ= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org; spf=pass smtp.mailfrom=linaro.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b=QtdwJNYs; arc=none smtp.client-ip=209.85.128.50 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linaro.org Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="QtdwJNYs" Received: by mail-wm1-f50.google.com with SMTP id 5b1f17b1804b1-477a1c28778so25520035e9.3 for ; Fri, 21 Nov 2025 08:49:24 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1763743763; x=1764348563; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=3wYeT/h/1x9MvlSpVGuLkmVdHMW20C6ijQ2jijWX0wk=; b=QtdwJNYsP/f9aau/Cmz/qiQBeqyNsrYH3XYQwhQsu4eBJmcHoGoT+ICCHW4OyejRvH TTl1y78bvrRxNLvCy4WDRWJcGygi+SIn2NtoD7fnfsdHS2g5Nwcmd41RhXC0vlm/Jotx QGU5KCxsQ5u4QZ/Wget9AMuMX0YyNnSNpxW9XfqfpNQJ1DWdvJbHtb+UYvbGxbCTKQqf IHh5WRirb7bFhy90AvrEzvSDFCtVatJObKUkHyZODm0gqpCr3YulY6/CYqHkRrkXRsiJ gLJmX38z8UMOjxHFY3KQYltUe/UnKzCShrKw7pQsn23puwmbz4mvtwt4DtbSMxDZ8gML +JoA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1763743763; x=1764348563; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from :to:cc:subject:date:message-id:reply-to; bh=3wYeT/h/1x9MvlSpVGuLkmVdHMW20C6ijQ2jijWX0wk=; b=Aq3Iee4meRCfIGLx6EJrS42KX6XywL9T2hWEk4dVq9MKyvWGOirH/75YHEAdBvOxRg PHNvY053ut3KexL0sADO66o5RqQ/9oNm+PEoFJJ/XEl8Z6O4JUvRYbCMeXIovHBC1DAW EFSuuEp0k3Yxbz/wURO1Gy/XFujCASW1h1OSJJYk5Y6W53agz6q2pzw4Efi6QzQTn0Eu szCHqAYzh6kY5m7FgOupCIvo4vJMe7797LFXwBjGKj2Pp7XYw62ok1jgdX2fPisaUTV2 vO0PjcI3ZOKbxQeKEyzZUGb1wqZzptbuIImnwyO/Hs1WCKUIFVzSbpeGTpae4dU+YKuk 2lRQ== X-Forwarded-Encrypted: i=1; AJvYcCWXksP8hJWFbgHBk74v1OQFwncoIZQyN0tqADAIDT05tKo/g4c/5swsUbUoo+qtda9BDy4Ecz2gYY5cCUg=@vger.kernel.org X-Gm-Message-State: AOJu0YwrIsiFSAlJ5ov9jbIiWzt89ZGo5oIRaDSwVWO3mm8TtPlRyAJ/ NG0TojTbeW6yGH8Iz+9lcEMhGlLQSRdgst7LTn8x6ZQR/mb8P1j2/I28+scoBPSefWo= X-Gm-Gg: ASbGncurXuC0iWIOIVDoo52mpt6Xjms3LIrDpCfJw5PzNHGyzifgzP8ibEbqHTAcpgJ 8yoW3/6YWh8c87XxoqzNqqCaAt2MOIU+gEv2leKTlVntS0goZ5J9gWd5ZGVEm9WkHPuPDvG27Yz KEGwiYjY2VOs4MPWqxzGxlDu5Ysrydw/sggxg1+4YiadDndaMlG9a3Cc00aWMC2Vk+ydjj4bTBa Da2xyF1XKdf2rRL+l1UOvja8/XwWari5o2hpuw748R3dP3DKXbFEvuYqy8V6ZNmvbt1QIPIZ/lR M1pvUNQfknU/BTH+mmRw3hUCSFnmWBYgdQ6geagAxoNPSNKAhpE7P1kmZh30BA296jrE4enrycX zlImmGdmVAzfawowyKcdSWtlE7DSEJXrSREwmlXIdN6+JLd0fE11sYTQCUIFcH9IYTTUbmcCmZ0 7VIUx5EZG92xhNbc0J578= X-Google-Smtp-Source: AGHT+IFTupEu7tQpaQcTp870nPjmfycov+d3eXmWpJglnNMzrHGGv2NoyhiwOnsqNMvhjJuRWF90yg== X-Received: by 2002:a05:6000:290a:b0:429:d3e9:667 with SMTP id ffacd0b85a97d-42cc1ce47b9mr2775128f8f.18.1763743763176; Fri, 21 Nov 2025 08:49:23 -0800 (PST) Received: from vingu-cube.. ([2a01:e0a:f:6020:803a:ae25:6381:a6fc]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-42cb7fb8ff3sm12938478f8f.29.2025.11.21.08.49.21 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 21 Nov 2025 08:49:22 -0800 (PST) From: Vincent Guittot To: chester62515@gmail.com, mbrugger@suse.com, ghennadi.procopciuc@oss.nxp.com, s32@nxp.com, bhelgaas@google.com, jingoohan1@gmail.com, lpieralisi@kernel.org, kwilczynski@kernel.org, mani@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, Ionut.Vicovan@nxp.com, larisa.grigore@nxp.com, Ghennadi.Procopciuc@nxp.com, ciprianmarian.costea@nxp.com, bogdan.hamciuc@nxp.com, Frank.li@nxp.com, linux-arm-kernel@lists.infradead.org, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, imx@lists.linux.dev Cc: cassel@kernel.org Subject: [PATCH 1/4 v6] dt-bindings: PCI: s32g: Add NXP PCIe controller Date: Fri, 21 Nov 2025 17:49:17 +0100 Message-ID: <20251121164920.2008569-2-vincent.guittot@linaro.org> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20251121164920.2008569-1-vincent.guittot@linaro.org> References: <20251121164920.2008569-1-vincent.guittot@linaro.org> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Describe the PCIe host controller available on the S32G platforms. Co-developed-by: Ionut Vicovan Signed-off-by: Ionut Vicovan Co-developed-by: Bogdan-Gabriel Roman Signed-off-by: Bogdan-Gabriel Roman Co-developed-by: Larisa Grigore Signed-off-by: Larisa Grigore Co-developed-by: Ghennadi Procopciuc Signed-off-by: Ghennadi Procopciuc Co-developed-by: Ciprian Marian Costea Signed-off-by: Ciprian Marian Costea Co-developed-by: Bogdan Hamciuc Signed-off-by: Bogdan Hamciuc Signed-off-by: Vincent Guittot Reviewed-by: Frank Li Reviewed-by: Manivannan Sadhasivam Reviewed-by: Rob Herring (Arm) --- .../bindings/pci/nxp,s32g-pcie.yaml | 130 ++++++++++++++++++ 1 file changed, 130 insertions(+) create mode 100644 Documentation/devicetree/bindings/pci/nxp,s32g-pcie.yaml diff --git a/Documentation/devicetree/bindings/pci/nxp,s32g-pcie.yaml b/Doc= umentation/devicetree/bindings/pci/nxp,s32g-pcie.yaml new file mode 100644 index 000000000000..66a050028278 --- /dev/null +++ b/Documentation/devicetree/bindings/pci/nxp,s32g-pcie.yaml @@ -0,0 +1,130 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/pci/nxp,s32g-pcie.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP S32G2xxx/S32G3xxx PCIe Root Complex controller + +maintainers: + - Bogdan Hamciuc + - Ionut Vicovan + +description: + This PCIe controller is based on the Synopsys DesignWare PCIe IP. + The S32G SoC family has two PCIe controllers, which can be configured as + either Root Complex or Endpoint. + +properties: + compatible: + oneOf: + - enum: + - nxp,s32g2-pcie + - items: + - const: nxp,s32g3-pcie + - const: nxp,s32g2-pcie + + reg: + maxItems: 6 + + reg-names: + items: + - const: dbi + - const: dbi2 + - const: atu + - const: dma + - const: ctrl + - const: config + + interrupts: + minItems: 1 + maxItems: 2 + + interrupt-names: + items: + - const: msi + - const: dma + minItems: 1 + + pcie@0: + description: + Describe the S32G Root Port. + type: object + $ref: /schemas/pci/pci-pci-bridge.yaml# + + properties: + reg: + maxItems: 1 + + phys: + maxItems: 1 + + required: + - reg + - phys + + unevaluatedProperties: false + +required: + - compatible + - reg + - reg-names + - interrupts + - interrupt-names + - ranges + - pcie@0 + +allOf: + - $ref: /schemas/pci/snps,dw-pcie.yaml# + +unevaluatedProperties: false + +examples: + - | + #include + #include + + bus { + #address-cells =3D <2>; + #size-cells =3D <2>; + + pcie@40400000 { + compatible =3D "nxp,s32g3-pcie", "nxp,s32g2-pcie"; + reg =3D <0x00 0x40400000 0x0 0x00001000>, /* dbi registers */ + <0x00 0x40420000 0x0 0x00001000>, /* dbi2 registers */ + <0x00 0x40460000 0x0 0x00001000>, /* atu registers */ + <0x00 0x40470000 0x0 0x00001000>, /* dma registers */ + <0x00 0x40481000 0x0 0x000000f8>, /* ctrl registers */ + <0x5f 0xffffe000 0x0 0x00002000>; /* config space */ + reg-names =3D "dbi", "dbi2", "atu", "dma", "ctrl", "config"; + dma-coherent; + #address-cells =3D <3>; + #size-cells =3D <2>; + device_type =3D "pci"; + ranges =3D + <0x01000000 0x0 0x00000000 0x5f 0xfffe0000 0x0 0x0001= 0000>, + <0x02000000 0x0 0x00000000 0x58 0x00000000 0x0 0x8000= 0000>, + <0x02000000 0x1 0x00000000 0x59 0x00000000 0x6 0xfffe= 0000>; + + bus-range =3D <0x0 0xff>; + interrupts =3D , + ; + interrupt-names =3D "msi", "dma"; + #interrupt-cells =3D <1>; + interrupt-map-mask =3D <0 0 0 0x7>; + interrupt-map =3D <0 0 0 1 &gic 0 0 GIC_SPI 128 IRQ_TYPE_LEVEL= _HIGH>, + <0 0 0 2 &gic 0 0 GIC_SPI 129 IRQ_TYPE_LEVEL_H= IGH>, + <0 0 0 3 &gic 0 0 GIC_SPI 130 IRQ_TYPE_LEVEL_H= IGH>, + <0 0 0 4 &gic 0 0 GIC_SPI 131 IRQ_TYPE_LEVEL_H= IGH>; + + pcie@0 { + reg =3D <0x0 0x0 0x0 0x0 0x0>; + #address-cells =3D <3>; + #size-cells =3D <2>; + ranges; + + device_type =3D "pci"; + phys =3D <&serdes0 PHY_TYPE_PCIE 0 0>; + }; + }; + }; --=20 2.43.0 From nobody Tue Dec 2 01:04:50 2025 Received: from mail-wr1-f44.google.com (mail-wr1-f44.google.com [209.85.221.44]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 6A3043321DE for ; Fri, 21 Nov 2025 16:49:26 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.221.44 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1763743769; cv=none; b=l+uuwwCD12xz+RAA4u2mfFlkO1y2B03Eo7aaZ0vX3+NRNM1RR0dyuvLkLDNkf2ASoEb9MLU3NteNup+G4hlBfHQoaSpNUrX5R2yV1Bn2BIiApE6IEL6edMqVJrzM/VYjVNslxhSencSEzZyye0v28UQYAQJOAuK7OD2XagGgnxM= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1763743769; c=relaxed/simple; bh=VCW8CcHFML0MXmdga8MAbRkdEeTTdT135VPBj1W+VvU=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=NUduL8hP5VcEcrWZd9y0tBZumfcSc6nO4cCiz/CF/KLkPH90GR5oiYGt2gTCigyR/8dPo5pZQA3q3HDB7x1U3oTPqjd8pzUZq/YdJsS41I2JaD7Htawf5L2zcJjgkqiOSzbAx8lz86Hsakwoxzt7dc9jyVcR7QxLTqKCA7BV4xE= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org; spf=pass smtp.mailfrom=linaro.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b=K2wFxLI3; arc=none smtp.client-ip=209.85.221.44 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linaro.org Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="K2wFxLI3" Received: by mail-wr1-f44.google.com with SMTP id ffacd0b85a97d-42b427cda88so1585554f8f.0 for ; Fri, 21 Nov 2025 08:49:26 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1763743765; x=1764348565; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=97IM0y9keENG43ISIlS/0C0BXR0E7thIuAT6dZAC+oc=; b=K2wFxLI3iga2rG3qTy7zq+1/g3uQdlhmfheb3DR2teV33UDTRpG/3Uen0d2bIDluyD sp1VUtexXi6pjWUB13hNJixv442R2W7IBniTdzgyupgN7I5jUPxr6rjbHVf78saQzMS/ IkkekKOLZ+NaJ3f+i3L6dlgxkbGf7Lp/wC/CaHVLc2oaTkHn1zvt9CfiCFuFIkHQG19J Zijh13aLW8TRvxia6SJp6fad+ehf/Vocj4x/2Tqt3Qsn502hMd9CFeY5dTXnSXBogAqv BkgRp8yArvrQIMDU/XkANfEVwD92JKJLoLK7jytehuccsELOAiJF5AmFTAKJLzYbP6UH odAg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1763743765; x=1764348565; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from :to:cc:subject:date:message-id:reply-to; bh=97IM0y9keENG43ISIlS/0C0BXR0E7thIuAT6dZAC+oc=; b=B2obj2pIMO60Smceo5W3DSpAkSvpDZ704GKWQtvsmrCojodhrp3xHSRbjB8ak9ysWx X7MuN2BXrP66nj469NWJnwPDbInei/GjvGcNsEupZxlqv4yyiCZIRk1MhV/WLrj697yj r8BRpoCvnSGFOxaUFyE1Uev7epsfXnv8mj1UM96BIdYQJGyCY/WzdZl5t7LvAkhgLpdq dZc3o5xjhLtSEbVqP7uJyp16vsv96b+o51+pIsXlcH1M4Xo4TfbIV86p4PoBVulNl1CA 0bIftAC9ZxzyVWdVrX0EJGD+/Mky8LoKHhGqfOor/d8AuFuKxSpLWGZ0quncvxSkKAsW QqUw== X-Forwarded-Encrypted: i=1; AJvYcCX5TSY7H46zQiTbo/usVMbz8YUekRDsXSG/BiNXQNxD9KYVn8quMUe/U0779a99cN7Y35GOGpx08N4Xp34=@vger.kernel.org X-Gm-Message-State: AOJu0YyrSNNV9hLlqnsiS4pEEICxFXJ2JXO+WmR1LDlBD7DNGY5HITpM D869Ju5BWioxXy3yrBM/K7MaC9DJchhNB/C6Qblgmk5YDpqexNiNcwJojVDtR7UIYkY= X-Gm-Gg: ASbGncts9cTfuwN3g0OIWn/5b6Q/fvrXfRlqJmfSnKAz5NUPW66VlUPPuDz9KcsGjNe e4+0+/lZPvyjS+JKrCs5edSqxLRVs11zwh5p6KRGKBr4U4LvWSvHHxtK3/zm5qH6plyvF6uWaeU JN4msemdBE2MTeVkW0M2aJk6pyPaBUHKmCnyP598qtqrUkUwGzCxrwc3fTfYxnCRMy4GNl/fjF/ WZeOG3UzCfnJoAfPnuCwcdzwi9gUfISMGAA+NjtRFCmxvodOxb7JCruI3uFZ6JcugQxLLpdJH3b b5tT6sa15LAmU+i09AAK+ENRc+2eGuWnR1zUsUzfURuzM97KoqxB4s9u6+iA7+UqiPuDrxJVJ1H vD3KD6LLphU00R4tbtxiQBzgFea/xJ8v28FuQlhi9toh8t08YVCDblo2FLQOyb8x7WpH8d8JSuz EADMYMmVLgbUYJVjDbexc= X-Google-Smtp-Source: AGHT+IGP1z5eL7MkRZMuT+/A4f802SQOHcacTCZ+7w4s9B7xrEEQz3dSr55JMvgGIquLZen+ZtXkxg== X-Received: by 2002:a05:6000:2909:b0:42b:40df:2337 with SMTP id ffacd0b85a97d-42cc1d0ce73mr3080145f8f.50.1763743764670; Fri, 21 Nov 2025 08:49:24 -0800 (PST) Received: from vingu-cube.. ([2a01:e0a:f:6020:803a:ae25:6381:a6fc]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-42cb7fb8ff3sm12938478f8f.29.2025.11.21.08.49.23 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 21 Nov 2025 08:49:23 -0800 (PST) From: Vincent Guittot To: chester62515@gmail.com, mbrugger@suse.com, ghennadi.procopciuc@oss.nxp.com, s32@nxp.com, bhelgaas@google.com, jingoohan1@gmail.com, lpieralisi@kernel.org, kwilczynski@kernel.org, mani@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, Ionut.Vicovan@nxp.com, larisa.grigore@nxp.com, Ghennadi.Procopciuc@nxp.com, ciprianmarian.costea@nxp.com, bogdan.hamciuc@nxp.com, Frank.li@nxp.com, linux-arm-kernel@lists.infradead.org, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, imx@lists.linux.dev Cc: cassel@kernel.org Subject: [PATCH 2/4 v6] PCI: dw: Add more registers and bitfield definition Date: Fri, 21 Nov 2025 17:49:18 +0100 Message-ID: <20251121164920.2008569-3-vincent.guittot@linaro.org> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20251121164920.2008569-1-vincent.guittot@linaro.org> References: <20251121164920.2008569-1-vincent.guittot@linaro.org> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add new registers and bitfield definition: - GEN3_RELATED_OFF_EQ_PHASE_2_3 field of GEN3_RELATED_OFF - 3 Coherency control registers Signed-off-by: Vincent Guittot Reviewed-by: Frank Li --- drivers/pci/controller/dwc/pcie-designware.h | 8 ++++++++ 1 file changed, 8 insertions(+) diff --git a/drivers/pci/controller/dwc/pcie-designware.h b/drivers/pci/con= troller/dwc/pcie-designware.h index e995f692a1ec..e60b77f1b5e6 100644 --- a/drivers/pci/controller/dwc/pcie-designware.h +++ b/drivers/pci/controller/dwc/pcie-designware.h @@ -121,6 +121,7 @@ =20 #define GEN3_RELATED_OFF 0x890 #define GEN3_RELATED_OFF_GEN3_ZRXDC_NONCOMPL BIT(0) +#define GEN3_RELATED_OFF_EQ_PHASE_2_3 BIT(9) #define GEN3_RELATED_OFF_RXEQ_RGRDLESS_RXTS BIT(13) #define GEN3_RELATED_OFF_GEN3_EQ_DISABLE BIT(16) #define GEN3_RELATED_OFF_RATE_SHADOW_SEL_SHIFT 24 @@ -138,6 +139,13 @@ #define GEN3_EQ_FMDC_MAX_PRE_CURSOR_DELTA GENMASK(13, 10) #define GEN3_EQ_FMDC_MAX_POST_CURSOR_DELTA GENMASK(17, 14) =20 +#define COHERENCY_CONTROL_1_OFF 0x8E0 +#define CFG_MEMTYPE_BOUNDARY_LOW_ADDR_MASK GENMASK(31, 2) +#define CFG_MEMTYPE_VALUE BIT(0) + +#define COHERENCY_CONTROL_2_OFF 0x8E4 +#define COHERENCY_CONTROL_3_OFF 0x8E8 + #define PCIE_PORT_MULTI_LANE_CTRL 0x8C0 #define PORT_MLTI_UPCFG_SUPPORT BIT(7) =20 --=20 2.43.0 From nobody Tue Dec 2 01:04:50 2025 Received: from mail-wm1-f47.google.com (mail-wm1-f47.google.com [209.85.128.47]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 0E18F2F1FD3 for ; Fri, 21 Nov 2025 16:49:27 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.128.47 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1763743770; cv=none; b=XpyVg3TsyFmZftY6eS8KaKskIuRkwDXd1pykQmyHa/1Bralwqo4v437703sILKAJYr7kicUQL8IE0jY+7hPdpL1BzM5/PZje6GQyVfGhRNSmdXvitCIOBz5pBPuAzb4X9Ft66SOztdpUStxtI3ivBshQP2stiftuh2VOEVik1Rw= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1763743770; c=relaxed/simple; bh=jLg2owi8cuztQmDDnUqDXrYsNNeS8ealusos2hASFl8=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=mjc9pq+nXrAqt7o9KQDtyhmVQLphRjvwrkGXMZg/Q2uSzW2HsyS/aZqzxgfMzASWzkyDYCeN85kaPcCEKOYMLS1VJ/l6w+286+/8nJ9AYsgpdJ/RARIW2rfhtkikOUGpylCy1wzIXwk62ncq4M9KHSsw3RqzRA+Yo06XMxA6yDs= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org; spf=pass smtp.mailfrom=linaro.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b=wsogHt66; arc=none smtp.client-ip=209.85.128.47 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linaro.org Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="wsogHt66" Received: by mail-wm1-f47.google.com with SMTP id 5b1f17b1804b1-47789cd2083so13967575e9.2 for ; Fri, 21 Nov 2025 08:49:27 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1763743766; x=1764348566; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=A/vY75jJnCefykhwTh1Z1MHEIZ3RIjWefl7LKsllcrU=; b=wsogHt66QDq0Jo0CAv425fq5gddsiLiHN+5e8cyFdGTFtlzkEi0k9eN7/vRTwJBw9r NtNXIXJCC0TfDFQ5ET9fw3laOP2jEWmfC+xy4jP30KYOYfIwa8JFWtVf6HhwbE9ocY1h BNmU3Sk57/n2cYqPfeurFvnwO7kSekHqyybrWCwwNoXPhVIyVVhSjXBnO6khIrAFTbbX vkTNoYTisYUny5zoPKQDdhSg6XH01un+5vYht/okL+NXuZbQp1+G48z04Frjg31XmS8t /HUcEqFV4/SHM+t4JjuHzJfwdigQcuPi+9KpTVgzkza/EIC3vsOCvzSnJRmNLuKbQeLm S7Gg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1763743766; x=1764348566; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from :to:cc:subject:date:message-id:reply-to; bh=A/vY75jJnCefykhwTh1Z1MHEIZ3RIjWefl7LKsllcrU=; b=oG0Elq1+dZOyQSmiC02j1HzbwASySdnVNwPtkD+n2S65bjCnfdCj4d/iL1gK0DXT5K eFEwTP/C2lSOJEleWj7NqVMQ1SbtTpkG+ZKgnblNcmEFv+c9JPiGwhy2SggyLkZoDRXC ccpPDj7hIb2/1aRLYJRSbP/uv2cGX3NY8ulwM5tZ+dvfjdmr32fAzAWNhOKXf+gGgMFN W7YBQNY+LrfCkNYmq5jdN3+vkKVo8W++40ex2goWsv/eKMqIMgS52RtJxE9zKWtRi1y7 6E3ozU+Za+FGip5kYbjZYyW0JLV8VOY3SUm6nF+7uasMhQ5B5YZst/nMtdDEKdiQKmUi hJJw== X-Forwarded-Encrypted: i=1; AJvYcCUCDNcCCkuIELcGJoI5V1wD+mEURhZn8hGfVdLd87ry55JcTYCHeLxJ3GYRtKu91qWMY1X8WX8gNiOGcRc=@vger.kernel.org X-Gm-Message-State: AOJu0Yzk4aOKaTBYanH+lE5V9Mz+CUIM3i2pIDnXui8/wFHndWeeTIYN 79zMOfOLhQGB7/BVKT+3rDogqEVY35XwDjg90+8bxFv/V2bVBbXt8oTDe+p/CpLr/Es= X-Gm-Gg: ASbGnctFEXUepN61Qat4Ro//3+P5YgHGvcdBNtJOvENXdPgPhilwQLQqBIfeam6gTMx 4Ee2MkQ0jwDVFDEkXk0EjfwlXnvsxiQ1j3y6rjDaF3QdaB/FIIutTD8XbAyK3/C5AAO6ujj9qt+ NoB7E4pEWYipWoBWWh1L0fI5vpfQM4q/XbLJ9hai57vb0dNwBd40kLwdsRa1DXPQ9FRguRY8y2r U53oI+0dyjrY5UwHaxBjeEtOpw7VvfG6rIDhjBdIsN0rmXkiqDM5A6IZAoIY6xhn5xD4flB6ePf zhjJXz2D6vrgov34wwmC4mvJ/BIkg37Zg/iiUyNhdK9LcZ4EHqC6sURlK8hdCO1ZDwOiljsiNw4 WMLqn72EKNVvImOa9XjCuV46Q0jT9VIOhIobV6FruJAmMpC1gHZA1ACCxqwJCpma3alBiXEGgpY J/H24pMFsB4uAb2KDK1Zk= X-Google-Smtp-Source: AGHT+IGDruNhclScUMNwEExIZioMGZQLDwqyNoIqYrX1+4Uxd8LqhZUc4qw+IFLq6lISLEtgKUg9XA== X-Received: by 2002:a05:600c:3ba3:b0:477:aed0:f403 with SMTP id 5b1f17b1804b1-477c110d91dmr27171665e9.8.1763743766134; Fri, 21 Nov 2025 08:49:26 -0800 (PST) Received: from vingu-cube.. ([2a01:e0a:f:6020:803a:ae25:6381:a6fc]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-42cb7fb8ff3sm12938478f8f.29.2025.11.21.08.49.24 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 21 Nov 2025 08:49:25 -0800 (PST) From: Vincent Guittot To: chester62515@gmail.com, mbrugger@suse.com, ghennadi.procopciuc@oss.nxp.com, s32@nxp.com, bhelgaas@google.com, jingoohan1@gmail.com, lpieralisi@kernel.org, kwilczynski@kernel.org, mani@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, Ionut.Vicovan@nxp.com, larisa.grigore@nxp.com, Ghennadi.Procopciuc@nxp.com, ciprianmarian.costea@nxp.com, bogdan.hamciuc@nxp.com, Frank.li@nxp.com, linux-arm-kernel@lists.infradead.org, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, imx@lists.linux.dev Cc: cassel@kernel.org Subject: [PATCH 3/4 v6] PCI: s32g: Add initial PCIe support (RC) Date: Fri, 21 Nov 2025 17:49:19 +0100 Message-ID: <20251121164920.2008569-4-vincent.guittot@linaro.org> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20251121164920.2008569-1-vincent.guittot@linaro.org> References: <20251121164920.2008569-1-vincent.guittot@linaro.org> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add initial support of the PCIe controller for S32G Soc family. Only host mode is supported. Co-developed-by: Ionut Vicovan Signed-off-by: Ionut Vicovan Co-developed-by: Ciprian Marian Costea Signed-off-by: Ciprian Marian Costea Co-developed-by: Ghennadi Procopciuc Signed-off-by: Ghennadi Procopciuc Co-developed-by: Larisa Grigore Signed-off-by: Larisa Grigore Signed-off-by: Vincent Guittot Reviewed-by: Frank Li --- drivers/pci/controller/dwc/Kconfig | 10 + drivers/pci/controller/dwc/Makefile | 1 + drivers/pci/controller/dwc/pcie-nxp-s32g.c | 404 +++++++++++++++++++++ 3 files changed, 415 insertions(+) create mode 100644 drivers/pci/controller/dwc/pcie-nxp-s32g.c diff --git a/drivers/pci/controller/dwc/Kconfig b/drivers/pci/controller/dw= c/Kconfig index 349d4657393c..eac60d55d413 100644 --- a/drivers/pci/controller/dwc/Kconfig +++ b/drivers/pci/controller/dwc/Kconfig @@ -256,6 +256,16 @@ config PCIE_TEGRA194_EP in order to enable device-specific features PCIE_TEGRA194_EP must be selected. This uses the DesignWare core. =20 +config PCIE_NXP_S32G + bool "NXP S32G PCIe controller (host mode)" + depends on ARCH_S32 || COMPILE_TEST + select PCIE_DW_HOST + help + Enable support for the PCIe controller in NXP S32G based boards to + work in Host mode. The controller is based on DesignWare IP and + can work either as RC or EP. In order to enable host-specific + features PCIE_NXP_S32G must be selected. + config PCIE_DW_PLAT bool =20 diff --git a/drivers/pci/controller/dwc/Makefile b/drivers/pci/controller/d= wc/Makefile index 7ae28f3b0fb3..3301bbbad78c 100644 --- a/drivers/pci/controller/dwc/Makefile +++ b/drivers/pci/controller/dwc/Makefile @@ -10,6 +10,7 @@ obj-$(CONFIG_PCI_DRA7XX) +=3D pci-dra7xx.o obj-$(CONFIG_PCI_EXYNOS) +=3D pci-exynos.o obj-$(CONFIG_PCIE_FU740) +=3D pcie-fu740.o obj-$(CONFIG_PCI_IMX6) +=3D pci-imx6.o +obj-$(CONFIG_PCIE_NXP_S32G) +=3D pcie-nxp-s32g.o obj-$(CONFIG_PCIE_SPEAR13XX) +=3D pcie-spear13xx.o obj-$(CONFIG_PCI_KEYSTONE) +=3D pci-keystone.o obj-$(CONFIG_PCI_LAYERSCAPE) +=3D pci-layerscape.o diff --git a/drivers/pci/controller/dwc/pcie-nxp-s32g.c b/drivers/pci/contr= oller/dwc/pcie-nxp-s32g.c new file mode 100644 index 000000000000..eacf0229762c --- /dev/null +++ b/drivers/pci/controller/dwc/pcie-nxp-s32g.c @@ -0,0 +1,404 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * PCIe host controller driver for NXP S32G SoCs + * + * Copyright 2019-2025 NXP + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include "pcie-designware.h" + +/* PCIe controller Sub-System */ + +/* PCIe controller 0 General Control 1 */ +#define PCIE_S32G_PE0_GEN_CTRL_1 0x50 +#define DEVICE_TYPE_MASK GENMASK(3, 0) +#define SRIS_MODE BIT(8) + +/* PCIe controller 0 General Control 3 */ +#define PCIE_S32G_PE0_GEN_CTRL_3 0x58 +#define LTSSM_EN BIT(0) + +/* PCIe Controller 0 Interrupt Status */ +#define PCIE_S32G_PE0_INT_STS 0xE8 +#define HP_INT_STS BIT(6) + +struct s32g_pcie_port { + struct list_head list; + struct phy *phy; +}; + +struct s32g_pcie { + struct dw_pcie pci; + void __iomem *ctrl_base; + struct list_head ports; +}; + +#define to_s32g_from_dw_pcie(x) \ + container_of(x, struct s32g_pcie, pci) + +static void s32g_pcie_writel_ctrl(struct s32g_pcie *s32g_pp, u32 reg, u32 = val) +{ + writel(val, s32g_pp->ctrl_base + reg); +} + +static u32 s32g_pcie_readl_ctrl(struct s32g_pcie *s32g_pp, u32 reg) +{ + return readl(s32g_pp->ctrl_base + reg); +} + +static void s32g_pcie_enable_ltssm(struct s32g_pcie *s32g_pp) +{ + u32 reg; + + reg =3D s32g_pcie_readl_ctrl(s32g_pp, PCIE_S32G_PE0_GEN_CTRL_3); + reg |=3D LTSSM_EN; + s32g_pcie_writel_ctrl(s32g_pp, PCIE_S32G_PE0_GEN_CTRL_3, reg); +} + +static void s32g_pcie_disable_ltssm(struct s32g_pcie *s32g_pp) +{ + u32 reg; + + reg =3D s32g_pcie_readl_ctrl(s32g_pp, PCIE_S32G_PE0_GEN_CTRL_3); + reg &=3D ~LTSSM_EN; + s32g_pcie_writel_ctrl(s32g_pp, PCIE_S32G_PE0_GEN_CTRL_3, reg); +} + +static int s32g_pcie_start_link(struct dw_pcie *pci) +{ + struct s32g_pcie *s32g_pp =3D to_s32g_from_dw_pcie(pci); + + s32g_pcie_enable_ltssm(s32g_pp); + + return 0; +} + +static void s32g_pcie_stop_link(struct dw_pcie *pci) +{ + struct s32g_pcie *s32g_pp =3D to_s32g_from_dw_pcie(pci); + + s32g_pcie_disable_ltssm(s32g_pp); +} + +static struct dw_pcie_ops s32g_pcie_ops =3D { + .start_link =3D s32g_pcie_start_link, + .stop_link =3D s32g_pcie_stop_link, +}; + +/* Configure the AMBA AXI Coherency Extensions (ACE) interface */ +static void s32g_pcie_reset_mstr_ace(struct dw_pcie *pci, u64 ddr_base_add= r) +{ + u32 ddr_base_low =3D lower_32_bits(ddr_base_addr); + u32 ddr_base_high =3D upper_32_bits(ddr_base_addr); + + dw_pcie_dbi_ro_wr_en(pci); + dw_pcie_writel_dbi(pci, COHERENCY_CONTROL_3_OFF, 0x0); + + /* + * Ncore is a cache-coherent interconnect module that enables the + * integration of heterogeneous coherent and non-coherent agents in + * the chip. Ncore Transactions to peripheral should be non-coherent + * or it might drop them. + * + * One example where this is needed are PCIe MSIs, which use NoSnoop=3D0 + * and might end up routed to Ncore. PCIe coherent traffic (e.g. MSIs) + * that targets peripheral space will be dropped by Ncore because + * peripherals on S32G are not coherent as slaves. We add a hard + * boundary in the PCIe controller coherency control registers to + * separate physical memory space from peripheral space. + * + * Define the start of DDR as seen by Linux as this boundary between + * "memory" and "peripherals", with peripherals being below. + */ + dw_pcie_writel_dbi(pci, COHERENCY_CONTROL_1_OFF, + (ddr_base_low & CFG_MEMTYPE_BOUNDARY_LOW_ADDR_MASK)); + dw_pcie_writel_dbi(pci, COHERENCY_CONTROL_2_OFF, ddr_base_high); + dw_pcie_dbi_ro_wr_dis(pci); +} + +static int s32g_init_pcie_controller(struct dw_pcie_rp *pp) +{ + struct dw_pcie *pci =3D to_dw_pcie_from_pp(pp); + struct s32g_pcie *s32g_pp =3D to_s32g_from_dw_pcie(pci); + u32 val; + + /* Set RP mode */ + val =3D s32g_pcie_readl_ctrl(s32g_pp, PCIE_S32G_PE0_GEN_CTRL_1); + val &=3D ~DEVICE_TYPE_MASK; + val |=3D FIELD_PREP(DEVICE_TYPE_MASK, PCI_EXP_TYPE_ROOT_PORT); + + /* Use default CRNS */ + val &=3D ~SRIS_MODE; + + s32g_pcie_writel_ctrl(s32g_pp, PCIE_S32G_PE0_GEN_CTRL_1, val); + + /* + * Make sure we use the coherency defaults (just in case the settings + * have been changed from their reset values) + */ + s32g_pcie_reset_mstr_ace(pci, memblock_start_of_DRAM()); + + dw_pcie_dbi_ro_wr_en(pci); + + val =3D dw_pcie_readl_dbi(pci, PCIE_PORT_FORCE); + val |=3D PORT_FORCE_DO_DESKEW_FOR_SRIS; + dw_pcie_writel_dbi(pci, PCIE_PORT_FORCE, val); + + val =3D dw_pcie_readl_dbi(pci, GEN3_RELATED_OFF); + val |=3D GEN3_RELATED_OFF_EQ_PHASE_2_3; + dw_pcie_writel_dbi(pci, GEN3_RELATED_OFF, val); + + dw_pcie_dbi_ro_wr_dis(pci); + + return 0; +} + +static const struct dw_pcie_host_ops s32g_pcie_host_ops =3D { + .init =3D s32g_init_pcie_controller, +}; + +static int s32g_init_pcie_phy(struct s32g_pcie *s32g_pp) +{ + struct dw_pcie *pci =3D &s32g_pp->pci; + struct device *dev =3D pci->dev; + struct s32g_pcie_port *port, *tmp; + int ret; + + list_for_each_entry(port, &s32g_pp->ports, list) { + ret =3D phy_init(port->phy); + if (ret) { + dev_err(dev, "Failed to init serdes PHY\n"); + goto err_phy_revert; + } + + ret =3D phy_set_mode_ext(port->phy, PHY_MODE_PCIE, 0); + if (ret) { + dev_err(dev, "Failed to set mode on serdes PHY\n"); + goto err_phy_exit; + } + + ret =3D phy_power_on(port->phy); + if (ret) { + dev_err(dev, "Failed to power on serdes PHY\n"); + goto err_phy_exit; + } + } + + return 0; + +err_phy_exit: + phy_exit(port->phy); + +err_phy_revert: + list_for_each_entry_continue_reverse(port, &s32g_pp->ports, list) { + phy_power_off(port->phy); + phy_exit(port->phy); + } + + list_for_each_entry_safe(port, tmp, &s32g_pp->ports, list) + list_del(&port->list); + + return ret; +} + +static void s32g_deinit_pcie_phy(struct s32g_pcie *s32g_pp) +{ + struct s32g_pcie_port *port, *tmp; + + list_for_each_entry_safe(port, tmp, &s32g_pp->ports, list) { + phy_power_off(port->phy); + phy_exit(port->phy); + list_del(&port->list); + } +} + +static int s32g_pcie_init(struct device *dev, struct s32g_pcie *s32g_pp) +{ + s32g_pcie_disable_ltssm(s32g_pp); + + return s32g_init_pcie_phy(s32g_pp); +} + +static void s32g_pcie_deinit(struct s32g_pcie *s32g_pp) +{ + s32g_pcie_disable_ltssm(s32g_pp); + + s32g_deinit_pcie_phy(s32g_pp); +} + +static int s32g_pcie_parse_port(struct s32g_pcie *s32g_pp, struct device_n= ode *node) +{ + struct device *dev =3D s32g_pp->pci.dev; + struct s32g_pcie_port *port; + int num_lanes; + + port =3D devm_kzalloc(dev, sizeof(*port), GFP_KERNEL); + if (!port) + return -ENOMEM; + + port->phy =3D devm_of_phy_get(dev, node, NULL); + if (IS_ERR(port->phy)) + return dev_err_probe(dev, PTR_ERR(port->phy), + "Failed to get serdes PHY\n"); + + INIT_LIST_HEAD(&port->list); + list_add_tail(&port->list, &s32g_pp->ports); + + /* + * The DWC core initialization code cannot parse yet the num-lanes + * attribute in the Root Port node. The S32G only supports one Root + * Port for now so its driver can parse the node and set the num_lanes + * field of struct dwc_pcie before calling dw_pcie_host_init(). + */ + if (!of_property_read_u32(node, "num-lanes", &num_lanes)) + s32g_pp->pci.num_lanes =3D num_lanes; + + return 0; +} + +static int s32g_pcie_parse_ports(struct device *dev, struct s32g_pcie *s32= g_pp) +{ + struct s32g_pcie_port *port, *tmp; + int ret =3D -ENOENT; + + for_each_available_child_of_node_scoped(dev->of_node, of_port) { + if (!of_node_is_type(of_port, "pci")) + continue; + + ret =3D s32g_pcie_parse_port(s32g_pp, of_port); + if (ret) + goto err_port; + } + +err_port: + list_for_each_entry_safe(port, tmp, &s32g_pp->ports, list) + list_del(&port->list); + + return ret; +} + +static int s32g_pcie_get_resources(struct platform_device *pdev, + struct s32g_pcie *s32g_pp) +{ + struct dw_pcie *pci =3D &s32g_pp->pci; + struct device *dev =3D &pdev->dev; + int ret; + + pci->dev =3D dev; + pci->ops =3D &s32g_pcie_ops; + + s32g_pp->ctrl_base =3D devm_platform_ioremap_resource_byname(pdev, "ctrl"= ); + if (IS_ERR(s32g_pp->ctrl_base)) + return PTR_ERR(s32g_pp->ctrl_base); + + INIT_LIST_HEAD(&s32g_pp->ports); + + ret =3D s32g_pcie_parse_ports(dev, s32g_pp); + if (ret) + return dev_err_probe(dev, ret, + "Failed to parse Root Port: %d\n", ret); + + platform_set_drvdata(pdev, s32g_pp); + + return 0; +} + +static int s32g_pcie_probe(struct platform_device *pdev) +{ + struct device *dev =3D &pdev->dev; + struct s32g_pcie *s32g_pp; + struct dw_pcie_rp *pp; + int ret; + + s32g_pp =3D devm_kzalloc(dev, sizeof(*s32g_pp), GFP_KERNEL); + if (!s32g_pp) + return -ENOMEM; + + ret =3D s32g_pcie_get_resources(pdev, s32g_pp); + if (ret) + return ret; + + pm_runtime_no_callbacks(dev); + devm_pm_runtime_enable(dev); + ret =3D pm_runtime_get_sync(dev); + if (ret < 0) + goto err_pm_runtime_put; + + ret =3D s32g_pcie_init(dev, s32g_pp); + if (ret) + goto err_pm_runtime_put; + + pp =3D &s32g_pp->pci.pp; + pp->ops =3D &s32g_pcie_host_ops; + pp->use_atu_msg =3D true; + + ret =3D dw_pcie_host_init(pp); + if (ret) + goto err_pcie_deinit; + + return 0; + +err_pcie_deinit: + s32g_pcie_deinit(s32g_pp); +err_pm_runtime_put: + pm_runtime_put(dev); + + return ret; +} + +static int s32g_pcie_suspend_noirq(struct device *dev) +{ + struct s32g_pcie *s32g_pp =3D dev_get_drvdata(dev); + struct dw_pcie *pci =3D &s32g_pp->pci; + + return dw_pcie_suspend_noirq(pci); +} + +static int s32g_pcie_resume_noirq(struct device *dev) +{ + struct s32g_pcie *s32g_pp =3D dev_get_drvdata(dev); + struct dw_pcie *pci =3D &s32g_pp->pci; + + return dw_pcie_resume_noirq(pci); +} + +static const struct dev_pm_ops s32g_pcie_pm_ops =3D { + NOIRQ_SYSTEM_SLEEP_PM_OPS(s32g_pcie_suspend_noirq, + s32g_pcie_resume_noirq) +}; + +static const struct of_device_id s32g_pcie_of_match[] =3D { + { .compatible =3D "nxp,s32g2-pcie" }, + { /* sentinel */ }, +}; +MODULE_DEVICE_TABLE(of, s32g_pcie_of_match); + +static struct platform_driver s32g_pcie_driver =3D { + .driver =3D { + .name =3D "s32g-pcie", + .of_match_table =3D s32g_pcie_of_match, + .suppress_bind_attrs =3D true, + .pm =3D pm_sleep_ptr(&s32g_pcie_pm_ops), + .probe_type =3D PROBE_PREFER_ASYNCHRONOUS, + }, + .probe =3D s32g_pcie_probe, +}; + +builtin_platform_driver(s32g_pcie_driver); + +MODULE_AUTHOR("Ionut Vicovan "); +MODULE_DESCRIPTION("NXP S32G PCIe Host controller driver"); +MODULE_LICENSE("GPL"); --=20 2.43.0 From nobody Tue Dec 2 01:04:50 2025 Received: from mail-wm1-f41.google.com (mail-wm1-f41.google.com [209.85.128.41]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id CB7B8349B18 for ; Fri, 21 Nov 2025 16:49:29 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.128.41 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1763743772; cv=none; b=ER+z9FJDGsRmFisOmFyaerEA55xq8LQpo7F0x9QBqA4hOkTSBJijZk//3ZBxx8py+/UY4UfE2yhmiCysbquF7LRTUFRr6+PRkQA9gpkZa1IesDx1982vwO30FdSulbGUobhgDdyGXyghDf/uDbdkXPkfbtMupTHIlYjK2VZ2RAk= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1763743772; c=relaxed/simple; bh=8CNzFpWGHJiJ/kMik9XkodfqnXW6wo433Z1B1kwxkag=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=lXjN/yMoNnW7PMuyOVMj4uWTIs6WDWDTi3jxXm8R0TKF96+d7c6OFUqRKAsLwmYnDR/6rVHaOxNoiU9W5zHs/zpEDNcQG9I2+hnAF6MiSpVQb6NoqWYrI/WizvPw4zfb18OtfBzheac+KkDWlrfCgyrOtx4AjYaA7CXt9d0lRPw= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org; spf=pass smtp.mailfrom=linaro.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b=dAHAsKeZ; arc=none smtp.client-ip=209.85.128.41 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linaro.org Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="dAHAsKeZ" Received: by mail-wm1-f41.google.com with SMTP id 5b1f17b1804b1-4775ae5684fso10816925e9.1 for ; Fri, 21 Nov 2025 08:49:29 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1763743768; x=1764348568; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=tA1YZwkpqBYNCNgFaNMq2uv3rKscqjzMZ5GFDmRce68=; b=dAHAsKeZ88W7IlUFTVKqEqp2x8NSRaxWcT7tRWVxJ3u1W9NRIxlaK+vg8Nt/kr6w0M hnX9SeMr866Wc6OX69rDzBjrxOVjlmt7a4VvEKllg9m+M8G8unh7/pYvEPtMXs/eCgQE /cr/OSa/2TGFlKyA4jq2QsgC4ihvHZDE38z7QGsseJCpwF8j1G9GzU7jSZhpuRye8Cdg l/GJla2UihZe+Y9MR9NDQHupp4vWwTBEN3nbYguwqDft/fRNHVjWZXCUYNddw2prYVlS yuOyTfNwOg6uWP4HoEXjubcrWDKEQzfftq+GlQ8vYMiSX+Sql++z5ePBG+2q5RedOlPY 2Evw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1763743768; x=1764348568; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from :to:cc:subject:date:message-id:reply-to; bh=tA1YZwkpqBYNCNgFaNMq2uv3rKscqjzMZ5GFDmRce68=; b=rX94vbU1c0bGf8bMpUbh3hT013rmgfGTG5QSeTg+MisK5xuqauMcdQE8j/wSSxuwzn xpoymTf16hNOcsF0b6OaEDExp7Y4hZcsshntzR9CRE7YFZJ1mx9mjwXn7WESzE6NdVDT LmpsLaOg3T5XQzMDOs1xVwmD+FNMwZz2zTWIejNx1yIzakTBEl82tgCBjhsxx4Bep7uB K//FO930oNW3fiJpWyZ3qxrQ7Ibnpuj+r6j5rYBvKRkm25JC58JJJddg2xJ2qDrmgGH4 kyPdU4QJv5EOl/I4zre1eNRVA3Yu9cSsoASehObAyfZh/+y24srtrxjFiYmOZwzUksoi Bl/g== X-Forwarded-Encrypted: i=1; AJvYcCVuhBfCEe3AHCs+BQIEhgVsxuyiowEjQKhiWWQOLnfCyNvlyyGjXoO6ozbvhqxdmoi9oClC7aRD1rDtiq4=@vger.kernel.org X-Gm-Message-State: AOJu0YyreB3BUUkkwBP/+XonjTiwyq2/7+iUO8X+Udll9D3domnzI7bx XVgZLkdcG0AwL69p7xcXxa93V8tAsZcRZIZPgDRs4hg8dfkb18K9OPliS3m1T67IBk8= X-Gm-Gg: ASbGncuzgmnK1YVYLZ2NLbpqR1KlMGelq4Vym13feHoVc2y38fsfLwyLWtj2ffRgirx 5fNfBzdkZu9KesDKuwu7C+i6x637JTru5JiaEq/8gUpJaZdrqzDzjL5ET8Hj1OauXJxyBLdIThw pxUGWwy8QC9X739ZEDu+Te5mahMelTl7ZvX4WYWCnPJ1omaM9R5LttebKiwW0icWvOXYaWsZsfv dHjPj57CaoQg+qOULgdGfhYmJHF+3kXYTDpTZVOlrM7iVJGMJhhlMf/I4SmFRSDtilS6PPi8LPg IqO2t3uZzd8iswE1Wq919PGNolxFhPiSE94EbzIyG2YOLtH3yzI5/iMDp0a9qhOEzRL+XGhaF2s PHr2wqru2suWcqRhL/b19LFkMW2D7azzURoA0j0D+BFk/EiXTL2+9LoDS+kEjmTrpulADeDPHM2 fvkWglKmHETdl+H6MnNlE= X-Google-Smtp-Source: AGHT+IECYLnmyytfY8LzC6PdkZB/9Qv9aOOwBQ8USRlzz0beo5YI3DVNF2FJyRPzQ4ThwhycZbswbg== X-Received: by 2002:a05:600c:4f06:b0:471:9da:5248 with SMTP id 5b1f17b1804b1-477c114ef3dmr30830045e9.26.1763743768105; Fri, 21 Nov 2025 08:49:28 -0800 (PST) Received: from vingu-cube.. ([2a01:e0a:f:6020:803a:ae25:6381:a6fc]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-42cb7fb8ff3sm12938478f8f.29.2025.11.21.08.49.26 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 21 Nov 2025 08:49:26 -0800 (PST) From: Vincent Guittot To: chester62515@gmail.com, mbrugger@suse.com, ghennadi.procopciuc@oss.nxp.com, s32@nxp.com, bhelgaas@google.com, jingoohan1@gmail.com, lpieralisi@kernel.org, kwilczynski@kernel.org, mani@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, Ionut.Vicovan@nxp.com, larisa.grigore@nxp.com, Ghennadi.Procopciuc@nxp.com, ciprianmarian.costea@nxp.com, bogdan.hamciuc@nxp.com, Frank.li@nxp.com, linux-arm-kernel@lists.infradead.org, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, imx@lists.linux.dev Cc: cassel@kernel.org Subject: [PATCH 4/4 v6] MAINTAINERS: Add MAINTAINER for NXP S32G PCIe driver Date: Fri, 21 Nov 2025 17:49:20 +0100 Message-ID: <20251121164920.2008569-5-vincent.guittot@linaro.org> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20251121164920.2008569-1-vincent.guittot@linaro.org> References: <20251121164920.2008569-1-vincent.guittot@linaro.org> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add a new entry for S32G PCIe driver. Signed-off-by: Vincent Guittot Reviewed-by: Frank Li --- MAINTAINERS | 9 +++++++++ 1 file changed, 9 insertions(+) diff --git a/MAINTAINERS b/MAINTAINERS index e64b94e6b5a9..bec5d5792a5f 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -3137,6 +3137,15 @@ F: arch/arm64/boot/dts/freescale/s32g*.dts* F: drivers/pinctrl/nxp/ F: drivers/rtc/rtc-s32g.c =20 +ARM/NXP S32G PCIE CONTROLLER DRIVER +M: Ghennadi Procopciuc +R: NXP S32 Linux Team +L: imx@lists.linux.dev +L: linux-arm-kernel@lists.infradead.org (moderated for non-subscribers) +S: Maintained +F: Documentation/devicetree/bindings/pci/nxp,s32g-pcie.yaml +F: drivers/pci/controller/dwc/pcie-nxp-s32g* + ARM/NXP S32G/S32R DWMAC ETHERNET DRIVER M: Jan Petrous R: s32@nxp.com --=20 2.43.0