From nobody Mon Feb 9 01:45:39 2026 Received: from mail-ed1-f41.google.com (mail-ed1-f41.google.com [209.85.208.41]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id EE54F2F530A for ; Sat, 15 Nov 2025 14:14:15 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.208.41 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1763216058; cv=none; b=A6/Q3shciIi5MYAHR58NsJsp7fBaZScWXHtmNPFenSW3m9zpDnJq6GlhZfb1O9+3JUHK7eLNj57AFrKD/ryLMwCxVZFGnsPgP1tri/DP+kTYLrZUxrHxwPjgdBm0lT7PNiGDxM9KMiqNwAcWQgdG4l369gML9+276N4djemEPVY= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1763216058; c=relaxed/simple; bh=aG0vNN2zVi7p1GToVdpDOjQmhx7Tshg7Tk0b4TzISHM=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=cJzzntGULRWw8padCLj5G/nImN8g9PISe857pFuPLCShJfKYTienqYl0DbvrWzrWSG2DjXZjTnnhJEtSF9QtTCt7iWnRiV00O9Y0y+/pABRVJBJmDvcQKpkxvoNmJ47IPLcTmBkJ5t401hMd9xVugdE7J74G/8dEMwDCVxmqv+I= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=Y4vg6YTo; arc=none smtp.client-ip=209.85.208.41 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="Y4vg6YTo" Received: by mail-ed1-f41.google.com with SMTP id 4fb4d7f45d1cf-64080ccf749so4064447a12.2 for ; Sat, 15 Nov 2025 06:14:15 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1763216054; x=1763820854; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=MocqCxWcaLZfsHWYqTZWM/wBzmMvMPkWJzIzBgPappQ=; b=Y4vg6YTob9b24D9POBdIUlohajimMBtbCB3j77g9JPri2BPFxE/jPxPc0NSk4Eq/VK /hit9RBAEeiC1mZX/2rFdLG95rt4p2e8VFG68Y46x25R1Q6p1M4oEeHh3/YfH/n0mqa8 vgZw0EDb9VSIkdyl4cRcH6tAi5NAPuEfug00LdgmeT5ZJqWn7bSG606oo7qp/6xWxU1s 8NpreEIkVMG7H3y3xcpKXYjYK0m1pWh1SUNDiU3oNry5rOItsaIvHmbN2EhJ4cMNOZrn c1nU8Bix7zxJKjqeh1k6ag4KqzksqtLmWMza7Z6GdHazHN3SnKhTG7bE+1rJHxDXZb47 H5cw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1763216054; x=1763820854; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from :to:cc:subject:date:message-id:reply-to; bh=MocqCxWcaLZfsHWYqTZWM/wBzmMvMPkWJzIzBgPappQ=; b=wXZiJFvNV0BL1UymsFnAZDb3gGDZN9Tg+01qvGxsGE4gxCcoUKG7UrV7Wjo0CIlNJW I0X9FkQhV6uzZftDfjFGZzePfA9zmyMwXqiJdo7ujgB4NRrCaapJzqNvrUhJs9t3xw2N znF27NkXaau2av20dSgaMGlXGX3Umg4lblzuCyHO98D5UVXXMIA4uuNXKc54JFevuzSI uVU7xj3L+yFJ/WuVYeqdg6ajiN7BPwegjDesgfAOxtEsTJ/J13smHbdyXlw5VpEtG259 J0yw/rPFqfFkcXtTaYvlXCJsqzmyBJvWDMirQyfcyc8abLMKcqq+sxv0n9N6L6Bxzmhz mDnA== X-Forwarded-Encrypted: i=1; AJvYcCXdo8rJw271Hn1TQG8aGz6uOCyJQhKJghF3lrXlxfDY7R2nQJh6zfrPdn2eGi26dtTpBkVi0JyP8dyO+9o=@vger.kernel.org X-Gm-Message-State: AOJu0YzEcxG5aEPJssHZeZFyyZyL4eI9HcMrMMFJVnn/QKzqvCQfzcCL 5Ai1R6rgy3Vrz16nyLoLEClYstCCtJjwizt3xdArZUGOEnaI4pGjM9eH X-Gm-Gg: ASbGncujhwLFFsH0Jz9FoMnfNBvgoAGLTH5cF9Q4h3R2gEqxDWaYYMOaK23DqGAioaO uRQTkLth8qJ5+H8FYgFGE1QojP3xU4c6lxycMVYbxrk2drCAUJTHXBhdNbe+2JszY33+gfa4y02 ecpKTxI0Ri8PA81XnGMTOMIivbA9eALkn0vauKcLx/cTkuTU2S3N+8u5W2z0x1kHLHFb/pEgYOG eujwauudZvAPXx5jIeTjgSffpnZCnJCftR64KHvD1CYA1CODNB3p0LAvBs4LGhR5NIObW+MFzUd Rik5DdwREMRB7J4ZDyMyypZ+/ynZzznMyJvhgp5txWz0KXTihP97m4kqJGaLXIg9OX8D9SBQTnD 2icXRnPHx1JJF4RRAKYLdGF9TAJiluGYPiVpWLIfZ3Xt3NV4fzYU/pMbCPcL9jcjrCAeL7uhAiF RjKdHfq43Gd2EZ4ryj99WIK1moeFAXJ5yQmz6ZeBtVmPrxnLwHw+o5fowK X-Google-Smtp-Source: AGHT+IFSj1aDwiro/wwK4L9h7pp1M9ctQw+POyBArF5AsNHZz7cGsgDc33Ii1wskS73N5JZnJxCpEQ== X-Received: by 2002:a17:906:f145:b0:b73:6d56:f3ff with SMTP id a640c23a62f3a-b736d573ee7mr440406566b.20.1763216054020; Sat, 15 Nov 2025 06:14:14 -0800 (PST) Received: from jernej-laptop (178-79-73-218.dynamic.telemach.net. [178.79.73.218]) by smtp.gmail.com with ESMTPSA id a640c23a62f3a-b734fda933fsm606189866b.56.2025.11.15.06.14.12 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sat, 15 Nov 2025 06:14:13 -0800 (PST) From: Jernej Skrabec To: wens@csie.org, samuel@sholland.org Cc: mripard@kernel.org, maarten.lankhorst@linux.intel.com, tzimmermann@suse.de, airlied@gmail.com, simona@ffwll.ch, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, mturquette@baylibre.com, sboyd@kernel.org, dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-sunxi@lists.linux.dev, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, Jernej Skrabec Subject: [PATCH 1/7] drm/sun4i: Add support for DE33 CSC Date: Sat, 15 Nov 2025 15:13:41 +0100 Message-ID: <20251115141347.13087-2-jernej.skrabec@gmail.com> X-Mailer: git-send-email 2.51.2 In-Reply-To: <20251115141347.13087-1-jernej.skrabec@gmail.com> References: <20251115141347.13087-1-jernej.skrabec@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" DE33 has channel CSC units (for each plane separately) so pipeline can be configured to output in desired colorspace. Signed-off-by: Jernej Skrabec Reviewed-by: Chen-Yu Tsai --- drivers/gpu/drm/sun4i/sun8i_csc.c | 71 +++++++++++++++++++++++++++++++ drivers/gpu/drm/sun4i/sun8i_csc.h | 5 +++ 2 files changed, 76 insertions(+) diff --git a/drivers/gpu/drm/sun4i/sun8i_csc.c b/drivers/gpu/drm/sun4i/sun8= i_csc.c index ce81c12f511d..70fc9b017d17 100644 --- a/drivers/gpu/drm/sun4i/sun8i_csc.c +++ b/drivers/gpu/drm/sun4i/sun8i_csc.c @@ -205,6 +205,72 @@ static void sun8i_de3_ccsc_setup(struct regmap *map, i= nt layer, mask, val); } =20 +/* extract constant from high word and invert sign if necessary */ +static u32 sun8i_de33_ccsc_get_constant(u32 value) +{ + value >>=3D 16; + + if (value & BIT(15)) + return 0x400 - (value & 0x3ff); + + return value; +} + +static void sun8i_de33_convert_table(const u32 *src, u32 *dst) +{ + dst[0] =3D sun8i_de33_ccsc_get_constant(src[3]); + dst[1] =3D sun8i_de33_ccsc_get_constant(src[7]); + dst[2] =3D sun8i_de33_ccsc_get_constant(src[11]); + memcpy(&dst[3], src, sizeof(u32) * 12); + dst[6] &=3D 0xffff; + dst[10] &=3D 0xffff; + dst[14] &=3D 0xffff; +} + +static void sun8i_de33_ccsc_setup(struct regmap *map, int layer, + enum sun8i_csc_mode mode, + enum drm_color_encoding encoding, + enum drm_color_range range) +{ + u32 addr, val, base, csc[15]; + const u32 *table; + int i; + + table =3D yuv2rgb_de3[range][encoding]; + base =3D DE33_CCSC_BASE + layer * DE33_CH_SIZE; + + switch (mode) { + case SUN8I_CSC_MODE_OFF: + val =3D 0; + break; + case SUN8I_CSC_MODE_YUV2RGB: + val =3D SUN8I_CSC_CTRL_EN; + sun8i_de33_convert_table(table, csc); + regmap_bulk_write(map, SUN50I_CSC_COEFF(base, 0), csc, 15); + break; + case SUN8I_CSC_MODE_YVU2RGB: + val =3D SUN8I_CSC_CTRL_EN; + sun8i_de33_convert_table(table, csc); + for (i =3D 0; i < 15; i++) { + addr =3D SUN50I_CSC_COEFF(base, i); + if (i > 3) { + if (((i - 3) & 3) =3D=3D 1) + addr =3D SUN50I_CSC_COEFF(base, i + 1); + else if (((i - 3) & 3) =3D=3D 2) + addr =3D SUN50I_CSC_COEFF(base, i - 1); + } + regmap_write(map, addr, csc[i]); + } + break; + default: + val =3D 0; + DRM_WARN("Wrong CSC mode specified.\n"); + return; + } + + regmap_write(map, SUN8I_CSC_CTRL(base), val); +} + static u32 sun8i_csc_get_mode(struct drm_plane_state *state) { const struct drm_format_info *format; @@ -238,6 +304,11 @@ void sun8i_csc_config(struct sun8i_layer *layer, mode, state->color_encoding, state->color_range); return; + } else if (layer->cfg->de_type =3D=3D SUN8I_MIXER_DE33) { + sun8i_de33_ccsc_setup(layer->regs, layer->channel, + mode, state->color_encoding, + state->color_range); + return; } =20 base =3D ccsc_base[layer->cfg->ccsc][layer->channel]; diff --git a/drivers/gpu/drm/sun4i/sun8i_csc.h b/drivers/gpu/drm/sun4i/sun8= i_csc.h index 2a4b79599610..d2ba5f8611aa 100644 --- a/drivers/gpu/drm/sun4i/sun8i_csc.h +++ b/drivers/gpu/drm/sun4i/sun8i_csc.h @@ -18,9 +18,14 @@ struct sun8i_layer; #define CCSC10_OFFSET 0xA0000 #define CCSC11_OFFSET 0xF0000 =20 +#define DE33_CCSC_BASE 0x800 + #define SUN8I_CSC_CTRL(base) ((base) + 0x0) #define SUN8I_CSC_COEFF(base, i) ((base) + 0x10 + 4 * (i)) =20 +#define SUN50I_CSC_COEFF(base, i) ((base) + 0x04 + 4 * (i)) +#define SUN50I_CSC_ALPHA(base) ((base) + 0x40) + #define SUN8I_CSC_CTRL_EN BIT(0) =20 void sun8i_csc_config(struct sun8i_layer *layer, --=20 2.51.2