From nobody Mon Feb 9 13:57:23 2026 Received: from smtp.kernel.org (aws-us-west-2-korg-mail-1.web.codeaurora.org [10.30.226.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 285D619D08F; Sun, 2 Nov 2025 08:01:49 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=10.30.226.201 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1762070509; cv=none; b=hA2PL6JYAc96QqN7tRmhuV2beahWpRKS7KZto4pAKSwUW3hUCoTxT3+whkWbWt1SVJVyVVHxDE7kyAXXV49kIp3Rw2yZ1Z3ZHvszLk4T6YpX5Ex1c1LjYhSgg5zT6V0m3dFrFclw6HbMuAJgu2femYnejqwkTWDHRGoaE/rfApY= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1762070509; c=relaxed/simple; bh=RFrF2BF/mdmOYmAY1LEiW1Xg5AXsI7VY+PN6Vhlf1FA=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=mNC8EdC8H8x+Y9D6M5iS+zN2iQbSS3qdz8f2K8rx0Wzfwy6ko32ACEIYQ/7NoXZor2pph+cJVU6ZveI1q8C3S9tcp1QFE9drulYdvrjqP5ixBeiKkLNxAsn50y7hauFkd1EDPDO7hAIHje2Rh7LUMpQ0yHdR3KpmZsWYStjNiHY= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b=GZGPhL6i; arc=none smtp.client-ip=10.30.226.201 Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b="GZGPhL6i" Received: by smtp.kernel.org (Postfix) with ESMTPSA id 1F9C3C4CEFB; Sun, 2 Nov 2025 08:01:48 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1762070509; bh=RFrF2BF/mdmOYmAY1LEiW1Xg5AXsI7VY+PN6Vhlf1FA=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=GZGPhL6i0x0jO1hLSYtlil/xgFxl9nFGcgApoOn8jnoJEgQnQ99mAe2AbALvZzTT9 X/FcwfzOoiCHw15iJPlw6JVu1vVVT8Ki389gmSy9GE6Jan3VvRF0Wy3Jc2sjPos6VA gCF/u99+pMqxTvilzvunCIlzR68fNqoK8bYwVJNasbFPXoWISUsybYHzZCuQMEb1/I RXL3JPxjUyR3+dCilijLBEQLVsqjUz1KDwwPAcEDyVa/iCsKLKkENnlfetsai/iwvJ /c9XBl/T45VEgeqAvZ0mpsNSy73y6J83ebQ3D6x5nhhrfu8ZvY+u9lsfH1ho4e9gmK c6IpsZisbgjRg== From: Leon Romanovsky To: Bjorn Helgaas , Logan Gunthorpe , Jens Axboe , Robin Murphy , Joerg Roedel , Will Deacon , Marek Szyprowski , Jason Gunthorpe , Leon Romanovsky , Andrew Morton , Jonathan Corbet , Sumit Semwal , =?utf-8?q?Christian_K=C3=B6nig?= , Alex Williamson , Kees Cook , "Gustavo A. R. Silva" , Ankit Agrawal , Yishai Hadas , Shameer Kolothum , Kevin Tian Cc: Krishnakant Jaju , Matt Ochs , linux-pci@vger.kernel.org, linux-kernel@vger.kernel.org, linux-block@vger.kernel.org, iommu@lists.linux.dev, linux-mm@kvack.org, linux-doc@vger.kernel.org, linux-media@vger.kernel.org, dri-devel@lists.freedesktop.org, linaro-mm-sig@lists.linaro.org, kvm@vger.kernel.org, linux-hardening@vger.kernel.org Subject: [PATCH v6 11/11] vfio/nvgrace: Support get_dmabuf_phys Date: Sun, 2 Nov 2025 10:00:59 +0200 Message-ID: <20251102-dmabuf-vfio-v6-11-d773cff0db9f@nvidia.com> X-Mailer: git-send-email 2.51.0 In-Reply-To: <20251102-dmabuf-vfio-v6-0-d773cff0db9f@nvidia.com> References: <20251102-dmabuf-vfio-v6-0-d773cff0db9f@nvidia.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" X-Mailer: b4 0.15-dev Content-Transfer-Encoding: quoted-printable From: Jason Gunthorpe Call vfio_pci_core_fill_phys_vec() with the proper physical ranges for the synthetic BAR 2 and BAR 4 regions. Otherwise use the normal flow based on the PCI bar. This demonstrates a DMABUF that follows the region info report to only allow mapping parts of the region that are mmapable. Since the BAR is power of two sized and the "CXL" region is just page aligned the there can be a padding region at the end that is not mmaped or passed into the DMABUF. The "CXL" ranges that are remapped into BAR 2 and BAR 4 areas are not PCI MMIO, they actually run over the CXL-like coherent interconnect and for the purposes of DMA behave identically to DRAM. We don't try to model this distinction between true PCI BAR memory that takes a real PCI path and the "CXL" memory that takes a different path in the p2p framework for now. Signed-off-by: Jason Gunthorpe Signed-off-by: Leon Romanovsky --- drivers/vfio/pci/nvgrace-gpu/main.c | 56 +++++++++++++++++++++++++++++++++= ++++ 1 file changed, 56 insertions(+) diff --git a/drivers/vfio/pci/nvgrace-gpu/main.c b/drivers/vfio/pci/nvgrace= -gpu/main.c index e346392b72f6..7d7ab2c84018 100644 --- a/drivers/vfio/pci/nvgrace-gpu/main.c +++ b/drivers/vfio/pci/nvgrace-gpu/main.c @@ -7,6 +7,7 @@ #include #include #include +#include =20 /* * The device memory usable to the workloads running in the VM is cached @@ -683,6 +684,54 @@ nvgrace_gpu_write(struct vfio_device *core_vdev, return vfio_pci_core_write(core_vdev, buf, count, ppos); } =20 +static int nvgrace_get_dmabuf_phys(struct vfio_pci_core_device *core_vdev, + struct p2pdma_provider **provider, + unsigned int region_index, + struct dma_buf_phys_vec *phys_vec, + struct vfio_region_dma_range *dma_ranges, + size_t nr_ranges) +{ + struct nvgrace_gpu_pci_core_device *nvdev =3D container_of( + core_vdev, struct nvgrace_gpu_pci_core_device, core_device); + struct pci_dev *pdev =3D core_vdev->pdev; + + if (nvdev->resmem.memlength && region_index =3D=3D RESMEM_REGION_INDEX) { + /* + * The P2P properties of the non-BAR memory is the same as the + * BAR memory, so just use the provider for index 0. Someday + * when CXL gets P2P support we could create CXLish providers + * for the non-BAR memory. + */ + *provider =3D pcim_p2pdma_provider(pdev, 0); + if (!*provider) + return -EINVAL; + return vfio_pci_core_fill_phys_vec(phys_vec, dma_ranges, + nr_ranges, + nvdev->resmem.memphys, + nvdev->resmem.memlength); + } else if (region_index =3D=3D USEMEM_REGION_INDEX) { + /* + * This is actually cachable memory and isn't treated as P2P in + * the chip. For now we have no way to push cachable memory + * through everything and the Grace HW doesn't care what caching + * attribute is programmed into the SMMU. So use BAR 0. + */ + *provider =3D pcim_p2pdma_provider(pdev, 0); + if (!*provider) + return -EINVAL; + return vfio_pci_core_fill_phys_vec(phys_vec, dma_ranges, + nr_ranges, + nvdev->usemem.memphys, + nvdev->usemem.memlength); + } + return vfio_pci_core_get_dmabuf_phys(core_vdev, provider, region_index, + phys_vec, dma_ranges, nr_ranges); +} + +static const struct vfio_pci_device_ops nvgrace_gpu_pci_dev_ops =3D { + .get_dmabuf_phys =3D nvgrace_get_dmabuf_phys, +}; + static const struct vfio_device_ops nvgrace_gpu_pci_ops =3D { .name =3D "nvgrace-gpu-vfio-pci", .init =3D vfio_pci_core_init_dev, @@ -703,6 +752,10 @@ static const struct vfio_device_ops nvgrace_gpu_pci_op= s =3D { .detach_ioas =3D vfio_iommufd_physical_detach_ioas, }; =20 +static const struct vfio_pci_device_ops nvgrace_gpu_pci_dev_core_ops =3D { + .get_dmabuf_phys =3D vfio_pci_core_get_dmabuf_phys, +}; + static const struct vfio_device_ops nvgrace_gpu_pci_core_ops =3D { .name =3D "nvgrace-gpu-vfio-pci-core", .init =3D vfio_pci_core_init_dev, @@ -965,6 +1018,9 @@ static int nvgrace_gpu_probe(struct pci_dev *pdev, memphys, memlength); if (ret) goto out_put_vdev; + nvdev->core_device.pci_ops =3D &nvgrace_gpu_pci_dev_ops; + } else { + nvdev->core_device.pci_ops =3D &nvgrace_gpu_pci_dev_core_ops; } =20 ret =3D vfio_pci_core_register_device(&nvdev->core_device); --=20 2.51.0