From nobody Mon Feb 9 09:09:45 2026 Received: from mail-lf1-f51.google.com (mail-lf1-f51.google.com [209.85.167.51]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 898322F3608 for ; Wed, 8 Oct 2025 07:31:54 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.167.51 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1759908717; cv=none; b=n3mDscAyq9JTMxymUgmaFTVdrLL14KvNGnFL6geftIlwvkA85pDE2USkyihz9TY5aSjGpXdaT7dtk9AO1DLBHC1M6edolUQ8yrjNLHB4jC7zeMv8X+FTMWSh7IiYxXttbmVy+g78AM88jtffH4WkZbsKS91qoEHMY2LljXlL/YA= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1759908717; c=relaxed/simple; bh=iiHfTmqTpfmKU38rkhczSgtC8/xhyV+ts8JmJCC3QqE=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=WzFeR9O51cNp/eGzC1BgFb5X7GSoyH1dQnk039fvjGQFonJra2fkhxDsYNHg0ox2UauZA8nCw/hRA26ofixdVBLAPiW4rN3rohYgul8+9k/gp7QU1TJazKLTS2fyRp3EkN4TFUkJs3v5Jl2Hz5coA3atZ+c7D2RFncBGizSqRro= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=Tin0ufH3; arc=none smtp.client-ip=209.85.167.51 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="Tin0ufH3" Received: by mail-lf1-f51.google.com with SMTP id 2adb3069b0e04-579d7104c37so8926886e87.3 for ; Wed, 08 Oct 2025 00:31:54 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1759908712; x=1760513512; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=ihAxrvGeeqbDGS2s2nWoaKnfeN+9tvG68aYZNvqbzNU=; b=Tin0ufH3HoWUW+4fy9yfVmADSrO5zIl6I/OfDFntMk7Dz3OnhCacE0jGZChjrWAC+U nsy9i6YJJDZCpRwSXroV4OT1+rceGLCu6JEHXcEB//YJVZel7ApWr2WPNyEsETk8W8ic xyD5gwPrE/5Igs5Cyfi4rWAs8Xs/UlApTKJWZ1l/99AO8luaUk9UB1Lv0ndHj3EbnK1u buUwpV/Yqxtl9WXbyA7mxxFh3jb4NxztAGsOb9jl1ciscI7hfx8csu/mkF6Hs+dBjDPl e3olL+xWa5+Qbo11UHikaD0hrTQq7Kewv6h2FZCb0Bk8ljK/X1zenTJ0MflbrbI1oLuP waKg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1759908712; x=1760513512; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=ihAxrvGeeqbDGS2s2nWoaKnfeN+9tvG68aYZNvqbzNU=; b=P212b2Z+xxIxgs5uw6hsmhwMJ6/XSQYWLTUULr+SGxHyUqoQUZarC2QklSUU5jcXgn 9+XuLlOVX0V6GgWRVC0hBZO7Cqd2zhz384Kls0Qyrsg9+ep3gxJ3wriGwBqrsRw+36xx TVhsIIswzlkGsPhrGkndBffxJj+gLhf2Q6dzqYuGVBJbNktjOJJrTOy9gl5QhjzhsdO2 XePy+ELLkzZTKmP9le8RqUF1UAu6jw6J+OmiI+fbgPGgFdhso15wghFP68g2RSZ554uX /NaUTAuqW9Buclr3lqFjCi88IrXp+c/JA+yxjDHvSlpS1zicz66Zs7C57+ye/101mALj /Ltw== X-Forwarded-Encrypted: i=1; AJvYcCWNjp1nQEVd0Y38zOJd/rsh2uZSEgQGiGdGTkoo+kd0qj8d9QhdWTC8ZwB16nD3m6P4/FbKVvT49qhXHEo=@vger.kernel.org X-Gm-Message-State: AOJu0YxDVWnC/He6TnAhRbGtIeLSwWm4eSwDudcbla2sQF9BfxZo4h4h 3vhOB4ippvuVpKOJHAeEKCz3uuAR7OusFljzvcVxO0Ghy6gUV0hhhoUa X-Gm-Gg: ASbGncsRBGzwssAjt6Tr7NeEFWD2/TSza9eC3MyhX2oBIdgaWnq5bhJ7XucTTOUfAtb 3DpGLeJonzFMw79sPUNVOJuTlY8kWY4FCzd7/9/7HADX168harMbjQWLeOH2r1JCXk9xkMwvi4R DtNtEo5d0n53dcuSOHiWpPyUcnAMmQNKPTrdjaIxizlNcfVmmqEMVaymWkG9TH5RePyIQEKrHU3 B/ZNsjzPoIUPxr2vI82ELxEaPcVZ66pqdWr+0gW0WEVF42EWPoK3KhMi6T/q3SOq3bmsEd6rgTU W+rc3sNaHDS9wiu1v3pAvPOqJE4O87ZPZ10lsPnYZjfG5Xdfpca/pHUMy6cSUpfXupr/M4NMnSj J/LvnXHSw8xu0aWfsWehd/fD3nshxpNtIcv9yig== X-Google-Smtp-Source: AGHT+IHLfcoP/CF+9Jgh7CWd/VCkL/1kWm6zkDko2dBTHVx0gAsAz99mKegLte9a4Cyd6nve7U60ng== X-Received: by 2002:a05:6512:3d0d:b0:57f:492:3263 with SMTP id 2adb3069b0e04-5906d87b37cmr670856e87.1.1759908712166; Wed, 08 Oct 2025 00:31:52 -0700 (PDT) Received: from xeon.. ([188.163.112.70]) by smtp.gmail.com with ESMTPSA id 2adb3069b0e04-58b0118d22bsm6911016e87.85.2025.10.08.00.31.50 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 08 Oct 2025 00:31:51 -0700 (PDT) From: Svyatoslav Ryhel To: Maarten Lankhorst , Maxime Ripard , Thomas Zimmermann , David Airlie , Simona Vetter , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Thierry Reding , Jonathan Hunter , Sowjanya Komatineni , Luca Ceresoli , Prashant Gaikwad , Michael Turquette , Stephen Boyd , Mikko Perttunen , Linus Walleij , Mauro Carvalho Chehab , Greg Kroah-Hartman , Svyatoslav Ryhel , =?UTF-8?q?Jonas=20Schw=C3=B6bel?= , Dmitry Osipenko , Charan Pedumuru , Diogo Ivo , Aaron Kling , Arnd Bergmann Cc: dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org, linux-tegra@vger.kernel.org, linux-kernel@vger.kernel.org, linux-media@vger.kernel.org, linux-clk@vger.kernel.org, linux-gpio@vger.kernel.org, linux-staging@lists.linux.dev Subject: [PATCH v4 23/24] ARM: tegra: add CSI nodes for Tegra20 and Tegra30 Date: Wed, 8 Oct 2025 10:30:45 +0300 Message-ID: <20251008073046.23231-24-clamor95@gmail.com> X-Mailer: git-send-email 2.48.1 In-Reply-To: <20251008073046.23231-1-clamor95@gmail.com> References: <20251008073046.23231-1-clamor95@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add CSI node to Tegra20 and Tegra30 device trees. Signed-off-by: Svyatoslav Ryhel Reviewed-by: Mikko Perttunen --- arch/arm/boot/dts/nvidia/tegra20.dtsi | 19 ++++++++++++++++++- arch/arm/boot/dts/nvidia/tegra30.dtsi | 24 ++++++++++++++++++++++-- 2 files changed, 40 insertions(+), 3 deletions(-) diff --git a/arch/arm/boot/dts/nvidia/tegra20.dtsi b/arch/arm/boot/dts/nvid= ia/tegra20.dtsi index 6ae07b316c8a..5cdbf1246cf8 100644 --- a/arch/arm/boot/dts/nvidia/tegra20.dtsi +++ b/arch/arm/boot/dts/nvidia/tegra20.dtsi @@ -64,7 +64,7 @@ mpe@54040000 { =20 vi@54080000 { compatible =3D "nvidia,tegra20-vi"; - reg =3D <0x54080000 0x00040000>; + reg =3D <0x54080000 0x00000800>; interrupts =3D ; clocks =3D <&tegra_car TEGRA20_CLK_VI>; resets =3D <&tegra_car 20>; @@ -72,6 +72,23 @@ vi@54080000 { power-domains =3D <&pd_venc>; operating-points-v2 =3D <&vi_dvfs_opp_table>; status =3D "disabled"; + + #address-cells =3D <1>; + #size-cells =3D <1>; + + ranges =3D <0x0 0x54080000 0x4000>; + + csi: csi@800 { + compatible =3D "nvidia,tegra20-csi"; + reg =3D <0x800 0x200>; + clocks =3D <&tegra_car TEGRA20_CLK_CSI>; + power-domains =3D <&pd_venc>; + #nvidia,mipi-calibrate-cells =3D <1>; + status =3D "disabled"; + + #address-cells =3D <1>; + #size-cells =3D <0>; + }; }; =20 epp@540c0000 { diff --git a/arch/arm/boot/dts/nvidia/tegra30.dtsi b/arch/arm/boot/dts/nvid= ia/tegra30.dtsi index 20b3248d4d2f..be752a245a55 100644 --- a/arch/arm/boot/dts/nvidia/tegra30.dtsi +++ b/arch/arm/boot/dts/nvidia/tegra30.dtsi @@ -150,8 +150,8 @@ mpe@54040000 { }; =20 vi@54080000 { - compatible =3D "nvidia,tegra30-vi"; - reg =3D <0x54080000 0x00040000>; + compatible =3D "nvidia,tegra30-vi", "nvidia,tegra20-vi"; + reg =3D <0x54080000 0x00000800>; interrupts =3D ; clocks =3D <&tegra_car TEGRA30_CLK_VI>; resets =3D <&tegra_car 20>; @@ -162,6 +162,26 @@ vi@54080000 { iommus =3D <&mc TEGRA_SWGROUP_VI>; =20 status =3D "disabled"; + + #address-cells =3D <1>; + #size-cells =3D <1>; + + ranges =3D <0x0 0x54080000 0x4000>; + + csi: csi@800 { + compatible =3D "nvidia,tegra30-csi"; + reg =3D <0x800 0x200>; + clocks =3D <&tegra_car TEGRA30_CLK_CSI>, + <&tegra_car TEGRA30_CLK_CSIA_PAD>, + <&tegra_car TEGRA30_CLK_CSIB_PAD>; + clock-names =3D "csi", "csia-pad", "csib-pad"; + power-domains =3D <&pd_venc>; + #nvidia,mipi-calibrate-cells =3D <1>; + status =3D "disabled"; + + #address-cells =3D <1>; + #size-cells =3D <0>; + }; }; =20 epp@540c0000 { --=20 2.48.1