From nobody Wed Oct 1 22:34:50 2025 Received: from mail-qk1-f171.google.com (mail-qk1-f171.google.com [209.85.222.171]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id D8FC927EC99 for ; Tue, 30 Sep 2025 05:50:37 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.222.171 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1759211439; cv=none; b=ShaxEqZ8+5G5BWSurBE+5t4WBXejIrbRySFgNkL1MFND03Xn69535g+PTX8V2FrKnDxQ+zlm8KEle2HuuNKSuIR3ObTuupHZxpUQAqFKFNzWkCiMMxGMTnGBMOave3zxu7gRL7ZaQy4DJpA7ztHHzPiZE7i/JHUN1ByHIdhknDU= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1759211439; c=relaxed/simple; bh=i8ILy3efLeOoD5Qf+e/n7DFmvbPzfKevH825MWgSvZA=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=ipXHStY7VyBd2NIEIznI4oNaJM5BSFjkPOtLnPfSDzPkgbQiJSxDZMj37z6jBEe8IeZmH/7DD45km8AcQDI+6JvfgAMbMYeMonLzY12HEue+SvXnCqAFaQ8DJMvzBBAABrjuLxDHKXxl5bvzZHqgNjaHNViknFWsR6FUZoNdR4w= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=cpmMDhJb; arc=none smtp.client-ip=209.85.222.171 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="cpmMDhJb" Received: by mail-qk1-f171.google.com with SMTP id af79cd13be357-85b94fe19e2so538951485a.3 for ; Mon, 29 Sep 2025 22:50:37 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1759211437; x=1759816237; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=r8OhPkz1QMasSzFJcM2SsPKD0i5kQ3GIw9/NmjM3cWc=; b=cpmMDhJbmAAOHG3BSgQtcufOOSarxPB1NFvBRRNTNQmBbEujg9G2ccB6yUkQGV9OuQ IB+AomS4L7nj2PAwPuCo6nhN9W+qiHD4YP6REBEC0UlatORKwZpTdhBsGvceR74L7/tF VQnwV0S7fkjOJ2aoIJHCr+3TECBaEdFHcrZbr9BA8xlkEkRlMTuuOTmVswLhVpgl3KX1 EouI5urPMx/1d3WB+1Bbqk09ioLhkSqZt2xiRR4x8w/tz03jH4ThnsaPj4ps0zF45QxV NON+Z6PKDuCiXSawoe1YtHIr9E2pyzs8/Nbd+oi3Zq3hymvz5mfskIw1LXKOEfIJr3S1 waOA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1759211437; x=1759816237; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=r8OhPkz1QMasSzFJcM2SsPKD0i5kQ3GIw9/NmjM3cWc=; b=Ts8nen1oJvhPVxhmRolKrR3lvQ5GxZt9BK2Ur6VaQd+XLj0tSR9Frahztp2ZPd+Ahg KNdXQoV71m08yituYWkFNqSmVLCJ8q9r6jLTIH/3Fo44LEyT5DpqIsCSItNPTvF3efiV 7ER7L2l6Gdw9GXnichsN2hQPD9rKepKJDRh21LNtvbKY6xrXa9wa24GyDjgqElbA06dx UuV9wCiVNllFFI+o9kn+S4wkajQynYwN8Lkevf/garQ1hbfItHV3Fu+TFHbhp3eGAyjv 6K34eg9QF1PeRHdKay756/q2QPdexp3lwB9qFtg18ffzPJz/2oTzZmzHGN5dH6cCCImm L8bA== X-Forwarded-Encrypted: i=1; AJvYcCXxsPfQeHQ5J/CAzXBkTnZ4Qq6sY+Ji7lw3PO/uOtrGagAyYh2FhWeMA2d29J8XOPUfzb9vvTjquM/W7Eo=@vger.kernel.org X-Gm-Message-State: AOJu0YyyG6CxO7sTROXBnd1c65Ei2JY31iHbDM05YMMzy0Ud+Lpz5T/G zuIbbGRFLDnPDm/sBkw31NGDrckbhoZ8XfjGZqio9LEa5Y9pPwwg3Zmt X-Gm-Gg: ASbGncs94z4n8skfFE463Z3wxN0CxjOmJe6v5i5CA+XOJY0CQALKmybj5yXLDNCXKm6 ltahh0c2JBP2FERS/DBdzqTL1cg2HTBs0mBA37k+EhxhbuiOLc21Aw9t9SrpKhnFhTes1hW8iow Pib/Q904JyXs2Wzgk1RPwFDA3Bh7W540/zj7HkWzCnOWafk56Bf6TPSFaeHgnZ1LNsk243XxHQ7 IFfeAxrKN12vvZGSGxBRUy8BmIAanx2YtIlqjbw0GszH++VO2//TM/Luif6u2q7FS7T7toRvHhG 0cyVJlkBjMU0nlepCqj24hPRjUZW1kMqTv60iHU19VsbeRlsMBWnQnWB0SBOFIeY2342uhmIesn d0zAJeN+ijG+8merrxjDXnwy8D4LDJN3Q85xe7GcPj8reA7Cwy1TvxTM= X-Google-Smtp-Source: AGHT+IF1NCZYHFGJtQBXZPM7yoZ9n80a/zNf/Zh6Vz1P6UZxNFVTcoi8V03+lauZsiqM2BR9Y4W8fw== X-Received: by 2002:a05:620a:2904:b0:86e:8d29:4629 with SMTP id af79cd13be357-86e8d294680mr492575185a.80.1759211436821; Mon, 29 Sep 2025 22:50:36 -0700 (PDT) Received: from localhost.localdomain ([2a09:bac5:3981:263c::3cf:53]) by smtp.gmail.com with ESMTPSA id af79cd13be357-85c306b5f64sm971990985a.32.2025.09.29.22.50.30 (version=TLS1_3 cipher=TLS_CHACHA20_POLY1305_SHA256 bits=256/256); Mon, 29 Sep 2025 22:50:36 -0700 (PDT) From: Liangbin Lian To: robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, heiko@sntech.de, quentin.schulz@cherry.de, kever.yang@rock-chips.com, naoki@radxa.com, honyuenkwun@gmail.com, inindev@gmail.com, ivan8215145640@gmail.com, neil.armstrong@linaro.org, mani@kernel.org, dsimic@manjaro.org, pbrobinson@gmail.com, alchark@gmail.com, didi.debian@cknow.org, jjm2473@gmail.com, jbx6244@gmail.com Cc: devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-rockchip@lists.infradead.org, linux-kernel@vger.kernel.org, Conor Dooley Subject: [PATCH v4 1/3] dt-bindings: vendor-prefixes: Document LinkEase Date: Tue, 30 Sep 2025 13:50:15 +0800 Message-ID: <20250930055017.67610-2-jjm2473@gmail.com> X-Mailer: git-send-email 2.51.0 In-Reply-To: <20250930055017.67610-1-jjm2473@gmail.com> References: <20250930055017.67610-1-jjm2473@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" LinkEase is a company focusing on the research and development of network equipment and related software and hardware from Shenzhen. Add vendor prefix for it. Acked-by: Conor Dooley Signed-off-by: Liangbin Lian --- Documentation/devicetree/bindings/vendor-prefixes.yaml | 2 ++ 1 file changed, 2 insertions(+) diff --git a/Documentation/devicetree/bindings/vendor-prefixes.yaml b/Docum= entation/devicetree/bindings/vendor-prefixes.yaml index 9ec8947dfcad..db496416b250 100644 --- a/Documentation/devicetree/bindings/vendor-prefixes.yaml +++ b/Documentation/devicetree/bindings/vendor-prefixes.yaml @@ -873,6 +873,8 @@ patternProperties: description: Lincoln Technology Solutions "^lineartechnology,.*": description: Linear Technology + "^linkease,.*": + description: Shenzhen LinkEase Network Technology Co., Ltd. "^linksprite,.*": description: LinkSprite Technologies, Inc. "^linksys,.*": --=20 2.51.0 From nobody Wed Oct 1 22:34:50 2025 Received: from mail-qt1-f182.google.com (mail-qt1-f182.google.com [209.85.160.182]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id EE20428137D for ; Tue, 30 Sep 2025 05:50:44 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.160.182 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1759211446; cv=none; b=WNIfYJdFHWQhFWFTo5BmWPAYOBp4e6pLWvgdaaFgQoO5CunbhGp0MDjilXTxtrIdJBeE1+jvs7xGn+HZud0G2m3FL74Ol0T/KQWltwdoTjGpnOfoscOEkLwrxrmVtPIuqdsbKV89cnRcRfPHTbvCp30R3I02sUn9HKlkuWu1E+Q= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1759211446; c=relaxed/simple; bh=fxxAVmPJGca8589Kqpk9mJo76fAFnptROiZXxjqZbz0=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=rWQ4HkIm/jFX5a2G8kSEA8Ew8WWsw8JQ1rgAMtmmVmkBUaKAhDc7imkHd60awMfm8C5nzt8NcuDmjkNJDaYx9LNk/kboqkKyBdi5xada06QWrCr0TsnYNiQMlAxJKf51hDfOTBqbSTp659nS8VhGOCOBuu2jlsBkahUIPuaqQHs= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=mDaaisk5; arc=none smtp.client-ip=209.85.160.182 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="mDaaisk5" Received: by mail-qt1-f182.google.com with SMTP id d75a77b69052e-4de8bd25183so52983041cf.2 for ; Mon, 29 Sep 2025 22:50:44 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1759211444; x=1759816244; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=iWDW22d1KEEhzhYCQi/m5g5KGiHWCtagl6QTEa0SdVU=; b=mDaaisk5WOi4kysBuecYhyn6+LYSGp8ZujcuSbXulGT4CQks2GX2B8OCt0LsZ3lRMr nsKB6wwz6a5M9y98cyjUCEY5vjNc0yLAbf0HH5L70prLO18OVlvkzQF9wTs586WcM1ra p9zpJSHPJb3T5jselcW+FYix59wtYShX0MbkmSLAU9mB8eSaXj9ZaOEgedk/z769HcZB SXP9xo5xwedGU0nHdwPxOAu9tU2LKMiwKrXL7qB/r/ZPE0SZRY/NtIaKhL2kVLQLBJLn RxYNdwmMoPIrzTom2R1ClVeqHRSGEPEY83GQj9xWh900cFafcwD89vE0/wRSg9B94002 Wvfw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1759211444; x=1759816244; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=iWDW22d1KEEhzhYCQi/m5g5KGiHWCtagl6QTEa0SdVU=; b=YaAE5uE8nKedS0yX2hhqUd0KmLD3a/doZwgVvLlPKxHefU/eawNGKaRD9vxW2qEq2s e+yFC8juwoYrRV+1BuNRTyjfbgz+w45zG/KeGOhHZnov2xVLenDLoSaRRce96k45ObpS 2AycEBBL6db5ExlkA85pJZ2PWYxry5BTaupzZlK1DX8ksK01tJrQnIFHNidQDT9IlqwB G3KpUmAcmqVugxLQeDcyymD+E7yVsjRVaJnplFQ018TxSomHusgO++Ns9fFYjW0GYOXy N83qleWdek8CwrCCKRED3ec0sSeCKm1BSIwSFUT0NiO0sqI0oMF3JzDSldOFEHaUL3q8 e8VQ== X-Forwarded-Encrypted: i=1; AJvYcCVTHd0ksH4GGWHEXauFRxmw4RdP1q1qMI5kof57TrMew0RG8nHoI95Aut/O3ZBAJp0BGRBdbeybHV5fC8E=@vger.kernel.org X-Gm-Message-State: AOJu0YwiCk+OgS8/5kqzRW3+J7sVfZg2q6cazx+ZjaGk2bNAE66sh1/Q dxFmcJV6rbT0/daXmA6/dfk2HobYaYhHSB/hqIuCDJU/IelB3pWeHVp9 X-Gm-Gg: ASbGncsCngt7ULrIBhEiFW87DaQj0/QTJfqGRdXay5EL4O6XOOcyRTGnARdFR9+llIX yxQ6GdgjKUeT7cVzuR19JdvwrpVpwkYN+HbTWUxM7zknl0J+dYhtgUpXuzHL/QEQlpT6hrhMQAo 95nBMQGCularLX2OnPRARv9vVxMiZAtGteudalS3TWifHQ2tXu001tqeAGNMRE3OohAZMXeibOH kVOiU8QjRuMeAVR+EP66K4wrOMQrTtE3r5ws0VMe9vNOcbnx/BT7+81dn07m2EV07o0krqYfx6a EcRtY0CcWkUq4b6mvVp5ojzwb8WmMn+/fSrM0fcooCDDGBWtKnlcyK8DWOjzOHucKL9NgZqcNii UKor79nu1jG5pi7B5+J7TGfHJDJ5jWv2KxxiA+p3NRDFi X-Google-Smtp-Source: AGHT+IE8TjM82ov8xrxnZMK/gXEPncLjzJMtiR+2bILyr0672r34V2+xjWe2oOQ5Pcx9lnrmFBdBDA== X-Received: by 2002:a05:622a:1893:b0:4de:515e:61f2 with SMTP id d75a77b69052e-4de515e792amr151619881cf.83.1759211443594; Mon, 29 Sep 2025 22:50:43 -0700 (PDT) Received: from localhost.localdomain ([2a09:bac5:3981:263c::3cf:53]) by smtp.gmail.com with ESMTPSA id af79cd13be357-85c306b5f64sm971990985a.32.2025.09.29.22.50.37 (version=TLS1_3 cipher=TLS_CHACHA20_POLY1305_SHA256 bits=256/256); Mon, 29 Sep 2025 22:50:43 -0700 (PDT) From: Liangbin Lian To: robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, heiko@sntech.de, quentin.schulz@cherry.de, kever.yang@rock-chips.com, naoki@radxa.com, honyuenkwun@gmail.com, inindev@gmail.com, ivan8215145640@gmail.com, neil.armstrong@linaro.org, mani@kernel.org, dsimic@manjaro.org, pbrobinson@gmail.com, alchark@gmail.com, didi.debian@cknow.org, jjm2473@gmail.com, jbx6244@gmail.com Cc: devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-rockchip@lists.infradead.org, linux-kernel@vger.kernel.org, Conor Dooley Subject: [PATCH v4 2/3] dt-bindings: arm: rockchip: Add LinkEase EasePi R1 Date: Tue, 30 Sep 2025 13:50:16 +0800 Message-ID: <20250930055017.67610-3-jjm2473@gmail.com> X-Mailer: git-send-email 2.51.0 In-Reply-To: <20250930055017.67610-1-jjm2473@gmail.com> References: <20250930055017.67610-1-jjm2473@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" LinkEase EasePi R1 is a high-performance mini router based on RK3568. Acked-by: Conor Dooley Signed-off-by: Liangbin Lian --- Documentation/devicetree/bindings/arm/rockchip.yaml | 5 +++++ 1 file changed, 5 insertions(+) diff --git a/Documentation/devicetree/bindings/arm/rockchip.yaml b/Document= ation/devicetree/bindings/arm/rockchip.yaml index 28db6bd6aa5b..ec2271cfb7e1 100644 --- a/Documentation/devicetree/bindings/arm/rockchip.yaml +++ b/Documentation/devicetree/bindings/arm/rockchip.yaml @@ -726,6 +726,11 @@ properties: - const: lckfb,tspi-rk3566 - const: rockchip,rk3566 =20 + - description: LinkEase EasePi R1 + items: + - const: linkease,easepi-r1 + - const: rockchip,rk3568 + - description: Luckfox Core3576 Module based boards items: - enum: --=20 2.51.0 From nobody Wed Oct 1 22:34:50 2025 Received: from mail-qk1-f171.google.com (mail-qk1-f171.google.com [209.85.222.171]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 8F5B32848B0 for ; Tue, 30 Sep 2025 05:50:51 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.222.171 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1759211453; cv=none; b=fIVf9zSTtETnKx4Uc0m2L5O2Yp7yO2fJP+nFVf3JfT5pQWKbr3MbNJ+VrclXgB4xTaRW/XS8EWPdZwsAmw+AIhv4U3BReUNh0CL3haReQl21ebBjzXfBOm4rpnvqDuJkMcWjLKV1oBLOCZmozK2En0WOxietGzDNx6eEEre7NAI= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1759211453; c=relaxed/simple; bh=Igd/5P/kmryXEu8fVNJi9V/EzgicgeBdCpIPXZ772v4=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=l5iIoyjBDRo+HfT9ReOzxqtTGqZXVNy9vHboKCyTakN5UQ1ag4u9y9UorKkfzv72wHE7MQkzUel9/jQfGujQsyEbbtEm6nJ0Dd9cQ563I9fursXIXi7oZ2v4BGIKMKJ2FuSAc+FcRc35FlTHwFeseUslfrD4HqsGGi4drsoeAbU= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=P197A5Xu; arc=none smtp.client-ip=209.85.222.171 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="P197A5Xu" Received: by mail-qk1-f171.google.com with SMTP id af79cd13be357-869ecba3bd2so237637385a.0 for ; Mon, 29 Sep 2025 22:50:51 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1759211450; x=1759816250; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=QVazE73VbRqYor6BfpMCCi39sn3mMzE033vE9K5d72Q=; b=P197A5XucWh8wuZin5z/km81GrYAhc02lAMFrFZ29fSv/SBqQqvJot8LRQrHOZ6AKp MGJokuZHaPJPpvyBRz4+1yzrkfmYX9zZaqOcpWhqyndh8IumqF3p0/LbCb8+8ZpaZa57 tVp1q93u4MlyH8OKfQWawF1zp2rGvCFRPRf2ArC8/eVVvAaLiEkEDj1XJYlQkV0LZx/5 n8mkG5CAkdsKfVAv0w2xhAI4DA9iRSYkHWc3nDfLwBcsSGKVuWCBifqIIwj8IzSDbLZ2 LUN0YaT3n0PcaOcx22rwMHMw29ZRE0nJvl3lIZLH13sH9mcYGjYpKJh1u5zUZuSbTSCC OkNQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1759211450; x=1759816250; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=QVazE73VbRqYor6BfpMCCi39sn3mMzE033vE9K5d72Q=; b=iR5VYVb1gBMxUxXfAeNJtJQKN3bt+SAkELcdid4zInT7uWqXO+Af/7MSb9/FEvw4tL 9XP/yhpra8SLYoxSgpVHH3YOJMB0l6APqfWLHXHsE9HtUJ9YcInVAFWXqkDOCILd/+DQ vc7ZHte69zoGXdQNgQ0gM/sQlmagd0BuLb4+Pqh/UZq8+Xt84Y+Hphl1JBQrNENOTMZJ NXqnKn4GvPzd0ghSD7S8JPfm51QkZJN3FWdmsz30QhsbCth2ySSRVgTqQgwxAytl+3qa Yw5Ot2Dyxe+g+pRxD9UJiUNERBeI7Z9VaAxf/9sQdXEomV7uJRcUnzk+6fhAAYfOFT63 RYcA== X-Forwarded-Encrypted: i=1; AJvYcCVqgO6hYH/v6egbfbwV6mdD82MKsr/Tkv5RMVv+efd8IhlM1HsuH9CFU699YadPzH1DOXcazxa8lWQvpnc=@vger.kernel.org X-Gm-Message-State: AOJu0YxiAE94sslga29jsIPemiwWKDgK4J23RCdfWDWtNW6JjjAFjJwR mE8y/LVsRjcEQv/BSuHW3oXaYmWaebKi8zP1uiRF7W8mHf8r4mG8rN8Q X-Gm-Gg: ASbGncuIiSFSXLNTUijwk1UByB1k2RqmStSeP4xQr08/02bdHidadStPBrkOYUYICoT gH3SCPMxnpNc4XD9Fwa56v/bprf2WWyr+LT/y6XM1qWv/zthzpVYC6lFgDPeGY2E6xBZGjeCXm9 9J5ndI3yiSmmeZw6gxHmTdJUSZC3ZXt5rOZcltBLIjO/4qBztiPPSOo64b0FrOMe1ZWv7jEpmV9 my9wV1f58Zh66taNhO8UZUAES0HeZwlYg6rznh4pjrEu1izz5WgturvP8cvB4HRiI4Bb1SgS6/e 5XMUZDs+sTkDLH18TWwaNfYA4CaTMMOI/eLsy76+MAVlbng+m5HuQJa4DE4gLTdiksdPyi9vFUz XMv4m/UAM5ngbcKjFzgljMboaWzUNve+PHbHChl017i1BVW4m5goBqPY= X-Google-Smtp-Source: AGHT+IEHP2nuVRWzUsvMORK3IWUpjmosDt/eXajwkeP8Kd0ilWmY4UTAQtF/Qcu64yvQX0+XiPIt+A== X-Received: by 2002:a05:620a:1a28:b0:813:31ad:bf3d with SMTP id af79cd13be357-85adee2b821mr2465715985a.12.1759211450194; Mon, 29 Sep 2025 22:50:50 -0700 (PDT) Received: from localhost.localdomain ([2a09:bac5:3981:263c::3cf:53]) by smtp.gmail.com with ESMTPSA id af79cd13be357-85c306b5f64sm971990985a.32.2025.09.29.22.50.43 (version=TLS1_3 cipher=TLS_CHACHA20_POLY1305_SHA256 bits=256/256); Mon, 29 Sep 2025 22:50:49 -0700 (PDT) From: Liangbin Lian To: robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, heiko@sntech.de, quentin.schulz@cherry.de, kever.yang@rock-chips.com, naoki@radxa.com, honyuenkwun@gmail.com, inindev@gmail.com, ivan8215145640@gmail.com, neil.armstrong@linaro.org, mani@kernel.org, dsimic@manjaro.org, pbrobinson@gmail.com, alchark@gmail.com, didi.debian@cknow.org, jjm2473@gmail.com, jbx6244@gmail.com Cc: devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-rockchip@lists.infradead.org, linux-kernel@vger.kernel.org Subject: [PATCH v4 3/3] arm64: dts: rockchip: add LinkEase EasePi R1 Date: Tue, 30 Sep 2025 13:50:17 +0800 Message-ID: <20250930055017.67610-4-jjm2473@gmail.com> X-Mailer: git-send-email 2.51.0 In-Reply-To: <20250930055017.67610-1-jjm2473@gmail.com> References: <20250930055017.67610-1-jjm2473@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" LinkEase EasePi R1 [1] is a high-performance mini router. Specification: - Rockchip RK3568 - 2GB/4GB LPDDR4 RAM - 16GB on-board eMMC - 1x M.2 key for 2280 NVMe (PCIe 3.0) - 1x USB 3.0 Type-A - 1x USB 2.0 Type-C (for USB flashing) - 2x 1000 Base-T (native, RTL8211F) - 2x 2500 Base-T (PCIe, RTL8125B) - 1x HDMI 2.0 Output - 12v DC Jack - 1x Power key connected to PMIC - 2x LEDs (one static power supplied, one GPIO controlled) [1] https://doc.linkease.com/zh/guide/easepi-r1/hardware.html Signed-off-by: Liangbin Lian --- arch/arm64/boot/dts/rockchip/Makefile | 1 + .../boot/dts/rockchip/rk3568-easepi-r1.dts | 692 ++++++++++++++++++ 2 files changed, 693 insertions(+) create mode 100644 arch/arm64/boot/dts/rockchip/rk3568-easepi-r1.dts diff --git a/arch/arm64/boot/dts/rockchip/Makefile b/arch/arm64/boot/dts/ro= ckchip/Makefile index 099520962ffb..7646ffd7f309 100644 --- a/arch/arm64/boot/dts/rockchip/Makefile +++ b/arch/arm64/boot/dts/rockchip/Makefile @@ -127,6 +127,7 @@ dtb-$(CONFIG_ARCH_ROCKCHIP) +=3D rk3566-nanopi-r3s.dtb dtb-$(CONFIG_ARCH_ROCKCHIP) +=3D rk3566-bigtreetech-cb2-manta.dtb dtb-$(CONFIG_ARCH_ROCKCHIP) +=3D rk3566-bigtreetech-pi2.dtb dtb-$(CONFIG_ARCH_ROCKCHIP) +=3D rk3568-bpi-r2-pro.dtb +dtb-$(CONFIG_ARCH_ROCKCHIP) +=3D rk3568-easepi-r1.dtb dtb-$(CONFIG_ARCH_ROCKCHIP) +=3D rk3568-evb1-v10.dtb dtb-$(CONFIG_ARCH_ROCKCHIP) +=3D rk3568-fastrhino-r66s.dtb dtb-$(CONFIG_ARCH_ROCKCHIP) +=3D rk3568-fastrhino-r68s.dtb diff --git a/arch/arm64/boot/dts/rockchip/rk3568-easepi-r1.dts b/arch/arm64= /boot/dts/rockchip/rk3568-easepi-r1.dts new file mode 100644 index 000000000000..2bc8675efa12 --- /dev/null +++ b/arch/arm64/boot/dts/rockchip/rk3568-easepi-r1.dts @@ -0,0 +1,692 @@ +// SPDX-License-Identifier: GPL-2.0-or-later OR MIT + +/dts-v1/; + +#include +#include +#include +#include +#include +#include "rk3568.dtsi" + +/ { + model =3D "LinkEase EasePi R1"; + compatible =3D "linkease,easepi-r1", "rockchip,rk3568"; + + aliases { + mmc0 =3D &sdmmc0; + mmc1 =3D &sdhci; + mmc2 =3D &sdmmc2; + + ethernet0 =3D &gmac0; + ethernet1 =3D &gmac1; + }; + + chosen: chosen { + stdout-path =3D "serial2:1500000n8"; + }; + + adc-keys { + compatible =3D "adc-keys"; + io-channels =3D <&saradc 0>; + io-channel-names =3D "buttons"; + keyup-threshold-microvolt =3D <1800000>; + + button-recovery { + label =3D "Recovery"; + linux,code =3D ; + press-threshold-microvolt =3D <1750>; + }; + }; + + dc_12v: regulator-dc-12v { + compatible =3D "regulator-fixed"; + regulator-name =3D "dc_12v"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <12000000>; + regulator-max-microvolt =3D <12000000>; + }; + + vcc5v0_sys: regulator-vcc5v0-sys { + compatible =3D "regulator-fixed"; + regulator-name =3D "vcc5v0_sys"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <5000000>; + regulator-max-microvolt =3D <5000000>; + vin-supply =3D <&dc_12v>; + }; + + vcc3v3_sys: regulator-vcc3v3-sys { + compatible =3D "regulator-fixed"; + regulator-name =3D "vcc3v3_sys"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <3300000>; + regulator-max-microvolt =3D <3300000>; + vin-supply =3D <&dc_12v>; + }; + + pcie30_avdd0v9: regulator-pcie30-avdd0v9 { + compatible =3D "regulator-fixed"; + regulator-name =3D "pcie30_avdd0v9"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <900000>; + regulator-max-microvolt =3D <900000>; + vin-supply =3D <&vcc3v3_sys>; + }; + + pcie30_avdd1v8: regulator-pcie30-avdd1v8 { + compatible =3D "regulator-fixed"; + regulator-name =3D "pcie30_avdd1v8"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <1800000>; + regulator-max-microvolt =3D <1800000>; + vin-supply =3D <&vcc3v3_sys>; + }; + + regulator-vdd0v95-25glan { + compatible =3D "regulator-fixed"; + pinctrl-names =3D "default"; + pinctrl-0 =3D <&pwr_25g_pin>; + enable-active-high; + gpio =3D <&gpio3 RK_PB1 GPIO_ACTIVE_HIGH>; + regulator-name =3D "vdd0v95_25glan"; + regulator-min-microvolt =3D <950000>; + regulator-max-microvolt =3D <950000>; + regulator-boot-on; + regulator-always-on; + vin-supply =3D <&vcc3v3_sys>; + }; + + vcc3v3_nvme: regulator-vcc3v3-nvme { + compatible =3D "regulator-fixed"; + regulator-name =3D "vcc3v3_nvme"; + regulator-min-microvolt =3D <3300000>; + regulator-max-microvolt =3D <3300000>; + enable-active-high; + gpio =3D <&gpio0 RK_PA5 GPIO_ACTIVE_HIGH>; + vin-supply =3D <&dc_12v>; + pinctrl-names =3D "default"; + pinctrl-0 =3D <&vcc3v3_nvme_en>; + }; + + sdio_pwrseq: sdio-pwrseq { + compatible =3D "mmc-pwrseq-simple"; + clocks =3D <&rk809 1>; + clock-names =3D "ext_clock"; + pinctrl-names =3D "default"; + pinctrl-0 =3D <&wifi_enable_h>; + post-power-on-delay-ms =3D <200>; + reset-gpios =3D <&gpio3 RK_PD5 GPIO_ACTIVE_LOW>; + }; + + hdmi-con { + compatible =3D "hdmi-connector"; + type =3D "a"; + + port { + hdmi_con_in: endpoint { + remote-endpoint =3D <&hdmi_out_con>; + }; + }; + }; + + gpio-leds { + compatible =3D "gpio-leds"; + pinctrl-names =3D "default"; + pinctrl-0 =3D <&status_led_pin>; + + status_led: led-status { + gpios =3D <&gpio2 RK_PD7 GPIO_ACTIVE_HIGH>; + color =3D ; + function =3D LED_FUNCTION_STATUS; + label =3D "green:status"; + linux,default-trigger =3D "heartbeat"; + }; + }; + +}; + +&gmac0 { + phy-mode =3D "rgmii"; + clock_in_out =3D "input"; + + assigned-clocks =3D <&cru SCLK_GMAC0_RX_TX>, <&cru SCLK_GMAC0>; + assigned-clock-parents =3D <&cru SCLK_GMAC0_RGMII_SPEED>; + assigned-clock-rates =3D <0>, <125000000>; + phy-handle =3D <&rgmii_phy0>; + pinctrl-names =3D "default"; + pinctrl-0 =3D <&gmac0_miim + &gmac0_tx_bus2 + &gmac0_rx_bus2 + &gmac0_rgmii_clk + &gmac0_rgmii_bus>; + + tx_delay =3D <0x3c>; + rx_delay =3D <0x2f>; + + status =3D "okay"; +}; + +&gmac1 { + phy-mode =3D "rgmii"; + clock_in_out =3D "input"; + + assigned-clocks =3D <&cru SCLK_GMAC1_RX_TX>, <&cru SCLK_GMAC1>; + assigned-clock-parents =3D <&cru SCLK_GMAC1_RGMII_SPEED>; + assigned-clock-rates =3D <0>, <125000000>; + phy-handle =3D <&rgmii_phy1>; + pinctrl-names =3D "default"; + pinctrl-0 =3D <&gmac1m1_miim + &gmac1m1_tx_bus2 + &gmac1m1_rx_bus2 + &gmac1m1_rgmii_clk + &gmac1m1_rgmii_bus>; + + tx_delay =3D <0x4f>; + rx_delay =3D <0x26>; + + status =3D "okay"; +}; + +&mdio0 { + rgmii_phy0: ethernet-phy@1 { + compatible =3D "ethernet-phy-ieee802.3-c22"; + reg =3D <0x1>; + pinctrl-0 =3D <ð_phy0_reset_pin>; + pinctrl-names =3D "default"; + reset-assert-us =3D <20000>; + reset-deassert-us =3D <100000>; + reset-gpios =3D <&gpio2 RK_PD3 GPIO_ACTIVE_LOW>; + }; +}; + +&mdio1 { + rgmii_phy1: ethernet-phy@1 { + compatible =3D "ethernet-phy-ieee802.3-c22"; + reg =3D <0x1>; + pinctrl-0 =3D <ð_phy1_reset_pin>; + pinctrl-names =3D "default"; + reset-assert-us =3D <20000>; + reset-deassert-us =3D <100000>; + reset-gpios =3D <&gpio2 RK_PD1 GPIO_ACTIVE_LOW>; + }; +}; + +&combphy0 { + status =3D "okay"; +}; + +&combphy1 { + status =3D "okay"; +}; + +&combphy2 { + status =3D "okay"; +}; + +&cpu0 { + cpu-supply =3D <&vdd_cpu>; +}; + +&cpu1 { + cpu-supply =3D <&vdd_cpu>; +}; + +&cpu2 { + cpu-supply =3D <&vdd_cpu>; +}; + +&cpu3 { + cpu-supply =3D <&vdd_cpu>; +}; + +&gpu { + mali-supply =3D <&vdd_gpu>; + status =3D "okay"; +}; + +&hdmi { + avdd-0v9-supply =3D <&vdda0v9_image>; + avdd-1v8-supply =3D <&vcca1v8_image>; + status =3D "okay"; +}; + +&hdmi_in { + hdmi_in_vp0: endpoint { + remote-endpoint =3D <&vp0_out_hdmi>; + }; +}; + +&hdmi_out { + hdmi_out_con: endpoint { + remote-endpoint =3D <&hdmi_con_in>; + }; +}; + +&hdmi_sound { + status =3D "okay"; +}; + +&i2c0 { + status =3D "okay"; + + vdd_cpu: regulator@1c { + compatible =3D "tcs,tcs4525"; + reg =3D <0x1c>; + fcs,suspend-voltage-selector =3D <1>; + regulator-name =3D "vdd_cpu"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <800000>; + regulator-max-microvolt =3D <1150000>; + regulator-ramp-delay =3D <2300>; + vin-supply =3D <&vcc5v0_sys>; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + + rk809: pmic@20 { + compatible =3D "rockchip,rk809"; + reg =3D <0x20>; + interrupt-parent =3D <&gpio0>; + interrupts =3D ; + #clock-cells =3D <1>; + pinctrl-names =3D "default"; + pinctrl-0 =3D <&pmic_int>; + system-power-controller; + vcc1-supply =3D <&vcc3v3_sys>; + vcc2-supply =3D <&vcc3v3_sys>; + vcc3-supply =3D <&vcc3v3_sys>; + vcc4-supply =3D <&vcc3v3_sys>; + vcc5-supply =3D <&vcc3v3_sys>; + vcc6-supply =3D <&vcc3v3_sys>; + vcc7-supply =3D <&vcc3v3_sys>; + vcc8-supply =3D <&vcc3v3_sys>; + vcc9-supply =3D <&vcc3v3_sys>; + wakeup-source; + + regulators { + vdd_logic: DCDC_REG1 { + regulator-name =3D "vdd_logic"; + regulator-always-on; + regulator-boot-on; + regulator-initial-mode =3D <0x2>; + regulator-min-microvolt =3D <500000>; + regulator-max-microvolt =3D <1350000>; + regulator-ramp-delay =3D <6001>; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + + vdd_gpu: DCDC_REG2 { + regulator-name =3D "vdd_gpu"; + regulator-always-on; + regulator-initial-mode =3D <0x2>; + regulator-min-microvolt =3D <500000>; + regulator-max-microvolt =3D <1350000>; + regulator-ramp-delay =3D <6001>; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + + vcc_ddr: DCDC_REG3 { + regulator-name =3D "vcc_ddr"; + regulator-always-on; + regulator-boot-on; + regulator-initial-mode =3D <0x2>; + + regulator-state-mem { + regulator-on-in-suspend; + }; + }; + + vdd_npu: DCDC_REG4 { + regulator-name =3D "vdd_npu"; + regulator-initial-mode =3D <0x2>; + regulator-min-microvolt =3D <500000>; + regulator-max-microvolt =3D <1350000>; + regulator-ramp-delay =3D <6001>; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + + vcc_1v8: DCDC_REG5 { + regulator-name =3D "vcc_1v8"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <1800000>; + regulator-max-microvolt =3D <1800000>; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + + vdda0v9_image: LDO_REG1 { + regulator-name =3D "vdda0v9_image"; + regulator-min-microvolt =3D <950000>; + regulator-max-microvolt =3D <950000>; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + + vdda_0v9: LDO_REG2 { + regulator-name =3D "vdda_0v9"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <900000>; + regulator-max-microvolt =3D <900000>; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + + vdda0v9_pmu: LDO_REG3 { + regulator-name =3D "vdda0v9_pmu"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <900000>; + regulator-max-microvolt =3D <900000>; + + regulator-state-mem { + regulator-on-in-suspend; + regulator-suspend-microvolt =3D <900000>; + }; + }; + + vccio_acodec: LDO_REG4 { + regulator-name =3D "vccio_acodec"; + regulator-min-microvolt =3D <3300000>; + regulator-max-microvolt =3D <3300000>; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + + vccio_sd: LDO_REG5 { + regulator-name =3D "vccio_sd"; + regulator-min-microvolt =3D <1800000>; + regulator-max-microvolt =3D <3300000>; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + + vcc3v3_pmu: LDO_REG6 { + regulator-name =3D "vcc3v3_pmu"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <3300000>; + regulator-max-microvolt =3D <3300000>; + + regulator-state-mem { + regulator-on-in-suspend; + regulator-suspend-microvolt =3D <3300000>; + }; + }; + + vcca_1v8: LDO_REG7 { + regulator-name =3D "vcca_1v8"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <1800000>; + regulator-max-microvolt =3D <1800000>; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + + vcca1v8_pmu: LDO_REG8 { + regulator-name =3D "vcca1v8_pmu"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt =3D <1800000>; + regulator-max-microvolt =3D <1800000>; + + regulator-state-mem { + regulator-on-in-suspend; + regulator-suspend-microvolt =3D <1800000>; + }; + }; + + vcca1v8_image: LDO_REG9 { + regulator-name =3D "vcca1v8_image"; + regulator-min-microvolt =3D <1800000>; + regulator-max-microvolt =3D <1800000>; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + + vcc_3v3: SWITCH_REG1 { + regulator-name =3D "vcc_3v3"; + regulator-always-on; + regulator-boot-on; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + + vcc3v3_sd: SWITCH_REG2 { + regulator-name =3D "vcc3v3_sd"; + regulator-always-on; + regulator-boot-on; + + regulator-state-mem { + regulator-off-in-suspend; + }; + }; + }; + + }; +}; + +&i2s0_8ch { + status =3D "okay"; +}; + +/* ETH3 */ +&pcie2x1 { + reset-gpios =3D <&gpio3 RK_PA4 GPIO_ACTIVE_HIGH>; + status =3D "okay"; +}; + +&pcie30phy { + data-lanes =3D <1 2>; + status =3D "okay"; +}; + +/* ETH2 */ +&pcie3x1 { + num-lanes =3D <1>; + reset-gpios =3D <&gpio3 RK_PA3 GPIO_ACTIVE_HIGH>; + status =3D "okay"; +}; + +/* M.2 Key for 2280 NVMe */ +&pcie3x2 { + num-lanes =3D <1>; + reset-gpios =3D <&gpio2 RK_PD6 GPIO_ACTIVE_HIGH>; + vpcie3v3-supply =3D <&vcc3v3_nvme>; + status =3D "okay"; +}; + +&pinctrl { + gmac0 { + eth_phy0_reset_pin: eth-phy0-reset-pin { + rockchip,pins =3D <2 RK_PD3 RK_FUNC_GPIO &pcfg_pull_up>; + }; + }; + gmac1 { + eth_phy1_reset_pin: eth-phy1-reset-pin { + rockchip,pins =3D <2 RK_PD1 RK_FUNC_GPIO &pcfg_pull_up>; + }; + }; + + gpio-leds { + status_led_pin: status-led-pin { + rockchip,pins =3D + <2 RK_PD7 RK_FUNC_GPIO &pcfg_pull_none>; + }; + }; + + pmic { + pmic_int: pmic-int { + rockchip,pins =3D <0 RK_PA3 RK_FUNC_GPIO &pcfg_pull_up>; + }; + }; + + pcie-nic { + pwr_25g_pin: pwr-25g-pin { + rockchip,pins =3D <3 RK_PB1 RK_FUNC_GPIO &pcfg_pull_none>; + }; + }; + + nvme { + vcc3v3_nvme_en: vcc3v3-nvme-en { + rockchip,pins =3D <0 RK_PA5 RK_FUNC_GPIO &pcfg_pull_none>; + }; + }; + + sdio-pwrseq { + wifi_enable_h: wifi-enable-h { + rockchip,pins =3D <3 RK_PD5 RK_FUNC_GPIO &pcfg_pull_none>; + }; + }; + +}; + +&pmu_io_domains { + pmuio1-supply =3D <&vcc3v3_pmu>; + pmuio2-supply =3D <&vcc3v3_pmu>; + vccio1-supply =3D <&vccio_acodec>; + vccio3-supply =3D <&vccio_sd>; + vccio4-supply =3D <&vcc_1v8>; + vccio5-supply =3D <&vcc_3v3>; + vccio6-supply =3D <&vcc_1v8>; + vccio7-supply =3D <&vcc_3v3>; + status =3D "okay"; +}; + +&saradc { + vref-supply =3D <&vcca_1v8>; + status =3D "okay"; +}; + +&sdhci { + bus-width =3D <8>; + max-frequency =3D <200000000>; + non-removable; + pinctrl-names =3D "default"; + pinctrl-0 =3D <&emmc_bus8 &emmc_clk &emmc_cmd &emmc_datastrobe>; + status =3D "okay"; +}; + +/* Micro SD card slot is not mounted */ +&sdmmc0 { + max-frequency =3D <150000000>; + no-sdio; + no-mmc; + bus-width =3D <4>; + cap-mmc-highspeed; + cap-sd-highspeed; + disable-wp; + pinctrl-names =3D "default"; + pinctrl-0 =3D <&sdmmc0_bus4 &sdmmc0_clk &sdmmc0_cmd &sdmmc0_det>; + vmmc-supply =3D <&vcc3v3_sd>; + vqmmc-supply =3D <&vccio_sd>; + status =3D "disabled"; +}; + +/* Wifi module is not mounted */ +&sdmmc2 { + max-frequency =3D <150000000>; + bus-width =3D <4>; + disable-wp; + cap-sd-highspeed; + cap-sdio-irq; + keep-power-in-suspend; + mmc-pwrseq =3D <&sdio_pwrseq>; + non-removable; + pinctrl-names =3D "default"; + pinctrl-0 =3D <&sdmmc2m0_bus4 &sdmmc2m0_cmd &sdmmc2m0_clk>; + sd-uhs-sdr104; + vmmc-supply =3D <&vcc3v3_sys>; + vqmmc-supply =3D <&vcc_1v8>; + status =3D "disabled"; +}; + +&tsadc { + rockchip,hw-tshut-mode =3D <1>; + rockchip,hw-tshut-polarity =3D <0>; + status =3D "okay"; +}; + +&uart2 { + status =3D "okay"; +}; + +/* OTG Only USB2.0, Only device mode */ +&usb_host0_xhci { + phys =3D <&usb2phy0_otg>; + phy-names =3D "usb2-phy"; + extcon =3D <&usb2phy0>; + maximum-speed =3D "high-speed"; + dr_mode =3D "peripheral"; + status =3D "okay"; +}; + +&usb_host1_xhci { + status =3D "okay"; +}; + +&usb2phy0 { + status =3D "okay"; +}; + +&usb2phy0_host { + phy-supply =3D <&vcc5v0_sys>; + status =3D "okay"; +}; + +&usb2phy0_otg { + status =3D "okay"; +}; + +&vop { + assigned-clocks =3D <&cru DCLK_VOP0>, <&cru DCLK_VOP1>; + assigned-clock-parents =3D <&pmucru PLL_HPLL>, <&cru PLL_VPLL>; + status =3D "okay"; +}; + +&vop_mmu { + status =3D "okay"; +}; + +&vp0 { + vp0_out_hdmi: endpoint@ROCKCHIP_VOP2_EP_HDMI0 { + reg =3D ; + remote-endpoint =3D <&hdmi_in_vp0>; + }; +}; --=20 2.51.0