From nobody Thu Oct 2 14:27:56 2025 Received: from CH4PR04CU002.outbound.protection.outlook.com (mail-northcentralusazon11013022.outbound.protection.outlook.com [40.107.201.22]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id CDB622798E6; Tue, 16 Sep 2025 05:18:55 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.107.201.22 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1757999937; cv=fail; b=HZqSLKNbEVF7kEzRhpzaKdBTjuFsTVtyiODmU8dw/eLNmyML42eclGUmizHRAu70hWFCnrCoMhltNGcVYI1Is2W9AKiKVVKjywGcRcUnwvjZaRWyILRmxRe+Y/OB3FkMKXy2F/EFrlfvPv3BWE8WLZdK6xLhoHGP8ryI4W3Iz2M= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1757999937; c=relaxed/simple; bh=bz7NWnNxg8a1C9bghWnPPCdlTCBxYAfIgyAxZ0Ky2rY=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=OHUdFZKDjgpExoVi/VvXaO3MiC2q4V7j26rrRFbPguLftyUWInGjX3VxYwh8SbiaQBw86pjEKR2nrkAJ7aTcGgKy1j+l35nzDXk/hcqKKsHiLRcs+HZS8AWIdaogp7fzVteaSgeXXpqYSF/FbnLYQaUHnjnFDSlAjomSmjLJIS4= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=nvidia.com; spf=fail smtp.mailfrom=nvidia.com; dkim=pass (2048-bit key) header.d=Nvidia.com header.i=@Nvidia.com header.b=LcxL76o9; arc=fail smtp.client-ip=40.107.201.22 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=nvidia.com Authentication-Results: smtp.subspace.kernel.org; spf=fail smtp.mailfrom=nvidia.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=Nvidia.com header.i=@Nvidia.com header.b="LcxL76o9" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=vaLU8J0dS/QKDLwQhomemaQt2XHUci5aVKWIchzkDCIoLRX2Jsw2G1ttYwc7JdAEp6H4YzqD6QtsOdBGD/9ApAtOwMCelmif9JteoWoSu6xPqtMXCmeDr+YffKK+eR0nsCPJUqj9TzUPLW1cvejdNTdjKRQddwGIuvRZUmijTJAjtWBIpMPAgIQiQ6WZt+BAzndlP3X8cel21XQp6D/LaMMZTzCdyM1/6N2eROIaqbMO+AwhHK8E7JVKBxWs7ytzqJKO/Po+GGA8ZiVuKiqo7JF+c2NxeXYQTltDQmhPqLSb0k0Rvo6si/yYW4SOrYVwy0ZsFfhwiwGHGTfNb3snQA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=So07eoCYJimYHakkoZEfAOaM8uCU6o8iZ3+bNBpX2fA=; b=OariV3Ez6TVk31tc+9AkyZDx+rrCVUaLxp/EJU1YokQ1QGfLfHwfcCGiyNu+ImbnaGckUlbrbGJhFa25mV5yxGiP97YpVY3VXLokgMVT8yBw8NlhE94j7hjtQIGLEQIfg/28QZw05EfhZ7wEpE/T1t0/8sVcW2Fl7Km98b3yIMQ/1vNDlqgMF2r1tjAsboVyHsCXuMMalo5Duq5KaDktHXWp0TZuIFHfufwbVorlOsvUPfUTPRDY5Kmc8RWA1Zg+LtGyBfQcNEZoZUglxDNp1U/h6Ul7dDe/L6UG4k5PYDVbbW9Vgm/SU/ls6OUHt36/bP39yOZ8GPOT+CtqyZ1BiA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.118.233) smtp.rcpttodomain=kernel.org smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=So07eoCYJimYHakkoZEfAOaM8uCU6o8iZ3+bNBpX2fA=; b=LcxL76o9n8iKjrNCK8Kd1PNHzAvsNVeKQGxFyFNoZiZFzO/lqc4AxR/khtgefxP6bIRpoDLZlEqiIH7DaKuT6p+B46xXa1QULqXfGFtpTzJIb0rgwLxdLuzNGn6bVwMZ3xpHMBzntVX5iAoy/sSEpzKEPM2U4+nVCY7mY7lyy+k7JSu3g/y0OBd9L37G0ZA8QFmy3h3N/EA0vsHoyAeCEXavldO9guCj/IAuAPNNagF9mVtfV60jza8Evc27g9XWRS6FEZbqXlJZ2LasrXpBPAXwTDTavhZzfA4QoDCLRDhscYgPhqGMkC1SQd1cgp6D/AHL5akqjBbNWtLQmx5dZg== Received: from MN2PR05CA0060.namprd05.prod.outlook.com (2603:10b6:208:236::29) by CH3PR12MB9171.namprd12.prod.outlook.com (2603:10b6:610:1a2::5) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9115.22; Tue, 16 Sep 2025 05:18:50 +0000 Received: from BL6PEPF00020E61.namprd04.prod.outlook.com (2603:10b6:208:236:cafe::84) by MN2PR05CA0060.outlook.office365.com (2603:10b6:208:236::29) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9137.13 via Frontend Transport; Tue, 16 Sep 2025 05:18:50 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.118.233) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.118.233 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.118.233; helo=mail.nvidia.com; pr=C Received: from mail.nvidia.com (216.228.118.233) by BL6PEPF00020E61.mail.protection.outlook.com (10.167.249.22) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9137.12 via Frontend Transport; Tue, 16 Sep 2025 05:18:50 +0000 Received: from drhqmail201.nvidia.com (10.126.190.180) by mail.nvidia.com (10.127.129.6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.14; Mon, 15 Sep 2025 22:18:40 -0700 Received: from drhqmail203.nvidia.com (10.126.190.182) by drhqmail201.nvidia.com (10.126.190.180) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.14; Mon, 15 Sep 2025 22:18:39 -0700 Received: from build-ketanp-bionic-20250813.nvidia.com (10.127.8.10) by mail.nvidia.com (10.126.190.182) with Microsoft SMTP Server id 15.2.1544.14 via Frontend Transport; Mon, 15 Sep 2025 22:18:39 -0700 From: Ketan Patil To: , , CC: , , Ketan Patil Subject: [PATCH 1/4] memory: tegra: Group mc-err related registers Date: Tue, 16 Sep 2025 05:17:51 +0000 Message-ID: <20250916051754.39250-2-ketanp@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20250916051754.39250-1-ketanp@nvidia.com> References: <20250916051754.39250-1-ketanp@nvidia.com> X-NVConfidentiality: public Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-NV-OnPremToCloud: ExternallySecured X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: BL6PEPF00020E61:EE_|CH3PR12MB9171:EE_ X-MS-Office365-Filtering-Correlation-Id: 840e06b3-c22e-4de3-2793-08ddf4e085a0 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|36860700013|82310400026|1800799024|376014; X-Microsoft-Antispam-Message-Info: =?us-ascii?Q?mDbA4Mkm81WybTyQeKocXDRuUcOU3/OXCkvRQ1ii70eTckgpOIdeiOaoL17D?= =?us-ascii?Q?U1Dk/ytIOhbbMNlmXd2G/sksbv5HiY5kJb97uYVfuqFc1ONngaS7/qU7VGdn?= =?us-ascii?Q?kV5FqIEUY8xfSlv8sx4mOU7wgMZoMaGNo9GLHTPWZtcAvA0FqJpVvrnYXtPS?= =?us-ascii?Q?gq0+OFrta3VWhABRaDTMZlOpNYMyyVcGHkJixglEIr+Gh3+36ChiHIkbX0Ej?= =?us-ascii?Q?p2A5WTsiefIZIp3XmwRwBNd9DWEwLpgbh78Fl2VH0M99/Zk+hl47wiql9KhP?= =?us-ascii?Q?yuSR2eUA9ohivv4C6k8YDbv6EX57Os6maARoAHVD842BFD5AWBgXGQHRfSJC?= =?us-ascii?Q?YbWi1LEei05L93b6bZ4Jqx6aMqkkilMBnk/RuJsS7X7js2TrcXA3+20C2F6+?= =?us-ascii?Q?Ex+TLgaYdBFcQqoGU1MMk8gY5qt1zGz8Xp5Eog9b6bK+YlCLD7PlgxnPoH0H?= =?us-ascii?Q?Knl7oemeHOg5L7liBWrmLH7PO1C86L9GTocMbm+SJd9pslDfClOz17uZYfYW?= =?us-ascii?Q?GIsBb9uJ4lIKhdRNQW9+gbzWi5KmIvd3nigFlNwO1s9EOC/xiTTRcXojbOdf?= =?us-ascii?Q?C+cY1eYMLwm0LI+xk12TUrxNUdWZUH6SCouBWooBAv8LJ+T2AgNa/jYC7lnT?= =?us-ascii?Q?VkBmXjkW3+d/0gA/XfTKfDedpkRt2iO/svan60PZgEM17SPFbudBrIrNT2Tz?= =?us-ascii?Q?eSG5Khj9j34V1MAxwzIkd9otmVB/aISvkALqc7EVx5AmLD1TDne7u05aiIxM?= =?us-ascii?Q?+6xYr3sdsaoDYCbu2HTdgfBHXCQntll61cJMC5EzsEeYp1SsEew6UtIE/WcV?= =?us-ascii?Q?TNhFqvhPjXqTpE5S1q7xvftStJjqd6VFDm2q8WUo1Ckm5j+6RZYVVcGubEVB?= =?us-ascii?Q?eXEq/w8zAbUdaa61YQHZd2yvPcPtEZGfz+qz6O7ZC5kWnFB3mmL8jiEoU5Qc?= =?us-ascii?Q?lnqDuVTFD012ShrnoPjCvLIkquzpHn+o0svDA0JhtAeplVQbeiXhkvS6uDCk?= =?us-ascii?Q?r6G5RO3wTV81PJnPQn8KHEvrGNMipEuv66uITD8VYWhRm3bKyXSXla5RFecc?= =?us-ascii?Q?WtkY4yCpDvLYByYf3VpAJKNsa3MJ6ZX0lr15Tn6Ct0HVBRWjBKj/RYqk4nlY?= =?us-ascii?Q?cXdeuJPxUl0baVPAdzXwGzsK9N5DY3m0XWXwubKLrZT9feEOcDwTuTUNq2tb?= =?us-ascii?Q?2wbmMSS8wnh1ZKPmz/tkjcbkbIOlOcOzdagH0VIyY0Js7q5RD8wW3FrnLe+P?= =?us-ascii?Q?wJu3vlndDN5sf6LBKpo2H/6jVY5LTcQdCMcUPRGnitjV717TCFFtO0yjDv43?= =?us-ascii?Q?W2lkN/TcwV4gwKsn8LqxmzUykPSU6AWoIGa19vToYNeT6Qb3y/nQOBqJSmeo?= =?us-ascii?Q?HOmLTGk9ml9xUJLeEr2xW2jmKJzsveEAIwwMcWx8isr7saalrJH8am90KDgy?= =?us-ascii?Q?1xv7W4SXE8iHhQr8elLJ7YCfIPJ8tjEKO0iVndkOWo7dz+NbjERnnLP0YF/o?= =?us-ascii?Q?Ibxv3nD+EMDp1JqcXIyGu2UF2x85jo4H9s+h?= X-Forefront-Antispam-Report: CIP:216.228.118.233;CTRY:US;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:mail.nvidia.com;PTR:dc7edge2.nvidia.com;CAT:NONE;SFS:(13230040)(36860700013)(82310400026)(1800799024)(376014);DIR:OUT;SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 16 Sep 2025 05:18:50.6933 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 840e06b3-c22e-4de3-2793-08ddf4e085a0 X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a;Ip=[216.228.118.233];Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: BL6PEPF00020E61.namprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: CH3PR12MB9171 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Group MC error related registers into a struct as they could have soc specific values. Signed-off-by: Ketan Patil --- drivers/memory/tegra/mc.c | 45 +++++++++++++++++++++++---------- drivers/memory/tegra/mc.h | 14 ---------- drivers/memory/tegra/tegra114.c | 3 ++- drivers/memory/tegra/tegra124.c | 4 ++- drivers/memory/tegra/tegra186.c | 1 + drivers/memory/tegra/tegra194.c | 3 ++- drivers/memory/tegra/tegra20.c | 3 ++- drivers/memory/tegra/tegra210.c | 3 ++- drivers/memory/tegra/tegra234.c | 3 ++- drivers/memory/tegra/tegra30.c | 3 ++- include/soc/tegra/mc.h | 21 ++++++++++++++- 11 files changed, 67 insertions(+), 36 deletions(-) diff --git a/drivers/memory/tegra/mc.c b/drivers/memory/tegra/mc.c index 6edb210287dc..6c1578b25a61 100644 --- a/drivers/memory/tegra/mc.c +++ b/drivers/memory/tegra/mc.c @@ -56,6 +56,23 @@ static const struct of_device_id tegra_mc_of_match[] =3D= { }; MODULE_DEVICE_TABLE(of, tegra_mc_of_match); =20 +const struct tegra_mc_regs tegra20_mc_regs =3D { + .mc_cfg_channel_enable =3D 0xdf8, + .mc_err_status =3D 0x08, + .mc_err_add =3D 0x0c, + .mc_err_add_hi =3D 0x11fc, + .mc_err_vpr_status =3D 0x654, + .mc_err_vpr_add =3D 0x658, + .mc_err_sec_status =3D 0x67c, + .mc_err_sec_add =3D 0x680, + .mc_err_mts_status =3D 0x9b0, + .mc_err_mts_add =3D 0x9b4, + .mc_err_gen_co_status =3D 0xc00, + .mc_err_gen_co_add =3D 0xc04, + .mc_err_route_status =3D 0x9c0, + .mc_err_route_add =3D 0x9c4, +}; + static void tegra_mc_devm_action_put_device(void *data) { struct tegra_mc *mc =3D data; @@ -600,37 +617,37 @@ irqreturn_t tegra30_mc_handle_irq(int irq, void *data) =20 switch (intmask) { case MC_INT_DECERR_VPR: - status_reg =3D MC_ERR_VPR_STATUS; - addr_reg =3D MC_ERR_VPR_ADR; + status_reg =3D mc->soc->mc_regs->mc_err_vpr_status; + addr_reg =3D mc->soc->mc_regs->mc_err_vpr_add; break; =20 case MC_INT_SECERR_SEC: - status_reg =3D MC_ERR_SEC_STATUS; - addr_reg =3D MC_ERR_SEC_ADR; + status_reg =3D mc->soc->mc_regs->mc_err_sec_status; + addr_reg =3D mc->soc->mc_regs->mc_err_sec_add; break; =20 case MC_INT_DECERR_MTS: - status_reg =3D MC_ERR_MTS_STATUS; - addr_reg =3D MC_ERR_MTS_ADR; + status_reg =3D mc->soc->mc_regs->mc_err_mts_status; + addr_reg =3D mc->soc->mc_regs->mc_err_mts_add; break; =20 case MC_INT_DECERR_GENERALIZED_CARVEOUT: - status_reg =3D MC_ERR_GENERALIZED_CARVEOUT_STATUS; - addr_reg =3D MC_ERR_GENERALIZED_CARVEOUT_ADR; + status_reg =3D mc->soc->mc_regs->mc_err_gen_co_status; + addr_reg =3D mc->soc->mc_regs->mc_err_gen_co_add; break; =20 case MC_INT_DECERR_ROUTE_SANITY: - status_reg =3D MC_ERR_ROUTE_SANITY_STATUS; - addr_reg =3D MC_ERR_ROUTE_SANITY_ADR; + status_reg =3D mc->soc->mc_regs->mc_err_route_status; + addr_reg =3D mc->soc->mc_regs->mc_err_route_add; break; =20 default: - status_reg =3D MC_ERR_STATUS; - addr_reg =3D MC_ERR_ADR; + status_reg =3D mc->soc->mc_regs->mc_err_status; + addr_reg =3D mc->soc->mc_regs->mc_err_add; =20 #ifdef CONFIG_PHYS_ADDR_T_64BIT if (mc->soc->has_addr_hi_reg) - addr_hi_reg =3D MC_ERR_ADR_HI; + addr_hi_reg =3D mc->soc->mc_regs->mc_err_add_hi; #endif break; } @@ -883,7 +900,7 @@ static void tegra_mc_num_channel_enabled(struct tegra_m= c *mc) unsigned int i; u32 value; =20 - value =3D mc_ch_readl(mc, 0, MC_EMEM_ADR_CFG_CHANNEL_ENABLE); + value =3D mc_ch_readl(mc, 0, mc->soc->mc_regs->mc_cfg_channel_enable); if (value <=3D 0) { mc->num_channels =3D mc->soc->num_channels; return; diff --git a/drivers/memory/tegra/mc.h b/drivers/memory/tegra/mc.h index 1d97cf4d3a94..a7f20850741f 100644 --- a/drivers/memory/tegra/mc.h +++ b/drivers/memory/tegra/mc.h @@ -14,8 +14,6 @@ =20 #define MC_INTSTATUS 0x00 #define MC_INTMASK 0x04 -#define MC_ERR_STATUS 0x08 -#define MC_ERR_ADR 0x0c #define MC_GART_ERROR_REQ 0x30 #define MC_EMEM_ADR_CFG 0x54 #define MC_DECERR_EMEM_OTHERS_STATUS 0x58 @@ -43,19 +41,7 @@ #define MC_EMEM_ARB_OVERRIDE 0xe8 #define MC_TIMING_CONTROL_DBG 0xf8 #define MC_TIMING_CONTROL 0xfc -#define MC_ERR_VPR_STATUS 0x654 -#define MC_ERR_VPR_ADR 0x658 -#define MC_ERR_SEC_STATUS 0x67c -#define MC_ERR_SEC_ADR 0x680 -#define MC_ERR_MTS_STATUS 0x9b0 -#define MC_ERR_MTS_ADR 0x9b4 -#define MC_ERR_ROUTE_SANITY_STATUS 0x9c0 -#define MC_ERR_ROUTE_SANITY_ADR 0x9c4 -#define MC_ERR_GENERALIZED_CARVEOUT_STATUS 0xc00 -#define MC_ERR_GENERALIZED_CARVEOUT_ADR 0xc04 -#define MC_EMEM_ADR_CFG_CHANNEL_ENABLE 0xdf8 #define MC_GLOBAL_INTSTATUS 0xf24 -#define MC_ERR_ADR_HI 0x11fc =20 #define MC_INT_DECERR_ROUTE_SANITY BIT(20) #define MC_INT_DECERR_GENERALIZED_CARVEOUT BIT(17) diff --git a/drivers/memory/tegra/tegra114.c b/drivers/memory/tegra/tegra11= 4.c index 41350570c815..cc66620da60b 100644 --- a/drivers/memory/tegra/tegra114.c +++ b/drivers/memory/tegra/tegra114.c @@ -1,6 +1,6 @@ // SPDX-License-Identifier: GPL-2.0-only /* - * Copyright (C) 2014 NVIDIA CORPORATION. All rights reserved. + * Copyright (C) 2014-2025 NVIDIA CORPORATION. All rights reserved. */ =20 #include @@ -1114,4 +1114,5 @@ const struct tegra_mc_soc tegra114_mc_soc =3D { .resets =3D tegra114_mc_resets, .num_resets =3D ARRAY_SIZE(tegra114_mc_resets), .ops =3D &tegra30_mc_ops, + .mc_regs =3D &tegra20_mc_regs, }; diff --git a/drivers/memory/tegra/tegra124.c b/drivers/memory/tegra/tegra12= 4.c index 9d7393e19f12..886dc68fea65 100644 --- a/drivers/memory/tegra/tegra124.c +++ b/drivers/memory/tegra/tegra124.c @@ -1,6 +1,6 @@ // SPDX-License-Identifier: GPL-2.0-only /* - * Copyright (C) 2014 NVIDIA CORPORATION. All rights reserved. + * Copyright (C) 2014-2025 NVIDIA CORPORATION. All rights reserved. */ =20 #include @@ -1275,6 +1275,7 @@ const struct tegra_mc_soc tegra124_mc_soc =3D { .num_resets =3D ARRAY_SIZE(tegra124_mc_resets), .icc_ops =3D &tegra124_mc_icc_ops, .ops =3D &tegra30_mc_ops, + .mc_regs =3D &tegra20_mc_regs, }; #endif /* CONFIG_ARCH_TEGRA_124_SOC */ =20 @@ -1307,5 +1308,6 @@ const struct tegra_mc_soc tegra132_mc_soc =3D { .num_resets =3D ARRAY_SIZE(tegra124_mc_resets), .icc_ops =3D &tegra124_mc_icc_ops, .ops =3D &tegra30_mc_ops, + .mc_regs =3D &tegra20_mc_regs, }; #endif /* CONFIG_ARCH_TEGRA_132_SOC */ diff --git a/drivers/memory/tegra/tegra186.c b/drivers/memory/tegra/tegra18= 6.c index aee11457bf8e..a30158d92412 100644 --- a/drivers/memory/tegra/tegra186.c +++ b/drivers/memory/tegra/tegra186.c @@ -914,5 +914,6 @@ const struct tegra_mc_soc tegra186_mc_soc =3D { .ops =3D &tegra186_mc_ops, .ch_intmask =3D 0x0000000f, .global_intstatus_channel_shift =3D 0, + .mc_regs =3D &tegra20_mc_regs, }; #endif diff --git a/drivers/memory/tegra/tegra194.c b/drivers/memory/tegra/tegra19= 4.c index 26035ac3a1eb..fade258c0ea7 100644 --- a/drivers/memory/tegra/tegra194.c +++ b/drivers/memory/tegra/tegra194.c @@ -1,6 +1,6 @@ // SPDX-License-Identifier: GPL-2.0-only /* - * Copyright (C) 2017-2021 NVIDIA CORPORATION. All rights reserved. + * Copyright (C) 2017-2025 NVIDIA CORPORATION. All rights reserved. */ =20 #include @@ -1358,4 +1358,5 @@ const struct tegra_mc_soc tegra194_mc_soc =3D { .icc_ops =3D &tegra_mc_icc_ops, .ch_intmask =3D 0x00000f00, .global_intstatus_channel_shift =3D 8, + .mc_regs =3D &tegra20_mc_regs, }; diff --git a/drivers/memory/tegra/tegra20.c b/drivers/memory/tegra/tegra20.c index a3022e715dee..46e97bb10163 100644 --- a/drivers/memory/tegra/tegra20.c +++ b/drivers/memory/tegra/tegra20.c @@ -1,6 +1,6 @@ // SPDX-License-Identifier: GPL-2.0-only /* - * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved. + * Copyright (C) 2012-2025 NVIDIA CORPORATION. All rights reserved. */ =20 #include @@ -778,4 +778,5 @@ const struct tegra_mc_soc tegra20_mc_soc =3D { .num_resets =3D ARRAY_SIZE(tegra20_mc_resets), .icc_ops =3D &tegra20_mc_icc_ops, .ops =3D &tegra20_mc_ops, + .mc_regs =3D &tegra20_mc_regs, }; diff --git a/drivers/memory/tegra/tegra210.c b/drivers/memory/tegra/tegra21= 0.c index cfa61dd88557..994b1e0e7f37 100644 --- a/drivers/memory/tegra/tegra210.c +++ b/drivers/memory/tegra/tegra210.c @@ -1,6 +1,6 @@ // SPDX-License-Identifier: GPL-2.0-only /* - * Copyright (C) 2015 NVIDIA CORPORATION. All rights reserved. + * Copyright (C) 2015-2025 NVIDIA CORPORATION. All rights reserved. */ =20 #include @@ -1287,4 +1287,5 @@ const struct tegra_mc_soc tegra210_mc_soc =3D { .resets =3D tegra210_mc_resets, .num_resets =3D ARRAY_SIZE(tegra210_mc_resets), .ops =3D &tegra30_mc_ops, + .mc_regs =3D &tegra20_mc_regs, }; diff --git a/drivers/memory/tegra/tegra234.c b/drivers/memory/tegra/tegra23= 4.c index 5f57cea48b62..23276f622aab 100644 --- a/drivers/memory/tegra/tegra234.c +++ b/drivers/memory/tegra/tegra234.c @@ -1,6 +1,6 @@ // SPDX-License-Identifier: GPL-2.0-only /* - * Copyright (C) 2022-2023, NVIDIA CORPORATION. All rights reserved. + * Copyright (C) 2022-2025, NVIDIA CORPORATION. All rights reserved. */ =20 #include @@ -1152,4 +1152,5 @@ const struct tegra_mc_soc tegra234_mc_soc =3D { * supported. */ .num_carveouts =3D 32, + .mc_regs =3D &tegra20_mc_regs, }; diff --git a/drivers/memory/tegra/tegra30.c b/drivers/memory/tegra/tegra30.c index d3e685c8431f..f22febcbee59 100644 --- a/drivers/memory/tegra/tegra30.c +++ b/drivers/memory/tegra/tegra30.c @@ -1,6 +1,6 @@ // SPDX-License-Identifier: GPL-2.0-only /* - * Copyright (C) 2014 NVIDIA CORPORATION. All rights reserved. + * Copyright (C) 2014-2025 NVIDIA CORPORATION. All rights reserved. */ =20 #include @@ -1400,4 +1400,5 @@ const struct tegra_mc_soc tegra30_mc_soc =3D { .num_resets =3D ARRAY_SIZE(tegra30_mc_resets), .icc_ops =3D &tegra30_mc_icc_ops, .ops =3D &tegra30_mc_ops, + .mc_regs =3D &tegra20_mc_regs, }; diff --git a/include/soc/tegra/mc.h b/include/soc/tegra/mc.h index 6ee4c59db620..d11dfefbe551 100644 --- a/include/soc/tegra/mc.h +++ b/include/soc/tegra/mc.h @@ -1,6 +1,6 @@ /* SPDX-License-Identifier: GPL-2.0-only */ /* - * Copyright (C) 2014 NVIDIA Corporation + * Copyright (C) 2014-2025 NVIDIA Corporation */ =20 #ifndef __SOC_TEGRA_MC_H__ @@ -168,6 +168,23 @@ struct tegra_mc_ops { int (*probe_device)(struct tegra_mc *mc, struct device *dev); }; =20 +struct tegra_mc_regs { + unsigned int mc_cfg_channel_enable; + unsigned int mc_err_status; + unsigned int mc_err_add; + unsigned int mc_err_add_hi; + unsigned int mc_err_vpr_status; + unsigned int mc_err_vpr_add; + unsigned int mc_err_sec_status; + unsigned int mc_err_sec_add; + unsigned int mc_err_mts_status; + unsigned int mc_err_mts_add; + unsigned int mc_err_gen_co_status; + unsigned int mc_err_gen_co_add; + unsigned int mc_err_route_status; + unsigned int mc_err_route_add; +}; + struct tegra_mc_soc { const struct tegra_mc_client *clients; unsigned int num_clients; @@ -196,6 +213,7 @@ struct tegra_mc_soc { =20 const struct tegra_mc_icc_ops *icc_ops; const struct tegra_mc_ops *ops; + const struct tegra_mc_regs *mc_regs; }; =20 struct tegra_mc { @@ -256,4 +274,5 @@ tegra_mc_get_carveout_info(struct tegra_mc *mc, unsigne= d int id, } #endif =20 +extern const struct tegra_mc_regs tegra20_mc_regs; #endif /* __SOC_TEGRA_MC_H__ */ --=20 2.17.1 From nobody Thu Oct 2 14:27:56 2025 Received: from BN8PR05CU002.outbound.protection.outlook.com (mail-eastus2azon11011002.outbound.protection.outlook.com [52.101.57.2]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id EAD6C27FD59; Tue, 16 Sep 2025 05:19:02 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=52.101.57.2 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1757999944; cv=fail; b=EpiB/jZUF6dC6dpmGSwH6fG+ZE9x5uG0d/32X88QiGkkiku78TTAbm9At6H9Tq/mhVVTN2VsQNL2wc8jqQUaJ6IHCY/HoBzOFvQbvmGckoF+q3YqxAjsWaIs6Z3JJbLIVEkOIZd+5fg8kKdVBf0P6xdx3zseQOwwX76/wIgmEa4= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1757999944; c=relaxed/simple; bh=2OjvlNTqfpQS2ZydKPB49s4URjxhKx0QgfchdJ+/+NI=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=MLIHvgwClZBqjeMXKav1fffPaFwhXlMw+PUonwbMolCRK+K24qSujRh6jE40ymQkpEne5lIRhe2WK0KN8gUIKEACBSLC7mA5TMaK3qaEtUiG9XBuZCDTbHuq1gbpBbHA+KsCDXrREhzYk6IZTyVrHC51qullDDPXLqp6cnQrDIY= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=nvidia.com; spf=fail smtp.mailfrom=nvidia.com; dkim=pass (2048-bit key) header.d=Nvidia.com header.i=@Nvidia.com header.b=go9fHs4/; arc=fail smtp.client-ip=52.101.57.2 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=nvidia.com Authentication-Results: smtp.subspace.kernel.org; spf=fail smtp.mailfrom=nvidia.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=Nvidia.com header.i=@Nvidia.com header.b="go9fHs4/" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=OBGaJPJucWabEkofjgPzv5A1f3IssetNK4GzpVfouOC76Qv3VMKXKclJErkX3pRkpKHdXuNDmhmnILUyeETHr4Ux/2mEyRqoEOutPoLmNihVC0SODrz+CRkLAttOTQ7J0gdn0Bg6VxcRIEJccgGtR1jvsRw62AITWRUiCf8pHkyNLFqJnfeDyWK6aasRyQ6IZDcmU3OYKYiUyG8eJxIH2Y5Dm+FufBzXqL4T8BEzwiaCL9xQtV8PfwVhyN1x8JTJPJfeRdKpzQ7FJdMpZipM1rNm7dmnv1tc75P0qGMvPKqDq4c9iWuN/WbStaFfhicWajmieh8sD/5SDMRBUr2SOg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=62a+n6h3NnIIHRJVL5PTjzdsYU9PohaFz7UmJ9EPZME=; b=E65N7N06C95g5ocIlqkqLzUvdHpuWYKUFsaNOQHgodDrX0EExy1sjVCHYkH4qHEIG08K2asAazsLPc4Wgqtu0hvncAS/sQwomiTnuUn2ubp/8nzFDTXIOfTzSMqarTZql82bH+7LoG7gKRYj1VcS/ZKs3zP4tlAyXi8kF6FsT94PMk2V6DVoEX+lvwJs18ufPrBEd9UJ6kqU0QPh7JY6iqZ6Q5P6LNTk1R11AgXNY5eOkvL8CiBFom2CMcRtqyONfCO6VIgawAD9xoPQT90xvouusxR5ppe9YyWbpdWGT6nb6UwKm9pB5PGswmMuWDuY8iKjC/guJQIRtXZOoZr/BQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.118.232) smtp.rcpttodomain=kernel.org smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=62a+n6h3NnIIHRJVL5PTjzdsYU9PohaFz7UmJ9EPZME=; b=go9fHs4/TtxTA/9lUJn257dnbcdHwHpa2CoUgxfALCO2aIRBnQTe+Qn0Hq58qItVyzE+aQu4fB1xFo5OlbRLempTdcDjpt88MO0FVxMi0O281Gq2UsWEAzMvwEMgdR+FbBGiThZ6iqEuoA16dvqw8wD8EiuElf1VKJVR6TybVUYyY+SbdoURxhw1z5YeE0wnjrixBx7kRZpZyg0S+RRyvvfhggO/0xZhdO42ZUCJplBUoRzAjNeETw0pNKqVhBqxnr19rH5NcdZeJMSQkpnakOqU5XiZq7oYQ+0vgygZfC0hk8cxkH4/WSlC/6nLX5QMtKmzHOK45pyOOiMSAJRj2w== Received: from BN0PR04CA0010.namprd04.prod.outlook.com (2603:10b6:408:ee::15) by MW6PR12MB8951.namprd12.prod.outlook.com (2603:10b6:303:244::20) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9115.22; Tue, 16 Sep 2025 05:18:57 +0000 Received: from BN1PEPF00005FFE.namprd05.prod.outlook.com (2603:10b6:408:ee:cafe::e7) by BN0PR04CA0010.outlook.office365.com (2603:10b6:408:ee::15) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9115.21 via Frontend Transport; Tue, 16 Sep 2025 05:18:56 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.118.232) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.118.232 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.118.232; helo=mail.nvidia.com; pr=C Received: from mail.nvidia.com (216.228.118.232) by BN1PEPF00005FFE.mail.protection.outlook.com (10.167.243.230) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9137.12 via Frontend Transport; Tue, 16 Sep 2025 05:18:56 +0000 Received: from drhqmail203.nvidia.com (10.126.190.182) by mail.nvidia.com (10.127.129.5) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.14; Mon, 15 Sep 2025 22:18:45 -0700 Received: from drhqmail203.nvidia.com (10.126.190.182) by drhqmail203.nvidia.com (10.126.190.182) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.14; Mon, 15 Sep 2025 22:18:44 -0700 Received: from build-ketanp-bionic-20250813.nvidia.com (10.127.8.10) by mail.nvidia.com (10.126.190.182) with Microsoft SMTP Server id 15.2.1544.14 via Frontend Transport; Mon, 15 Sep 2025 22:18:44 -0700 From: Ketan Patil To: , , CC: , , Ketan Patil Subject: [PATCH 2/4] memory: tegra: Group register and fields Date: Tue, 16 Sep 2025 05:17:52 +0000 Message-ID: <20250916051754.39250-3-ketanp@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20250916051754.39250-1-ketanp@nvidia.com> References: <20250916051754.39250-1-ketanp@nvidia.com> X-NVConfidentiality: public Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-NV-OnPremToCloud: ExternallySecured X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: BN1PEPF00005FFE:EE_|MW6PR12MB8951:EE_ X-MS-Office365-Filtering-Correlation-Id: 3a96812e-0a08-40d8-ad14-08ddf4e08909 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|36860700013|376014|82310400026|1800799024; X-Microsoft-Antispam-Message-Info: =?us-ascii?Q?2W1pxgqAv6fXy0mRcgkHlfPFaIvXttX4FjeTIOmYnh0QtYY4qV1t4R+jqio3?= =?us-ascii?Q?s+G4FLQ7W0LzHl18htCtTPC/tlfDXWtZSmwQU71pvdE3kPFD/YQQRfk3YPXX?= =?us-ascii?Q?vr28oII34JJtwrKIfgK6D/lHJGqnEm2HZJwi4gYSlcT5QcP9vHloY5q4MMhP?= =?us-ascii?Q?cEhYwVpMpX3Bd2qiaNqJC6XNyCXIqhOfdsxd1Z/BmqPYE31u96EGq74qiYtB?= =?us-ascii?Q?+SljdllrWpLA91wsqpE4o7f00/3JZkBOyq8wOujn2Z893JA4COmyuPwaEwC3?= =?us-ascii?Q?0RkccmdfXqTlOYpxtn9RED0Adx32RuRhsS24zL83wIBnxOBp2WsNsNPFMcS9?= =?us-ascii?Q?7bJoc4VXfIfS4/mDG5giN5KcgHAKBimbToDkyYR4/bW2HurYXvRvNkZP/KSl?= =?us-ascii?Q?aX3XRehGjYYS6pDua79Msb0IilUDlxMnKJ084YTkhrAoAI3QXNAc1j6nnuTj?= =?us-ascii?Q?KcocitGj2Q9LzlhfNJyX3sajov6E47UJgXWMr1CF41Mr5Kthn9LreVyigU89?= =?us-ascii?Q?En4LaUG2SycKa4sHTgltgvs3NxyfK+3JWvw1wmxQvrLcnxT9pc3GrHWZEKU6?= =?us-ascii?Q?6XFVuPxnW2w9KKdzzdVQegZKZ+DyzQeSllKq2hZJCYFqkI+BzelgPzp93N5n?= =?us-ascii?Q?UP6D+dpR45LQeu8/ShT2niKxmdUlzUlIHWsHywRpbldMClY/kNLfMnsyBE4k?= =?us-ascii?Q?54IbyHGkXnjSuipSiFIrriVuxg/vHnGITf8Ht3m1Frbwlqvt3Tu+vMWgSpz+?= =?us-ascii?Q?eoCIoZeFpGLNiPNWY81Vwwdt22LjDcvtRaSf7iC+vcVbzAAUmCusSa1BWNYw?= =?us-ascii?Q?E2WvlxxR1wGaavTKDp85uMo0TSvvM/6YDp6YLMZa6ax0mu3QumlzqPKsPo7z?= =?us-ascii?Q?qjFLPJzv6wXixC8Aiq0njuCP8QqYEmy3ZyHiZ/F6BbHN+3HxP2Fd74A2k5DF?= =?us-ascii?Q?RF97ke9alzSTZC+z7gNxjTRFq2O3/t46hc5ev92xFiDoMh8kv6tU+51f3c1t?= =?us-ascii?Q?IwP2wNpVcENmMacl8PjA39ggsrkV3aronfq9X4oDfYhvg0qcnT+iqr3RzEWk?= =?us-ascii?Q?zB3Tg8Qu7vMd8wReLy+S3z75JaB/D+JteSuXiYrXLaiRzgd+8sB2uUt6wTQS?= =?us-ascii?Q?988zoSeSR0vUau7HqjBP4AjMPpno9XjLYcukW62i0x4GQRJYcfA/m6ZedtX0?= =?us-ascii?Q?CpHSkyL7pUPoWvO9UnaeG1rkDNunrkfhr5PXg+hUwae8kY5kWvunHUeuOLEA?= =?us-ascii?Q?Km36W2LmSh6QhmqZXXdM+EhSRHMuERVz40Q7h8WrxhZEH5H0qoXSxttblWqW?= =?us-ascii?Q?TXRbkMpb9EyF+yPvINBFMHwhvyqp8VEldmwtZuhBe5wDDGw51TVzKdSJWEkg?= =?us-ascii?Q?bKuV+6reSal8HITEWtNLO5y3JRc47PJLFEgRGCjrRvOoi8ulWMcesz0k2Xoy?= =?us-ascii?Q?fWweAycmnb9JfEMWMNGzX6pqipiDnbsybKTawIi2AW57y5Nhhy8/jjIzFdCI?= =?us-ascii?Q?X3pkCuGh5/tOSxtLdh23tlx20l3zb87dvkdO?= X-Forefront-Antispam-Report: CIP:216.228.118.232;CTRY:US;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:mail.nvidia.com;PTR:dc7edge1.nvidia.com;CAT:NONE;SFS:(13230040)(36860700013)(376014)(82310400026)(1800799024);DIR:OUT;SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 16 Sep 2025 05:18:56.3725 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 3a96812e-0a08-40d8-ad14-08ddf4e08909 X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a;Ip=[216.228.118.232];Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: BN1PEPF00005FFE.namprd05.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: MW6PR12MB8951 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" The current register definitions are not in sorted order. Sort these registers according to their address. Put bit fields of the corresponding registers below the register definitions to clearly identify which fields belongs to which registers. Signed-off-by: Ketan Patil --- drivers/memory/tegra/mc.h | 49 +++++++++++++++++++++------------------ 1 file changed, 27 insertions(+), 22 deletions(-) diff --git a/drivers/memory/tegra/mc.h b/drivers/memory/tegra/mc.h index a7f20850741f..482f836f7816 100644 --- a/drivers/memory/tegra/mc.h +++ b/drivers/memory/tegra/mc.h @@ -13,13 +13,31 @@ #include =20 #define MC_INTSTATUS 0x00 +/* Bit field of MC_INTSTATUS register */ +#define MC_INT_DECERR_EMEM BIT(6) +#define MC_INT_INVALID_GART_PAGE BIT(7) +#define MC_INT_SECURITY_VIOLATION BIT(8) +#define MC_INT_ARBITRATION_EMEM BIT(9) +#define MC_INT_INVALID_SMMU_PAGE BIT(10) +#define MC_INT_INVALID_APB_ASID_UPDATE BIT(11) +#define MC_INT_DECERR_VPR BIT(12) +#define MC_INT_SECERR_SEC BIT(13) +#define MC_INT_DECERR_MTS BIT(16) +#define MC_INT_DECERR_GENERALIZED_CARVEOUT BIT(17) +#define MC_INT_DECERR_ROUTE_SANITY BIT(20) + #define MC_INTMASK 0x04 #define MC_GART_ERROR_REQ 0x30 #define MC_EMEM_ADR_CFG 0x54 +#define MC_EMEM_ADR_CFG_EMEM_NUMDEV BIT(0) + #define MC_DECERR_EMEM_OTHERS_STATUS 0x58 #define MC_SECURITY_VIOLATION_STATUS 0x74 #define MC_EMEM_ARB_CFG 0x90 #define MC_EMEM_ARB_OUTSTANDING_REQ 0x94 +#define MC_EMEM_ARB_OUTSTANDING_REQ_HOLDOFF_OVERRIDE BIT(30) +#define MC_EMEM_ARB_OUTSTANDING_REQ_LIMIT_ENABLE BIT(31) + #define MC_EMEM_ARB_TIMING_RCD 0x98 #define MC_EMEM_ARB_TIMING_RP 0x9c #define MC_EMEM_ARB_TIMING_RC 0xa0 @@ -41,44 +59,31 @@ #define MC_EMEM_ARB_OVERRIDE 0xe8 #define MC_TIMING_CONTROL_DBG 0xf8 #define MC_TIMING_CONTROL 0xfc +#define MC_TIMING_UPDATE BIT(0) + #define MC_GLOBAL_INTSTATUS 0xf24 =20 -#define MC_INT_DECERR_ROUTE_SANITY BIT(20) -#define MC_INT_DECERR_GENERALIZED_CARVEOUT BIT(17) -#define MC_INT_DECERR_MTS BIT(16) -#define MC_INT_SECERR_SEC BIT(13) -#define MC_INT_DECERR_VPR BIT(12) -#define MC_INT_INVALID_APB_ASID_UPDATE BIT(11) -#define MC_INT_INVALID_SMMU_PAGE BIT(10) -#define MC_INT_ARBITRATION_EMEM BIT(9) -#define MC_INT_SECURITY_VIOLATION BIT(8) -#define MC_INT_INVALID_GART_PAGE BIT(7) -#define MC_INT_DECERR_EMEM BIT(6) +/* Bit field of MC_ERR_STATUS_0 register */ +#define MC_ERR_STATUS_RW BIT(16) +#define MC_ERR_STATUS_SECURITY BIT(17) +#define MC_ERR_STATUS_NONSECURE BIT(25) +#define MC_ERR_STATUS_WRITABLE BIT(26) +#define MC_ERR_STATUS_READABLE BIT(27) =20 #define MC_ERR_STATUS_TYPE_SHIFT 28 #define MC_ERR_STATUS_TYPE_INVALID_SMMU_PAGE (0x6 << 28) #define MC_ERR_STATUS_TYPE_MASK (0x7 << 28) -#define MC_ERR_STATUS_READABLE BIT(27) -#define MC_ERR_STATUS_WRITABLE BIT(26) -#define MC_ERR_STATUS_NONSECURE BIT(25) + #define MC_ERR_STATUS_ADR_HI_SHIFT 20 #define MC_ERR_STATUS_ADR_HI_MASK 0x3 -#define MC_ERR_STATUS_SECURITY BIT(17) -#define MC_ERR_STATUS_RW BIT(16) - -#define MC_EMEM_ADR_CFG_EMEM_NUMDEV BIT(0) =20 #define MC_EMEM_ARB_CFG_CYCLES_PER_UPDATE(x) ((x) & 0x1ff) #define MC_EMEM_ARB_CFG_CYCLES_PER_UPDATE_MASK 0x1ff =20 #define MC_EMEM_ARB_OUTSTANDING_REQ_MAX_MASK 0x1ff -#define MC_EMEM_ARB_OUTSTANDING_REQ_HOLDOFF_OVERRIDE BIT(30) -#define MC_EMEM_ARB_OUTSTANDING_REQ_LIMIT_ENABLE BIT(31) =20 #define MC_EMEM_ARB_OVERRIDE_EACK_MASK 0x3 =20 -#define MC_TIMING_UPDATE BIT(0) - #define MC_BROADCAST_CHANNEL ~0 =20 static inline u32 tegra_mc_scale_percents(u64 val, unsigned int percents) --=20 2.17.1 From nobody Thu Oct 2 14:27:56 2025 Received: from BN8PR05CU002.outbound.protection.outlook.com (mail-eastus2azon11011021.outbound.protection.outlook.com [52.101.57.21]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id E5BFC2C1595; Tue, 16 Sep 2025 05:19:06 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=52.101.57.21 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1757999948; cv=fail; b=ask94qRjneOAwDR9XdcX2FO0WeqnEiK9SRGy5nyqCzgN6OFchsQ/rFR6i+mIiYSmfuVu6JOiuoYRom0E8LCHk9p/BKhOdYxVac7YUYWv9KfIJSYBckel3+xflwnXfV5RMiGXMdVFeTQlRVOW5sQ4b95jJH3LeieZgNLa1wfil9k= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1757999948; c=relaxed/simple; bh=7OlYkeXauU+5bt+xetlIi+y+aS6dwu818yUiLkoumsE=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=MUryjNf4pjg3CqHRESn2uPrHda+YWD0xt5Dk3YL/i6lixaLeiUcnETlNms61v1h6E18ilMzPO5mDcPKw6eJg/3GBfcVD7TW5MFCH+E0xjjwHufZ4j/C37e4OIsTDlxI0rJ8m80ieWAdd+3uI+LhGdkyFXwGPYZLF5fBDWbGZTGY= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=nvidia.com; spf=fail smtp.mailfrom=nvidia.com; dkim=pass (2048-bit key) header.d=Nvidia.com header.i=@Nvidia.com header.b=Hlzz0owS; arc=fail smtp.client-ip=52.101.57.21 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=nvidia.com Authentication-Results: smtp.subspace.kernel.org; spf=fail smtp.mailfrom=nvidia.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=Nvidia.com header.i=@Nvidia.com header.b="Hlzz0owS" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=tRuOlq+TgOTh67KAr0USnKd+ozWbSA/jr+VvLt0B4AqfAvIcGu1LhSilgNBEkZucwlqeTh42/6jw9Krd/QjxtTwJOxj8gX/5fYgs5hKu6hl+b+0lwttKnb2v3HNFt6vAZg8IqNQsDyRsKrTCD0ZwCsmR+WETl1CDL6CDyRl92W5VqhYgDJKkjZtj5MnJI7bUnGIF4FIBoemKPBDHfcZ51xFuKLe16FYmH8V39QRqKKZ2k7Waj2TcOOVgWPf81dafVwwMJtaSXyTA++gawwXkYOh6QvrGyyGZuzNPlPvBeQvbPin+nPpk1y1+4CE+/DZEnMkJRRiAoV0ny76gDvb4RA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=7DHVX/wFoYkHypJFy0gvGGgbNISS314RNj7YCOmJdBQ=; b=E1MW7xanik3soEKgJxGwx+6CuXsSVilbpEqPkWHQDaOIiREQXMF3WQVKZIgIx0Bcp/66MsfASnTw6d7VeeZ9McZFpCvfnqCRIWTdj5jbKtkHnVWagYIO9E7bUHNG3ql0yWJUTkiN20O+c+Uyr7GNRlx1h5OFke2WlK9PoNYFqy7jA3T0YTCw5KRscmbAv9KnF6r6GmMeiU+TSou+YxI20EahOlnk77RTAn34yLMaFKibLMe2yN28cqoZvVLjBvNgp8NZXAwX6DKtzNoyQ/jWnQE58Lzfll+0lfonobWS/GyOwelrrr2i22kkOEPImlm1XMudghOFOwPsIwxYQUFJ0A== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.118.232) smtp.rcpttodomain=kernel.org smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=7DHVX/wFoYkHypJFy0gvGGgbNISS314RNj7YCOmJdBQ=; b=Hlzz0owSM6VpMGTp4qhzC1Eku4nPL5q4lIN/tP7W3U2Are81ViOxWG4KarFp+GVfGH9lzaVgD1590gB3VG0UUeXkGhN/DgsOffFdgG23zyB5dPForXU+upbWDBiEQUowplqZvHxm/F2OY/t9hCaIDXmN/X3wvF3dBHj9Bx93judbgH7s0qYf+V4eaJYbXlhj+RqHdBqqchJ6a4uiuJQ+Gxw3NKh6Tf1pWThpIGGEBkioiaQXY5UZjoJaB1pjHCIb/283SNQX6q6qLJpHLmxkpmbNYr3njqBTeFm6fjIxo1voGghvenwQHh90j35XPMx0G0QYnr2f7dcRPDMbGNgnmQ== Received: from MN0PR04CA0026.namprd04.prod.outlook.com (2603:10b6:208:52d::17) by IA1PR12MB8077.namprd12.prod.outlook.com (2603:10b6:208:3f4::12) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9115.21; Tue, 16 Sep 2025 05:19:02 +0000 Received: from BN1PEPF00005FFD.namprd05.prod.outlook.com (2603:10b6:208:52d:cafe::30) by MN0PR04CA0026.outlook.office365.com (2603:10b6:208:52d::17) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9115.22 via Frontend Transport; Tue, 16 Sep 2025 05:19:02 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.118.232) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.118.232 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.118.232; helo=mail.nvidia.com; pr=C Received: from mail.nvidia.com (216.228.118.232) by BN1PEPF00005FFD.mail.protection.outlook.com (10.167.243.229) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9137.12 via Frontend Transport; Tue, 16 Sep 2025 05:19:02 +0000 Received: from drhqmail201.nvidia.com (10.126.190.180) by mail.nvidia.com (10.127.129.5) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.14; Mon, 15 Sep 2025 22:18:49 -0700 Received: from drhqmail203.nvidia.com (10.126.190.182) by drhqmail201.nvidia.com (10.126.190.180) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.14; Mon, 15 Sep 2025 22:18:49 -0700 Received: from build-ketanp-bionic-20250813.nvidia.com (10.127.8.10) by mail.nvidia.com (10.126.190.182) with Microsoft SMTP Server id 15.2.1544.14 via Frontend Transport; Mon, 15 Sep 2025 22:18:49 -0700 From: Ketan Patil To: , , CC: , , Ketan Patil Subject: [PATCH 3/4] memory: tegra: Add support for multiple irqs Date: Tue, 16 Sep 2025 05:17:53 +0000 Message-ID: <20250916051754.39250-4-ketanp@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20250916051754.39250-1-ketanp@nvidia.com> References: <20250916051754.39250-1-ketanp@nvidia.com> X-NVConfidentiality: public Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-NV-OnPremToCloud: ExternallySecured X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: BN1PEPF00005FFD:EE_|IA1PR12MB8077:EE_ X-MS-Office365-Filtering-Correlation-Id: e671161a-9769-4be5-d8b5-08ddf4e08caf X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|82310400026|1800799024|36860700013|376014; X-Microsoft-Antispam-Message-Info: =?us-ascii?Q?WPLgeZRNKcza1i6jP8b0Zpmg5OoA7HIpIn9lXDClqsZInzKjAQBbE8o7K6GM?= =?us-ascii?Q?z3n3uASQnhcR6b9RTkFl9vw99zoK878SiKJ5nUtaKUXZEP53ZQtaulq6Afwx?= =?us-ascii?Q?VL+ckRAUWziU2XmG5taMk6ZRiuyqTuGuwj3Z56nfgVbRfbqymN8J+RRgtYNW?= =?us-ascii?Q?kVLJi2QzA+EPDoeIlnwjgQsh4Ko4vo9I8hxtzDS/Ygmoz9wNf6Xz6uNSZ/oB?= =?us-ascii?Q?Kxt+LpwE27LjSeO9ptWyWOiXJDSlgVC5MJgvXeik538WHhIk/IlsRomlR6EM?= =?us-ascii?Q?1VQ87fE5e4ZUDM/YERgGnSlOq9vCgtO1XterD+JMJ3h2xYBffroXuUc4YNQG?= =?us-ascii?Q?/rmznXJoqJskrFrlTZM7AVDG4YtuMLBcqUNeooYFwbF1MbyfVHdkQHRbczTW?= =?us-ascii?Q?YxOKnWkZhwXV3x4Wxk174++mX04Drgz4KUO69UBKvF1YMsgMxf6Jfj7Krjfe?= =?us-ascii?Q?DhMpaYv53KPHgE8NXmA1J6JRl5Wv1NXX12slXbP8ZB+5G1uegxx3HLKriZFB?= =?us-ascii?Q?zlaJTYwsLYOsvdNqUiabEXm01S5OU22Cdk8K3mASPA+SMeaX+Ei43T0DrnXi?= =?us-ascii?Q?sQOBq8a/w73e/g39WV1m1BQsgZwoGqdgKrPUuF89SN0Bu1UX1iKBTLoWAd3Q?= =?us-ascii?Q?MtbTy9xg1bulWq1VkloZkJr5B5ecKrlX4ijp4T2qyg8vgRK8Gbs14CM3ralj?= =?us-ascii?Q?xQdIKTg63Phw+cH98xO17mmYHVVqgyGJVGtw+dKAkLgpa1KfHwofnn3WitZe?= =?us-ascii?Q?nDsurj1GCZiHNvQBYn5uTyggOM/Gx2LcAhwR0EKVeQkKkiLgfVsHC8xcbITK?= =?us-ascii?Q?WadyR0YqcbxdIqMMM9Hpt00J2BIHzmH1zM8LK/njr14CjKm28lsjjVwrjIbv?= =?us-ascii?Q?WOD0R6f+VqF9IFhkjp2oKJX5f1gqyxtX7u6zo6bA26OcFFCDYFFIBd4rJlMv?= =?us-ascii?Q?fwdB47GsH4xIqQlniTQeE1bNv0h+a9mdTv/Dn5nxKyvOvc4yeB3XgqVMJeCE?= =?us-ascii?Q?Mk1Tyfpx1FmBx1Ltkm5KEn0/0tH+K4QIQ1PMDTM4eDtTT3pD7C3griZoM4x0?= =?us-ascii?Q?ej3BNTzLg9/bR1VyHb8goQQfh4WZPRRh5jJh/U0+1CzogUSO1e8cFpcutFCX?= =?us-ascii?Q?LNybIodmHyiOP/Qwtm10r+V30Akfil1iUYi9YlNEJ4h0lc03gGiiOw3uzZHS?= =?us-ascii?Q?/QvU0Vwyd8V24gmcLP47JE7G9WYJRLD1AGJL9/Aji0nnLhhjv/eovNwCcPT3?= =?us-ascii?Q?3BWGeIBEMq2hP7cwm0rY/ZYLO2K/4si27B+5ISy8HWS2UlaEwvGxr86n+kwG?= =?us-ascii?Q?P34XG8WRvhR6JJiJTAnlNOQIyMncw1OPsinZaJEgd1JFlkyQkSMOUsc343FP?= =?us-ascii?Q?InC81ZRsTidhB6BdtoMrguxIIebjtkFvF9+ooyFpjh9fmNfqgj+D+Wi0L9OG?= =?us-ascii?Q?LzW2Cqmf2NL1i25UNs91Y3BE3GLRiCxaQ7+yfOrEuiyYJXx1uhNaQxLQ8u38?= =?us-ascii?Q?9erNj89jYQeDG2bRSrXDz+z8Q/OCTvLh1A29?= X-Forefront-Antispam-Report: CIP:216.228.118.232;CTRY:US;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:mail.nvidia.com;PTR:dc7edge1.nvidia.com;CAT:NONE;SFS:(13230040)(82310400026)(1800799024)(36860700013)(376014);DIR:OUT;SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 16 Sep 2025 05:19:02.4850 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: e671161a-9769-4be5-d8b5-08ddf4e08caf X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a;Ip=[216.228.118.232];Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: BN1PEPF00005FFD.namprd05.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: IA1PR12MB8077 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add support to handle multiple MC interrupts lines as the number of interrupt lines could vary based upon SoC. Add field to specify the number of interrupts and iterate over the number of interrupts to register handler for each interrupt. SoC with multiple interrupts will be added in subsequent patches. Signed-off-by: Ketan Patil --- drivers/memory/tegra/mc.c | 35 +++++++++++++++++++++------------ drivers/memory/tegra/mc.h | 1 + drivers/memory/tegra/tegra186.c | 3 ++- drivers/memory/tegra/tegra20.c | 7 ++++++- include/soc/tegra/mc.h | 4 +++- 5 files changed, 34 insertions(+), 16 deletions(-) diff --git a/drivers/memory/tegra/mc.c b/drivers/memory/tegra/mc.c index 6c1578b25a61..03cf49165439 100644 --- a/drivers/memory/tegra/mc.c +++ b/drivers/memory/tegra/mc.c @@ -549,9 +549,14 @@ int tegra30_mc_probe(struct tegra_mc *mc) return 0; } =20 +const irq_handler_t tegra30_mc_irq_handlers[] =3D { + tegra30_mc_handle_irq +}; + const struct tegra_mc_ops tegra30_mc_ops =3D { .probe =3D tegra30_mc_probe, - .handle_irq =3D tegra30_mc_handle_irq, + .handle_irq =3D tegra30_mc_irq_handlers, + .num_interrupts =3D 1, }; #endif =20 @@ -953,25 +958,29 @@ static int tegra_mc_probe(struct platform_device *pde= v) tegra_mc_num_channel_enabled(mc); =20 if (mc->soc->ops && mc->soc->ops->handle_irq) { - mc->irq =3D platform_get_irq(pdev, 0); - if (mc->irq < 0) - return mc->irq; - WARN(!mc->soc->client_id_mask, "missing client ID mask for this SoC\n"); =20 + for (int i =3D 0; i < mc->soc->ops->num_interrupts; i++) { + int irq; + + irq =3D platform_get_irq(pdev, i); + if (irq < 0) + return irq; + + err =3D devm_request_irq(&pdev->dev, irq, mc->soc->ops->handle_irq[i], = 0, + dev_name(&pdev->dev), mc); + if (err < 0) { + dev_err(&pdev->dev, "failed to request IRQ#%u: %d\n", irq, + err); + return err; + } + } + if (mc->soc->num_channels) mc_ch_writel(mc, MC_BROADCAST_CHANNEL, mc->soc->intmask, MC_INTMASK); else mc_writel(mc, mc->soc->intmask, MC_INTMASK); - - err =3D devm_request_irq(&pdev->dev, mc->irq, mc->soc->ops->handle_irq, = 0, - dev_name(&pdev->dev), mc); - if (err < 0) { - dev_err(&pdev->dev, "failed to request IRQ#%u: %d\n", mc->irq, - err); - return err; - } } =20 if (mc->soc->reset_ops) { diff --git a/drivers/memory/tegra/mc.h b/drivers/memory/tegra/mc.h index 482f836f7816..06ae3dd37a47 100644 --- a/drivers/memory/tegra/mc.h +++ b/drivers/memory/tegra/mc.h @@ -194,6 +194,7 @@ extern const struct tegra_mc_ops tegra186_mc_ops; #endif =20 irqreturn_t tegra30_mc_handle_irq(int irq, void *data); +extern const irq_handler_t tegra30_mc_irq_handlers[]; extern const char * const tegra_mc_status_names[32]; extern const char * const tegra_mc_error_names[8]; =20 diff --git a/drivers/memory/tegra/tegra186.c b/drivers/memory/tegra/tegra18= 6.c index a30158d92412..a3727fc383ac 100644 --- a/drivers/memory/tegra/tegra186.c +++ b/drivers/memory/tegra/tegra186.c @@ -174,7 +174,8 @@ const struct tegra_mc_ops tegra186_mc_ops =3D { .remove =3D tegra186_mc_remove, .resume =3D tegra186_mc_resume, .probe_device =3D tegra186_mc_probe_device, - .handle_irq =3D tegra30_mc_handle_irq, + .handle_irq =3D tegra30_mc_irq_handlers, + .num_interrupts =3D 1, }; =20 #if defined(CONFIG_ARCH_TEGRA_186_SOC) diff --git a/drivers/memory/tegra/tegra20.c b/drivers/memory/tegra/tegra20.c index 46e97bb10163..485814a89037 100644 --- a/drivers/memory/tegra/tegra20.c +++ b/drivers/memory/tegra/tegra20.c @@ -761,9 +761,14 @@ static irqreturn_t tegra20_mc_handle_irq(int irq, void= *data) return IRQ_HANDLED; } =20 +const irq_handler_t tegra20_mc_irq_handlers[] =3D { + tegra20_mc_handle_irq +}; + static const struct tegra_mc_ops tegra20_mc_ops =3D { .probe =3D tegra20_mc_probe, - .handle_irq =3D tegra20_mc_handle_irq, + .handle_irq =3D tegra20_mc_irq_handlers, + .num_interrupts =3D 1, }; =20 const struct tegra_mc_soc tegra20_mc_soc =3D { diff --git a/include/soc/tegra/mc.h b/include/soc/tegra/mc.h index d11dfefbe551..4a2cadbc0084 100644 --- a/include/soc/tegra/mc.h +++ b/include/soc/tegra/mc.h @@ -14,6 +14,7 @@ #include #include #include +#include =20 struct clk; struct device; @@ -164,8 +165,9 @@ struct tegra_mc_ops { int (*probe)(struct tegra_mc *mc); void (*remove)(struct tegra_mc *mc); int (*resume)(struct tegra_mc *mc); - irqreturn_t (*handle_irq)(int irq, void *data); + const irq_handler_t *handle_irq; int (*probe_device)(struct tegra_mc *mc, struct device *dev); + unsigned int num_interrupts; }; =20 struct tegra_mc_regs { --=20 2.17.1 From nobody Thu Oct 2 14:27:56 2025 Received: from SN4PR2101CU001.outbound.protection.outlook.com (mail-southcentralusazon11012028.outbound.protection.outlook.com [40.93.195.28]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id A7441284889; Tue, 16 Sep 2025 05:19:17 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=40.93.195.28 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1757999960; cv=fail; b=MznW/L8kFW3gyvCDu/GPebqcX6TmMMHfplTCS9gbMhD19kywQDRfRmtQicKOcTqUmfD9GNEEz6qmyzlUPRRn5eyAo6RCUxqhJeciEO1KKzyz/hLVEUIelkWHdw3fKk5pIkFQ9UANsQdnYF+7G/OmUNcnpjjfe0FWH93pFgHjs4A= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1757999960; c=relaxed/simple; bh=dF20JmgmJBOzNMfI0/T1wi3Cc2H5kXH66YflhsnrHy8=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=VKACKSO4E/alr4OXQuypjNplurgQXgpGK4ipVGwYFeSax94S7+FbEjEyCsbg7G8kmJdd/QaE3XskNcPnkzXStdT8qsHmdxZL1aY8J9CEkH8KNqhLgKfKas4tb5oQG/pyr7Mh++0NNpF3TD+ElccXFoNumw0bdQLrfXs8IRrJ5gg= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=nvidia.com; spf=fail smtp.mailfrom=nvidia.com; dkim=pass (2048-bit key) header.d=Nvidia.com header.i=@Nvidia.com header.b=Z8LiinRi; arc=fail smtp.client-ip=40.93.195.28 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=nvidia.com Authentication-Results: smtp.subspace.kernel.org; spf=fail smtp.mailfrom=nvidia.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=Nvidia.com header.i=@Nvidia.com header.b="Z8LiinRi" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=lisesbHIb1VvPuNqb65p9hdv8daO/g3yZIkS+ORqPDX9dSRyAb1HwvJZ5voKJcV3kWVkJrx2qM8V8q3nPBM28k2tdi2fKWShQS9heOW1U9r1VbjUXGCoGw08c1Gjo77O07OpJIGD78yUge400tmml3JFY3ahB2A/VtPskwkHkh1Sr4AOwAatfaKzHD2HzCbml9dUaXUK0i1Z2MdcU6VzwtnKMPGzOnt4Gbr95V0q8DAAYcROY7yFNEsSrv1xPJJ3PHxQ9eKwAmeNWGmVT6CdCgI7Xyd77HMawKSlboNDDqH6Q1E3jNoI+V6Kq/6HGnR0jmq3uUscV4xOnCr8P/QmVw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=x15Lv/T3+GJrBX7IMmm26MOGePWN2OWRYpTt1/HBpSE=; b=kw/NH7EZ9nTi/75JbdxX078iTWDRtciiqwTnc00TJxn0OQeT0djKEnbU9g06b1tscTe+tvo+4lmKO/vJ5e+i3Vfm9Da661BWSUV+Ku9Yyj6K7/Zq7zvpCpb2nfQVoT8X5e8dA5H54x0lX3JZR3g1AxXyqqG/S5mlvy8WhqubbfN0xxAhAh56eDRl3WbOSo4cs04b2c6kf8YBfc7xWuCRft2s8UiaYjno78YJnJIWbpX1bfD8jK3T/DGy90/NmpDHTD1uzqEzQv+I/mTp4DEGqo0xBKkoJXqpjRfjFJjC8ckXwJsFK69qXjEY0kus6cRV2ONKyQxgxXJ7kV0njEKq1A== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.118.232) smtp.rcpttodomain=kernel.org smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=x15Lv/T3+GJrBX7IMmm26MOGePWN2OWRYpTt1/HBpSE=; b=Z8LiinRinRD8lGA9kI9RwofXvAUqTXeqT1Ht1xQYTO6Z/pf2gFpnX8NlGWPgYZqlmxnrbzs/t6oZ+n1yHR5sILvJvBKIc0t8ynWJZBcjiaiBm7Eij2FX4ynNP0KBLISTJayfiFApQzMvmXUsTeiRUokLzJrtFylvhp0CZGopHlixUz99Glw2k+42CFhCxNbpshCgGjIXxu6i74r5RSstbNTcBJakkV5kdW8iYvLQ6FqBesZ6YvhM4Wh/4ATRJT9THLLPoP9yIbBwskwLipYIQ31snFPd6jLRAyklny90dj3who4jd6dBDZuDz0Wu+vpLWyIbUPZ8pB+j34NkuZPWhA== Received: from MN0PR04CA0029.namprd04.prod.outlook.com (2603:10b6:208:52d::34) by DS0PR12MB6488.namprd12.prod.outlook.com (2603:10b6:8:c3::13) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9094.22; Tue, 16 Sep 2025 05:19:08 +0000 Received: from BN1PEPF00005FFD.namprd05.prod.outlook.com (2603:10b6:208:52d:cafe::66) by MN0PR04CA0029.outlook.office365.com (2603:10b6:208:52d::34) with Microsoft SMTP Server (version=TLS1_3, cipher=TLS_AES_256_GCM_SHA384) id 15.20.9115.21 via Frontend Transport; Tue, 16 Sep 2025 05:19:08 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.118.232) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.118.232 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.118.232; helo=mail.nvidia.com; pr=C Received: from mail.nvidia.com (216.228.118.232) by BN1PEPF00005FFD.mail.protection.outlook.com (10.167.243.229) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.9137.12 via Frontend Transport; Tue, 16 Sep 2025 05:19:07 +0000 Received: from drhqmail201.nvidia.com (10.126.190.180) by mail.nvidia.com (10.127.129.5) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.14; Mon, 15 Sep 2025 22:18:54 -0700 Received: from drhqmail203.nvidia.com (10.126.190.182) by drhqmail201.nvidia.com (10.126.190.180) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.14; Mon, 15 Sep 2025 22:18:54 -0700 Received: from build-ketanp-bionic-20250813.nvidia.com (10.127.8.10) by mail.nvidia.com (10.126.190.182) with Microsoft SMTP Server id 15.2.1544.14 via Frontend Transport; Mon, 15 Sep 2025 22:18:54 -0700 From: Ketan Patil To: , , CC: , , Ketan Patil Subject: [PATCH 4/4] memory: tegra: Add MC error logging support for Tegra264 Date: Tue, 16 Sep 2025 05:17:54 +0000 Message-ID: <20250916051754.39250-5-ketanp@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20250916051754.39250-1-ketanp@nvidia.com> References: <20250916051754.39250-1-ketanp@nvidia.com> X-NVConfidentiality: public Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-NV-OnPremToCloud: ExternallySecured X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: BN1PEPF00005FFD:EE_|DS0PR12MB6488:EE_ X-MS-Office365-Filtering-Correlation-Id: 7c938389-9259-4ad4-9a8a-08ddf4e08ff7 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|82310400026|376014|1800799024|36860700013; X-Microsoft-Antispam-Message-Info: =?us-ascii?Q?n0sQC5plBBzaI3SM/Xa/wFMe7xEZcFiIWKPWiwxGZcU7hLKvQglHSaRUcpzv?= =?us-ascii?Q?M2uPZEOsst0yYGoO01GreOGvkj0XZR8+isdyhipcEC0EvCNS+21gO1xVmACO?= =?us-ascii?Q?lTVJ9qwFMQfAJOxVg22m5GMEeTY+DHxoU5q8comS4S1dJbUfUwObljphOfzB?= =?us-ascii?Q?QFJC7h9hhxqcgS0Z36ojybJnGSqrB3KZ23guKQc5SrZ8rQjeZe5oWF8B8ETU?= =?us-ascii?Q?qw2WpE//z8O3EWKbdmFgLBt/UMYN4DyjISjCiBSnbTqhzs706McVYK1G3qtE?= =?us-ascii?Q?1x3slAEcsTyP+vA1avun6qcLgUHKFrH3wGh/mpEqfm5JjhRq0OA7mw4sCTib?= =?us-ascii?Q?MbZfX7KkkG3osaxrKCCeZX+mH3G0Y0ioNA2wkpm0MLn2PDvbuGXDpyR7mWSa?= =?us-ascii?Q?AEjXPzqvk3IXABQuxrWEfsVIuolOIIpRkks51YPPV4vRZ3v/h+ZzCQy5JATx?= =?us-ascii?Q?OzzeC6wu5JNfvTDwCkkMpi7jc/8u4j/dBhtHBpu8OClzpoXYBkAU0BMlf+kr?= =?us-ascii?Q?sn0WeKloOwbak90ZIGV6ycj64dK0ycSUgbqvGmT37ZMy6CD2/c4aacWqRx4l?= =?us-ascii?Q?xUfPVUWh9GaQk1gSKZkBKzCCaCl49x0CTtLQkmJ+3A6grNbt9QxxIVcgF7Y/?= =?us-ascii?Q?4+PZRpKO3OtrkDbSUszt6QxdG06XoZE1tt7qaX6zlrU5pKflejc92P0e7kGs?= =?us-ascii?Q?2Rt3Z2PTDD7zyvBwrWSEGscvgk7QmGw8W2dVJnc5nOTSSf2YYW1SeC3YqCok?= =?us-ascii?Q?Ll0cl1sLYOp7xRC82dfMdb7Cx5Q757ecV0KdOdqBBVonAzYqs6lfYJC+Cidi?= =?us-ascii?Q?TUoHcmyLef0QWsH5dd6H1BB188WzS3kyg8TFBI80SIE/CkXWYU9rn/UIBUTf?= =?us-ascii?Q?9BFeAMVgRFXsaGGdecslzHVwAqOPResTuYe3MXA2Ve9c00rmUyvWKxDPK5ui?= =?us-ascii?Q?0FoKgeHqQ9oV97oK/ZqSwxtQC97ntconfTeRH7zIe8HVLMt7oj+E9Kixu5ov?= =?us-ascii?Q?CCjrqF9Tz9iwymDcVxB+LDzvadQwa3m4smH2aLa5Rk22vpcoS4DHIKhGGTaj?= =?us-ascii?Q?aJqw8gSGOF4Ee1XWxUez+f64vAKcYvM/A3AdtM975v7RwFM+hh132KTLofSm?= =?us-ascii?Q?Bezj7V79zNiUYbexFI3WevNJpQOHSmongwk1iq6XZBKe4Ba6vT0ubhNs0D0A?= =?us-ascii?Q?EWI09RVUVPda9ryJtnH+6HNXCzWUvKAKWV7EivyXXPnL5RbAWjueiFhmDLFo?= =?us-ascii?Q?+zVeDkrh3NLWl5qEEI+xEn3WNd6ysn4TOAu0ohzIrFBBxbUVBaL8/E1e/+80?= =?us-ascii?Q?Z4857D0SV+7BMsKS79THrWrbBuSdbAl4Yr886Nq/4NJSgdLg8FUbFBP56dfM?= =?us-ascii?Q?6UxF8pewW0pQ3zRv58ODEk72zgm8aqpDtqzRwR/+UggZNZ4QvIgpgnz8GKE4?= =?us-ascii?Q?TQTc/le0uyRUctuFwvyyfMpmynB1YXCc+prsPcMFo4qa3hzGuhSF89WtOqri?= =?us-ascii?Q?QoN8TER/ecLdRs7d1S/v7FBvSY55Vm7qSs8Q?= X-Forefront-Antispam-Report: CIP:216.228.118.232;CTRY:US;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:mail.nvidia.com;PTR:dc7edge1.nvidia.com;CAT:NONE;SFS:(13230040)(82310400026)(376014)(1800799024)(36860700013);DIR:OUT;SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 16 Sep 2025 05:19:07.9910 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 7c938389-9259-4ad4-9a8a-08ddf4e08ff7 X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a;Ip=[216.228.118.232];Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: BN1PEPF00005FFD.namprd05.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: DS0PR12MB6488 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" In Tegra264, different components from memory subsystems like Memory Controller Fabric (MCF), HUB, HUB Common (HUBC), Side Band Shim (SBS) and MC Channels have different interrupt lines for receiving memory controller error interrupts. Add support for logging memory controller errors on Tegra264. - Add MC error handling flow for MCF, HUB, HUBC, SBS and MC Channel. - Each of these components have different interrupt lines for MC error. - Register interrupt handlers for interrupts from these different MC components. - There is no global interrupt status register in Tegra264 unlike older Tegra chips. - There are common interrupt status registers in case of MCF, HUB, HUBC from which figure out the slice number or hub number responsible for generating interrupt and then read interrupt status register to find out type of violation. - Introduce new SoC specific fields in tegra_mc_soc like interrupt mask values for MCF, HUB, HUBC etc., which are SOC specific. Signed-off-by: Ketan Patil --- drivers/memory/tegra/mc.c | 49 +++- drivers/memory/tegra/mc.h | 82 ++++++- drivers/memory/tegra/tegra186.c | 10 +- drivers/memory/tegra/tegra194.c | 2 + drivers/memory/tegra/tegra20.c | 10 +- drivers/memory/tegra/tegra234.c | 2 + drivers/memory/tegra/tegra264.c | 407 +++++++++++++++++++++++++++++++- drivers/memory/tegra/tegra30.c | 2 + include/soc/tegra/mc.h | 7 + 9 files changed, 541 insertions(+), 30 deletions(-) diff --git a/drivers/memory/tegra/mc.c b/drivers/memory/tegra/mc.c index 03cf49165439..244706c4b16c 100644 --- a/drivers/memory/tegra/mc.c +++ b/drivers/memory/tegra/mc.c @@ -606,7 +606,7 @@ irqreturn_t tegra30_mc_handle_irq(int irq, void *data) return IRQ_NONE; =20 for_each_set_bit(bit, &status, 32) { - const char *error =3D tegra_mc_status_names[bit] ?: "unknown"; + const char *error =3D tegra20_mc_status_names[bit] ?: "unknown"; const char *client =3D "unknown", *desc; const char *direction, *secure; u32 status_reg, addr_reg; @@ -671,7 +671,7 @@ irqreturn_t tegra30_mc_handle_irq(int irq, void *data) addr =3D mc_readl(mc, addr_hi_reg); } else { addr =3D ((value >> MC_ERR_STATUS_ADR_HI_SHIFT) & - MC_ERR_STATUS_ADR_HI_MASK); + mc->soc->mc_addr_hi_mask); } addr <<=3D 32; } @@ -696,11 +696,11 @@ irqreturn_t tegra30_mc_handle_irq(int irq, void *data) } } =20 - type =3D (value & MC_ERR_STATUS_TYPE_MASK) >> + type =3D (value & mc->soc->mc_err_status_type_mask) >> MC_ERR_STATUS_TYPE_SHIFT; - desc =3D tegra_mc_error_names[type]; + desc =3D tegra20_mc_error_names[type]; =20 - switch (value & MC_ERR_STATUS_TYPE_MASK) { + switch (value & mc->soc->mc_err_status_type_mask) { case MC_ERR_STATUS_TYPE_INVALID_SMMU_PAGE: perm[0] =3D ' '; perm[1] =3D '['; @@ -753,7 +753,7 @@ irqreturn_t tegra30_mc_handle_irq(int irq, void *data) return IRQ_HANDLED; } =20 -const char *const tegra_mc_status_names[32] =3D { +const char *const tegra20_mc_status_names[32] =3D { [ 1] =3D "External interrupt", [ 6] =3D "EMEM address decode error", [ 7] =3D "GART page fault", @@ -768,7 +768,7 @@ const char *const tegra_mc_status_names[32] =3D { [20] =3D "Route Sanity error", }; =20 -const char *const tegra_mc_error_names[8] =3D { +const char *const tegra20_mc_error_names[8] =3D { [2] =3D "EMEM decode error", [3] =3D "TrustZone violation", [4] =3D "Carveout violation", @@ -976,11 +976,36 @@ static int tegra_mc_probe(struct platform_device *pde= v) } } =20 - if (mc->soc->num_channels) - mc_ch_writel(mc, MC_BROADCAST_CHANNEL, mc->soc->intmask, - MC_INTMASK); - else - mc_writel(mc, mc->soc->intmask, MC_INTMASK); + if (mc->soc->ops->num_interrupts > 1) { + /* Unmask MCF interrupts */ + mc_ch_writel(mc, MC_BROADCAST_CHANNEL, mc->soc->mcf_intmask, MCF_INTMAS= K_0); + mc_ch_writel(mc, MC_BROADCAST_CHANNEL, mc->soc->mcf_intmask, + MCF_INTPRIORITY_0); + + /* Unmask HUB and HUBC interrupts */ + mc_ch_writel(mc, MC_BROADCAST_CHANNEL, mc->soc->hub_intmask, + MSS_HUB_INTRMASK_0); + mc_ch_writel(mc, MC_BROADCAST_CHANNEL, mc->soc->hub_intmask, + MSS_HUB_INTRPRIORITY_0); + mc_ch_writel(mc, MC_BROADCAST_CHANNEL, mc->soc->hubc_intmask, + MSS_HUB_HUBC_INTMASK_0); + mc_ch_writel(mc, MC_BROADCAST_CHANNEL, mc->soc->hubc_intmask, + MSS_HUB_HUBC_INTPRIORITY_0); + + /* Unmask SBS interrupts */ + mc_ch_writel(mc, MC_BROADCAST_CHANNEL, mc->soc->sbs_intmask, + MSS_SBS_INTMASK_0); + + /* Unmask MC channel interrupt */ + mc_ch_writel(mc, MC_BROADCAST_CHANNEL, mc->soc->mc_ch_intmask, + MC_CH_INTMASK_0); + } else { + if (mc->soc->num_channels) + mc_ch_writel(mc, MC_BROADCAST_CHANNEL, mc->soc->intmask, + MC_INTMASK); + else + mc_writel(mc, mc->soc->intmask, MC_INTMASK); + } } =20 if (mc->soc->reset_ops) { diff --git a/drivers/memory/tegra/mc.h b/drivers/memory/tegra/mc.h index 06ae3dd37a47..0a8bd3528169 100644 --- a/drivers/memory/tegra/mc.h +++ b/drivers/memory/tegra/mc.h @@ -25,6 +25,7 @@ #define MC_INT_DECERR_MTS BIT(16) #define MC_INT_DECERR_GENERALIZED_CARVEOUT BIT(17) #define MC_INT_DECERR_ROUTE_SANITY BIT(20) +#define MC_INT_DECERR_ROUTE_SANITY_GIC_MSI BIT(21) =20 #define MC_INTMASK 0x04 #define MC_GART_ERROR_REQ 0x30 @@ -63,6 +64,60 @@ =20 #define MC_GLOBAL_INTSTATUS 0xf24 =20 +/* Registers for MSS HUB */ +#define MSS_HUB_GLOBAL_INTSTATUS_0 0x6000 +#define MSS_HUBC_INTR BIT(0) + +#define MSS_HUB_HUBC_INTSTATUS_0 0x6008 +#define MSS_HUB_INTRSTATUS_0 0x600c +#define MSS_HUB_HUBC_INTMASK_0 0x6010 +#define MSS_HUB_HUBC_SCRUB_DONE_INTMASK BIT(0) + +#define MSS_HUB_HUBC_INTPRIORITY_0 0x6014 +#define MSS_HUB_INTRMASK_0 0x6018 +#define MSS_HUB_COALESCER_ERR_INTMASK BIT(0) +#define MSS_HUB_SMMU_BYPASS_ALLOW_ERR_INTMASK BIT(1) +#define MSS_HUB_ILLEGAL_TBUGRP_ID_INTMASK BIT(2) +#define MSS_HUB_MSI_ERR_INTMASK BIT(3) +#define MSS_HUB_POISON_RSP_INTMASK BIT(4) +#define MSS_HUB_RESTRICTED_ACCESS_ERR_INTMASK BIT(5) +#define MSS_HUB_RESERVED_PA_ERR_INTMASK BIT(6) + +#define MSS_HUB_INTRPRIORITY_0 0x601c +#define MSS_HUB_SMMU_BYPASS_ALLOW_ERR_STATUS_0 0x6020 +#define MSS_HUB_MSI_ERR_STATUS_0 0x6024 +#define MSS_HUB_POISON_RSP_STATUS_0 0x6028 +#define MSS_HUB_COALESCE_ERR_STATUS_0 0x60e0 +#define MSS_HUB_COALESCE_ERR_ADR_HI_0 0x60e4 +#define MSS_HUB_COALESCE_ERR_ADR_0 0x60e8 +#define MSS_HUB_RESTRICTED_ACCESS_ERR_STATUS_0 0x638c +#define MSS_HUB_RESERVED_PA_ERR_STATUS_0 0x6390 +#define MSS_HUB_ILLEGAL_TBUGRP_ID_ERR_STATUS_0 0x63b0 + +/* Registers for MC Channel */ +#define MC_CH_INTSTATUS_0 0x82d4 +#define MC_CH_INTMASK_0 0x82d8 +#define WCAM_ERR_INTMASK BIT(19) + +#define MC_ERR_GENERALIZED_CARVEOUT_STATUS_1_0 0xbc74 + +/* Registers for MCF */ +#define MCF_COMMON_INTSTATUS0_0_0 0xce04 +#define MCF_INTSTATUS_0 0xce2c +#define MCF_INTMASK_0 0xce30 +#define MCF_INTPRIORITY_0 0xce34 + +/* Registers for SBS */ +#define MSS_SBS_INTSTATUS_0 0xec08 +#define MSS_SBS_INTMASK_0 0xec0c +#define MSS_SBS_FILL_FIFO_ISO_OVERFLOW_INTMASK BIT(0) +#define MSS_SBS_FILL_FIFO_SISO_OVERFLOW_INTMASK BIT(1) +#define MSS_SBS_FILL_FIFO_NISO_OVERFLOW_INTMASK BIT(2) + +/* Bit field of MC_ERR_ROUTE_SANITY_STATUS_0 register */ +#define MC_ERR_ROUTE_SANITY_RW BIT(12) +#define MC_ERR_ROUTE_SANITY_SEC BIT(13) + /* Bit field of MC_ERR_STATUS_0 register */ #define MC_ERR_STATUS_RW BIT(16) #define MC_ERR_STATUS_SECURITY BIT(17) @@ -70,12 +125,22 @@ #define MC_ERR_STATUS_WRITABLE BIT(26) #define MC_ERR_STATUS_READABLE BIT(27) =20 +#define MC_ERR_STATUS_GSC_ADR_HI_MASK 0xffff +#define MC_ERR_STATUS_GSC_ADR_HI_SHIFT 16 +#define MC_ERR_STATUS_RT_ADR_HI_SHIFT 15 + #define MC_ERR_STATUS_TYPE_SHIFT 28 #define MC_ERR_STATUS_TYPE_INVALID_SMMU_PAGE (0x6 << 28) #define MC_ERR_STATUS_TYPE_MASK (0x7 << 28) +#define MC_ERR_STATUS_RT_TYPE_MASK (0xf << 28) +#define MC_ERR_STATUS_RT_TYPE_SHIFT 28 =20 #define MC_ERR_STATUS_ADR_HI_SHIFT 20 -#define MC_ERR_STATUS_ADR_HI_MASK 0x3 + +#define ERR_GENERALIZED_APERTURE_ID_SHIFT 0 +#define ERR_GENERALIZED_APERTURE_ID_MASK 0x1F +#define ERR_GENERALIZED_CARVEOUT_APERTURE_ID_SHIFT 5 +#define ERR_GENERALIZED_CARVEOUT_APERTURE_ID_MASK 0x1F =20 #define MC_EMEM_ARB_CFG_CYCLES_PER_UPDATE(x) ((x) & 0x1ff) #define MC_EMEM_ARB_CFG_CYCLES_PER_UPDATE_MASK 0x1ff @@ -188,15 +253,22 @@ extern const struct tegra_mc_ops tegra30_mc_ops; =20 #if defined(CONFIG_ARCH_TEGRA_186_SOC) || \ defined(CONFIG_ARCH_TEGRA_194_SOC) || \ - defined(CONFIG_ARCH_TEGRA_234_SOC) || \ - defined(CONFIG_ARCH_TEGRA_264_SOC) + defined(CONFIG_ARCH_TEGRA_234_SOC) extern const struct tegra_mc_ops tegra186_mc_ops; #endif =20 +#if defined(CONFIG_ARCH_TEGRA_264_SOC) +extern const struct tegra_mc_ops tegra264_mc_ops; +#endif + irqreturn_t tegra30_mc_handle_irq(int irq, void *data); extern const irq_handler_t tegra30_mc_irq_handlers[]; -extern const char * const tegra_mc_status_names[32]; -extern const char * const tegra_mc_error_names[8]; +extern const char * const tegra20_mc_status_names[32]; +extern const char * const tegra20_mc_error_names[8]; +int tegra186_mc_probe(struct tegra_mc *mc); +int tegra186_mc_probe_device(struct tegra_mc *mc, struct device *dev); +int tegra186_mc_resume(struct tegra_mc *mc); +void tegra186_mc_remove(struct tegra_mc *mc); =20 /* * These IDs are for internal use of Tegra ICC drivers. The ID numbers are diff --git a/drivers/memory/tegra/tegra186.c b/drivers/memory/tegra/tegra18= 6.c index a3727fc383ac..f977a317d1e8 100644 --- a/drivers/memory/tegra/tegra186.c +++ b/drivers/memory/tegra/tegra186.c @@ -23,7 +23,7 @@ #define MC_SID_STREAMID_SECURITY_WRITE_ACCESS_DISABLED BIT(16) #define MC_SID_STREAMID_SECURITY_OVERRIDE BIT(8) =20 -static int tegra186_mc_probe(struct tegra_mc *mc) +int tegra186_mc_probe(struct tegra_mc *mc) { struct platform_device *pdev =3D to_platform_device(mc->dev); struct resource *res; @@ -76,7 +76,7 @@ static int tegra186_mc_probe(struct tegra_mc *mc) return 0; } =20 -static void tegra186_mc_remove(struct tegra_mc *mc) +void tegra186_mc_remove(struct tegra_mc *mc) { of_platform_depopulate(mc->dev); } @@ -124,7 +124,7 @@ static void tegra186_mc_client_sid_override(struct tegr= a_mc *mc, } #endif =20 -static int tegra186_mc_probe_device(struct tegra_mc *mc, struct device *de= v) +int tegra186_mc_probe_device(struct tegra_mc *mc, struct device *dev) { #if IS_ENABLED(CONFIG_IOMMU_API) struct of_phandle_args args; @@ -154,7 +154,7 @@ static int tegra186_mc_probe_device(struct tegra_mc *mc= , struct device *dev) return 0; } =20 -static int tegra186_mc_resume(struct tegra_mc *mc) +int tegra186_mc_resume(struct tegra_mc *mc) { #if IS_ENABLED(CONFIG_IOMMU_API) unsigned int i; @@ -916,5 +916,7 @@ const struct tegra_mc_soc tegra186_mc_soc =3D { .ch_intmask =3D 0x0000000f, .global_intstatus_channel_shift =3D 0, .mc_regs =3D &tegra20_mc_regs, + .mc_addr_hi_mask =3D 0x3, + .mc_err_status_type_mask =3D (0x7 << 28), }; #endif diff --git a/drivers/memory/tegra/tegra194.c b/drivers/memory/tegra/tegra19= 4.c index fade258c0ea7..66916bf4b7d2 100644 --- a/drivers/memory/tegra/tegra194.c +++ b/drivers/memory/tegra/tegra194.c @@ -1359,4 +1359,6 @@ const struct tegra_mc_soc tegra194_mc_soc =3D { .ch_intmask =3D 0x00000f00, .global_intstatus_channel_shift =3D 8, .mc_regs =3D &tegra20_mc_regs, + .mc_addr_hi_mask =3D 0x3, + .mc_err_status_type_mask =3D (0x7 << 28), }; diff --git a/drivers/memory/tegra/tegra20.c b/drivers/memory/tegra/tegra20.c index 485814a89037..8c142579ba15 100644 --- a/drivers/memory/tegra/tegra20.c +++ b/drivers/memory/tegra/tegra20.c @@ -700,7 +700,7 @@ static irqreturn_t tegra20_mc_handle_irq(int irq, void = *data) return IRQ_NONE; =20 for_each_set_bit(bit, &status, 32) { - const char *error =3D tegra_mc_status_names[bit]; + const char *error =3D tegra20_mc_status_names[bit]; const char *direction =3D "read", *secure =3D ""; const char *client, *desc; phys_addr_t addr; @@ -713,7 +713,7 @@ static irqreturn_t tegra20_mc_handle_irq(int irq, void = *data) value =3D mc_readl(mc, reg); =20 id =3D value & mc->soc->client_id_mask; - desc =3D tegra_mc_error_names[2]; + desc =3D tegra20_mc_error_names[2]; =20 if (value & BIT(31)) direction =3D "write"; @@ -724,7 +724,7 @@ static irqreturn_t tegra20_mc_handle_irq(int irq, void = *data) value =3D mc_readl(mc, reg); =20 id =3D (value >> 1) & mc->soc->client_id_mask; - desc =3D tegra_mc_error_names[2]; + desc =3D tegra20_mc_error_names[2]; =20 if (value & BIT(0)) direction =3D "write"; @@ -736,7 +736,7 @@ static irqreturn_t tegra20_mc_handle_irq(int irq, void = *data) =20 id =3D value & mc->soc->client_id_mask; type =3D (value & BIT(30)) ? 4 : 3; - desc =3D tegra_mc_error_names[type]; + desc =3D tegra20_mc_error_names[type]; secure =3D "secure "; =20 if (value & BIT(31)) @@ -784,4 +784,6 @@ const struct tegra_mc_soc tegra20_mc_soc =3D { .icc_ops =3D &tegra20_mc_icc_ops, .ops =3D &tegra20_mc_ops, .mc_regs =3D &tegra20_mc_regs, + .mc_addr_hi_mask =3D 0x3, + .mc_err_status_type_mask =3D (0x7 << 28), }; diff --git a/drivers/memory/tegra/tegra234.c b/drivers/memory/tegra/tegra23= 4.c index 23276f622aab..1f5a5e13e4ab 100644 --- a/drivers/memory/tegra/tegra234.c +++ b/drivers/memory/tegra/tegra234.c @@ -1153,4 +1153,6 @@ const struct tegra_mc_soc tegra234_mc_soc =3D { */ .num_carveouts =3D 32, .mc_regs =3D &tegra20_mc_regs, + .mc_addr_hi_mask =3D 0x3, + .mc_err_status_type_mask =3D (0x7 << 28), }; diff --git a/drivers/memory/tegra/tegra264.c b/drivers/memory/tegra/tegra26= 4.c index 5203e6c11372..df77a18a5835 100644 --- a/drivers/memory/tegra/tegra264.c +++ b/drivers/memory/tegra/tegra264.c @@ -188,6 +188,45 @@ static const struct tegra_mc_client tegra264_mc_client= s[] =3D { }, }; =20 +static const char *const tegra264_mc_status_names[32] =3D { + [6] =3D "EMEM address decode error", + [8] =3D "Security violation", + [12] =3D "VPR violation", + [13] =3D "Secure carveout violation", + [16] =3D "MTS carveout violation", + [17] =3D "Generalized carveout violation", + [20] =3D "Route Sanity error", + [21] =3D "GIC_MSI error", +}; + +static const char *const tegra_hub_status_names[32] =3D { + [0] =3D "coalescer error", + [1] =3D "SMMU BYPASS ALLOW error", + [2] =3D "Illegal tbugrp_id error", + [3] =3D "Malformed MSI request error", + [4] =3D "Read response with poison bit error", + [5] =3D "Restricted access violation error", + [6] =3D "Reserved PA error", +}; + +static const char *const tegra264_mc_error_names[4] =3D { + [1] =3D "EMEM decode error", + [2] =3D "TrustZone violation", + [3] =3D "Carveout violation", +}; + +static const char *const tegra_rt_error_names[16] =3D { + [1] =3D "DECERR_PARTIAL_POPULATED", + [2] =3D "DECERR_SMMU_BYPASS", + [3] =3D "DECERR_INVALID_MMIO", + [4] =3D "DECERR_INVALID_GIC_MSI", + [5] =3D "DECERR_ATOMIC_SYSRAM", + [9] =3D "DECERR_REMOTE_REQ_PRE_BOOT", + [10] =3D "DECERR_ISO_OVER_C2C", + [11] =3D "DECERR_UNSUPPORTED_SBS_OPCODE", + [12] =3D "DECERR_SBS_REQ_OVER_SISO_LL", +}; + /* * tegra264_mc_icc_set() - Pass MC client info to the BPMP-FW * @src: ICC node for Memory Controller's (MC) Client @@ -283,6 +322,334 @@ static int tegra264_mc_icc_get_init_bw(struct icc_nod= e *node, u32 *avg, u32 *pea return 0; } =20 +static void mcf_log_fault(struct tegra_mc *mc, u32 channel, unsigned long = mcf_ch_intstatus) +{ + unsigned int bit; + + for_each_set_bit(bit, &mcf_ch_intstatus, 32) { + const char *error =3D tegra264_mc_status_names[bit] ?: "unknown"; + u32 intmask =3D BIT(bit); + u32 status_reg, status1_reg =3D 0, addr_reg, addr_hi_reg =3D 0; + u32 addr_val, value, client_id, i, addr_hi_shift =3D 0, addr_hi_mask =3D= 0, status1; + const char *direction, *secure; + const char *client =3D "unknown", *desc =3D "NA"; + phys_addr_t addr =3D 0; + bool is_gsc =3D false, err_type_valid =3D false, err_rt_type_valid =3D f= alse; + u8 type; + u32 mc_rw_bit =3D MC_ERR_STATUS_RW, mc_sec_bit =3D MC_ERR_STATUS_SECURIT= Y; + + switch (intmask) { + case MC_INT_DECERR_EMEM: + status_reg =3D mc->soc->mc_regs->mc_err_status; + addr_reg =3D mc->soc->mc_regs->mc_err_add; + addr_hi_reg =3D mc->soc->mc_regs->mc_err_add_hi; + err_type_valid =3D true; + break; + + case MC_INT_SECURITY_VIOLATION: + status_reg =3D mc->soc->mc_regs->mc_err_status; + addr_reg =3D mc->soc->mc_regs->mc_err_add; + addr_hi_reg =3D mc->soc->mc_regs->mc_err_add_hi; + err_type_valid =3D true; + break; + + case MC_INT_DECERR_VPR: + status_reg =3D mc->soc->mc_regs->mc_err_vpr_status; + addr_reg =3D mc->soc->mc_regs->mc_err_vpr_add; + addr_hi_shift =3D MC_ERR_STATUS_ADR_HI_SHIFT; + addr_hi_mask =3D mc->soc->mc_addr_hi_mask; + break; + + case MC_INT_SECERR_SEC: + status_reg =3D mc->soc->mc_regs->mc_err_sec_status; + addr_reg =3D mc->soc->mc_regs->mc_err_sec_add; + addr_hi_shift =3D MC_ERR_STATUS_ADR_HI_SHIFT; + addr_hi_mask =3D mc->soc->mc_addr_hi_mask; + break; + + case MC_INT_DECERR_MTS: + status_reg =3D mc->soc->mc_regs->mc_err_mts_status; + addr_reg =3D mc->soc->mc_regs->mc_err_mts_add; + addr_hi_shift =3D MC_ERR_STATUS_ADR_HI_SHIFT; + addr_hi_mask =3D mc->soc->mc_addr_hi_mask; + break; + + case MC_INT_DECERR_GENERALIZED_CARVEOUT: + status_reg =3D mc->soc->mc_regs->mc_err_gen_co_status; + status1_reg =3D MC_ERR_GENERALIZED_CARVEOUT_STATUS_1_0; + addr_reg =3D mc->soc->mc_regs->mc_err_gen_co_add; + addr_hi_shift =3D MC_ERR_STATUS_GSC_ADR_HI_SHIFT; + addr_hi_mask =3D MC_ERR_STATUS_GSC_ADR_HI_MASK; + is_gsc =3D true; + break; + + case MC_INT_DECERR_ROUTE_SANITY: + status_reg =3D mc->soc->mc_regs->mc_err_route_status; + addr_reg =3D mc->soc->mc_regs->mc_err_route_add; + addr_hi_shift =3D MC_ERR_STATUS_RT_ADR_HI_SHIFT; + addr_hi_mask =3D mc->soc->mc_addr_hi_mask; + mc_sec_bit =3D MC_ERR_ROUTE_SANITY_SEC; + mc_rw_bit =3D MC_ERR_ROUTE_SANITY_RW; + err_rt_type_valid =3D true; + break; + + case MC_INT_DECERR_ROUTE_SANITY_GIC_MSI: + status_reg =3D mc->soc->mc_regs->mc_err_route_status; + addr_reg =3D mc->soc->mc_regs->mc_err_route_add; + addr_hi_shift =3D MC_ERR_STATUS_RT_ADR_HI_SHIFT; + addr_hi_mask =3D mc->soc->mc_addr_hi_mask; + mc_sec_bit =3D MC_ERR_ROUTE_SANITY_SEC; + mc_rw_bit =3D MC_ERR_ROUTE_SANITY_RW; + err_rt_type_valid =3D true; + break; + + default: + dev_err_ratelimited(mc->dev, "Incorrect MC interrupt mask\n"); + break; + } + + value =3D mc_ch_readl(mc, channel, status_reg); + if (addr_hi_reg) { + addr =3D mc_ch_readl(mc, channel, addr_hi_reg); + } else { + if (!is_gsc) { + addr =3D ((value >> addr_hi_shift) & addr_hi_mask); + } else { + status1 =3D mc_ch_readl(mc, channel, status1_reg); + addr =3D ((status1 >> addr_hi_shift) & addr_hi_mask); + } + } + + addr <<=3D 32; + addr_val =3D mc_ch_readl(mc, channel, addr_reg); + addr |=3D addr_val; + + if (value & mc_rw_bit) + direction =3D "write"; + else + direction =3D "read"; + + if (value & mc_sec_bit) + secure =3D "secure"; + else + secure =3D "non-secure"; + + client_id =3D value & mc->soc->client_id_mask; + for (i =3D 0; i < mc->soc->num_clients; i++) { + if (mc->soc->clients[i].id =3D=3D client_id) { + client =3D mc->soc->clients[i].name; + break; + } + } + + if (err_type_valid) { + type =3D (value & mc->soc->mc_err_status_type_mask) >> + MC_ERR_STATUS_TYPE_SHIFT; + desc =3D tegra264_mc_error_names[type]; + } else if (err_rt_type_valid) { + type =3D (value & MC_ERR_STATUS_RT_TYPE_MASK) >> + MC_ERR_STATUS_RT_TYPE_SHIFT; + desc =3D tegra_rt_error_names[type]; + } + + dev_err_ratelimited(mc->dev, "%s: %s %s @%pa: %s (%s)\n", + client, secure, direction, &addr, error, desc); + if (is_gsc) { + dev_err_ratelimited(mc->dev, "gsc_apr_id=3D%u gsc_co_apr_id=3D%u\n", + ((status1 >> ERR_GENERALIZED_APERTURE_ID_SHIFT) + & ERR_GENERALIZED_APERTURE_ID_MASK), + ((status1 >> ERR_GENERALIZED_CARVEOUT_APERTURE_ID_SHIFT) + & ERR_GENERALIZED_CARVEOUT_APERTURE_ID_MASK)); + } + } + + /* clear interrupts */ + mc_ch_writel(mc, channel, mcf_ch_intstatus, MCF_INTSTATUS_0); +} + +static irqreturn_t handle_mcf_irq(int irq, void *data) +{ + struct tegra_mc *mc =3D data; + unsigned long mcf_common_intstat, mcf_intstatus; + unsigned int slice; + + /* Read MCF_COMMON_INTSTATUS0_0_0 from MCB block */ + mcf_common_intstat =3D mc_ch_readl(mc, MC_BROADCAST_CHANNEL, MCF_COMMON_I= NTSTATUS0_0_0); + if (mcf_common_intstat =3D=3D 0) { + dev_err(mc->dev, "No interrupt in MCF\n"); + return IRQ_NONE; + } + + for_each_set_bit(slice, &mcf_common_intstat, 32) { + /* Find out the slice number on which interrupt occurred */ + if (slice > 4) { + dev_err(mc->dev, "Invalid value in registeer MCF_COMMON_INTSTATUS0_0_0\= n"); + return IRQ_NONE; + } + + mcf_intstatus =3D mc_ch_readl(mc, slice, MCF_INTSTATUS_0); + if (mcf_intstatus !=3D 0) + mcf_log_fault(mc, slice, mcf_intstatus); + } + + return IRQ_HANDLED; +} + +static void hub_log_fault(struct tegra_mc *mc, u32 hub, unsigned long hub_= intstat) +{ + unsigned int bit; + + for_each_set_bit(bit, &hub_intstat, 32) { + const char *error =3D tegra_hub_status_names[bit] ?: "unknown"; + u32 intmask =3D BIT(bit), client_id; + const char *client =3D "unknown"; + u32 status_reg, addr_reg =3D 0, addr_hi_reg =3D 0; + u32 value, addr_val, i; + phys_addr_t addr =3D 0; + + switch (intmask) { + case MSS_HUB_COALESCER_ERR_INTMASK: + status_reg =3D MSS_HUB_COALESCE_ERR_STATUS_0; + addr_reg =3D MSS_HUB_COALESCE_ERR_ADR_0; + addr_hi_reg =3D MSS_HUB_COALESCE_ERR_ADR_HI_0; + break; + + case MSS_HUB_SMMU_BYPASS_ALLOW_ERR_INTMASK: + status_reg =3D MSS_HUB_SMMU_BYPASS_ALLOW_ERR_STATUS_0; + break; + + case MSS_HUB_ILLEGAL_TBUGRP_ID_INTMASK: + status_reg =3D MSS_HUB_ILLEGAL_TBUGRP_ID_ERR_STATUS_0; + break; + + case MSS_HUB_MSI_ERR_INTMASK: + status_reg =3D MSS_HUB_MSI_ERR_STATUS_0; + break; + + case MSS_HUB_POISON_RSP_INTMASK: + status_reg =3D MSS_HUB_POISON_RSP_STATUS_0; + break; + + case MSS_HUB_RESTRICTED_ACCESS_ERR_INTMASK: + status_reg =3D MSS_HUB_RESTRICTED_ACCESS_ERR_STATUS_0; + break; + + case MSS_HUB_RESERVED_PA_ERR_INTMASK: + status_reg =3D MSS_HUB_RESERVED_PA_ERR_STATUS_0; + break; + + default: + dev_err_ratelimited(mc->dev, "Incorrect HUB interrupt mask\n"); + return; + } + + value =3D mc_ch_readl(mc, hub, status_reg); + if (addr_reg) { + addr =3D mc_ch_readl(mc, hub, addr_hi_reg); + addr <<=3D 32; + addr_val =3D mc_ch_readl(mc, hub, addr_reg); + addr |=3D addr_val; + } + + client_id =3D value & mc->soc->client_id_mask; + for (i =3D 0; i < mc->soc->num_clients; i++) { + if (mc->soc->clients[i].id =3D=3D client_id) { + client =3D mc->soc->clients[i].name; + break; + } + } + + dev_err_ratelimited(mc->dev, "%s: @%pa: %s status:%u\n", + client, &addr, error, value); + } + + /* clear interrupts */ + mc_ch_writel(mc, hub, hub_intstat, MSS_HUB_INTRSTATUS_0); +} + +static irqreturn_t handle_hub_irq(int irq, void *data) +{ + struct tegra_mc *mc =3D data; + unsigned long hub_global_intstat, hub_intstat, hub_interrupted =3D 0; + unsigned int hub_gobal_mask =3D 0x7F00, hub_gobal_shift =3D 8, hub; + + /* Read MSS_HUB_GLOBAL_INTSTATUS_0 from MCB block */ + hub_global_intstat =3D mc_ch_readl(mc, MC_BROADCAST_CHANNEL, MSS_HUB_GLOB= AL_INTSTATUS_0); + if (hub_global_intstat =3D=3D 0) { + dev_err(mc->dev, "No interrupt in HUB/HUBC\n"); + return IRQ_NONE; + } + + /* Handle interrupt from hubc */ + if (hub_global_intstat & MSS_HUBC_INTR) { + /* Read MSS_HUB_HUBC_INTSTATUS_0 from block MCB */ + hub_intstat =3D mc_ch_readl(mc, MC_BROADCAST_CHANNEL, MSS_HUB_HUBC_INTST= ATUS_0); + if (hub_intstat !=3D 0) { + dev_err_ratelimited(mc->dev, "Scrubber operation status:%lu\n", + hub_intstat); + /* Clear hubc interrupt */ + mc_ch_writel(mc, MC_BROADCAST_CHANNEL, hub_intstat, + MSS_HUB_HUBC_INTSTATUS_0); + } + } + + hub_interrupted =3D (hub_global_intstat & hub_gobal_mask) >> hub_gobal_sh= ift; + /* Handle interrupt from hub */ + for_each_set_bit(hub, &hub_interrupted, 32) { + /* Read MSS_HUB_INTRSTATUS_0 from block MCi */ + hub_intstat =3D mc_ch_readl(mc, hub, MSS_HUB_INTRSTATUS_0); + if (hub_intstat !=3D 0) + hub_log_fault(mc, hub, hub_intstat); + } + + /* Clear global interrupt status register */ + mc_ch_writel(mc, MC_BROADCAST_CHANNEL, hub_global_intstat, MSS_HUB_GLOBAL= _INTSTATUS_0); + return IRQ_HANDLED; +} + +static irqreturn_t handle_generic_irq(struct tegra_mc *mc, unsigned long i= ntstat_reg) +{ + unsigned long intstat; + unsigned int i; + + /* Iterate over all MC blocks to read INTSTATUS */ + for (i =3D 0; i < mc->num_channels; i++) { + intstat =3D mc_ch_readl(mc, i, intstat_reg); + if (intstat) { + dev_err_ratelimited(mc->dev, "channel:%i status:%lu\n", i, intstat); + /* Clear interrupt */ + mc_ch_writel(mc, i, intstat, intstat_reg); + } + } + + return IRQ_HANDLED; +} + +static irqreturn_t handle_sbs_irq(int irq, void *data) +{ + return handle_generic_irq((struct tegra_mc *)data, MSS_SBS_INTSTATUS_0); +} + +static irqreturn_t handle_channel_irq(int irq, void *data) +{ + return handle_generic_irq((struct tegra_mc *)data, MC_CH_INTSTATUS_0); +} + +const irq_handler_t tegra264_mc_irq_handlers[8] =3D { + handle_mcf_irq, handle_hub_irq, handle_hub_irq, + handle_hub_irq, handle_hub_irq, handle_hub_irq, + handle_sbs_irq, handle_channel_irq +}; + +const struct tegra_mc_ops tegra264_mc_ops =3D { + .probe =3D tegra186_mc_probe, + .remove =3D tegra186_mc_remove, + .probe_device =3D tegra186_mc_probe_device, + .resume =3D tegra186_mc_resume, + .handle_irq =3D tegra264_mc_irq_handlers, + .num_interrupts =3D ARRAY_SIZE(tegra264_mc_irq_handlers), +}; + static const struct tegra_mc_icc_ops tegra264_mc_icc_ops =3D { .xlate =3D tegra_mc_icc_xlate, .aggregate =3D tegra264_mc_icc_aggregate, @@ -290,18 +657,31 @@ static const struct tegra_mc_icc_ops tegra264_mc_icc_= ops =3D { .set =3D tegra264_mc_icc_set, }; =20 +static const struct tegra_mc_regs tegra264_mc_regs =3D { + .mc_cfg_channel_enable =3D 0x8870, + .mc_err_status =3D 0xbc00, + .mc_err_add =3D 0xbc04, + .mc_err_add_hi =3D 0xbc08, + .mc_err_vpr_status =3D 0xbc20, + .mc_err_vpr_add =3D 0xbc24, + .mc_err_sec_status =3D 0xbc3c, + .mc_err_sec_add =3D 0xbc40, + .mc_err_mts_status =3D 0xbc5c, + .mc_err_mts_add =3D 0xbc60, + .mc_err_gen_co_status =3D 0xbc78, + .mc_err_gen_co_add =3D 0xbc7c, + .mc_err_route_status =3D 0xbc64, + .mc_err_route_add =3D 0xbc68, +}; + const struct tegra_mc_soc tegra264_mc_soc =3D { .num_clients =3D ARRAY_SIZE(tegra264_mc_clients), .clients =3D tegra264_mc_clients, .num_address_bits =3D 40, .num_channels =3D 16, .client_id_mask =3D 0x1ff, - .intmask =3D MC_INT_DECERR_ROUTE_SANITY | - MC_INT_DECERR_GENERALIZED_CARVEOUT | MC_INT_DECERR_MTS | - MC_INT_SECERR_SEC | MC_INT_DECERR_VPR | - MC_INT_SECURITY_VIOLATION | MC_INT_DECERR_EMEM, .has_addr_hi_reg =3D true, - .ops =3D &tegra186_mc_ops, + .ops =3D &tegra264_mc_ops, .icc_ops =3D &tegra264_mc_icc_ops, .ch_intmask =3D 0x0000ff00, .global_intstatus_channel_shift =3D 8, @@ -310,4 +690,21 @@ const struct tegra_mc_soc tegra264_mc_soc =3D { * supported. */ .num_carveouts =3D 32, + .mc_regs =3D &tegra264_mc_regs, + .mc_addr_hi_mask =3D 0xff, + .mc_err_status_type_mask =3D (0x3 << 28), + .mcf_intmask =3D MC_INT_DECERR_ROUTE_SANITY_GIC_MSI | + MC_INT_DECERR_ROUTE_SANITY | + MC_INT_DECERR_GENERALIZED_CARVEOUT | MC_INT_DECERR_MTS | + MC_INT_SECERR_SEC | MC_INT_DECERR_VPR | + MC_INT_SECURITY_VIOLATION | MC_INT_DECERR_EMEM, + .hub_intmask =3D MSS_HUB_COALESCER_ERR_INTMASK | MSS_HUB_SMMU_BYPASS_ALLO= W_ERR_INTMASK | + MSS_HUB_ILLEGAL_TBUGRP_ID_INTMASK | MSS_HUB_MSI_ERR_INTMASK | + MSS_HUB_POISON_RSP_INTMASK | MSS_HUB_RESTRICTED_ACCESS_ERR_INTMASK | + MSS_HUB_RESERVED_PA_ERR_INTMASK, + .hubc_intmask =3D MSS_HUB_HUBC_SCRUB_DONE_INTMASK, + .sbs_intmask =3D MSS_SBS_FILL_FIFO_ISO_OVERFLOW_INTMASK | + MSS_SBS_FILL_FIFO_SISO_OVERFLOW_INTMASK | + MSS_SBS_FILL_FIFO_NISO_OVERFLOW_INTMASK, + .mc_ch_intmask =3D WCAM_ERR_INTMASK, }; diff --git a/drivers/memory/tegra/tegra30.c b/drivers/memory/tegra/tegra30.c index f22febcbee59..bae473527a57 100644 --- a/drivers/memory/tegra/tegra30.c +++ b/drivers/memory/tegra/tegra30.c @@ -1401,4 +1401,6 @@ const struct tegra_mc_soc tegra30_mc_soc =3D { .icc_ops =3D &tegra30_mc_icc_ops, .ops =3D &tegra30_mc_ops, .mc_regs =3D &tegra20_mc_regs, + .mc_addr_hi_mask =3D 0x3, + .mc_err_status_type_mask =3D (0x7 << 28), }; diff --git a/include/soc/tegra/mc.h b/include/soc/tegra/mc.h index 4a2cadbc0084..61943a3e6249 100644 --- a/include/soc/tegra/mc.h +++ b/include/soc/tegra/mc.h @@ -216,6 +216,13 @@ struct tegra_mc_soc { const struct tegra_mc_icc_ops *icc_ops; const struct tegra_mc_ops *ops; const struct tegra_mc_regs *mc_regs; + unsigned int mc_addr_hi_mask; + unsigned int mc_err_status_type_mask; + u32 mcf_intmask; + u32 hub_intmask; + u32 hubc_intmask; + u32 sbs_intmask; + u32 mc_ch_intmask; }; =20 struct tegra_mc { --=20 2.17.1