From nobody Fri Oct 3 08:48:14 2025 Received: from mail-lf1-f48.google.com (mail-lf1-f48.google.com [209.85.167.48]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id C420F20C029; Thu, 4 Sep 2025 00:22:38 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.167.48 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1756945360; cv=none; b=s9nfv5IIHSvRjbMjIOlM/a0BXxnq/VG9/T9hkyvkt3QJTSC4QKs/lBVV9ovSyB564PTmFRMnYwqt9sgyZicc4qvyhtJodWN0yTk9b7aqnLZyLQMD1JNKVFecvUK64pSmCr1UI7JspfUfSL9C7KJEpPGbrLZ67zaAyUNQWbKWAbs= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1756945360; c=relaxed/simple; bh=j1iA+F8l6exS4tHUmf1t6OuoFhoXBGn5tYn3vihXrxI=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version; b=KAHueE/SlnD89F/vNTEhQHCXKViuhjlSQBPkz31p3B6IYmaPwVuItV+NXPaPY/GU5Tt56AU3EzP0PRpWvnAWGRAUldHzoyBLn00hNZP1i4nLJBxogEXQ42guX/8WLwqvUvkyC4IPZsjcTGoqv7aR/eRcwlOplTGNiwa3AR88PmY= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=cxzXpSFN; arc=none smtp.client-ip=209.85.167.48 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="cxzXpSFN" Received: by mail-lf1-f48.google.com with SMTP id 2adb3069b0e04-55f7cd8ec2cso528646e87.2; Wed, 03 Sep 2025 17:22:38 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1756945357; x=1757550157; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=Hs54R+cY2eDa4UXL+XlzVwDcfi5itAVEtYS9rV/3eBg=; b=cxzXpSFNcOx1i9J0afDZ6YYI7aOcGR0DiCinDzocvr0EuevY4CAslg3+z/GbvyFKF6 +dsVVLgTyXGsZM4RIn+uMWobcvBGM745SNAa8ZeMMb3sQ9pCi/2v3LDrkuYpAeynEP1/ HOed5PEFsS3Yr8PuUAatq55TDxcPJMJv2V+ZDPl2vzJ14a34TzGJhsfZ+rY/PQRjNeri oHJJcXXZOuonpdX4oZlEWe3CXYhLfVgTAIOZ6RkDc7fBJmBiMEBc3FfkEhYGFubwXLZA QpHryCLg8zEQGKD6Yy1EsrRICX4qZIbGmasvYZtohHvqEOaEDOviMZhPkMiMVNOaxq9V RtyQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1756945357; x=1757550157; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=Hs54R+cY2eDa4UXL+XlzVwDcfi5itAVEtYS9rV/3eBg=; b=tAahUu/EpQjcOScI4zQDBaB9x9u7yReL8O1A9JG6KzYIzrxyezM7srAVESDGC58yhX DS+OV3CBSPdfLV8PqjamEgFmJRnBvCezU6cqo6+TLznJ6r2eoxNZ4KIb/nZfwnvjJvqR 4UloVo41Yzh4dF/4n32s70K4TKwlixZqF/DInfEnHOnIHQCwOsz8mKVbfKIapI+EcBaL m27vfHyeOpcggTNvlDqZRWa41PkV+jjbqzC/ZNYaCKrx+GIx7MNWc8VHHXET2VnImvSD 3UjkjlOSBMr6hoNxq85eBvcohehy/BvZWz471oLgZG6hzSRQ0K19yLrmZ6RAem3AQ2o+ dCng== X-Forwarded-Encrypted: i=1; AJvYcCUt8rp5K2xEBNNi66l0iyDdAm/FmMQqAuUGx4br93z4FnI83idUJzhXXfNP6D4p09ZMg6WLZ3e/ojLk@vger.kernel.org, AJvYcCVFZh9LtARA+/1sZ96OJIad4G5/6BWgv/cwINugPVGe/TlIAZljPA6YbOfT1mvLygnkfMs+qWBqKcOoxjtG@vger.kernel.org X-Gm-Message-State: AOJu0YzqmuII6T2uUuLy2CSVXswU9/rLTbo7Vr4PIRKcL43EkY2B2PFq cm3odLHdsvMa3BAfG7k9EKH2Ys4Pe7PGMQCccbn4gOeHCoEfhNGT8Gk5 X-Gm-Gg: ASbGncuEHQK90QpTUzHdf+sHrIz0neGVXdifP9n3waolevFElFLjOsb3ZsTZQr7Z5xQ WsjuhweS8UNjvzSr9lmxHUgFwjhhprxuVNfW7aPJF68dJhrwtaTsdQfgz7Xe8WqYeT2jYF+oePQ mEMLmcUqMI30rVUp5iMMbbzGPRTSX10mKBIZ05Q8bYtEx1mOJWc/BpDjSCUn00yfcljCtBCjk30 gMBbZcOSBfrFACH0mXTm+2DYENoA53pAcD2MF1I+uOZRU5TbXkAmM2JBtNdxdeZLBwXQmSZSZHg kFSfkDSPGga1rszocvIPVpLT7nT/rvN04AhRKjxGBSBVHxMSlIDcmGJteeLdJruu/BUM9l49uni SQdodgkytcbiOyDhmUOiRqzbgk/e9MHNi2f6LmRF5PUtdNXOEHgkoxg== X-Google-Smtp-Source: AGHT+IFX7Odr7JCq2UutFIWxBTRcw3JXG/BZmk3QFMKKgrt7rx/RJnwIPcQeJKxi1AZEayCAXLZBKw== X-Received: by 2002:a05:6512:2513:b0:55f:6a72:5679 with SMTP id 2adb3069b0e04-55f70906104mr5009627e87.34.1756945356768; Wed, 03 Sep 2025 17:22:36 -0700 (PDT) Received: from vovchkir.localdomain ([95.161.221.106]) by smtp.googlemail.com with ESMTPSA id 2adb3069b0e04-5608ab8e95bsm821613e87.34.2025.09.03.17.22.35 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 03 Sep 2025 17:22:36 -0700 (PDT) From: Vladimir Yakovlev To: Neil Armstrong , Jessica Zhang , Maarten Lankhorst , Maxime Ripard , Thomas Zimmermann , David Airlie , Simona Vetter , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Cong Yang , dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Cc: vovchkir@gmail.com Subject: [PATCH 2/2] drm/panel: himax-hx83102: add panel starry xr109ia2t Date: Thu, 4 Sep 2025 03:22:32 +0300 Message-Id: <20250904002232.322218-3-vovchkir@gmail.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250904002232.322218-1-vovchkir@gmail.com> References: <20250904002232.322218-1-vovchkir@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" The STARRY XR109AI2T is a 10.95" 1200x2000 (WUXGA+) TFT LCD panel with himax-hx83102 controller. Hence, we add a new compatible with panel specific config. Signed-off-by: Vladimir Yakovlev --- drivers/gpu/drm/panel/panel-himax-hx83102.c | 193 ++++++++++++++++++++ 1 file changed, 193 insertions(+) diff --git a/drivers/gpu/drm/panel/panel-himax-hx83102.c b/drivers/gpu/drm/= panel/panel-himax-hx83102.c index 2aad315aec5a..a10fb9973150 100644 --- a/drivers/gpu/drm/panel/panel-himax-hx83102.c +++ b/drivers/gpu/drm/panel/panel-himax-hx83102.c @@ -23,6 +23,7 @@ /* Manufacturer specific DSI commands */ #define HX83102_SETPOWER 0xb1 #define HX83102_SETDISP 0xb2 +#define HX83102_SETRGBIF 0xb3 #define HX83102_SETCYC 0xb4 #define HX83102_UNKNOWN_B6 0xb6 #define HX83102_UNKNOWN_B8 0xb8 @@ -33,6 +34,7 @@ #define HX83102_UNKNOWN_BE 0xbe #define HX83102_SETPTBA 0xbf #define HX83102_SETSTBA 0xc0 +#define HX83102_SETDGCLUT 0xc1 #define HX83102_SETTCON 0xc7 #define HX83102_SETRAMDMY 0xc8 #define HX83102_SETPWM 0xc9 @@ -701,6 +703,172 @@ static int starry_2082109qfh040022_50e_init(struct hx= 83102 *ctx) return dsi_ctx.accum_err; } =20 +static int starry_himax83102_xr109_init(struct hx83102 *ctx) +{ + struct mipi_dsi_multi_context dsi_ctx =3D { .dsi =3D ctx->dsi }; + + msleep(60); + + hx83102_enable_extended_cmds(&dsi_ctx, true); + + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPOWER, 0x2C, 0xB1, + 0xB1, 0x2D, 0xED, 0x32, 0xD7, 0x43, 0x36, + 0x36, 0x36, 0x36); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xD9); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPOWER, 0x78, 0x33); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3F); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETDISP, 0x00, 0x47, + 0xB0, 0xD0, 0x00, 0x12, 0x72, 0x3C, 0x9B, + 0x22, 0x02, 0x02, 0x00, 0x88, 0xF0); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETRGBIF, 0x11); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCYC, 0x6A, 0x6A, + 0x6A, 0x6A, 0x6A, 0x6A, 0x6A, 0x4D, 0x6A, + 0x4D, 0x01, 0x95); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_B6, 0x40); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETVDC, 0x1B, 0x04); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xCD); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETMIPI, 0x84); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3F); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_BE, 0x20); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPTBA, 0xFC, 0xC4); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSTBA, 0x32, 0x32, + 0x22, 0x11, 0x33, 0xA0, 0x61, 0x08, 0xF5, + 0x03); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETDGCLUT, 0x01); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xCC); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETTCON, 0x80); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3F); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xC6); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETRAMDMY, 0x97); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3F); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPWM, 0x00, 0x1E, + 0x30, 0xD4, 0x01); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCLOCK, 0x08, 0x13, + 0x07, 0x00, 0x0E, 0xA1); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPANEL, 0x02, 0x03, + 0x44); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xC4); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCASCADE, 0x03); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3F); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPCTRL, 0x37, 0x06, + 0x00, 0x02, 0x04, 0x0C, 0xFF); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_D2, 0x1F, 0x11, + 0x1F); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP0, 0x06, 0x00, + 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, + 0x6B, 0x03, 0xAA, 0xAB, 0x0E, 0x0E, 0x03, + 0x03, 0x98, 0x10, 0x08, 0x00, 0x08, 0x32, + 0x17, 0xDE, 0x07, 0xDE, 0x32, 0x17, 0xE2, + 0x07, 0xE2, 0x00, 0x00); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP1, 0x18, 0x18, + 0x18, 0x18, 0x18, 0x18, 0x48, 0x48, 0x18, + 0x18, 0x18, 0x18, 0x22, 0x23, 0x1F, 0x1F, + 0x1E, 0x1E, 0x24, 0x25, 0x26, 0x27, 0x28, + 0x29, 0x2A, 0x2B, 0x00, 0x01, 0x02, 0x03, + 0x04, 0x05, 0x06, 0x07, 0x08, 0x09, 0x0A, + 0x0B, 0x20, 0x21, 0x18, 0x18, 0x18, 0x18); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP3, 0x00, 0xAA, + 0xAA, 0xAA, 0xAA, 0x00, 0x00, 0xAA, 0xAA, + 0xAA, 0xAA, 0x00, 0x00, 0xAA, 0xEA, 0xAA, + 0xAA, 0x00, 0x00, 0xAA, 0xEA, 0xAA, 0xAA, + 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, + 0x00, 0x00, 0x00, 0x00, 0x00, 0x00); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGMA, 0x00, 0x02, + 0x08, 0x0D, 0x12, 0x18, 0x2C, 0x32, 0x38, + 0x34, 0x4F, 0x56, 0x5E, 0x70, 0x72, 0x7E, + 0x89, 0x9E, 0x9F, 0x50, 0x59, 0x62, 0x68, + 0x00, 0x02, 0x08, 0x0D, 0x12, 0x18, 0x2C, + 0x32, 0x38, 0x34, 0x4F, 0x56, 0x5E, 0x70, + 0x72, 0x7E, 0x89, 0x9E, 0x9F, 0x50, 0x59, + 0x65, 0x74); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETTP1, 0x08, 0x10, + 0x10, 0x1B, 0x22, 0x95, 0x01, 0x5C, 0x97, + 0x14, 0x14, 0x00, 0x00, 0x00, 0x00, 0x12, + 0x05, 0x02, 0x02, 0x10, 0x33, 0x02, 0x04, + 0x18, 0x01); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x01); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETPOWER, 0x01, 0xBF, + 0x11); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETDGCLUT, 0x00, 0x04, + 0x08, 0x0C, 0x10, 0x14, 0x18, 0x1C, 0x20, + 0x24, 0x28, 0x2D, 0x30, 0x35, 0x39, 0x3D, + 0x41, 0x46, 0x4A, 0x4E, 0x56, 0x5D, 0x65, + 0x6E, 0x76, 0x7E, 0x86, 0x8D, 0x96, 0x9E, + 0xA5, 0xAD, 0xB6, 0xBE, 0xC6, 0xCF, 0xD6, + 0xDE, 0xE6, 0xED, 0xF5, 0xF9, 0xFA, 0xFC, + 0xFE, 0xFF, 0x19, 0xA6, 0xBC, 0xDF, 0xC0, + 0x7D, 0x97, 0x2E, 0x24, 0xB6, 0x4D, 0x00); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCLOCK, 0x86); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_UNKNOWN_D2, 0x3C); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xC5); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP0, 0x00, 0x00, + 0x00, 0x80, 0x80, 0x0C, 0xA1); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3F); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP3, 0x00, 0xFF, + 0xFF, 0xFF, 0xFF, 0x00, 0x00, 0xFF, 0xFF, + 0xFF, 0xFF); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETTP1, 0x02, 0x00, + 0x3E, 0x01, 0x83, 0x0F, 0x7E, 0x10, 0xA0, + 0x00, 0x00); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x02); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETDGCLUT, 0x00, 0x04, + 0x08, 0x0C, 0x10, 0x14, 0x18, 0x1C, 0x20, + 0x24, 0x28, 0x2C, 0x30, 0x34, 0x39, 0x3D, + 0x41, 0x45, 0x49, 0x4D, 0x55, 0x5C, 0x64, + 0x6C, 0x75, 0x7C, 0x84, 0x8C, 0x94, 0x9C, + 0xA4, 0xAB, 0xB4, 0xBC, 0xC4, 0xCD, 0xD4, + 0xDD, 0xE5, 0xEC, 0xF4, 0xF8, 0xFA, 0xFC, + 0xFE, 0xFF, 0x19, 0x95, 0x6B, 0x70, 0x15, + 0x7B, 0x3D, 0xA6, 0x28, 0xC2, 0x94, 0x00); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xCC); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP0, 0x02, 0x1D, + 0xE0, 0x11, 0x70); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3F); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP3, 0xAB, 0xFF, + 0xFF, 0xFF, 0xFF, 0xA0, 0xAB, 0xFF, 0xFF, + 0xFF, 0xFF, 0xA0); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETTP1, 0xFB, 0x01, + 0xFB, 0x01, 0xFB, 0x01, 0x00, 0x00, 0x00, + 0x26, 0x00, 0x26, 0x81, 0x02, 0x40, 0x00, + 0x20, 0x94, 0x05, 0x04, 0x03, 0x02, 0x01, + 0x00, 0x00, 0x00, 0x01, 0x00); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x03); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xC6); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETCYC, 0x03, 0xFF, + 0xF0); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3F); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETDGCLUT, 0x00, 0x04, + 0x08, 0x0C, 0x10, 0x14, 0x18, 0x1C, 0x1F, + 0x24, 0x28, 0x2B, 0x2F, 0x33, 0x38, 0x3C, + 0x3F, 0x43, 0x47, 0x4B, 0x53, 0x5B, 0x62, + 0x6A, 0x73, 0x7B, 0x82, 0x8A, 0x92, 0x9A, + 0xA2, 0xA9, 0xB2, 0xBA, 0xC3, 0xCB, 0xD3, + 0xDB, 0xE4, 0xEB, 0xF3, 0xF8, 0xFA, 0xFC, + 0xFE, 0xFF, 0x11, 0x90, 0xC3, 0xA0, 0xFF, + 0xDB, 0x0D, 0x7B, 0x72, 0xA2, 0xC0, 0x00); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETGIP3, 0xAA, 0xBB, + 0xEA, 0xAA, 0xAA, 0xA0, 0xAA, 0xBB, 0xEA, + 0xAA, 0xAA, 0xA0, 0xAB, 0xFF, 0xFF, 0xFF, + 0xFF, 0xA0, 0xAB, 0xFF, 0xFF, 0xFF, 0xFF, + 0xA0, 0xAA, 0xBA, 0xAA, 0xAA, 0xAA, 0xA0, + 0xAA, 0xBA, 0xAA, 0xAA, 0xAA, 0xA0); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x00); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xC4); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETMIPI, 0x96); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3F); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x01); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0xC5); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETMIPI, 0x4F); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETSPCCMD, 0x3F); + mipi_dsi_dcs_write_seq_multi(&dsi_ctx, HX83102_SETBANK, 0x00); + + hx83102_enable_extended_cmds(&dsi_ctx, false); + + mipi_dsi_msleep(&dsi_ctx, 60); + + return dsi_ctx.accum_err; +} + static const struct drm_display_mode starry_mode =3D { .clock =3D 162680, .hdisplay =3D 1200, @@ -833,6 +1001,28 @@ static const struct hx83102_panel_desc starry_2082109= qfh040022_50e_desc =3D { .init =3D starry_2082109qfh040022_50e_init, }; =20 +static const struct drm_display_mode starry_himax83102_xr109_default_mode = =3D { + .clock =3D 168500, + .hdisplay =3D 1200, + .hsync_start =3D 1200 + 55, + .hsync_end =3D 1200 + 55 + 20, + .htotal =3D 1200 + 55 + 20 + 40, + .vdisplay =3D 2000, + .vsync_start =3D 2000 + 116, + .vsync_end =3D 2000 + 116 + 8, + .vtotal =3D 2000 + 116 + 8 + 12, + .type =3D DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED, +}; + +static const struct hx83102_panel_desc starry_himax83102_xr109_desc =3D { + .modes =3D &starry_himax83102_xr109_default_mode, + .size =3D { + .width_mm =3D 143, + .height_mm =3D 239, + }, + .init =3D starry_himax83102_xr109_init, +}; + static int hx83102_enable(struct drm_panel *panel) { msleep(130); @@ -1069,6 +1259,9 @@ static const struct of_device_id hx83102_of_match[] = =3D { { .compatible =3D "starry,himax83102-j02", .data =3D &starry_desc }, + { .compatible =3D "starry,himax83102-xr109", + .data =3D &starry_himax83102_xr109_desc + }, { /* sentinel */ } }; MODULE_DEVICE_TABLE(of, hx83102_of_match); --=20 2.34.1