From nobody Sat Oct 4 15:53:28 2025 Received: from smtp.kernel.org (aws-us-west-2-korg-mail-1.web.codeaurora.org [10.30.226.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id A50DD227B9F; Fri, 15 Aug 2025 08:37:41 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=10.30.226.201 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1755247061; cv=none; b=Gb3Tm7rjGsLPU6VpFn7e2z8bmP10I+/A9Yi6psU6WHwERrBxXDzoyTls49svI7Q9kTewDDSx3gMLULSw/X8yvIBjBe7sGgNAd6OQcIbzGYL9acDQfmgo+vSG+MZorf6yNmcHI83tgaB6BVGfXIT4nAK0QNkve4C5lf7AO6LVnWA= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1755247061; c=relaxed/simple; bh=TqLdB7YwHzUDgC8RHgyYRuamHqw9MMQ9wKYdPsb7WCs=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=WtHMjBbMANy7HFykYQzJ6N/xc67TiWNG2Do7UHI0/XfnDDLWCkZV6ZswRgq1S6B3EBOrEmMBnFVTTOAFGcdD0ivTdRmB5lXxXGz2UcwcyqoHxWQyvuvaJ7R+/eFWTexxFnAR7LB3LrWq47YFRQwlw2UcOKCmwdaZ4ZoD13TkWVY= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b=e2TMv6Ei; arc=none smtp.client-ip=10.30.226.201 Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b="e2TMv6Ei" Received: by smtp.kernel.org (Postfix) with ESMTPS id 4E040C4CEF4; Fri, 15 Aug 2025 08:37:41 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1755247061; bh=TqLdB7YwHzUDgC8RHgyYRuamHqw9MMQ9wKYdPsb7WCs=; h=From:Date:Subject:References:In-Reply-To:To:Cc:Reply-To:From; b=e2TMv6EiwS2IUU9EGUVW5+muk/3oCJAQqUnCrcfZM64WuTzBY9zi1MmiURUwnnzK+ p2HmhWFvsMIDzYHWjp+mENdF+4Mx6dG95OUD1K9tVbimT2k7yngpRbfnB3Nab0kGam 4EfI7s5eYFRepC74A6NG4sLt9wclhXi0U/j0F7hGJ0JkSyDruOtGmM7swzdn/JC/Dh ZnCSKfwHX3D05uOVWuM+iC3Ju3bdbGlGxNZRk3ff5WeARNvXoIKwWK+DfEXL955w41 cc+CCuUG7DnHgDQN2atqAGewleg3Gpnilyak58KLTNDQsJfKCiOzUtWgMJOkc1Jevc c80VVLr7sZNnA== Received: from aws-us-west-2-korg-lkml-1.web.codeaurora.org (localhost.localdomain [127.0.0.1]) by smtp.lore.kernel.org (Postfix) with ESMTP id 3A9E4CA0EE6; Fri, 15 Aug 2025 08:37:41 +0000 (UTC) From: Chuan Liu via B4 Relay Date: Fri, 15 Aug 2025 16:37:28 +0800 Subject: [PATCH 02/13] soc: amlogic: clk-measure: Remove the msr_data from clk-measure Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20250815-add-more-socs-to-support-clk_measure-v1-2-59f04ba67457@amlogic.com> References: <20250815-add-more-socs-to-support-clk_measure-v1-0-59f04ba67457@amlogic.com> In-Reply-To: <20250815-add-more-socs-to-support-clk_measure-v1-0-59f04ba67457@amlogic.com> To: Rob Herring , Krzysztof Kozlowski , Conor Dooley , Neil Armstrong , Kevin Hilman , Jerome Brunet , Martin Blumenstingl Cc: devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-amlogic@lists.infradead.org, linux-kernel@vger.kernel.org, Chuan Liu X-Mailer: b4 0.14.1 X-Developer-Signature: v=1; a=ed25519-sha256; t=1755247056; l=33183; i=chuan.liu@amlogic.com; s=20240902; h=from:subject:message-id; bh=aGcknLhpjfBwJ7Mbh8zqXpvgXbanA56XCGUhbCajFqM=; b=QTvdzHH8dw6uQStcWkvivnbMck6Wghe0j4OyfpdF2F/D9u8NpmXLQfiGBwH0blMvVmfpxzK/H arVAkDJNnfcDvzucyvdtnuUolQwTJLH830ADu2oSSKFwFWww2+xH1ob X-Developer-Key: i=chuan.liu@amlogic.com; a=ed25519; pk=fnKDB+81SoWGKW2GJNFkKy/ULvsDmJZRGBE7pR5Xcpo= X-Endpoint-Received: by B4 Relay for chuan.liu@amlogic.com/20240902 with auth_id=203 X-Original-From: Chuan Liu Reply-To: chuan.liu@amlogic.com From: Chuan Liu The clk-measure driver defines clock measurement IDs and their corresponding channel names/data for all supported SoCs. During compilation, data for all SoCs gets built into the kernel, while we only need the clk-measure data for one specific SoC, resulting in memory waste. Signed-off-by: Chuan Liu --- drivers/soc/amlogic/meson-clk-measure.c | 907 +++-------------------------= ---- 1 file changed, 77 insertions(+), 830 deletions(-) diff --git a/drivers/soc/amlogic/meson-clk-measure.c b/drivers/soc/amlogic/= meson-clk-measure.c index df395e015f26..4d91d463d2a5 100644 --- a/drivers/soc/amlogic/meson-clk-measure.c +++ b/drivers/soc/amlogic/meson-clk-measure.c @@ -49,749 +49,14 @@ struct meson_msr_data { =20 struct meson_msr { struct regmap *regmap; - struct meson_msr_data data; -}; - -#define CLK_MSR_ID(__id, __name) \ - [__id] =3D {.id =3D __id, .name =3D __name,} - -static const struct meson_msr_id clk_msr_m8[] =3D { - CLK_MSR_ID(0, "ring_osc_out_ee0"), - CLK_MSR_ID(1, "ring_osc_out_ee1"), - CLK_MSR_ID(2, "ring_osc_out_ee2"), - CLK_MSR_ID(3, "a9_ring_osck"), - CLK_MSR_ID(6, "vid_pll"), - CLK_MSR_ID(7, "clk81"), - CLK_MSR_ID(8, "encp"), - CLK_MSR_ID(9, "encl"), - CLK_MSR_ID(11, "eth_rmii"), - CLK_MSR_ID(13, "amclk"), - CLK_MSR_ID(14, "fec_clk_0"), - CLK_MSR_ID(15, "fec_clk_1"), - CLK_MSR_ID(16, "fec_clk_2"), - CLK_MSR_ID(18, "a9_clk_div16"), - CLK_MSR_ID(19, "hdmi_sys"), - CLK_MSR_ID(20, "rtc_osc_clk_out"), - CLK_MSR_ID(21, "i2s_clk_in_src0"), - CLK_MSR_ID(22, "clk_rmii_from_pad"), - CLK_MSR_ID(23, "hdmi_ch0_tmds"), - CLK_MSR_ID(24, "lvds_fifo"), - CLK_MSR_ID(26, "sc_clk_int"), - CLK_MSR_ID(28, "sar_adc"), - CLK_MSR_ID(30, "mpll_clk_test_out"), - CLK_MSR_ID(31, "audac_clkpi"), - CLK_MSR_ID(32, "vdac"), - CLK_MSR_ID(33, "sdhc_rx"), - CLK_MSR_ID(34, "sdhc_sd"), - CLK_MSR_ID(35, "mali"), - CLK_MSR_ID(36, "hdmi_tx_pixel"), - CLK_MSR_ID(38, "vdin_meas"), - CLK_MSR_ID(39, "pcm_sclk"), - CLK_MSR_ID(40, "pcm_mclk"), - CLK_MSR_ID(41, "eth_rx_tx"), - CLK_MSR_ID(42, "pwm_d"), - CLK_MSR_ID(43, "pwm_c"), - CLK_MSR_ID(44, "pwm_b"), - CLK_MSR_ID(45, "pwm_a"), - CLK_MSR_ID(46, "pcm2_sclk"), - CLK_MSR_ID(47, "ddr_dpll_pt"), - CLK_MSR_ID(48, "pwm_f"), - CLK_MSR_ID(49, "pwm_e"), - CLK_MSR_ID(59, "hcodec"), - CLK_MSR_ID(60, "usb_32k_alt"), - CLK_MSR_ID(61, "gpio"), - CLK_MSR_ID(62, "vid2_pll"), - CLK_MSR_ID(63, "mipi_csi_cfg"), -}; - -static const struct meson_msr_id clk_msr_gx[] =3D { - CLK_MSR_ID(0, "ring_osc_out_ee_0"), - CLK_MSR_ID(1, "ring_osc_out_ee_1"), - CLK_MSR_ID(2, "ring_osc_out_ee_2"), - CLK_MSR_ID(3, "a53_ring_osc"), - CLK_MSR_ID(4, "gp0_pll"), - CLK_MSR_ID(6, "enci"), - CLK_MSR_ID(7, "clk81"), - CLK_MSR_ID(8, "encp"), - CLK_MSR_ID(9, "encl"), - CLK_MSR_ID(10, "vdac"), - CLK_MSR_ID(11, "rgmii_tx"), - CLK_MSR_ID(12, "pdm"), - CLK_MSR_ID(13, "amclk"), - CLK_MSR_ID(14, "fec_0"), - CLK_MSR_ID(15, "fec_1"), - CLK_MSR_ID(16, "fec_2"), - CLK_MSR_ID(17, "sys_pll_div16"), - CLK_MSR_ID(18, "sys_cpu_div16"), - CLK_MSR_ID(19, "hdmitx_sys"), - CLK_MSR_ID(20, "rtc_osc_out"), - CLK_MSR_ID(21, "i2s_in_src0"), - CLK_MSR_ID(22, "eth_phy_ref"), - CLK_MSR_ID(23, "hdmi_todig"), - CLK_MSR_ID(26, "sc_int"), - CLK_MSR_ID(28, "sar_adc"), - CLK_MSR_ID(31, "mpll_test_out"), - CLK_MSR_ID(32, "vdec"), - CLK_MSR_ID(35, "mali"), - CLK_MSR_ID(36, "hdmi_tx_pixel"), - CLK_MSR_ID(37, "i958"), - CLK_MSR_ID(38, "vdin_meas"), - CLK_MSR_ID(39, "pcm_sclk"), - CLK_MSR_ID(40, "pcm_mclk"), - CLK_MSR_ID(41, "eth_rx_or_rmii"), - CLK_MSR_ID(42, "mp0_out"), - CLK_MSR_ID(43, "fclk_div5"), - CLK_MSR_ID(44, "pwm_b"), - CLK_MSR_ID(45, "pwm_a"), - CLK_MSR_ID(46, "vpu"), - CLK_MSR_ID(47, "ddr_dpll_pt"), - CLK_MSR_ID(48, "mp1_out"), - CLK_MSR_ID(49, "mp2_out"), - CLK_MSR_ID(50, "mp3_out"), - CLK_MSR_ID(51, "nand_core"), - CLK_MSR_ID(52, "sd_emmc_b"), - CLK_MSR_ID(53, "sd_emmc_a"), - CLK_MSR_ID(55, "vid_pll_div_out"), - CLK_MSR_ID(56, "cci"), - CLK_MSR_ID(57, "wave420l_c"), - CLK_MSR_ID(58, "wave420l_b"), - CLK_MSR_ID(59, "hcodec"), - CLK_MSR_ID(60, "alt_32k"), - CLK_MSR_ID(61, "gpio_msr"), - CLK_MSR_ID(62, "hevc"), - CLK_MSR_ID(66, "vid_lock"), - CLK_MSR_ID(70, "pwm_f"), - CLK_MSR_ID(71, "pwm_e"), - CLK_MSR_ID(72, "pwm_d"), - CLK_MSR_ID(73, "pwm_c"), - CLK_MSR_ID(75, "aoclkx2_int"), - CLK_MSR_ID(76, "aoclk_int"), - CLK_MSR_ID(77, "rng_ring_osc_0"), - CLK_MSR_ID(78, "rng_ring_osc_1"), - CLK_MSR_ID(79, "rng_ring_osc_2"), - CLK_MSR_ID(80, "rng_ring_osc_3"), - CLK_MSR_ID(81, "vapb"), - CLK_MSR_ID(82, "ge2d"), -}; - -static const struct meson_msr_id clk_msr_axg[] =3D { - CLK_MSR_ID(0, "ring_osc_out_ee_0"), - CLK_MSR_ID(1, "ring_osc_out_ee_1"), - CLK_MSR_ID(2, "ring_osc_out_ee_2"), - CLK_MSR_ID(3, "a53_ring_osc"), - CLK_MSR_ID(4, "gp0_pll"), - CLK_MSR_ID(5, "gp1_pll"), - CLK_MSR_ID(7, "clk81"), - CLK_MSR_ID(9, "encl"), - CLK_MSR_ID(17, "sys_pll_div16"), - CLK_MSR_ID(18, "sys_cpu_div16"), - CLK_MSR_ID(20, "rtc_osc_out"), - CLK_MSR_ID(23, "mmc_clk"), - CLK_MSR_ID(28, "sar_adc"), - CLK_MSR_ID(31, "mpll_test_out"), - CLK_MSR_ID(40, "mod_eth_tx_clk"), - CLK_MSR_ID(41, "mod_eth_rx_clk_rmii"), - CLK_MSR_ID(42, "mp0_out"), - CLK_MSR_ID(43, "fclk_div5"), - CLK_MSR_ID(44, "pwm_b"), - CLK_MSR_ID(45, "pwm_a"), - CLK_MSR_ID(46, "vpu"), - CLK_MSR_ID(47, "ddr_dpll_pt"), - CLK_MSR_ID(48, "mp1_out"), - CLK_MSR_ID(49, "mp2_out"), - CLK_MSR_ID(50, "mp3_out"), - CLK_MSR_ID(51, "sd_emmm_c"), - CLK_MSR_ID(52, "sd_emmc_b"), - CLK_MSR_ID(61, "gpio_msr"), - CLK_MSR_ID(66, "audio_slv_lrclk_c"), - CLK_MSR_ID(67, "audio_slv_lrclk_b"), - CLK_MSR_ID(68, "audio_slv_lrclk_a"), - CLK_MSR_ID(69, "audio_slv_sclk_c"), - CLK_MSR_ID(70, "audio_slv_sclk_b"), - CLK_MSR_ID(71, "audio_slv_sclk_a"), - CLK_MSR_ID(72, "pwm_d"), - CLK_MSR_ID(73, "pwm_c"), - CLK_MSR_ID(74, "wifi_beacon"), - CLK_MSR_ID(75, "tdmin_lb_lrcl"), - CLK_MSR_ID(76, "tdmin_lb_sclk"), - CLK_MSR_ID(77, "rng_ring_osc_0"), - CLK_MSR_ID(78, "rng_ring_osc_1"), - CLK_MSR_ID(79, "rng_ring_osc_2"), - CLK_MSR_ID(80, "rng_ring_osc_3"), - CLK_MSR_ID(81, "vapb"), - CLK_MSR_ID(82, "ge2d"), - CLK_MSR_ID(84, "audio_resample"), - CLK_MSR_ID(85, "audio_pdm_sys"), - CLK_MSR_ID(86, "audio_spdifout"), - CLK_MSR_ID(87, "audio_spdifin"), - CLK_MSR_ID(88, "audio_lrclk_f"), - CLK_MSR_ID(89, "audio_lrclk_e"), - CLK_MSR_ID(90, "audio_lrclk_d"), - CLK_MSR_ID(91, "audio_lrclk_c"), - CLK_MSR_ID(92, "audio_lrclk_b"), - CLK_MSR_ID(93, "audio_lrclk_a"), - CLK_MSR_ID(94, "audio_sclk_f"), - CLK_MSR_ID(95, "audio_sclk_e"), - CLK_MSR_ID(96, "audio_sclk_d"), - CLK_MSR_ID(97, "audio_sclk_c"), - CLK_MSR_ID(98, "audio_sclk_b"), - CLK_MSR_ID(99, "audio_sclk_a"), - CLK_MSR_ID(100, "audio_mclk_f"), - CLK_MSR_ID(101, "audio_mclk_e"), - CLK_MSR_ID(102, "audio_mclk_d"), - CLK_MSR_ID(103, "audio_mclk_c"), - CLK_MSR_ID(104, "audio_mclk_b"), - CLK_MSR_ID(105, "audio_mclk_a"), - CLK_MSR_ID(106, "pcie_refclk_n"), - CLK_MSR_ID(107, "pcie_refclk_p"), - CLK_MSR_ID(108, "audio_locker_out"), - CLK_MSR_ID(109, "audio_locker_in"), -}; - -static const struct meson_msr_id clk_msr_g12a[] =3D { - CLK_MSR_ID(0, "ring_osc_out_ee_0"), - CLK_MSR_ID(1, "ring_osc_out_ee_1"), - CLK_MSR_ID(2, "ring_osc_out_ee_2"), - CLK_MSR_ID(3, "sys_cpu_ring_osc"), - CLK_MSR_ID(4, "gp0_pll"), - CLK_MSR_ID(6, "enci"), - CLK_MSR_ID(7, "clk81"), - CLK_MSR_ID(8, "encp"), - CLK_MSR_ID(9, "encl"), - CLK_MSR_ID(10, "vdac"), - CLK_MSR_ID(11, "eth_tx"), - CLK_MSR_ID(12, "hifi_pll"), - CLK_MSR_ID(13, "mod_tcon"), - CLK_MSR_ID(14, "fec_0"), - CLK_MSR_ID(15, "fec_1"), - CLK_MSR_ID(16, "fec_2"), - CLK_MSR_ID(17, "sys_pll_div16"), - CLK_MSR_ID(18, "sys_cpu_div16"), - CLK_MSR_ID(19, "lcd_an_ph2"), - CLK_MSR_ID(20, "rtc_osc_out"), - CLK_MSR_ID(21, "lcd_an_ph3"), - CLK_MSR_ID(22, "eth_phy_ref"), - CLK_MSR_ID(23, "mpll_50m"), - CLK_MSR_ID(24, "eth_125m"), - CLK_MSR_ID(25, "eth_rmii"), - CLK_MSR_ID(26, "sc_int"), - CLK_MSR_ID(27, "in_mac"), - CLK_MSR_ID(28, "sar_adc"), - CLK_MSR_ID(29, "pcie_inp"), - CLK_MSR_ID(30, "pcie_inn"), - CLK_MSR_ID(31, "mpll_test_out"), - CLK_MSR_ID(32, "vdec"), - CLK_MSR_ID(33, "sys_cpu_ring_osc_1"), - CLK_MSR_ID(34, "eth_mpll_50m"), - CLK_MSR_ID(35, "mali"), - CLK_MSR_ID(36, "hdmi_tx_pixel"), - CLK_MSR_ID(37, "cdac"), - CLK_MSR_ID(38, "vdin_meas"), - CLK_MSR_ID(39, "bt656"), - CLK_MSR_ID(41, "eth_rx_or_rmii"), - CLK_MSR_ID(42, "mp0_out"), - CLK_MSR_ID(43, "fclk_div5"), - CLK_MSR_ID(44, "pwm_b"), - CLK_MSR_ID(45, "pwm_a"), - CLK_MSR_ID(46, "vpu"), - CLK_MSR_ID(47, "ddr_dpll_pt"), - CLK_MSR_ID(48, "mp1_out"), - CLK_MSR_ID(49, "mp2_out"), - CLK_MSR_ID(50, "mp3_out"), - CLK_MSR_ID(51, "sd_emmc_c"), - CLK_MSR_ID(52, "sd_emmc_b"), - CLK_MSR_ID(53, "sd_emmc_a"), - CLK_MSR_ID(54, "vpu_clkc"), - CLK_MSR_ID(55, "vid_pll_div_out"), - CLK_MSR_ID(56, "wave420l_a"), - CLK_MSR_ID(57, "wave420l_c"), - CLK_MSR_ID(58, "wave420l_b"), - CLK_MSR_ID(59, "hcodec"), - CLK_MSR_ID(61, "gpio_msr"), - CLK_MSR_ID(62, "hevcb"), - CLK_MSR_ID(63, "dsi_meas"), - CLK_MSR_ID(64, "spicc_1"), - CLK_MSR_ID(65, "spicc_0"), - CLK_MSR_ID(66, "vid_lock"), - CLK_MSR_ID(67, "dsi_phy"), - CLK_MSR_ID(68, "hdcp22_esm"), - CLK_MSR_ID(69, "hdcp22_skp"), - CLK_MSR_ID(70, "pwm_f"), - CLK_MSR_ID(71, "pwm_e"), - CLK_MSR_ID(72, "pwm_d"), - CLK_MSR_ID(73, "pwm_c"), - CLK_MSR_ID(75, "hevcf"), - CLK_MSR_ID(77, "rng_ring_osc_0"), - CLK_MSR_ID(78, "rng_ring_osc_1"), - CLK_MSR_ID(79, "rng_ring_osc_2"), - CLK_MSR_ID(80, "rng_ring_osc_3"), - CLK_MSR_ID(81, "vapb"), - CLK_MSR_ID(82, "ge2d"), - CLK_MSR_ID(83, "co_rx"), - CLK_MSR_ID(84, "co_tx"), - CLK_MSR_ID(89, "hdmi_todig"), - CLK_MSR_ID(90, "hdmitx_sys"), - CLK_MSR_ID(91, "sys_cpub_div16"), - CLK_MSR_ID(92, "sys_pll_cpub_div16"), - CLK_MSR_ID(94, "eth_phy_rx"), - CLK_MSR_ID(95, "eth_phy_pll"), - CLK_MSR_ID(96, "vpu_b"), - CLK_MSR_ID(97, "cpu_b_tmp"), - CLK_MSR_ID(98, "ts"), - CLK_MSR_ID(99, "ring_osc_out_ee_3"), - CLK_MSR_ID(100, "ring_osc_out_ee_4"), - CLK_MSR_ID(101, "ring_osc_out_ee_5"), - CLK_MSR_ID(102, "ring_osc_out_ee_6"), - CLK_MSR_ID(103, "ring_osc_out_ee_7"), - CLK_MSR_ID(104, "ring_osc_out_ee_8"), - CLK_MSR_ID(105, "ring_osc_out_ee_9"), - CLK_MSR_ID(106, "ephy_test"), - CLK_MSR_ID(107, "au_dac_g128x"), - CLK_MSR_ID(108, "audio_locker_out"), - CLK_MSR_ID(109, "audio_locker_in"), - CLK_MSR_ID(110, "audio_tdmout_c_sclk"), - CLK_MSR_ID(111, "audio_tdmout_b_sclk"), - CLK_MSR_ID(112, "audio_tdmout_a_sclk"), - CLK_MSR_ID(113, "audio_tdmin_lb_sclk"), - CLK_MSR_ID(114, "audio_tdmin_c_sclk"), - CLK_MSR_ID(115, "audio_tdmin_b_sclk"), - CLK_MSR_ID(116, "audio_tdmin_a_sclk"), - CLK_MSR_ID(117, "audio_resample"), - CLK_MSR_ID(118, "audio_pdm_sys"), - CLK_MSR_ID(119, "audio_spdifout_b"), - CLK_MSR_ID(120, "audio_spdifout"), - CLK_MSR_ID(121, "audio_spdifin"), - CLK_MSR_ID(122, "audio_pdm_dclk"), -}; - -static const struct meson_msr_id clk_msr_sm1[] =3D { - CLK_MSR_ID(0, "ring_osc_out_ee_0"), - CLK_MSR_ID(1, "ring_osc_out_ee_1"), - CLK_MSR_ID(2, "ring_osc_out_ee_2"), - CLK_MSR_ID(3, "ring_osc_out_ee_3"), - CLK_MSR_ID(4, "gp0_pll"), - CLK_MSR_ID(5, "gp1_pll"), - CLK_MSR_ID(6, "enci"), - CLK_MSR_ID(7, "clk81"), - CLK_MSR_ID(8, "encp"), - CLK_MSR_ID(9, "encl"), - CLK_MSR_ID(10, "vdac"), - CLK_MSR_ID(11, "eth_tx"), - CLK_MSR_ID(12, "hifi_pll"), - CLK_MSR_ID(13, "mod_tcon"), - CLK_MSR_ID(14, "fec_0"), - CLK_MSR_ID(15, "fec_1"), - CLK_MSR_ID(16, "fec_2"), - CLK_MSR_ID(17, "sys_pll_div16"), - CLK_MSR_ID(18, "sys_cpu_div16"), - CLK_MSR_ID(19, "lcd_an_ph2"), - CLK_MSR_ID(20, "rtc_osc_out"), - CLK_MSR_ID(21, "lcd_an_ph3"), - CLK_MSR_ID(22, "eth_phy_ref"), - CLK_MSR_ID(23, "mpll_50m"), - CLK_MSR_ID(24, "eth_125m"), - CLK_MSR_ID(25, "eth_rmii"), - CLK_MSR_ID(26, "sc_int"), - CLK_MSR_ID(27, "in_mac"), - CLK_MSR_ID(28, "sar_adc"), - CLK_MSR_ID(29, "pcie_inp"), - CLK_MSR_ID(30, "pcie_inn"), - CLK_MSR_ID(31, "mpll_test_out"), - CLK_MSR_ID(32, "vdec"), - CLK_MSR_ID(34, "eth_mpll_50m"), - CLK_MSR_ID(35, "mali"), - CLK_MSR_ID(36, "hdmi_tx_pixel"), - CLK_MSR_ID(37, "cdac"), - CLK_MSR_ID(38, "vdin_meas"), - CLK_MSR_ID(39, "bt656"), - CLK_MSR_ID(40, "arm_ring_osc_out_4"), - CLK_MSR_ID(41, "eth_rx_or_rmii"), - CLK_MSR_ID(42, "mp0_out"), - CLK_MSR_ID(43, "fclk_div5"), - CLK_MSR_ID(44, "pwm_b"), - CLK_MSR_ID(45, "pwm_a"), - CLK_MSR_ID(46, "vpu"), - CLK_MSR_ID(47, "ddr_dpll_pt"), - CLK_MSR_ID(48, "mp1_out"), - CLK_MSR_ID(49, "mp2_out"), - CLK_MSR_ID(50, "mp3_out"), - CLK_MSR_ID(51, "sd_emmc_c"), - CLK_MSR_ID(52, "sd_emmc_b"), - CLK_MSR_ID(53, "sd_emmc_a"), - CLK_MSR_ID(54, "vpu_clkc"), - CLK_MSR_ID(55, "vid_pll_div_out"), - CLK_MSR_ID(56, "wave420l_a"), - CLK_MSR_ID(57, "wave420l_c"), - CLK_MSR_ID(58, "wave420l_b"), - CLK_MSR_ID(59, "hcodec"), - CLK_MSR_ID(60, "arm_ring_osc_out_5"), - CLK_MSR_ID(61, "gpio_msr"), - CLK_MSR_ID(62, "hevcb"), - CLK_MSR_ID(63, "dsi_meas"), - CLK_MSR_ID(64, "spicc_1"), - CLK_MSR_ID(65, "spicc_0"), - CLK_MSR_ID(66, "vid_lock"), - CLK_MSR_ID(67, "dsi_phy"), - CLK_MSR_ID(68, "hdcp22_esm"), - CLK_MSR_ID(69, "hdcp22_skp"), - CLK_MSR_ID(70, "pwm_f"), - CLK_MSR_ID(71, "pwm_e"), - CLK_MSR_ID(72, "pwm_d"), - CLK_MSR_ID(73, "pwm_c"), - CLK_MSR_ID(74, "arm_ring_osc_out_6"), - CLK_MSR_ID(75, "hevcf"), - CLK_MSR_ID(76, "arm_ring_osc_out_7"), - CLK_MSR_ID(77, "rng_ring_osc_0"), - CLK_MSR_ID(78, "rng_ring_osc_1"), - CLK_MSR_ID(79, "rng_ring_osc_2"), - CLK_MSR_ID(80, "rng_ring_osc_3"), - CLK_MSR_ID(81, "vapb"), - CLK_MSR_ID(82, "ge2d"), - CLK_MSR_ID(83, "co_rx"), - CLK_MSR_ID(84, "co_tx"), - CLK_MSR_ID(85, "arm_ring_osc_out_8"), - CLK_MSR_ID(86, "arm_ring_osc_out_9"), - CLK_MSR_ID(87, "mipi_dsi_phy"), - CLK_MSR_ID(88, "cis2_adapt"), - CLK_MSR_ID(89, "hdmi_todig"), - CLK_MSR_ID(90, "hdmitx_sys"), - CLK_MSR_ID(91, "nna_core"), - CLK_MSR_ID(92, "nna_axi"), - CLK_MSR_ID(93, "vad"), - CLK_MSR_ID(94, "eth_phy_rx"), - CLK_MSR_ID(95, "eth_phy_pll"), - CLK_MSR_ID(96, "vpu_b"), - CLK_MSR_ID(97, "cpu_b_tmp"), - CLK_MSR_ID(98, "ts"), - CLK_MSR_ID(99, "arm_ring_osc_out_10"), - CLK_MSR_ID(100, "arm_ring_osc_out_11"), - CLK_MSR_ID(101, "arm_ring_osc_out_12"), - CLK_MSR_ID(102, "arm_ring_osc_out_13"), - CLK_MSR_ID(103, "arm_ring_osc_out_14"), - CLK_MSR_ID(104, "arm_ring_osc_out_15"), - CLK_MSR_ID(105, "arm_ring_osc_out_16"), - CLK_MSR_ID(106, "ephy_test"), - CLK_MSR_ID(107, "au_dac_g128x"), - CLK_MSR_ID(108, "audio_locker_out"), - CLK_MSR_ID(109, "audio_locker_in"), - CLK_MSR_ID(110, "audio_tdmout_c_sclk"), - CLK_MSR_ID(111, "audio_tdmout_b_sclk"), - CLK_MSR_ID(112, "audio_tdmout_a_sclk"), - CLK_MSR_ID(113, "audio_tdmin_lb_sclk"), - CLK_MSR_ID(114, "audio_tdmin_c_sclk"), - CLK_MSR_ID(115, "audio_tdmin_b_sclk"), - CLK_MSR_ID(116, "audio_tdmin_a_sclk"), - CLK_MSR_ID(117, "audio_resample"), - CLK_MSR_ID(118, "audio_pdm_sys"), - CLK_MSR_ID(119, "audio_spdifout_b"), - CLK_MSR_ID(120, "audio_spdifout"), - CLK_MSR_ID(121, "audio_spdifin"), - CLK_MSR_ID(122, "audio_pdm_dclk"), - CLK_MSR_ID(123, "audio_resampled"), - CLK_MSR_ID(124, "earcrx_pll"), - CLK_MSR_ID(125, "earcrx_pll_test"), - CLK_MSR_ID(126, "csi_phy0"), - CLK_MSR_ID(127, "csi2_data"), -}; - -static const struct meson_msr_id clk_msr_c3[] =3D { - CLK_MSR_ID(0, "sys_clk"), - CLK_MSR_ID(1, "axi_clk"), - CLK_MSR_ID(2, "rtc_clk"), - CLK_MSR_ID(3, "p20_usb2_ckout"), - CLK_MSR_ID(4, "eth_mpll_test"), - CLK_MSR_ID(5, "sys_pll"), - CLK_MSR_ID(6, "cpu_clk_div16"), - CLK_MSR_ID(7, "ts_pll"), - CLK_MSR_ID(8, "fclk_div2"), - CLK_MSR_ID(9, "fclk_div2p5"), - CLK_MSR_ID(10, "fclk_div3"), - CLK_MSR_ID(11, "fclk_div4"), - CLK_MSR_ID(12, "fclk_div5"), - CLK_MSR_ID(13, "fclk_div7"), - CLK_MSR_ID(15, "fclk_50m"), - CLK_MSR_ID(16, "sys_oscin32k_i"), - CLK_MSR_ID(17, "mclk_pll"), - CLK_MSR_ID(19, "hifi_pll"), - CLK_MSR_ID(20, "gp0_pll"), - CLK_MSR_ID(21, "gp1_pll"), - CLK_MSR_ID(22, "eth_mppll_50m_ckout"), - CLK_MSR_ID(23, "sys_pll_div16"), - CLK_MSR_ID(24, "ddr_dpll_pt_clk"), - CLK_MSR_ID(26, "nna_core"), - CLK_MSR_ID(27, "rtc_sec_pulse_out"), - CLK_MSR_ID(28, "rtc_osc_clk_out"), - CLK_MSR_ID(29, "debug_in_clk"), - CLK_MSR_ID(30, "mod_eth_phy_ref_clk"), - CLK_MSR_ID(31, "mod_eth_tx_clk"), - CLK_MSR_ID(32, "eth_125m"), - CLK_MSR_ID(33, "eth_rmii"), - CLK_MSR_ID(34, "co_clkin_to_mac"), - CLK_MSR_ID(36, "co_rx_clk"), - CLK_MSR_ID(37, "co_tx_clk"), - CLK_MSR_ID(38, "eth_phy_rxclk"), - CLK_MSR_ID(39, "eth_phy_plltxclk"), - CLK_MSR_ID(40, "ephy_test_clk"), - CLK_MSR_ID(66, "vapb"), - CLK_MSR_ID(67, "ge2d"), - CLK_MSR_ID(68, "dewarpa"), - CLK_MSR_ID(70, "mipi_dsi_meas"), - CLK_MSR_ID(71, "dsi_phy"), - CLK_MSR_ID(79, "rama"), - CLK_MSR_ID(94, "vc9000e_core"), - CLK_MSR_ID(95, "vc9000e_sys"), - CLK_MSR_ID(96, "vc9000e_aclk"), - CLK_MSR_ID(97, "hcodec"), - CLK_MSR_ID(106, "deskew_pll_clk_div32_out"), - CLK_MSR_ID(107, "mipi_csi_phy_clk_out[0]"), - CLK_MSR_ID(108, "mipi_csi_phy_clk_out[1]"), - CLK_MSR_ID(110, "spifc"), - CLK_MSR_ID(111, "saradc"), - CLK_MSR_ID(112, "ts"), - CLK_MSR_ID(113, "sd_emmc_c"), - CLK_MSR_ID(114, "sd_emmc_b"), - CLK_MSR_ID(115, "sd_emmc_a"), - CLK_MSR_ID(116, "gpio_msr_clk"), - CLK_MSR_ID(117, "spicc_b"), - CLK_MSR_ID(118, "spicc_a"), - CLK_MSR_ID(122, "mod_audio_pdm_dclk_o"), - CLK_MSR_ID(124, "o_earcrx_dmac_clk"), - CLK_MSR_ID(125, "o_earcrx_cmdc_clk"), - CLK_MSR_ID(126, "o_earctx_dmac_clk"), - CLK_MSR_ID(127, "o_earctx_cmdc_clk"), - CLK_MSR_ID(128, "o_tohdmitx_bclk"), - CLK_MSR_ID(129, "o_tohdmitx_mclk"), - CLK_MSR_ID(130, "o_tohdmitx_spdif_clk"), - CLK_MSR_ID(131, "o_toacodec_bclk"), - CLK_MSR_ID(132, "o_toacodec_mclk"), - CLK_MSR_ID(133, "o_spdifout_b_mst_clk"), - CLK_MSR_ID(134, "o_spdifout_mst_clk"), - CLK_MSR_ID(135, "o_spdifin_mst_clk"), - CLK_MSR_ID(136, "o_audio_mclk"), - CLK_MSR_ID(137, "o_vad_clk"), - CLK_MSR_ID(138, "o_tdmout_d_sclk"), - CLK_MSR_ID(139, "o_tdmout_c_sclk"), - CLK_MSR_ID(140, "o_tdmout_b_sclk"), - CLK_MSR_ID(141, "o_tdmout_a_sclk"), - CLK_MSR_ID(142, "o_tdminb_1b_sclk"), - CLK_MSR_ID(143, "o_tdmin_1b_sclk"), - CLK_MSR_ID(144, "o_tdmin_d_sclk"), - CLK_MSR_ID(145, "o_tdmin_c_sclk"), - CLK_MSR_ID(146, "o_tdmin_b_sclk"), - CLK_MSR_ID(147, "o_tdmin_a_sclk"), - CLK_MSR_ID(148, "o_resampleb_clk"), - CLK_MSR_ID(149, "o_resamplea_clk"), - CLK_MSR_ID(150, "o_pdmb_sysclk"), - CLK_MSR_ID(151, "o_pdmb_dclk"), - CLK_MSR_ID(152, "o_pdm_sysclk"), - CLK_MSR_ID(153, "o_pdm_dclk"), - CLK_MSR_ID(154, "c_alockerb_out_clk"), - CLK_MSR_ID(155, "c_alockerb_in_clk"), - CLK_MSR_ID(156, "c_alocker_out_clk"), - CLK_MSR_ID(157, "c_alocker_in_clk"), - CLK_MSR_ID(158, "audio_mst_clk[34]"), - CLK_MSR_ID(159, "audio_mst_clk[35]"), - CLK_MSR_ID(160, "pwm_n"), - CLK_MSR_ID(161, "pwm_m"), - CLK_MSR_ID(162, "pwm_l"), - CLK_MSR_ID(163, "pwm_k"), - CLK_MSR_ID(164, "pwm_j"), - CLK_MSR_ID(165, "pwm_i"), - CLK_MSR_ID(166, "pwm_h"), - CLK_MSR_ID(167, "pwm_g"), - CLK_MSR_ID(168, "pwm_f"), - CLK_MSR_ID(169, "pwm_e"), - CLK_MSR_ID(170, "pwm_d"), - CLK_MSR_ID(171, "pwm_c"), - CLK_MSR_ID(172, "pwm_b"), - CLK_MSR_ID(173, "pwm_a"), - CLK_MSR_ID(174, "AU_DAC1_CLK_TO_GPIO"), - CLK_MSR_ID(175, "AU_ADC_CLK_TO_GPIO"), - CLK_MSR_ID(176, "rng_ring_osc_clk[0]"), - CLK_MSR_ID(177, "rng_ring_osc_clk[1]"), - CLK_MSR_ID(178, "rng_ring_osc_clk[2]"), - CLK_MSR_ID(179, "rng_ring_osc_clk[3]"), - CLK_MSR_ID(180, "sys_cpu_ring_osc_clk[0]"), - CLK_MSR_ID(181, "sys_cpu_ring_osc_clk[1]"), - CLK_MSR_ID(182, "sys_cpu_ring_osc_clk[2]"), - CLK_MSR_ID(183, "sys_cpu_ring_osc_clk[3]"), - CLK_MSR_ID(184, "sys_cpu_ring_osc_clk[4]"), - CLK_MSR_ID(185, "sys_cpu_ring_osc_clk[5]"), - CLK_MSR_ID(186, "sys_cpu_ring_osc_clk[6]"), - CLK_MSR_ID(187, "sys_cpu_ring_osc_clk[7]"), - CLK_MSR_ID(188, "sys_cpu_ring_osc_clk[8]"), - CLK_MSR_ID(189, "sys_cpu_ring_osc_clk[9]"), - CLK_MSR_ID(190, "sys_cpu_ring_osc_clk[10]"), - CLK_MSR_ID(191, "sys_cpu_ring_osc_clk[11]"), - CLK_MSR_ID(192, "am_ring_osc_clk_out[12](dmc)"), - CLK_MSR_ID(193, "am_ring_osc_clk_out[13](rama)"), - CLK_MSR_ID(194, "am_ring_osc_clk_out[14](nna)"), - CLK_MSR_ID(195, "am_ring_osc_clk_out[15](nna)"), - CLK_MSR_ID(200, "rng_ring_osc_clk_1[0]"), - CLK_MSR_ID(201, "rng_ring_osc_clk_1[1]"), - CLK_MSR_ID(202, "rng_ring_osc_clk_1[2]"), - CLK_MSR_ID(203, "rng_ring_osc_clk_1[3]"), - -}; - -static const struct meson_msr_id clk_msr_s4[] =3D { - CLK_MSR_ID(0, "sys_clk"), - CLK_MSR_ID(1, "axi_clk"), - CLK_MSR_ID(2, "rtc_clk"), - CLK_MSR_ID(5, "mali"), - CLK_MSR_ID(6, "cpu_clk_div16"), - CLK_MSR_ID(7, "ceca_clk"), - CLK_MSR_ID(8, "cecb_clk"), - CLK_MSR_ID(10, "fclk_div5"), - CLK_MSR_ID(11, "mpll0"), - CLK_MSR_ID(12, "mpll1"), - CLK_MSR_ID(13, "mpll2"), - CLK_MSR_ID(14, "mpll3"), - CLK_MSR_ID(15, "fclk_50m"), - CLK_MSR_ID(16, "pcie_clk_inp"), - CLK_MSR_ID(17, "pcie_clk_inn"), - CLK_MSR_ID(18, "mpll_clk_test_out"), - CLK_MSR_ID(19, "hifi_pll"), - CLK_MSR_ID(20, "gp0_pll"), - CLK_MSR_ID(21, "gp1_pll"), - CLK_MSR_ID(22, "eth_mppll_50m_ckout"), - CLK_MSR_ID(23, "sys_pll_div16"), - CLK_MSR_ID(24, "ddr_dpll_pt_clk"), - CLK_MSR_ID(30, "mod_eth_phy_ref_clk"), - CLK_MSR_ID(31, "mod_eth_tx_clk"), - CLK_MSR_ID(32, "eth_125m"), - CLK_MSR_ID(33, "eth_rmii"), - CLK_MSR_ID(34, "co_clkin_to_mac"), - CLK_MSR_ID(35, "mod_eth_rx_clk_rmii"), - CLK_MSR_ID(36, "co_rx_clk"), - CLK_MSR_ID(37, "co_tx_clk"), - CLK_MSR_ID(38, "eth_phy_rxclk"), - CLK_MSR_ID(39, "eth_phy_plltxclk"), - CLK_MSR_ID(40, "ephy_test_clk"), - CLK_MSR_ID(50, "vid_pll_div_clk_out"), - CLK_MSR_ID(51, "enci"), - CLK_MSR_ID(52, "encp"), - CLK_MSR_ID(53, "encl"), - CLK_MSR_ID(54, "vdac"), - CLK_MSR_ID(55, "cdac_clk_c"), - CLK_MSR_ID(56, "mod_tcon_clko"), - CLK_MSR_ID(57, "lcd_an_clk_ph2"), - CLK_MSR_ID(58, "lcd_an_clk_ph3"), - CLK_MSR_ID(59, "hdmitx_pixel"), - CLK_MSR_ID(60, "vdin_meas"), - CLK_MSR_ID(61, "vpu"), - CLK_MSR_ID(62, "vpu_clkb"), - CLK_MSR_ID(63, "vpu_clkb_tmp"), - CLK_MSR_ID(64, "vpu_clkc"), - CLK_MSR_ID(65, "vid_lock"), - CLK_MSR_ID(66, "vapb"), - CLK_MSR_ID(67, "ge2d"), - CLK_MSR_ID(68, "cts_hdcp22_esmclk"), - CLK_MSR_ID(69, "cts_hdcp22_skpclk"), - CLK_MSR_ID(76, "hdmitx_tmds"), - CLK_MSR_ID(77, "hdmitx_sys_clk"), - CLK_MSR_ID(78, "hdmitx_fe_clk"), - CLK_MSR_ID(79, "rama"), - CLK_MSR_ID(93, "vdec"), - CLK_MSR_ID(99, "hevcf"), - CLK_MSR_ID(100, "demod_core"), - CLK_MSR_ID(101, "adc_extclk_in"), - CLK_MSR_ID(102, "cts_demod_core_t2_clk"), - CLK_MSR_ID(103, "adc_dpll_intclk"), - CLK_MSR_ID(104, "adc_dpll_clk_b3"), - CLK_MSR_ID(105, "s2_adc_clk"), - CLK_MSR_ID(106, "deskew_pll_clk_div32_out"), - CLK_MSR_ID(110, "sc"), - CLK_MSR_ID(111, "sar_adc"), - CLK_MSR_ID(113, "sd_emmc_c"), - CLK_MSR_ID(114, "sd_emmc_b"), - CLK_MSR_ID(115, "sd_emmc_a"), - CLK_MSR_ID(116, "gpio_msr_clk"), - CLK_MSR_ID(118, "spicc0"), - CLK_MSR_ID(121, "ts"), - CLK_MSR_ID(130, "audio_vad_clk"), - CLK_MSR_ID(131, "acodec_dac_clk_x128"), - CLK_MSR_ID(132, "audio_locker_in_clk"), - CLK_MSR_ID(133, "audio_locker_out_clk"), - CLK_MSR_ID(134, "audio_tdmout_c_sclk"), - CLK_MSR_ID(135, "audio_tdmout_b_sclk"), - CLK_MSR_ID(136, "audio_tdmout_a_sclk"), - CLK_MSR_ID(137, "audio_tdmin_lb_sclk"), - CLK_MSR_ID(138, "audio_tdmin_c_sclk"), - CLK_MSR_ID(139, "audio_tdmin_b_sclk"), - CLK_MSR_ID(140, "audio_tdmin_a_sclk"), - CLK_MSR_ID(141, "audio_resamplea_clk"), - CLK_MSR_ID(142, "audio_pdm_sysclk"), - CLK_MSR_ID(143, "audio_spdifout_b_mst_clk"), - CLK_MSR_ID(144, "audio_spdifout_mst_clk"), - CLK_MSR_ID(145, "audio_spdifin_mst_clk"), - CLK_MSR_ID(146, "audio_pdm_dclk"), - CLK_MSR_ID(147, "audio_resampleb_clk"), - CLK_MSR_ID(160, "pwm_j"), - CLK_MSR_ID(161, "pwm_i"), - CLK_MSR_ID(162, "pwm_h"), - CLK_MSR_ID(163, "pwm_g"), - CLK_MSR_ID(164, "pwm_f"), - CLK_MSR_ID(165, "pwm_e"), - CLK_MSR_ID(166, "pwm_d"), - CLK_MSR_ID(167, "pwm_c"), - CLK_MSR_ID(168, "pwm_b"), - CLK_MSR_ID(169, "pwm_a"), - CLK_MSR_ID(176, "rng_ring_0"), - CLK_MSR_ID(177, "rng_ring_1"), - CLK_MSR_ID(178, "rng_ring_2"), - CLK_MSR_ID(179, "rng_ring_3"), - CLK_MSR_ID(180, "dmc_osc_ring(LVT16)"), - CLK_MSR_ID(181, "gpu_osc_ring0(LVT16)"), - CLK_MSR_ID(182, "gpu_osc_ring1(ULVT16)"), - CLK_MSR_ID(183, "gpu_osc_ring2(SLVT16)"), - CLK_MSR_ID(184, "vpu_osc_ring0(SVT24)"), - CLK_MSR_ID(185, "vpu_osc_ring1(LVT20)"), - CLK_MSR_ID(186, "vpu_osc_ring2(LVT16)"), - CLK_MSR_ID(187, "dos_osc_ring0(SVT24)"), - CLK_MSR_ID(188, "dos_osc_ring1(SVT16)"), - CLK_MSR_ID(189, "dos_osc_ring2(LVT16)"), - CLK_MSR_ID(190, "dos_osc_ring3(ULVT20)"), - CLK_MSR_ID(192, "axi_sram_osc_ring(SVT16)"), - CLK_MSR_ID(193, "demod_osc_ring0"), - CLK_MSR_ID(194, "demod_osc_ring1"), - CLK_MSR_ID(195, "sar_osc_ring"), - CLK_MSR_ID(196, "sys_cpu_osc_ring0"), - CLK_MSR_ID(197, "sys_cpu_osc_ring1"), - CLK_MSR_ID(198, "sys_cpu_osc_ring2"), - CLK_MSR_ID(199, "sys_cpu_osc_ring3"), - CLK_MSR_ID(200, "sys_cpu_osc_ring4"), - CLK_MSR_ID(201, "sys_cpu_osc_ring5"), - CLK_MSR_ID(202, "sys_cpu_osc_ring6"), - CLK_MSR_ID(203, "sys_cpu_osc_ring7"), - CLK_MSR_ID(204, "sys_cpu_osc_ring8"), - CLK_MSR_ID(205, "sys_cpu_osc_ring9"), - CLK_MSR_ID(206, "sys_cpu_osc_ring10"), - CLK_MSR_ID(207, "sys_cpu_osc_ring11"), - CLK_MSR_ID(208, "sys_cpu_osc_ring12"), - CLK_MSR_ID(209, "sys_cpu_osc_ring13"), - CLK_MSR_ID(210, "sys_cpu_osc_ring14"), - CLK_MSR_ID(211, "sys_cpu_osc_ring15"), - CLK_MSR_ID(212, "sys_cpu_osc_ring16"), - CLK_MSR_ID(213, "sys_cpu_osc_ring17"), - CLK_MSR_ID(214, "sys_cpu_osc_ring18"), - CLK_MSR_ID(215, "sys_cpu_osc_ring19"), - CLK_MSR_ID(216, "sys_cpu_osc_ring20"), - CLK_MSR_ID(217, "sys_cpu_osc_ring21"), - CLK_MSR_ID(218, "sys_cpu_osc_ring22"), - CLK_MSR_ID(219, "sys_cpu_osc_ring23"), - CLK_MSR_ID(220, "sys_cpu_osc_ring24"), - CLK_MSR_ID(221, "sys_cpu_osc_ring25"), - CLK_MSR_ID(222, "sys_cpu_osc_ring26"), - CLK_MSR_ID(223, "sys_cpu_osc_ring27"), - + struct meson_msr_data *data; }; =20 static int meson_measure_id(struct meson_msr_id *clk_msr_id, unsigned int duration) { struct meson_msr *priv =3D clk_msr_id->priv; - const struct msr_reg_offset *reg =3D priv->data.reg; + const struct msr_reg_offset *reg =3D priv->data->reg; unsigned int val; int ret; =20 @@ -882,7 +147,7 @@ DEFINE_SHOW_ATTRIBUTE(clk_msr); static int clk_msr_summary_show(struct seq_file *s, void *data) { struct meson_msr_id *msr_table =3D s->private; - unsigned int msr_count =3D msr_table->priv->data.msr_count; + unsigned int msr_count =3D msr_table->priv->data->msr_count; unsigned int precision =3D 0; int val, i; =20 @@ -905,6 +170,68 @@ static int clk_msr_summary_show(struct seq_file *s, vo= id *data) } DEFINE_SHOW_ATTRIBUTE(clk_msr_summary); =20 +static const struct msr_reg_offset msr_reg_offset =3D { + .duty_val =3D 0x0, + .freq_ctrl =3D 0x4, + .duty_ctrl =3D 0x8, + .freq_val =3D 0xc, +}; + +static const struct msr_reg_offset msr_reg_offset_v2 =3D { + .freq_ctrl =3D 0x0, + .duty_ctrl =3D 0x4, + .freq_val =3D 0x8, + .duty_val =3D 0x18, +}; + +static struct meson_msr_data *of_get_clkmsr_table(struct device *dev, + struct device_node *node, + struct meson_msr *priv) +{ + struct meson_msr_data *msr_data; + int id_count =3D of_property_count_u32_elems(node, "clkmsr-indices"); + int i, ret; + + if (id_count <=3D 0) + return NULL; + + msr_data =3D devm_kzalloc(dev, sizeof(*msr_data), GFP_KERNEL); + if (!msr_data) + return ERR_PTR(-ENOMEM); + + msr_data->msr_count =3D id_count; + msr_data->msr_table =3D devm_kcalloc(dev, id_count, + sizeof(struct meson_msr_id), + GFP_KERNEL); + if (!msr_data->msr_table) + return ERR_PTR(ENOMEM); + + for (i =3D 0; i < id_count; i++) { + ret =3D of_property_read_u32_index(node, "clkmsr-indices", i, + &msr_data->msr_table[i].id); + if (ret) { + dev_err(dev, "Invalid clkmsr-indices, index =3D %d\n", i); + return ERR_PTR(ret); + } + + ret =3D of_property_read_string_index(node, "clkmsr-names", i, + &msr_data->msr_table[i].name); + if (ret) { + dev_err(dev, "Invalid clkmsr-names, index =3D %d\n", i); + return ERR_PTR(ret); + } + + msr_data->msr_table[i].priv =3D priv; + } + + if (of_property_present(node, "clkmsr-reg-v2")) + msr_data->reg =3D &msr_reg_offset_v2; + else + msr_data->reg =3D &msr_reg_offset; + + return msr_data; +} + static struct regmap_config meson_clk_msr_regmap_config =3D { .reg_bits =3D 32, .val_bits =3D 32, @@ -913,7 +240,7 @@ static struct regmap_config meson_clk_msr_regmap_config= =3D { =20 static int meson_msr_probe(struct platform_device *pdev) { - const struct meson_msr_data *match_data; + struct meson_msr_data *match_data; struct meson_msr *priv; struct dentry *root, *clks; struct resource *res; @@ -925,23 +252,13 @@ static int meson_msr_probe(struct platform_device *pd= ev) if (!priv) return -ENOMEM; =20 - match_data =3D device_get_match_data(&pdev->dev); - if (!match_data) { + match_data =3D of_get_clkmsr_table(&pdev->dev, dev_of_node(&pdev->dev), + priv); + if (IS_ERR_OR_NULL(match_data)) { dev_err(&pdev->dev, "failed to get match data\n"); - return -ENODEV; + return PTR_ERR(match_data); } =20 - priv->data.msr_table =3D devm_kcalloc(&pdev->dev, - match_data->msr_count, - sizeof(struct meson_msr_id), - GFP_KERNEL); - if (!priv->data.msr_table) - return -ENOMEM; - - memcpy(priv->data.msr_table, match_data->msr_table, - match_data->msr_count * sizeof(struct meson_msr_id)); - priv->data.msr_count =3D match_data->msr_count; - base =3D devm_platform_get_and_ioremap_resource(pdev, 0, &res); if (IS_ERR(base)) return PTR_ERR(base); @@ -952,121 +269,51 @@ static int meson_msr_probe(struct platform_device *p= dev) if (IS_ERR(priv->regmap)) return PTR_ERR(priv->regmap); =20 - priv->data.reg =3D devm_kzalloc(&pdev->dev, sizeof(struct msr_reg_offset), - GFP_KERNEL); - if (!priv->data.reg) - return -ENOMEM; - - memcpy((void *)priv->data.reg, match_data->reg, - sizeof(struct msr_reg_offset)); + priv->data =3D match_data; =20 root =3D debugfs_create_dir("meson-clk-msr", NULL); clks =3D debugfs_create_dir("clks", root); =20 debugfs_create_file("measure_summary", 0444, root, - priv->data.msr_table, &clk_msr_summary_fops); + priv->data->msr_table, &clk_msr_summary_fops); =20 - for (i =3D 0 ; i < priv->data.msr_count ; ++i) { - if (!priv->data.msr_table[i].name) + for (i =3D 0 ; i < priv->data->msr_count ; ++i) { + if (!priv->data->msr_table[i].name) continue; =20 - priv->data.msr_table[i].priv =3D priv; + priv->data->msr_table[i].priv =3D priv; =20 - debugfs_create_file(priv->data.msr_table[i].name, 0444, clks, - &priv->data.msr_table[i], &clk_msr_fops); + debugfs_create_file(priv->data->msr_table[i].name, 0444, clks, + &priv->data->msr_table[i], &clk_msr_fops); } =20 return 0; } =20 -static const struct msr_reg_offset msr_reg_offset =3D { - .duty_val =3D 0x0, - .freq_ctrl =3D 0x4, - .duty_ctrl =3D 0x8, - .freq_val =3D 0xc, -}; - -static const struct meson_msr_data clk_msr_gx_data =3D { - .msr_table =3D (void *)clk_msr_gx, - .msr_count =3D ARRAY_SIZE(clk_msr_gx), - .reg =3D &msr_reg_offset, -}; - -static const struct meson_msr_data clk_msr_m8_data =3D { - .msr_table =3D (void *)clk_msr_m8, - .msr_count =3D ARRAY_SIZE(clk_msr_m8), - .reg =3D &msr_reg_offset, -}; - -static const struct meson_msr_data clk_msr_axg_data =3D { - .msr_table =3D (void *)clk_msr_axg, - .msr_count =3D ARRAY_SIZE(clk_msr_axg), - .reg =3D &msr_reg_offset, -}; - -static const struct meson_msr_data clk_msr_g12a_data =3D { - .msr_table =3D (void *)clk_msr_g12a, - .msr_count =3D ARRAY_SIZE(clk_msr_g12a), - .reg =3D &msr_reg_offset, -}; - -static const struct meson_msr_data clk_msr_sm1_data =3D { - .msr_table =3D (void *)clk_msr_sm1, - .msr_count =3D ARRAY_SIZE(clk_msr_sm1), - .reg =3D &msr_reg_offset, -}; - -static const struct msr_reg_offset msr_reg_offset_v2 =3D { - .freq_ctrl =3D 0x0, - .duty_ctrl =3D 0x4, - .freq_val =3D 0x8, - .duty_val =3D 0x18, -}; - -static const struct meson_msr_data clk_msr_c3_data =3D { - .msr_table =3D (void *)clk_msr_c3, - .msr_count =3D ARRAY_SIZE(clk_msr_c3), - .reg =3D &msr_reg_offset_v2, -}; - -static const struct meson_msr_data clk_msr_s4_data =3D { - .msr_table =3D (void *)clk_msr_s4, - .msr_count =3D ARRAY_SIZE(clk_msr_s4), - .reg =3D &msr_reg_offset_v2, -}; - static const struct of_device_id meson_msr_match_table[] =3D { { .compatible =3D "amlogic,meson-gx-clk-measure", - .data =3D &clk_msr_gx_data, }, { .compatible =3D "amlogic,meson8-clk-measure", - .data =3D &clk_msr_m8_data, }, { .compatible =3D "amlogic,meson8b-clk-measure", - .data =3D &clk_msr_m8_data, }, { .compatible =3D "amlogic,meson-axg-clk-measure", - .data =3D &clk_msr_axg_data, }, { .compatible =3D "amlogic,meson-g12a-clk-measure", - .data =3D &clk_msr_g12a_data, }, { .compatible =3D "amlogic,meson-sm1-clk-measure", - .data =3D &clk_msr_sm1_data, }, { .compatible =3D "amlogic,c3-clk-measure", - .data =3D &clk_msr_c3_data, }, { .compatible =3D "amlogic,s4-clk-measure", - .data =3D &clk_msr_s4_data, }, { /* sentinel */ } }; --=20 2.42.0