From nobody Tue Oct 7 13:23:06 2025 Received: from AS8PR03CU001.outbound.protection.outlook.com (mail-westeuropeazon11012002.outbound.protection.outlook.com [52.101.71.2]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 92B572D9EF5; Wed, 9 Jul 2025 12:24:33 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=52.101.71.2 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063875; cv=fail; b=rAeQ+EEGnRc3gMwgOrSHjg50ukh4Ca3ykEo7Nf/1LO3X7dSEmivnxTrjNo4+LuXpcszoPbwbBXaDCFSyC5RmZ7BHivh/KGSyX1iCve10HWtNZrFnmfSXgMUwB1jW7oNV0pfdVK+zmZ+oNalWUmt/kIQXvs2yYZBOejQBu295RrU= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063875; c=relaxed/simple; bh=1Ui+TDW8mrFiOHztkYIsGCySKZtS1Md5pD4Q++E4qvE=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: Content-Type:MIME-Version; b=i/kSfHQs7FBJ7rpWhg0/eXXsAJ1aExytWN9PNu9ZqhE0X2vbm25HQQ10iSghHs5P2OOSVC3Fi1YLA62IqP5/9OGqJjGAMZ5v/BMFccgGKgLVxHGzjMystVsWqYmN+7mlF3RX/+ru+Aip8t/xrhcYR27bRbtICjGJHXVvOYwkTac= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com; spf=pass smtp.mailfrom=oss.nxp.com; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b=F8A3XFy5; arc=fail smtp.client-ip=52.101.71.2 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b="F8A3XFy5" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=yk132dtqvOaumyhn8KfpV11wPsvx9zB+nIPJ+jJoK84WseNYzF+CB3Qp33YVcDjlYjWmlOMvB5VW+t5dlnWhw4SIxLgoLoANxwwWj67RLoUlQFLLtC1cdkrOkrMVSMw4J3mdU7nhiqqr6YvsLBseLhcGBHOQs8iDJHHe9tvCzyUEbMikdHexsxPEF90WfiC6OlAbmTp4iqYpdUolzyPCLSnqnzmLG4SZTBaj1sJharlW3APhbWeHLUJp/8FmRcPq3VE7lBelB+E1DGbZHM6HoBN/9tVeY6GSYRRjhlhob4zw+5naRHP+09zTEPPSMWKaifgnj2hofv/sW83ov9SkDQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=6co9DhcCDDmVtN/UvSjP2n2R3iCNf+hoJyC9QvpGC0g=; b=wHmCt7DQKgaHbARuS74GR9SzGRPdFncrJNtlnwjohtaCq+l192yABQl0jW1beC3FoKx1MsGyX/5f1vmEEKJp3LYFNeMRaJ/YwG4j7g1mxFqJI4Xefp97CjE3n3uvEwZVXhmySxMjR+3pOlESXYl2oF7Pr7Uu3vKLzBWSoIDYBQSF6rfT6WEy1d3sO9yVyFvBf7aFeyKfeQpQh2uVwl5bguHJNun4Kdc5RzgyT8TcPN30r44oYMQwVRsLej1FqhdSLg2H3nHOMDPB9GgVMqgqQg9ctp12Cj4Xq9rzt4QSa4KOT3pPPT2IuKn9+EZE6kxde8+qZxkpynxh//qJ99vEgQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=oss.nxp.com; dmarc=pass action=none header.from=oss.nxp.com; dkim=pass header.d=oss.nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=NXP1.onmicrosoft.com; s=selector1-NXP1-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=6co9DhcCDDmVtN/UvSjP2n2R3iCNf+hoJyC9QvpGC0g=; b=F8A3XFy5jdrKgWRuB1xI3tUGmYXxA6jhDavIr6hRh0Gp3JV88O+a7lGSWcSEzK0u7rg2QGTfCuDd0mrvCG+aZg1DJFX8jUh7nfaX1PrhN8sd0iOVXH32GSNaI+HvKfvWZ6xgIJpHEVSfFgKHgA3XK0YFFZNunuH3rnH+EUGI8iRG8rPAbnuGg1mNdOBwpIkpq7bkcT2T2J0t0VREnkm+lglQl6TqfCpHpjCKa4VbFbv7E6PgcB4l6VMqKk3Gu4fulAEmx/r+n/2QLd6TdC33ifm9VOmCRNGv2wK3MObWH83elq7lNEomoDfN0IqAqFtYPdFFasXw3ZQz1PcsfDOnbA== Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=oss.nxp.com; Received: from AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) by VI0PR04MB10712.eurprd04.prod.outlook.com (2603:10a6:800:261::6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8901.26; Wed, 9 Jul 2025 12:24:27 +0000 Received: from AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30]) by AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30%4]) with mapi id 15.20.8901.021; Wed, 9 Jul 2025 12:24:27 +0000 From: Laurentiu Palcu To: imx@lists.linux.dev, Abel Vesa , Peng Fan , Michael Turquette , Stephen Boyd , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam Cc: dri-devel@lists.freedesktop.org, Laurentiu Palcu , Abel Vesa , linux-clk@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Subject: [PATCH 1/8] clk: imx95-blk-ctl: Cache registers when RPM routines are called Date: Wed, 9 Jul 2025 15:23:20 +0300 Message-Id: <20250709122332.2874632-2-laurentiu.palcu@oss.nxp.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> References: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> Content-Transfer-Encoding: quoted-printable X-ClientProxiedBy: FR4P281CA0219.DEUP281.PROD.OUTLOOK.COM (2603:10a6:d10:e4::9) To AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-Exchange-MessageSentRepresentingType: 1 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AS4PR04MB9576:EE_|VI0PR04MB10712:EE_ X-MS-Office365-Filtering-Correlation-Id: d5336721-0210-47ea-d3b1-08ddbee38bb6 X-MS-Exchange-SharedMailbox-RoutingAgent-Processed: True X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|19092799006|366016|1800799024|376014|7416014; X-Microsoft-Antispam-Message-Info: =?us-ascii?Q?vUTZO+bIOv4+p289O1jSLqfbXDRnCHIn6vcAWqwytw8ggYBipQC+jBcc9DHT?= =?us-ascii?Q?bLaywv1lJcK9tondS4R1hYuCNsadnqkglbFNwYW2hN0xqoNsJgl1YnuQEh1E?= =?us-ascii?Q?L6SzuQ2fGuS2m0BvURgXS6SMDompRi+Ffn0GiylhAQY2hroAyebgDSeBzmLG?= =?us-ascii?Q?wgxIVzdqyqWlNyEk1HUGXvzAkE1AdLMNw/CJolomxlh+9WTFGO0dg6wa6qjr?= =?us-ascii?Q?WVU26V24Q5Wey3BYd98n1q4WTIOS09a4Pj6phASRCcfA1zecuUNalZXjulAG?= =?us-ascii?Q?MsXwfeFvS2btWdV01XLCcx2HdjOPIbayNbULt5aKm5f38Sv02E++4EjwpIb3?= =?us-ascii?Q?hD7FH5Vsg2O29Huz4qPgO61TebtYcx64vM5WJ4sNY3FZB4lFwq4x/cLOKMNM?= =?us-ascii?Q?08SSFFWabL6Vb6mSzojhIsTOApXFv8azRAnReMevB1PMBSs3ya1lBLRSfIIK?= =?us-ascii?Q?R4TgPjz15o29m+qMCr7l4tasRD/xSmzY74QyzXRCZ7zu5lt+CSjodZO2Xvg3?= =?us-ascii?Q?FSfitpT6NpRLvfQaExZcbyKUv8FCmznfMBXUgNez2LsLoCQ2IVOLovPd1+fW?= =?us-ascii?Q?VG9PYRAPCnXwHaYGUbPpAXvrmitdtSP2czKekk5PZEP+KudnzOc/TzfYTUIn?= =?us-ascii?Q?uAZ3ENEDA+hmFfPJz3hnz95cElShWtH7p0sHzzF8F/4Wsi20eW1FtlzdGagz?= =?us-ascii?Q?N//A64bEtmmJzwt0LBL5aYtL+9SPWEd9NWpdb/HPF22cWbAGtwxHIWSsFYLe?= =?us-ascii?Q?5BL+Von+/tkecfX1pLtt6+p+ic6HDmfEnq+A4sVecOdGi/yoRwEk6dvz9n8K?= =?us-ascii?Q?poYl3C8GULnRAFElt4zRI1h5tUDicjh5VH5DUzHCKgbSSaKV1pEmcJf9mK3h?= =?us-ascii?Q?uz5nZuipfeTE7+X9ljB47i0/RgKMu4lCaFqe3kqwpopkotLnajv5bhrmik5g?= =?us-ascii?Q?xqZ0zgHL0MIniE1wWaq5UD6f+PAPW5+9SSCc9uI7AAZyhrRSVxcN95oEGZb1?= =?us-ascii?Q?zVW7mgjco5gN4+Z34/OUmXSv23iRREMoutgVt6sntKxFi0oM10T/70Wpz8Ez?= =?us-ascii?Q?aE76Gmc9d3UJvWAMtL3ktl+VDAADm78jTPPaB8pj5e4Mew8oQcf4OkzGTVlM?= =?us-ascii?Q?Yrj7lepDHkT39Fw6MXcDE/+QbD4RikUx1Dt4GMe5OC8OeFEAVOsaNDgXAhSH?= =?us-ascii?Q?Hir15wIT58YW4X7PDbVI9UC10ua1aOLfEAGA40lVTkHgOyXoMXpLO73HO7ed?= =?us-ascii?Q?PidQWMv0Y0LrMt4g7AlNTwyrVWzNtDxJGuWCQQTrJxJyvmACTPKEvNt6DfF+?= =?us-ascii?Q?rl4W6aUrr+n4dNu016Pa0ftKbmzgkQPDcc37Ia2qnJBF7cvj/GX8kJbFfpee?= =?us-ascii?Q?lqr0gMhoUQDfLzAcgV796qarMuMuDF7x0GxUB3qemMEQ/arHAXBJqWsBoaKK?= =?us-ascii?Q?Nd35xMD0BZw=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AS4PR04MB9576.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230040)(19092799006)(366016)(1800799024)(376014)(7416014);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?us-ascii?Q?gjCR5Y6pcW3sP87413EsWjhVM3588LlBX7v5JRI12A6SHCuARiEFJISf6OTV?= =?us-ascii?Q?RDs6Sf6SHIwQMoTESmdMSrrNTZbPJaZ+BpdDRM+nUWlX4/hmJvWpF9BIQFxK?= =?us-ascii?Q?O7X3sOX/rJBlv+Oj16tAYpZgoid5gOfUzS1LUOPV2xY5Xui+QN28fEv0eMry?= =?us-ascii?Q?6WuargKzZaBNCE7IfXg9q6JzgqpJyrPIAuzpjZMbfYyKz+b0gend0aDGIMeh?= =?us-ascii?Q?f9mNgvv2PPAiqXkMw9Xu+YPnwisYvEuTayDqCV+AwLeyHREACYzDffNSeGVq?= =?us-ascii?Q?tuWUXs/FNQ8hWhzmKc3Cx1S0npCHqNXwZ/DT1pAOSdy1/XOu4FXL5fEbzMIj?= =?us-ascii?Q?oIyAwCNHiEitGq8086Uce2O4tOetF+at11OBbq9MV9rBHck/HpdoLOiG7QRu?= =?us-ascii?Q?GwxxeDuFc58elMBMCxsIo6KBD8aDeMCAZqwHUiA0ZdvtXlkBvXmPii5SENFG?= =?us-ascii?Q?pVoexAfRJBT8JSpww6xsH7iYbtO4X2NcMTwtht/lWef6jwuK56lQlCqSWk1s?= =?us-ascii?Q?YMDTmezfT1F6pcbt3Zo8WJ1dlZWRUNi4tu4qXW4VAzXFnYKwKjTqIdqw53Yy?= =?us-ascii?Q?uKDk8HB2964NvvWQXOO2bjdqpGb2jvihrAksdM5j3em3mIPSXX9QhHZRQ01S?= =?us-ascii?Q?c0fIsMaHgWE4lbOsX/KyVew5XvhsKw0fSG+FfGycV+54O6ihaCf4VdpbOC3Z?= =?us-ascii?Q?XbV+kAgsPoPT7O8VrOkOzYIuOA4gRr24fVhBuPSSDYM8+xhXV+nxLnv0cre0?= =?us-ascii?Q?6NADL3tqIQ0bzOk9uNhjXnZ+dYeBOx2JGl1mbQq2kIoQg6phyLhpZ1puSFbQ?= =?us-ascii?Q?Jo7kMD9UMz8kPiq3OuwwwNt4pOZa/UAUUbIQeJC7dvflm5kYqPg0nlv39lhW?= =?us-ascii?Q?VafFwA4PD+xX1TpyLGvs4zw/twNjs7ozkB7wJDxUnvwJ82VkZUx5pBT79ADb?= =?us-ascii?Q?JYyghHQtZhTnaXnEkpBH+IwskXFN40Cj0j94raFOTtBcAshVRJIJKetJhZkp?= =?us-ascii?Q?Ei4TkOtexbwg3G1HuWFgP8Sl2Fy6vsdC4kmRFYpGfu1TUnGw1GPNIacwm1PZ?= =?us-ascii?Q?6/QB+hd8jBx8k4QvdtQnlhl6MQaffg6Y9DXZNF9SNV06HGaLyFSjc2aH+i1h?= =?us-ascii?Q?fTey0CZmjqA+TAbaAS/RcmBsNu1weAV/Rsn0RSLNr3iQnNnDqTm6kaIX3c3z?= =?us-ascii?Q?ClftGqhrNMLBG4xvUDamihoQoXJr2SYfuzH7GhAzURuJHJcJOgRAHEug3r/u?= =?us-ascii?Q?E4lwSvlQdGHazRU9iJxASS31F+sn38k7spmCQvEan04a0ijTAty/iGnIGfzn?= =?us-ascii?Q?qUfMH9ijzJ7BWMktvC65Y3e/2OMtXuLvNQjuYDsVB7oMiCpbmGulsMN0opZf?= =?us-ascii?Q?azkiyPJWIYtsFaHy6MLCif/Ptb6jfqffkziTL7CcPqEHVOJODEO+qrUwreKl?= =?us-ascii?Q?daDzAqD7hym9834DvrlqbQI3wfNgY414bfvvl8wjMSXVxlovCCyh3RCUBrM6?= =?us-ascii?Q?7As+pVpJkVzWZd5/jj5S7cJwl+4+qS42tnPpT69LUte4r5ygCzljPcbJ2zS6?= =?us-ascii?Q?fJNulxjZUFLjkWiwS9ghEJVO/8/efzTXh6W7tp02Yx5zsf3IDIheMVKlZIc/?= =?us-ascii?Q?xw=3D=3D?= X-OriginatorOrg: oss.nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: d5336721-0210-47ea-d3b1-08ddbee38bb6 X-MS-Exchange-CrossTenant-AuthSource: AS4PR04MB9576.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 09 Jul 2025 12:24:27.0692 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: bsj6f9ae2r8bIa3ijHJx25J9asXuNaNnqoEUXMUrU++xTfBLsf4P9Brv/a7cgk3pAMH63aaSU4YNIgY1U3LgqQ== X-MS-Exchange-Transport-CrossTenantHeadersStamped: VI0PR04MB10712 Content-Type: text/plain; charset="utf-8" If runtime PM is used for the clock providers and they're part of a power domain, then the power domain supply will be cut off when runtime suspended. That means all BLK CTL registers belonging to that power domain will be reset. Hence, the clock settings will revert to default values messing up the consumer clock settings. Also, fix the suspend/resume routines as well, as the clock was left ON when going to suspend. Fixes: 5224b189462f ("clk: imx: add i.MX95 BLK CTL clk driver") Signed-off-by: Laurentiu Palcu --- drivers/clk/imx/clk-imx95-blk-ctl.c | 55 ++++++++++++++++++----------- 1 file changed, 34 insertions(+), 21 deletions(-) diff --git a/drivers/clk/imx/clk-imx95-blk-ctl.c b/drivers/clk/imx/clk-imx9= 5-blk-ctl.c index 7e88877a62451..7f9bbca517284 100644 --- a/drivers/clk/imx/clk-imx95-blk-ctl.c +++ b/drivers/clk/imx/clk-imx95-blk-ctl.c @@ -448,12 +448,36 @@ static int imx95_bc_probe(struct platform_device *pde= v) return ret; } =20 +static void __maybe_unused imx95_bc_save_reg(struct imx95_blk_ctl *bc) +{ + const struct imx95_blk_ctl_dev_data *bc_data; + + bc_data =3D of_device_get_match_data(bc->dev); + if (!bc_data) + return; + + bc->clk_reg_restore =3D readl(bc->base + bc_data->clk_reg_offset); +} + +static void __maybe_unused imx95_bc_restore_reg(struct imx95_blk_ctl *bc) +{ + const struct imx95_blk_ctl_dev_data *bc_data; + + bc_data =3D of_device_get_match_data(bc->dev); + if (!bc_data) + return; + + writel(bc->clk_reg_restore, bc->base + bc_data->clk_reg_offset); +} + #ifdef CONFIG_PM static int imx95_bc_runtime_suspend(struct device *dev) { struct imx95_blk_ctl *bc =3D dev_get_drvdata(dev); =20 + imx95_bc_save_reg(bc); clk_disable_unprepare(bc->clk_apb); + return 0; } =20 @@ -461,7 +485,10 @@ static int imx95_bc_runtime_resume(struct device *dev) { struct imx95_blk_ctl *bc =3D dev_get_drvdata(dev); =20 - return clk_prepare_enable(bc->clk_apb); + clk_prepare_enable(bc->clk_apb); + imx95_bc_restore_reg(bc); + + return 0; } #endif =20 @@ -469,22 +496,12 @@ static int imx95_bc_runtime_resume(struct device *dev) static int imx95_bc_suspend(struct device *dev) { struct imx95_blk_ctl *bc =3D dev_get_drvdata(dev); - const struct imx95_blk_ctl_dev_data *bc_data; - int ret; =20 - bc_data =3D of_device_get_match_data(dev); - if (!bc_data) + if (pm_runtime_suspended(dev)) return 0; =20 - if (bc_data->rpm_enabled) { - ret =3D pm_runtime_get_sync(bc->dev); - if (ret < 0) { - pm_runtime_put_noidle(bc->dev); - return ret; - } - } - - bc->clk_reg_restore =3D readl(bc->base + bc_data->clk_reg_offset); + imx95_bc_save_reg(bc); + clk_disable_unprepare(bc->clk_apb); =20 return 0; } @@ -492,16 +509,12 @@ static int imx95_bc_suspend(struct device *dev) static int imx95_bc_resume(struct device *dev) { struct imx95_blk_ctl *bc =3D dev_get_drvdata(dev); - const struct imx95_blk_ctl_dev_data *bc_data; =20 - bc_data =3D of_device_get_match_data(dev); - if (!bc_data) + if (pm_runtime_suspended(dev)) return 0; =20 - writel(bc->clk_reg_restore, bc->base + bc_data->clk_reg_offset); - - if (bc_data->rpm_enabled) - pm_runtime_put(bc->dev); + clk_prepare_enable(bc->clk_apb); + imx95_bc_restore_reg(bc); =20 return 0; } --=20 2.46.1 From nobody Tue Oct 7 13:23:06 2025 Received: from AS8PR03CU001.outbound.protection.outlook.com (mail-westeuropeazon11012008.outbound.protection.outlook.com [52.101.71.8]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 5565D2D9EEF; Wed, 9 Jul 2025 12:24:33 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=52.101.71.8 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063875; cv=fail; b=cgVRAtrwCoTpPAlszTCabJYyOpo7/3wzVeEsqqV/6o+B2LnWcJvff9KL8hYssCnL+ibQ48ifxGlQc8sm6yoW0AuIY80FzzZ09Z8NRt07q7A7nXSyHzK3wbJajXWzKVcerhJDrWjef+OD+PnZNFF9dI9bmC7uRYQFAyYOSYcRRfs= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063875; c=relaxed/simple; bh=kSA92/cEp3p7EmfhmExDvVOkBbDWmNrSeJi7UmqKTNk=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: Content-Type:MIME-Version; b=AP5McipWOus0VbS/3GkUGccNiwssOEzy7aJeJ69HSnlpAYT0Zv2FcG/+fdsw37RGvMcHxZWvtvljIj6RaNMrxqoZtdQvJ7iopYypxi31RUjQjs486UTjUz8md5/cuUCO7B6qnqDF+v9j8o60yl8RES0+Ns3EcUrpZ046+QzdgJw= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com; spf=pass smtp.mailfrom=oss.nxp.com; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b=DW5N6x4f; arc=fail smtp.client-ip=52.101.71.8 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b="DW5N6x4f" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=LnUARo60/ucrDHRIwZ1xh1elKxzkf608tfXHhrAOQ/8yAP6zuuD/2v6I4fr0clsxBAlGFOvlLlU3gczewP3/FyYwBv9qcXNUWj7O5avwtwYB//qcvyYujN5Ai24N/qU9t6lW/lZ9dXj6wSmMaxb5/8ziG9ZUEIFGkA3EYzc2X3drAgS+dYR3tBeijMlnV319Ml8Uf9edFSU066O+qjRZhMkoeBBc8hkMyUvVO5GO0wabmOTQVbhM/E+oDKEQjKYmnMQzOmAOdOPod2+e9KL2kFGzd0RigqQ58VBWvH2C+M8VF/dQ5tjpw8+0HV2kz3iJPoFGVhvFwvgZBHoTPgusXw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=gKylqW7wEZpSWqMVXawmUHI2JdIi9S7i0zK0e4q71TY=; b=KwwW0WDMKOyTALG/zO0Rq0NuEA0QjVyaHYkkZ94QG5+xWZWNf4HWgRee29Ek/rzhQobI6NKJlm9Cbpw0VKKgJ7BLDSPO3gn9PhIGJYFs3W+sbFBL9ZPkrru5uqB8G5mkorel4kQ+C0qjhjevNpn+PCZ2SFopbLeCtTeD2amxd0mre84ATc3UXjyIYN1p+cHjgG5QdDaIBT/QBfmcNG1j+xY4teAS0st8d9yQV3rAa8khujxAsgZt6qtAEw23RMxm5OxZ5EIhzjf+snrPRYWRT9RzOxFbu4mM0i9fk4F2ZDOm+shgTKvSsYvUdeb41vwyUql/YC1CFOj2jj7vvHU/1w== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=oss.nxp.com; dmarc=pass action=none header.from=oss.nxp.com; dkim=pass header.d=oss.nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=NXP1.onmicrosoft.com; s=selector1-NXP1-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=gKylqW7wEZpSWqMVXawmUHI2JdIi9S7i0zK0e4q71TY=; b=DW5N6x4fS1GQZAXGfIsbu48vkiiMwMxhW9rKfli3x8nKgUEej9YEdw5Mj12K/jszyoJwrXeRozZM/a2n6nW/8ZaLIStSj57gNMWAIWZPR6BlWOJ2l0NzegV2kSGd9n1JDDdMqzJKDrPnStoBQ6gZ0DT/lT30yoH4FVbVzrCTshT6lRUcw/samrRnaF3K3HCKFMnp2GpbkOH2BQ/jj7wIIEQjAPRt9IYWhzpMQbFjbhJ0JUmp7N0akJTplPpNC6QIBCMOXsK5UOkULH2CtUQaKNuvFT4ZcVjzeS/yg66q8emE2JNvkFBq8m6XuwIjBwn6RrGNrCbfeYsyvYACC1YNjw== Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=oss.nxp.com; Received: from AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) by AS5PR04MB9853.eurprd04.prod.outlook.com (2603:10a6:20b:672::22) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8901.26; Wed, 9 Jul 2025 12:24:29 +0000 Received: from AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30]) by AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30%4]) with mapi id 15.20.8901.021; Wed, 9 Jul 2025 12:24:29 +0000 From: Laurentiu Palcu To: imx@lists.linux.dev, Andrzej Hajda , Neil Armstrong , Robert Foss , Laurent Pinchart , Jonas Karlman , Jernej Skrabec , Maarten Lankhorst , Maxime Ripard , Thomas Zimmermann , David Airlie , Simona Vetter , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Marek Vasut Cc: dri-devel@lists.freedesktop.org, Laurentiu Palcu , devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH 2/8] dt-bindings: display: fsl,ldb: Add binding for i.MX94 Date: Wed, 9 Jul 2025 15:23:21 +0300 Message-Id: <20250709122332.2874632-3-laurentiu.palcu@oss.nxp.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> References: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> Content-Transfer-Encoding: quoted-printable X-ClientProxiedBy: FR4P281CA0076.DEUP281.PROD.OUTLOOK.COM (2603:10a6:d10:cd::20) To AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-Exchange-MessageSentRepresentingType: 1 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AS4PR04MB9576:EE_|AS5PR04MB9853:EE_ X-MS-Office365-Filtering-Correlation-Id: 3513a360-a95f-4519-d6e5-08ddbee38d5b X-MS-Exchange-SharedMailbox-RoutingAgent-Processed: True X-LD-Processed: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635,ExtAddr X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|366016|1800799024|19092799006|7416014|376014|921020; X-Microsoft-Antispam-Message-Info: =?us-ascii?Q?NPhLXXCjdfoKbD4RMmMX+Gk+okQfx1kplayWZRr4+s5aOB+vV6BbWKVK6psd?= =?us-ascii?Q?FbTlJEXppnxNdrkJy8iapxVUPX00DEEL7LH1Kafx5h2zPTJFhp0HUuo3FRAV?= =?us-ascii?Q?8/cfvj8rSd5SAnPWe05P5dtkIR38Ht4Scytuq4WehQK8arPmulc1N7QhSDOv?= =?us-ascii?Q?pTsDTir/dn5tBCXYr55WbS3x5HpPc0TVlOKjMmYc7PAonFklfV6gvDtpGPr2?= =?us-ascii?Q?sDDa238V4PAN4lcP7qN5GYPlGR/WFV4Gwj2GBsmUHiKzA/NtRVCyc+W8mRey?= =?us-ascii?Q?P8REIrPY9LyosO/rqBG1PU8vLqnPD8afM9vjhlS8d+gqBMHDmVYJr3ph8+Vw?= =?us-ascii?Q?EgminGmtJwHXRKclCxGN37kBLLlAv1tcjiDNrxzm0KaDUsKDlsInHuiF/7Vo?= =?us-ascii?Q?0LAW5qF5T4afy0u/YT6UackqB0Ncziz1kEu/MkP9VEKHQY3xqhIcXV3c/n58?= =?us-ascii?Q?vGriLdBod2AVga7hjJywAO4KlnOamgEJbBpeTAOaibbBIPTPtJB0MbQ1aHWw?= =?us-ascii?Q?97MhafnRGq7mAzkKYdQC0h1wkvVXzpJKwV4Bgfs6bgQdoNnCjbJavpR45Y4W?= =?us-ascii?Q?VJl0gBy7cvxdWm/lU4jGGpnvB5+HQHQi8reKWpAI/kCAUGocdCj4TX26wFem?= =?us-ascii?Q?Y9n11Kz9AvSoin5WjN+Y1NDPeQ/mwjYODLHbRNsTujs3+gZPat1MpW4L2yKg?= =?us-ascii?Q?pS3bZo5fxAp+IaU9aN+nG5Wvr8h77y8KxnO15+U8AGUclyqYv/4vvZls9nhC?= =?us-ascii?Q?0gHwqnvmfrpjUcmWyBVXE3YwTnoF3TqVoK3Wv/tKaJVQfasNvu9Q2EYT68aw?= =?us-ascii?Q?ZsqYWw+mflzIUEmn0UsnWW4PbNW/XPyRprmroxS1KlKEYAbTJkRekdUCd6On?= =?us-ascii?Q?m/1Zi7GpdVACVyPvjhWU2Gix8601dB4WTqte41pwe/c6tnJt4eiSZgdIH4zo?= =?us-ascii?Q?KS1646uv4FPo04HQikf5kgctuOsJgCyS2KO4tkQwyQ1YCMy7GR5O5iqqqNPf?= =?us-ascii?Q?2YHt72oU6Qz30sDaMu5Oq+qMGoPPBhbiEFaR8/pf+A28k7kQbNoSM7T1dMMR?= =?us-ascii?Q?4fUWgeyLhtrr1kgtM0NWPjha+O/ITkH1FYIngCohab2jTwU8p9znxaNBejov?= =?us-ascii?Q?qJibRRCfApjYcm+lMgUbYZ/m0rHUuOERXrbuEa+eqYvZ4wv5QW3b2T2lt4xZ?= =?us-ascii?Q?00dQ/AUoHfBs5qJ1DM94X93OhHpsO0DIKCkIbtW2N4hnlmcbtnhfjvF7xh9c?= =?us-ascii?Q?pzFU774YMReF6shpDPe3ypbcxy6V+Rl0q27vfgYuiOQUnxpiK4OCznN9SRI+?= =?us-ascii?Q?LO1sDK7gWfJwjlZtNgxMd/rH9uYPetXJpm5CvRWp0/uUxYwsBWoL9Hof8kBn?= =?us-ascii?Q?ef6YE8Z/+qn6UDN1EqyaLcsoJDLCrWFyWnjGJFwUULMXILfQ1fYUme4/kqA4?= =?us-ascii?Q?5wbc3F92pFXkVIR3K8jM9eU7PZ60KZaSQx8b6F75MQPHYw7FIKZR8Q=3D=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AS4PR04MB9576.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230040)(366016)(1800799024)(19092799006)(7416014)(376014)(921020);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?us-ascii?Q?wvCi8q+2Z1ogNoHQZueRTWTs0Eb81i688U/QbGRGAPfCc7QQOKqaYIgUfYoF?= =?us-ascii?Q?b17jWt5QLG7vxzW4xSkPlHoeAB5fDsazkLixjXeW3FQQnlrMxusBJtEqI6gt?= =?us-ascii?Q?cEQZxtXtY43VAGVq6PeKbYmvQxg0FCd82Qt1cBGARKNPFDd1DvQCEWy78B/y?= =?us-ascii?Q?amOytVNyak8/GmlsYajbeqDi7S5IByI5w14fn/TPRwGab+XwL6CXwX5efCgL?= =?us-ascii?Q?LmgxeX9aPS4UNf/1qeUYqycVB6SAOt8LZzPXAO+gy7FwwSfAvB2BwO2ivP/1?= =?us-ascii?Q?fwoyJhAqRD7TNehwJrIF/hTzjpA625VcXyjWS8a3IZEk9CAHXAsGt6NmNliK?= =?us-ascii?Q?QWGpupAG0361mZrCkMQVArUa03h1rapdDqK7qJGsApSkN7p2lMcOWHQx39q4?= =?us-ascii?Q?DQOgwkBQ5P04CSo2gJe1gTYVyNHksRCOSNDqIIPO0HGyyymnWE1aLSnvdUbV?= =?us-ascii?Q?NjmOsXzWZZT2x6qLDm+P5UuqhyiifHN60v2he/qJo1FPC09hX/76lRVJ6Rni?= =?us-ascii?Q?AcNzGCvv4jaM1FfrZAdfPSa2Iz6MHut0BAoHxDgThXIF/56BxDUY+oKaeQ47?= =?us-ascii?Q?AzlnH0I3i9L3JGMZyI6G3SAlRLEYQBpDjCToS+Px04SQY8qDIU5al+xflLWP?= =?us-ascii?Q?AHXDmfToYKGkfT+x5zK2AicvOsLT0AHg00FSTlwa+BON04McflRmGsZ/MN3S?= =?us-ascii?Q?CKCocPbCUC4yBtBf9YIHynLEIajN/jOtxE3HfiD7B3n5/S16GUOdXVrbkpfK?= =?us-ascii?Q?G6kg4UhRVOz9bh0KLOcfQsSlNw8h9juf0z+5/ELTspOoofbdg2u6+QpPlgWg?= =?us-ascii?Q?/DI/LUvqSlyg0CdBNNbt+nmqRKGWLJIQmM8yInTJmSW6H4U3x1qENgEag/Pt?= =?us-ascii?Q?YOrRceQ38u7D2g3+ZFcNeTB+4gZkQ9CckA/sQr5qOGd5hohQ+lu5fNzBQjRv?= =?us-ascii?Q?S4XMIFR6AnVERpCx2voHnJmjxP0zg3tj0cCtgNYvvVgbxL3LV7DvpSDIbCJs?= =?us-ascii?Q?OvmAq764m+MntBJVx9hrbkOn2snSwdfHBmm6/E4LuoCuRFZGO7/qCcr/A1id?= =?us-ascii?Q?W1dYA0ApBcA8rJGzoeOrsSHm3IZ/wSlK0V9WmVtzQI1scG6zrKmbmGTkueTj?= =?us-ascii?Q?YKMUn2L8qV01Yi+ecP3Z9ox0Qnu72HOYVigzN67mxUz3uGqxhLyX2AWsXc7c?= =?us-ascii?Q?0qpVVFD8B5eqRPmnlADEGwzXRC64EVTG4OVrm/J6RrmOWENJYTmW0xCzwDWf?= =?us-ascii?Q?GxDzEtyz/Nnk789aNlum6QuKqmjvMqQFrpPVbfJqJbMx8gA4SN89neIjfpYe?= =?us-ascii?Q?0DLY21QDinx/JOkfs2k+oVdGJo/WCRpt/2CmTNkGTWQSu8Xhpui9uPzLPLBk?= =?us-ascii?Q?f6tjNBs4njC8QF/WIhuIoA5re3Xsu5w4V07UxVLzrL5t3LIJ9mcJHitoX4xC?= =?us-ascii?Q?9dxU3LGPQH3hHGj4/y4G7zE6hJru8zpuIrlFI94aKPRNJakCjoQUDizfm5Td?= =?us-ascii?Q?2G26QjjCYpN5WPk5AM/FjYIBYL8vpCiGjseoTEbzXOQtQOVKo2PGRYt3rq3Z?= =?us-ascii?Q?9p4sA8DgDfklhyUGZg4pTKa4vQSIbOSQo/mTOjZJMBh3m9fewQuo6rWPxvad?= =?us-ascii?Q?3w=3D=3D?= X-OriginatorOrg: oss.nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 3513a360-a95f-4519-d6e5-08ddbee38d5b X-MS-Exchange-CrossTenant-AuthSource: AS4PR04MB9576.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 09 Jul 2025 12:24:29.6640 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: D89ZthOeVPycliYPlHTbPv7N8whIKyHZMNrcZYr0OcevwFLkszXaKFcEvgEHnAY+EQfgD70rUkQzsiRPMU3jmg== X-MS-Exchange-Transport-CrossTenantHeadersStamped: AS5PR04MB9853 Content-Type: text/plain; charset="utf-8" i.MX94 LDB controller is compatible with i.MX93. Signed-off-by: Laurentiu Palcu --- Documentation/devicetree/bindings/display/bridge/fsl,ldb.yaml | 2 ++ 1 file changed, 2 insertions(+) diff --git a/Documentation/devicetree/bindings/display/bridge/fsl,ldb.yaml = b/Documentation/devicetree/bindings/display/bridge/fsl,ldb.yaml index 07388bf2b90df..a54b8f1478049 100644 --- a/Documentation/devicetree/bindings/display/bridge/fsl,ldb.yaml +++ b/Documentation/devicetree/bindings/display/bridge/fsl,ldb.yaml @@ -20,6 +20,7 @@ properties: - fsl,imx6sx-ldb - fsl,imx8mp-ldb - fsl,imx93-ldb + - fsl,imx94-ldb =20 clocks: maxItems: 1 @@ -68,6 +69,7 @@ allOf: enum: - fsl,imx6sx-ldb - fsl,imx93-ldb + - fsl,imx94-ldb then: properties: ports: --=20 2.46.1 From nobody Tue Oct 7 13:23:06 2025 Received: from AS8PR03CU001.outbound.protection.outlook.com (mail-westeuropeazon11012002.outbound.protection.outlook.com [52.101.71.2]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 00B512D8372 for ; Wed, 9 Jul 2025 12:24:35 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=52.101.71.2 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063878; cv=fail; b=Kxs6RiRjXVgb6AAusfp1vWW0sO3kT09EDTewfrK0i8on1EiKFn+tkuuRqpO5gJRWiHEkosh5hEL11up7MI8PaNlkdAYtxDEP2g+0kBl5WvbFVbTT1LsmsXRDP+lfuf1gBh+5UiPK5Rfjc5DpkXVb539P+Qg+03MFsaXs11o/mGQ= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063878; c=relaxed/simple; bh=PXK2KDvGq+tbm3xWxPXCYjBN1QCSdHsWPJAhsxlXefQ=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: Content-Type:MIME-Version; b=fzkpv6U1BDp0FG4UcXaNix+4K+DAebxCKy+BJw0yDNshJUI2a5w4gn8AIS2TEmh3xTXwTHmjLYb3qHU/HCzrVC+Sa83T9THohM38uZBnD/z15ZXGG0PV5DVoRzB27mKylYmSE97JBwlI2AXFB2EWbiqvBnDrGi68fEhf1+oCOS4= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com; spf=pass smtp.mailfrom=oss.nxp.com; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b=ZvcDv5yu; arc=fail smtp.client-ip=52.101.71.2 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b="ZvcDv5yu" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=qu54zxyflhtHFcj8tScUq2mP7c2DdkbnsFhTKeg5aH8e6RzVx39u7ypmZncT5N4P4yZXYl7hTXUxInG0o2b3BagJoh3SzjDMaCtz95bFbuwZOo991ciSZC9j73cyJlE4Rhyk56LOXopxsG0/2g1s3Uxz56o4FJ+jw1WOMsElfYdFyfYzCAbGPuwtruZmOHubQD7af/wvb0mRVQKx1Ajm23euMEWrAxM07Bs3eau7B58mzZ6NWrn+6Pgqa4Sg5f+F6CZhRTQDnfl100rcscwUIeawa9w5+djfS74xBqCLy0pC1yIS5dCoEs80A3kqUk2mFRNlAYNlc/mq4ft43VUVXg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=OanrEZe6aYo3JNCxE5dMSo+fT/ANhpzYKdPSSrX5QbQ=; b=wHDiM0sH1TouhevJHhyl5T/kp9d1vZBlrxajw0HbLH6GvtqSj29tsASRdiW2VwrNGhN1wIp1ET3pdvQyvVETQYoMrWdVf7Ef+PMksGc5llmNGuorB7Aq7NSvCaC9vxxGeS1ppsM60foBtzrzkBRwhjP4yLqAZ/nQSM+/DVihWeHpo/xZsRPM869fiiuErOSuZwfCuq4tr7N0O2YFKl6D6rgxsVuFG/1qQVOnzJQB2unklE5IrJ68bv//xtY4nuI8N+816Pebg/pPfZj4L4pwIrAAUZ0xvRWL1kwiQ85DxtbSafE5kIDFVKPOsdbekilhBXvGvg9bI9LeTCML7YITsQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=oss.nxp.com; dmarc=pass action=none header.from=oss.nxp.com; dkim=pass header.d=oss.nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=NXP1.onmicrosoft.com; s=selector1-NXP1-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=OanrEZe6aYo3JNCxE5dMSo+fT/ANhpzYKdPSSrX5QbQ=; b=ZvcDv5yuMX+NooZ462idnRnY2Lk3gAJMrPsUtLRKRWs/yFzHmVRoCKxqtMZrtWXfdWT+9LJmEPPcoPfbHdzU9gq0U8m85Q65qbw7dZBF2wIrElnX6pmcfL+9oYqfSHst0bjelqVqkWFZC3YHZy2esqbzcphafnsiohpGXg8iN6ji60YC5x2a1DU561Co/gLijntzGBgpSTiUMikRJf1jFfILTtTiEy12AtZDQlu2TxnVM46l07ND56eVAjvi2sgszq9AWMYMB+YnOXxK4oc9fML3bXozGsQYsQDCxxOkOCztZUNvpFee5C9hHE+WcuVDFbEo6CxnOy21ctabmfdGuQ== Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=oss.nxp.com; Received: from AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) by VI0PR04MB10712.eurprd04.prod.outlook.com (2603:10a6:800:261::6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8901.26; Wed, 9 Jul 2025 12:24:32 +0000 Received: from AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30]) by AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30%4]) with mapi id 15.20.8901.021; Wed, 9 Jul 2025 12:24:32 +0000 From: Laurentiu Palcu To: imx@lists.linux.dev, Andrzej Hajda , Neil Armstrong , Robert Foss , Laurent Pinchart , Jonas Karlman , Jernej Skrabec , Maarten Lankhorst , Maxime Ripard , Thomas Zimmermann , David Airlie , Simona Vetter Cc: dri-devel@lists.freedesktop.org, Liu Ying , Laurentiu Palcu , linux-kernel@vger.kernel.org Subject: [PATCH 3/8] drm/bridge: fsl-ldb: Get the next non-panel bridge Date: Wed, 9 Jul 2025 15:23:22 +0300 Message-Id: <20250709122332.2874632-4-laurentiu.palcu@oss.nxp.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> References: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> Content-Transfer-Encoding: quoted-printable X-ClientProxiedBy: FR4P281CA0268.DEUP281.PROD.OUTLOOK.COM (2603:10a6:d10:e8::13) To AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-Exchange-MessageSentRepresentingType: 1 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AS4PR04MB9576:EE_|VI0PR04MB10712:EE_ X-MS-Office365-Filtering-Correlation-Id: 7d236c89-49ba-4d9d-16a9-08ddbee38edd X-MS-Exchange-SharedMailbox-RoutingAgent-Processed: True X-LD-Processed: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635,ExtAddr X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|19092799006|366016|1800799024|376014|7416014|921020; X-Microsoft-Antispam-Message-Info: =?us-ascii?Q?aSg/Lh71Q3Pg7kI2I6ibPTJhX/+OausYVTyZK96GG2NkT2APIsWj/Trag/ZG?= =?us-ascii?Q?WKMeMxqHB9h6OZqtQt0GPU0yjEo9meERxzebmF61UE8OYaaOrKHgy5c9rzWW?= =?us-ascii?Q?mt0e2dpvyovW5sUbCA0o5spwCwIOjSCau0tq7U9+LmDIyGunkIIeGG31AhmM?= =?us-ascii?Q?ZOwgNPmQ60YccCedXw3ZWlNDW2HsKlpLB+2YqQxVLHMVDbiHspVk3DheEakT?= =?us-ascii?Q?kYDaElF5ZALMIr8ewI/JKRdajwZLd21RLSzbV36Viu4uf5zg1EQZjToKPr47?= =?us-ascii?Q?VdTGhd7v/gOCnofFVSDc2AGcAb9HCvX9oSJlH9H9xiNJXBqkErgBgV4I0GRi?= =?us-ascii?Q?c5DvpGtUXW/wSqS7el/rhlSWbY4x4omo+I2YVIHj17zc3E16FWGGogdX0lGB?= =?us-ascii?Q?0FnAAWWVer9oiMGnTK3xUqtmkOnrEsxfEuTNyJQZa4iXU30RItzQVUofz9eH?= =?us-ascii?Q?il0h97skd9tPeKak1KUCPH5Zu0WjwdjQJQMmt4rNC+yY9Ly3RYVlXrdbkdkj?= =?us-ascii?Q?kMqwPifkfMz3blf8HLXsOIoCNvdty3w2aoQoLjrxGGu++PzieeIqYLbJKpnw?= =?us-ascii?Q?HiMDNj7wx5e1AtdUTUcVEYDEiYhXZA/1Ksja9O1z4RK3zp98fqH91ZHJfZCL?= =?us-ascii?Q?X9nfddj4udWJM9/zZB0yfi6VPYIi4K/7vCc1Niqi3R3jTC8djpjmrKQhtzD6?= =?us-ascii?Q?6XHpat1jFtyho34BcjX8PLKctNON14TUffrlh2Kvp81GTVKUJ+FQhHFDM5BA?= =?us-ascii?Q?yZxDQ13TtgXnVxunx1SbcJUNbPTtJVqPfuo/+DegSEELjZr4hf2v56zD2sX2?= =?us-ascii?Q?3KeujffgPKfM7JjwPGqfohWdvZs3aWchRTrhNmsiYqHTkaFhEJF20DWPn9Wo?= =?us-ascii?Q?ohvqNFSjfb3GCcUuM1N3b7w1YhUKveoIRywf6qS4CfAvP8czfh1mbd/b/d3p?= =?us-ascii?Q?uPc+KCfr5cH9hKu0+laf0Lj4c7dkkn+ZL/jMnMPonHaXBSwGNoR404fL7YPK?= =?us-ascii?Q?/5FOjVs8d9Nh/KESgtrJGar/1m7TlMow2KJWANTLaoBlTsI27Rc7otWrW/Qx?= =?us-ascii?Q?43JO9fnz4r+yW4tU+OUlKxT+0XY9eEq5vTu8fyS+HjEIAl2rCsC94s2Z0RJH?= =?us-ascii?Q?BsZBlSsrx/nx7TXQ819EtX2ZYaEZoxinlr97lxP1FmRZv3NPv+85l3rUk0R+?= =?us-ascii?Q?S1mNBnCEhfSuO+manvkAJE166ACjbLap2zfGuRdWxrZyM9kGMuYDfYyFT7q9?= =?us-ascii?Q?ayYE7BKfpDy1lgftj9N6E+9vgdhhzmHZYP5nu8B72Gg96PPsov42yE1pUEov?= =?us-ascii?Q?gDvt++JblGrCe6TY1yTZLkqxfehsP0b3zj4h5LKUkK49/1iFnV0DIM90Drtg?= =?us-ascii?Q?GoQ4fQOyKz5gs0eVOCzxeZsb3mKQqcKR73/tGLibRB3B+sAkrd+rV5Dv7T+a?= =?us-ascii?Q?0z8GhJkIKq5lxuusfNhiUXFE6wCV/LLnoX6Dd2zq4aVhfoitqdfKgQ=3D=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AS4PR04MB9576.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230040)(19092799006)(366016)(1800799024)(376014)(7416014)(921020);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?us-ascii?Q?WRjxs2erqV84OeCwKuECfeVFLT9go0u5G8O3mK4DsJz2TdWkKSx+keEIvyXg?= =?us-ascii?Q?it2zjBcRYX6ntj0lzEBO1KXxvQId5SaCly30rlo8JKdpWsVsBSYVTtzH4yBM?= =?us-ascii?Q?RxIns87NjQTh6NzIj0FufDn7hWawtoJJMCHg2tVP0//OCYO3eg8GIWWkTR9k?= =?us-ascii?Q?ZlMABSjF+EuJ7iO7dMUpCIs2wUZjYKwa8xKv71Mh2LvpbEM4fF2m2ze9KyCe?= =?us-ascii?Q?l3+L7/4DDvlRfp4R8lNHDBqFMvoMMloUSfTZGKIH02jxJ/2wddzN5EgdeXIR?= =?us-ascii?Q?uaSUtaz7Xmw9V6dCaqB519IOkT9w9LHYPjh9JWwx/kcM1YIHcRZI4OtJYnAo?= =?us-ascii?Q?aYAqJCN/2dDkwXtWh0xAuAIVQdM3MtwpXGC9JR5pLL+NM4hsieyLBoPXlJa6?= =?us-ascii?Q?SeJWcCq3lLV0BeZPyCEJL/niOlGxVWvNjX3qq+FA2drUIyfahFtQEZQl2v3S?= =?us-ascii?Q?2QrzJaNB7BONJSMRPrNsy87Arg/oG5twHYSmiLNjT7xCzy7Ugr+EfGFgwFB+?= =?us-ascii?Q?y4fTeDq+U0HlJuMr/FX1d15tiW6UF9vKgq4KDrjfJCI7CBBrk+mnueYSnRLP?= =?us-ascii?Q?zWxPDS5+e0gFs1AxM5LeNoeOAUT5uKr0+sSHBCVA7gA6iWdwJHW+yc8gbLWH?= =?us-ascii?Q?OH2FW8e3+EJy4FwGGSpt0q7e4zzM1sIu6o3Uwe6rmTOQukIeUqOL5CqyPxy6?= =?us-ascii?Q?Zume84FxSyS8mj/01gFWDM625rGMTkxWzfOeG/Q6ao/UO2PSe3qlpP6Z+oLI?= =?us-ascii?Q?QyxulsP069I4ABdVr8OjkwYRzwRHofTO/Cb3DUYowMcXa4HEC+DKm18VI7sh?= =?us-ascii?Q?r/HBlwu/pnNmKeSceOWaZgTk/+2MkZFhzkW0Nx3gq997okFMANR9EoNT/vWc?= =?us-ascii?Q?4T4W7C7I/f5b5Cwte1kYwvJIebC9zGCKPaqvq/P+IrUFLHq2uKBgVxZBromR?= =?us-ascii?Q?JKw1CExQegnXjVId/Du9Df/U5csIWwFngNTeBeUdgTNfhNvNNRCL7wryxJfw?= =?us-ascii?Q?PlRnVBB2DzTSvUHkFRTl4zlNsro+93Vr3RGnOJg/jLZdDj9A73ZmTDnohYQO?= =?us-ascii?Q?WdtqO5m6nx0UIf2bxujpUM97PVtqHPWTG/C1DwXJrq1Vm8fCCUV34cIe8XVk?= =?us-ascii?Q?0ENZNgKTx5ZdIUauh+orcv2WqGDJDqKwIVeN37nbczD3MUezhA18Id5QZayY?= =?us-ascii?Q?K1lh3yoZqlgcWpyxVF9C376TRXxUXwJAtNthcJ0zGa7lKw1KpcwtNc5o2dne?= =?us-ascii?Q?oGi3P1kI1nKRb6FXfCpwxk9blvL04Yz9aiBZlMzVawenQ/XU08czpdlOEuYL?= =?us-ascii?Q?cQunXlYhycH09Xp0AK5B3fdE0QYQif07txTtCYmHRK3IhJA/lNaq3XEa0srW?= =?us-ascii?Q?TSRHi9Nqr/rWBz1eDxc8bZDZRZg3HeVOhcSkXRBsCHKfqm5S4lnbvEKFt8um?= =?us-ascii?Q?SxV7J+unPSbytO6xov4yY29uEfIslqS3cHnrDRH4JPI9ypWr8/CD4zlQsL2w?= =?us-ascii?Q?0c/Ka97IxbXxIXDFBeH79Ra8oJTfhbZ3o6+3tzvdJfz3Ev72Gi96zmiDpqbB?= =?us-ascii?Q?sdg0AmVRFU45guKA+ot1qMtfit6wwIFreYAGG+jFFRFEfH86l70vN9yDhli7?= =?us-ascii?Q?dw=3D=3D?= X-OriginatorOrg: oss.nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 7d236c89-49ba-4d9d-16a9-08ddbee38edd X-MS-Exchange-CrossTenant-AuthSource: AS4PR04MB9576.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 09 Jul 2025 12:24:32.2500 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: GHV+xaNJteqnmlkNsg5BAlpU9S+QZNU9sQpqZ/cPURlEYKitxYdiJtCcAbJKiDpA8Nc1oQ2Fl4hgYkI3cTgmfQ== X-MS-Exchange-Transport-CrossTenantHeadersStamped: VI0PR04MB10712 Content-Type: text/plain; charset="utf-8" From: Liu Ying The next bridge in bridge chain could be a panel bridge or a non-panel bridge. Use devm_drm_of_get_bridge() to replace the combination function calls of of_drm_find_panel() and devm_drm_panel_bridge_add() to get either a panel bridge or a non-panel bridge, instead of getting a panel bridge only. Signed-off-by: Liu Ying Reviewed-by: Dmitry Baryshkov Signed-off-by: Laurentiu Palcu --- drivers/gpu/drm/bridge/fsl-ldb.c | 31 +++++++++++-------------------- 1 file changed, 11 insertions(+), 20 deletions(-) diff --git a/drivers/gpu/drm/bridge/fsl-ldb.c b/drivers/gpu/drm/bridge/fsl-= ldb.c index 5c3cf37200bce..665053d0cb79d 100644 --- a/drivers/gpu/drm/bridge/fsl-ldb.c +++ b/drivers/gpu/drm/bridge/fsl-ldb.c @@ -15,7 +15,6 @@ #include #include #include -#include =20 #define LDB_CTRL_CH0_ENABLE BIT(0) #define LDB_CTRL_CH0_DI_SELECT BIT(1) @@ -86,7 +85,7 @@ static const struct fsl_ldb_devdata fsl_ldb_devdata[] =3D= { struct fsl_ldb { struct device *dev; struct drm_bridge bridge; - struct drm_bridge *panel_bridge; + struct drm_bridge *next_bridge; struct clk *clk; struct regmap *regmap; const struct fsl_ldb_devdata *devdata; @@ -118,7 +117,7 @@ static int fsl_ldb_attach(struct drm_bridge *bridge, { struct fsl_ldb *fsl_ldb =3D to_fsl_ldb(bridge); =20 - return drm_bridge_attach(encoder, fsl_ldb->panel_bridge, + return drm_bridge_attach(encoder, fsl_ldb->next_bridge, bridge, flags); } =20 @@ -292,9 +291,7 @@ static const struct drm_bridge_funcs funcs =3D { static int fsl_ldb_probe(struct platform_device *pdev) { struct device *dev =3D &pdev->dev; - struct device_node *panel_node; struct device_node *remote1, *remote2; - struct drm_panel *panel; struct fsl_ldb *fsl_ldb; int dual_link; =20 @@ -317,33 +314,27 @@ static int fsl_ldb_probe(struct platform_device *pdev) if (IS_ERR(fsl_ldb->regmap)) return PTR_ERR(fsl_ldb->regmap); =20 - /* Locate the remote ports and the panel node */ + /* Locate the remote ports. */ remote1 =3D of_graph_get_remote_node(dev->of_node, 1, 0); remote2 =3D of_graph_get_remote_node(dev->of_node, 2, 0); fsl_ldb->ch0_enabled =3D (remote1 !=3D NULL); fsl_ldb->ch1_enabled =3D (remote2 !=3D NULL); - panel_node =3D of_node_get(remote1 ? remote1 : remote2); of_node_put(remote1); of_node_put(remote2); =20 - if (!fsl_ldb->ch0_enabled && !fsl_ldb->ch1_enabled) { - of_node_put(panel_node); - return dev_err_probe(dev, -ENXIO, "No panel node found"); - } + if (!fsl_ldb->ch0_enabled && !fsl_ldb->ch1_enabled) + return dev_err_probe(dev, -ENXIO, "No next bridge node found"); =20 dev_dbg(dev, "Using %s\n", fsl_ldb_is_dual(fsl_ldb) ? "dual-link mode" : fsl_ldb->ch0_enabled ? "channel 0" : "channel 1"); =20 - panel =3D of_drm_find_panel(panel_node); - of_node_put(panel_node); - if (IS_ERR(panel)) - return PTR_ERR(panel); - - fsl_ldb->panel_bridge =3D devm_drm_panel_bridge_add(dev, panel); - if (IS_ERR(fsl_ldb->panel_bridge)) - return PTR_ERR(fsl_ldb->panel_bridge); - + fsl_ldb->next_bridge =3D devm_drm_of_get_bridge(dev, dev->of_node, + fsl_ldb->ch0_enabled ? 1 : 2, + 0); + if (IS_ERR(fsl_ldb->next_bridge)) + return dev_err_probe(dev, PTR_ERR(fsl_ldb->next_bridge), + "failed to get next bridge\n"); =20 if (fsl_ldb_is_dual(fsl_ldb)) { struct device_node *port1, *port2; --=20 2.46.1 From nobody Tue Oct 7 13:23:06 2025 Received: from AS8PR03CU001.outbound.protection.outlook.com (mail-westeuropeazon11012002.outbound.protection.outlook.com [52.101.71.2]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 5A30E2DC339 for ; Wed, 9 Jul 2025 12:24:38 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=52.101.71.2 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063880; cv=fail; b=tvAcjmSvqs5PuR3IVwWdooxCW4SDpBzd6Np5OEnQTjsim+TQZldo7JNGa+2XhPYLgoWbZAgIGIgAyTFyeSQIcxYgNXftJAaBeCDHkIOwA2tY4p4phvatTNTWLALAoY6e/cuNPCeuMbHXAY+5ObBAuAoQHqIpnAZUZqafOGZkjBs= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063880; c=relaxed/simple; bh=ASmCzTo6FseAfJqeTh+x2zbsgfWG1uT3ERaszCzdtNA=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: Content-Type:MIME-Version; b=LS28EQgKnRcIHSVt/F4ZHQJmkMtOEQ67tZumuk370AQbyG08nwJ3YlFU1yXwMQaA6Fu74upJc/d3IUXZujPc82cxt7JC3eTc2zA6D63YCUiUQ7x6rSWxA7OfCt9DgVWiFGCZETtxqf9l0VdlLgrsXITG8faZqKYmdB78q8Tq9kw= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com; spf=pass smtp.mailfrom=oss.nxp.com; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b=Z3R0cLwY; arc=fail smtp.client-ip=52.101.71.2 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b="Z3R0cLwY" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=PBQP6UUFyyICNUbpOBAsxcyDTxcPc5xiHVB3bE6uXgjIH210HpTWmR/jLEg8txvI0xfgox5Ht/tBpXrVBTriOKzlmjDJV8U/HzBfXMqxJ63/ZgBASPTXOYdtlhueTNGQh2NnChYlb/pKcSXMIaBmALPP3KTanPAfrUjfamsU/1/f34izg6boiU8CSkIVaSdb4AVxiQl25SnHqEvzerLtFccqTipKForYUjAJ5Qrz1QJAzFzb3yTqBmNCuG2/F7XSSW28BLeh/qJ3GUY1qWEcURiZ6ZPogkkZ0iTPt8YMOxcswOh9rRnxWRYrtavZk9pQf6h/zN/yAsV/w3FFlqwxJA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=gqFtt2sAjBAFa9kW2EMGf9ZJXy14NDs8YwAuBE25Ouw=; b=wW5NufLMgTzSfTwe8+keqD3RohbNVZqPcL605+YBufaPNaMVLYRkQAUniz5QX4B/TNmO/ZbETihw2SZcRgf3XfwmxO2G0ChSqm7cJbP0pARkRm6KVWnbqKBzvA6Q1QJUb17BTz/7939V3GVTBZUkYTeBe76EyrCQ3kSOgBS1zyc9FQHBEGDRKN8veRBlBUV5asmpuogVz5pZ7Syx1p4mugwNoks+QtP8/CxxfPcjdspDLWXxzHfEHxRapZ6lXL+FexAv7lqTR8l5/k7aNFrGkkf3K4LhBNh6eVpcHIceJOufGteSixD/noHPFOOv6t64kKyJHD0GrX1E/lps5Ii7Dg== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=oss.nxp.com; dmarc=pass action=none header.from=oss.nxp.com; dkim=pass header.d=oss.nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=NXP1.onmicrosoft.com; s=selector1-NXP1-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=gqFtt2sAjBAFa9kW2EMGf9ZJXy14NDs8YwAuBE25Ouw=; b=Z3R0cLwY3WxDAqNYLc+V7x1BY8kLwH2nlt3PYwQI1l8KD99lpMFPLjMuKCnMmFyOtowGMHTsMfHsET6/qiDYRMKK0pqCd2LemtmaZ72qk/1GGFYAKNEuXjy9Jjup7DG6iufY9pynoxYSVjU4P8oRy2zYNeM7dVTN6FH3HPnmKxjJknlOTpWQ4LO0cZut/rHamF3VBtGQLQL2EhvHyBJEleBvRh8SkL6osgqIxMHXDn69zC/tTYI3BEQkFziOmRj7AR+0LhsTztNrS5LeJm70CaWcLYULQeQGjwYQwC4ZLsuaanGiOA828wwoPeQ9WCJRrsI6ZUuAn+lRjkO7mnFczQ== Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=oss.nxp.com; Received: from AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) by VI0PR04MB10712.eurprd04.prod.outlook.com (2603:10a6:800:261::6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8901.26; Wed, 9 Jul 2025 12:24:35 +0000 Received: from AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30]) by AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30%4]) with mapi id 15.20.8901.021; Wed, 9 Jul 2025 12:24:34 +0000 From: Laurentiu Palcu To: imx@lists.linux.dev, Andrzej Hajda , Neil Armstrong , Robert Foss , Laurent Pinchart , Jonas Karlman , Jernej Skrabec , Maarten Lankhorst , Maxime Ripard , Thomas Zimmermann , David Airlie , Simona Vetter Cc: dri-devel@lists.freedesktop.org, Laurentiu Palcu , linux-kernel@vger.kernel.org Subject: [PATCH 4/8] drm/bridge: fsl-ldb: Add support for i.MX94 Date: Wed, 9 Jul 2025 15:23:23 +0300 Message-Id: <20250709122332.2874632-5-laurentiu.palcu@oss.nxp.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> References: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> Content-Transfer-Encoding: quoted-printable X-ClientProxiedBy: FR4P281CA0203.DEUP281.PROD.OUTLOOK.COM (2603:10a6:d10:e5::6) To AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-Exchange-MessageSentRepresentingType: 1 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AS4PR04MB9576:EE_|VI0PR04MB10712:EE_ X-MS-Office365-Filtering-Correlation-Id: 67ece2cc-4062-4c99-bb11-08ddbee39071 X-MS-Exchange-SharedMailbox-RoutingAgent-Processed: True X-LD-Processed: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635,ExtAddr X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|19092799006|366016|1800799024|376014|7416014|921020; X-Microsoft-Antispam-Message-Info: =?us-ascii?Q?w9fjY0OOJ8svdKohkaZ3BMgG9Tx9vgeDDUPIQGCIsi65LeFayu6EPNmMtf7P?= =?us-ascii?Q?WRIYDqJ0UeuP6GwFLMWe32290mtP62Ux2WtbheIreDkCUm4OEn0USL6Vf0GW?= =?us-ascii?Q?IwtsuxKyodWIkxDOlnRb3PYCe+SSjRTiiKqauYKGYxUiFhialBgkyrSa27Ek?= =?us-ascii?Q?ihgn9b38AAbrE1qSfRKg0/03WIAvsRAFUxoYS4m5WjYfp9DdOBd61VuOcdg1?= =?us-ascii?Q?Vo0Vq960tgOljlnL5r/aM1uuW9Kvc4MfngHrouIOORRTlTeak4EpN5soutk4?= =?us-ascii?Q?k1QR8uZHkuq6uq8vL6lLv33z2A5lBYMePc/FltI2S3L6iH9BzAjrgDrKAR03?= =?us-ascii?Q?0/hC9+ihYZ9zwo0EAsWl5O1gNVwWJas+KfvXXp8X0z9Ps8S68N2oNz+98TYr?= =?us-ascii?Q?Whyh7cq1mdJgKvIICp7CY0AYJ52DRluXUaLyDacfftQoGVuGlC99grYrCDvQ?= =?us-ascii?Q?XoenO+MkaGspjHNhl3EM4+2CacVOmfQb1lpueIPxZWgraOqrOqL7OCIa3fzy?= =?us-ascii?Q?sQVyCgvmV85M+9askdu5aH4VsOePQSmCrnzJvodBCOp24i3IACoeV+VdtkLN?= =?us-ascii?Q?wmZ5lkGYqXGtxxKOdaANRp9N3xjvUCpD4qYPc57VczjDAvKzw+tHdqKPFKP6?= =?us-ascii?Q?s0Mym4ZT1k55iXu6mmcjXkAf470JJDfvkpp+coxjeiyytIElPsGhYjZWnjXY?= =?us-ascii?Q?cpB/5caAHjpbI4f4fVl3UdII978fokKTIZbToW4NSeGKjqYOKomKTYhsPgQm?= =?us-ascii?Q?FmXNI+eND9+MNimtuzYV6d4Zymc5Np093zGr/eYcxUa9sa/eOlUvs8duq0zX?= =?us-ascii?Q?lApIi24dl+ovNf93S3bIuZiKLUeOJZu2gjePX2rpvBa1BcF9uqTqqruP8aYg?= =?us-ascii?Q?l4Y18BBq1AxUqhztrKTD5WZguMOMYP65n0tHNpsHYfMGWAK7eQdAcNw//Ipl?= =?us-ascii?Q?7npcogWH0Kt7eHrn9K1DOCJXmiAp0K01Ff1MsehW+Rkg1iJ8aKeueYdslvBL?= =?us-ascii?Q?d3R34+MdETvCmC2Pgh2JUfhrEE15dNp3SGScH1Oqoc3VDM37k+tAyvAr1RpG?= =?us-ascii?Q?2EHwlCIyUXrjFkJfyrz/JAX5E0LxV48Wzn8GDsEV6+ORpDIUUux0hA2+2NY+?= =?us-ascii?Q?Z+rmCOyXljVvf11+vYZ5K9FN866i0QJR/wpQH/GzP8Vri/wEamqr3r+PyT1n?= =?us-ascii?Q?3OVNjIx+zW6A29GZE+3jMKc4n+IDpR/p0kfUJhyHVIq8eQTNl8Cf8fqyeOF7?= =?us-ascii?Q?dGROXRJfLwKQ+GHe+hCmsajFcxQPvS1II0qto5NX0xV2cC4SbWHGpHOKwupx?= =?us-ascii?Q?6Cn87xOe39dDn6t06+eIIwx7rDSu+D2Cy8FOe9e/ND1vCsesgNzAUrPSLkHQ?= =?us-ascii?Q?HetJji/DLOk/6L7/UPvD8+Ah+zVbj/EhVdE97nwUYtcb2gUAgoIo1zac6vUR?= =?us-ascii?Q?Sb6AmY8LiyJ5EdiI4nL8CcB0EItwKsKDcxoiQgRcmlGgZw2PO/zl0w=3D=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AS4PR04MB9576.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230040)(19092799006)(366016)(1800799024)(376014)(7416014)(921020);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?us-ascii?Q?gSXPf85AUUEm+0I6Yu+m8EYi8rGxsRT/S2BH8D/GYTuHzYVSwUAKQfMuHm4v?= =?us-ascii?Q?dmrlwbUGsNAOCkF3GNOW/e77LU0hWd/t6CmwqPthSa0475DKKb+JXjdTF2uZ?= =?us-ascii?Q?jkXtenYstynmWYyJyK34kOr20L1OUNiDQFbWliYxMfcps/dWAUhEpE+rqvjn?= =?us-ascii?Q?NUU+1uU1NcvgQEt5wtXm/EngZ8YAnjix0XnxcWUtHaB2PTQ1esdQOtgjKyUG?= =?us-ascii?Q?00YLEHg3LoxmYceR8yGnkqdO01E56KnuDPss5Y+IuAgP8tboR9ty6SboxF14?= =?us-ascii?Q?LXhpXBeC+ogAIbtC1ConQp5ZFdx4dRvmFi2FKsMskoDBaw7sznAvMUeDvstx?= =?us-ascii?Q?nMczJWeiFkuMidXck5kFc/7cdXlFCBpB0IV8zaKDHLotPmYug01TjsG5+G3Z?= =?us-ascii?Q?Fnrqr+wO7jky0iPEbnUbX+AMCHnMj+3ZsqoejonXDnN+xZ4w1ux1XCLSJlOI?= =?us-ascii?Q?acdZ+2gTDDgOqwPolwsjdDjEu0Shw0VdhgMqA2tL23PJrAv+vFuLYWGxC3/n?= =?us-ascii?Q?AqSiMMTXTpuMxCeY9nbInQ5F95CSVAAgSpioaW2Kf/do9MmLuvh15jf42wGr?= =?us-ascii?Q?MAxyb7N+E+oBvXs8CZ4yY1fZ6iwa4qFL3MJHM3kHuRPYoTiA351UCI5roYuq?= =?us-ascii?Q?0fRzoN511qU5tXESbBt5t7DhmbeZqxNyvS5K3mnK8GvwPsdYBYBrXfCONiyo?= =?us-ascii?Q?VuFTRcLOJVThbXXg7HfqJiWYWz2hawN6j4kMoLSpxNrHUMW4HCII01GiytWV?= =?us-ascii?Q?4uUN5RAgUoPrGzbhDP5/vNPWMWTw1GKpseqU2tnN7wntHmhJe+lqjppGmTqx?= =?us-ascii?Q?hfNxWFpVO/E/HBqoe6yIByYfbvjxzYpsHg9EgthWyD3Tkv3SCDiz7pO1m+l/?= =?us-ascii?Q?NVOIA+JfwAxM28eqIb4oTjwuxIIA0obIrilmhcx0cgziG2lCrjEg6/h5cgd8?= =?us-ascii?Q?z7cKkuQFbdyPtKa3ysp/Zi1DFvt53woOEsBZviHoOBfS9rikTA7O5V7QoLs1?= =?us-ascii?Q?icenhQ+/GAIE2gsUr4JNMwpeM24rE9n1YJj6ZKnZJdL73WB4F15Eja3zYtGO?= =?us-ascii?Q?ZEsl79eNIuxXd0MxYrMOZ3G2Ahbez+s2JaJe6K0a99oDNmY5sGjx8aH9bwEK?= =?us-ascii?Q?cqQxHDBE6ekBlHdKHQe7vCDyJ0k9w+HnQOmxE5LCu7PmFNGIT9FyLdkJEEf1?= =?us-ascii?Q?j3/ohoVMMnO++H9ct/1VV1db8qYEsHNn+dUMMVc6TAhJzRwwv+89b9eFbRmG?= =?us-ascii?Q?WOp8fjNoxZ79dGrEC+sSg/QCZOOOqW7gCejIbAoOdkH4FqNDZKQ+SMuNvZJJ?= =?us-ascii?Q?Dt3lfo8bx4AkTbdJ+G/dnyc6N2LOeaX9N6Pmlnx3EDiMW3gQHq9ga1fEKt5C?= =?us-ascii?Q?CNaX9sj2y9hEbDagVI9CoEdTpe03US0CRKyZuBy5H8SUxBA9Tt4h6+e3oyD1?= =?us-ascii?Q?qsldbFKSeTNDA/avThVY81NYIfCwFwp5+XVGqpsY3rjkweUNbO8RJXkyYE9r?= =?us-ascii?Q?dcweyH8UMGSILgyp1He9IVICjC210PAWIZPkhVLlrEH1wGLf9g7VPsMqoK+r?= =?us-ascii?Q?GTjOcl5ZDvZ6JH5c0X+v/E3jcQ+Ciy3Cn5SygISpOEJABABcTd5RBQ4PwPYK?= =?us-ascii?Q?vg=3D=3D?= X-OriginatorOrg: oss.nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: 67ece2cc-4062-4c99-bb11-08ddbee39071 X-MS-Exchange-CrossTenant-AuthSource: AS4PR04MB9576.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 09 Jul 2025 12:24:34.8895 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: iCk8tTQU8wxgG5p6G/Yd7gF0b6HmiuCV46wO/N797dZbxZ+tvLQZr3DhMbpU72bgp0d1mQHpg3BjCryorkTvkg== X-MS-Exchange-Transport-CrossTenantHeadersStamped: VI0PR04MB10712 Content-Type: text/plain; charset="utf-8" Since i.MX94 series LDB controller is compatible, add support for it. Signed-off-by: Laurentiu Palcu --- drivers/gpu/drm/bridge/fsl-ldb.c | 16 +++++++++++++++- 1 file changed, 15 insertions(+), 1 deletion(-) diff --git a/drivers/gpu/drm/bridge/fsl-ldb.c b/drivers/gpu/drm/bridge/fsl-= ldb.c index 665053d0cb79d..4052e1ea9201f 100644 --- a/drivers/gpu/drm/bridge/fsl-ldb.c +++ b/drivers/gpu/drm/bridge/fsl-ldb.c @@ -57,6 +57,7 @@ enum fsl_ldb_devtype { IMX6SX_LDB, IMX8MP_LDB, IMX93_LDB, + IMX94_LDB, }; =20 struct fsl_ldb_devdata { @@ -64,21 +65,31 @@ struct fsl_ldb_devdata { u32 lvds_ctrl; bool lvds_en_bit; bool single_ctrl_reg; + u32 max_clk_khz; }; =20 static const struct fsl_ldb_devdata fsl_ldb_devdata[] =3D { [IMX6SX_LDB] =3D { .ldb_ctrl =3D 0x18, .single_ctrl_reg =3D true, + .max_clk_khz =3D 80000, }, [IMX8MP_LDB] =3D { .ldb_ctrl =3D 0x5c, .lvds_ctrl =3D 0x128, + .max_clk_khz =3D 80000, }, [IMX93_LDB] =3D { .ldb_ctrl =3D 0x20, .lvds_ctrl =3D 0x24, .lvds_en_bit =3D true, + .max_clk_khz =3D 80000, + }, + [IMX94_LDB] =3D { + .ldb_ctrl =3D 0x04, + .lvds_ctrl =3D 0x08, + .lvds_en_bit =3D true, + .max_clk_khz =3D 165000, }, }; =20 @@ -270,8 +281,9 @@ fsl_ldb_mode_valid(struct drm_bridge *bridge, const struct drm_display_mode *mode) { struct fsl_ldb *fsl_ldb =3D to_fsl_ldb(bridge); + u32 ch_max_clk_khz =3D fsl_ldb->devdata->max_clk_khz; =20 - if (mode->clock > (fsl_ldb_is_dual(fsl_ldb) ? 160000 : 80000)) + if (mode->clock > (fsl_ldb_is_dual(fsl_ldb) ? 2 * ch_max_clk_khz : ch_max= _clk_khz)) return MODE_CLOCK_HIGH; =20 return MODE_OK; @@ -377,6 +389,8 @@ static const struct of_device_id fsl_ldb_match[] =3D { .data =3D &fsl_ldb_devdata[IMX8MP_LDB], }, { .compatible =3D "fsl,imx93-ldb", .data =3D &fsl_ldb_devdata[IMX93_LDB], }, + { .compatible =3D "fsl,imx94-ldb", + .data =3D &fsl_ldb_devdata[IMX94_LDB], }, { /* sentinel */ }, }; MODULE_DEVICE_TABLE(of, fsl_ldb_match); --=20 2.46.1 From nobody Tue Oct 7 13:23:06 2025 Received: from AS8PR03CU001.outbound.protection.outlook.com (mail-westeuropeazon11012002.outbound.protection.outlook.com [52.101.71.2]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 74E622DE6EA; Wed, 9 Jul 2025 12:24:40 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=52.101.71.2 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063882; cv=fail; b=aws5C2uYgpoZyRSW7T0ZZzQ6gtVyJ6mrZc6bO2t+EickjrjLyPwAabxeZ2vG1dRYo93C/stVUu05ZBejOo6HnaNZUHwtyucyzm1gXgfUlS5unak8e5ZWtHzzXPshpr0u8IMxJAaSafMzg0LDiuYi4PFlOzkEPJGQGRMvxIoTC6U= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063882; c=relaxed/simple; bh=2oYiB8M7noxeWeUxcR+vPY2zWP0gQs1u4cKC+sti9kE=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: Content-Type:MIME-Version; b=S9J0haZSxCK1bMw2Wgn+kmy3gzLU09YAxe8rFvmdYqerJQ4F449owwGcPsI/w2zTAPiJYl7acgdYUgsWW6MJPFKOsoC/TXPtiAJzOUQC7O4DSX6InPYzNgZq0LcZ8ZMPdoJM4baRjmlL8oqozJSR4oXDsSD9x2muB6ulgTrGtx0= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com; spf=pass smtp.mailfrom=oss.nxp.com; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b=VMMwo08z; arc=fail smtp.client-ip=52.101.71.2 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b="VMMwo08z" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=gQkUORacFcTUSvo8EzwDCDjIlemNVhfKItqvl+zsb6ElizlkdUC77AcWx9nn90J1v9pvXeMNP0eHuc9ykEMY4fFp8p8bJk4lnxyzCEx1zJK0QT9xp60ozFAEOiYHuRQbuXF3CjnG5k+ktq4ZrN94Fnq4wjrs33WG8ZcvsU7b47TfbqLqmB8P2EJXZHmd4/oHCUCdEKNYxlVK9y5faoDOwwLYCdsALNgm0KzorHzKgUtIG5yxXoG2sUdgu8ATrxCkRtEpqz2D1EQFCcztWvMMJzD58pwsNhDixHFaTiCKrTHTyImqdZdZjQPjcninM/XNWc21UAMiLj5Yz/CFkodopA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=GbrsFSKCCzkZLQ1rIRI2KvWSwLAy9f4cQ0/K1APDBTo=; b=WQMa68EpBARPcjjM72HzuuzFUNV8waYD6xH/sAQvVP/O7OjKlIrIWLoZbq3U51+fO7SqVZ9Q1fcnrsgSJWhwM3yZuMGedp/z2sRV5IbfSEpGDAGULH9X757zoTuBui+UNe9e6ydr3gMQVwM0528eU2KW1NrF1ZbQU6hl9V6NZyqOCKsoqhiqPKyPYWZ1Xca0tXQlj3YMhwcS7Rasumz0JrPnVwQ2k0rDpci0mHd/hFk45houWlB5dqd+H4g4XN1vur2GFX+cft3BH/R/Po9D7zXSP4b00OYzIE+3qoZMMe5RrZQGXXqEI+FHScteRWvMrFmrPSpqFXOzEM8cpygMqg== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=oss.nxp.com; dmarc=pass action=none header.from=oss.nxp.com; dkim=pass header.d=oss.nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=NXP1.onmicrosoft.com; s=selector1-NXP1-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=GbrsFSKCCzkZLQ1rIRI2KvWSwLAy9f4cQ0/K1APDBTo=; b=VMMwo08z4YmDE7+YSIyFWA8AwMC9xSQc26/wlBKMtMGyH8lPa/rU2cKk83B5PjVHPJuouI8vfej1b6d0j3LkkWuHUvB3aOEFBVAivoXzCTDbgMnBtxyLUePRI/x5/F5DiDUvncsDCGuQ0hoGZs7UyQaK9XwQbsWpTVOSp6C7+d2PNhZuelq5Dy1bP0G8ozzb6R/dYSfnV96mV6DmLplR3S8GB71FoSCDsnwchHRyf3GsPzguxppnC8CW91EvoROIqVEiwkoCk3PHmDcrf0xk8XJ7639T5ozxiSbh9W3lVgHPq1tuR7y1OWY4zElCNUVquVo73EoThUYHb3a9k/7K3Q== Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=oss.nxp.com; Received: from AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) by VI0PR04MB10712.eurprd04.prod.outlook.com (2603:10a6:800:261::6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8901.26; Wed, 9 Jul 2025 12:24:37 +0000 Received: from AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30]) by AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30%4]) with mapi id 15.20.8901.021; Wed, 9 Jul 2025 12:24:37 +0000 From: Laurentiu Palcu To: imx@lists.linux.dev, Laurentiu Palcu , Philipp Zabel , David Airlie , Simona Vetter , Maarten Lankhorst , Maxime Ripard , Thomas Zimmermann , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam Cc: dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Subject: [PATCH 5/8] dt-bindings: display: imx: Add bindings for i.MX94 DCIF Date: Wed, 9 Jul 2025 15:23:24 +0300 Message-Id: <20250709122332.2874632-6-laurentiu.palcu@oss.nxp.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> References: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> Content-Transfer-Encoding: quoted-printable X-ClientProxiedBy: FR4P281CA0161.DEUP281.PROD.OUTLOOK.COM (2603:10a6:d10:ba::13) To AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-Exchange-MessageSentRepresentingType: 1 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AS4PR04MB9576:EE_|VI0PR04MB10712:EE_ X-MS-Office365-Filtering-Correlation-Id: a0f24826-a84e-4b73-91b7-08ddbee39212 X-MS-Exchange-SharedMailbox-RoutingAgent-Processed: True X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|19092799006|366016|1800799024|376014|7416014|921020; X-Microsoft-Antispam-Message-Info: =?us-ascii?Q?tO95knyx1Yh66P1Zr9EfrWIqMVHr0zV+jN1T0WwUSTINujGPu5DoAaIr8aDk?= =?us-ascii?Q?vl0TCeyxWyXZyf7teBu0UgBQ9DufJwMpFmNtWLYELwcugheYzL9YK3ZB8t7a?= =?us-ascii?Q?jrg/UO5zQYbdVSbGuCc75r8leuAMm8eHulQdstnKRPwJiI5AwOWGZuK0tTD5?= =?us-ascii?Q?eqlXlAjgppQdH9G+yRskNy5xf0xWXALZxgALOGNLjlewQfiRsciKl7dUI01Z?= =?us-ascii?Q?Q6gms7sxoWHCWAz/Ao3WizlOfPQTdjAoj76SyYwSpe7hIyiStBXKHuibsmgb?= =?us-ascii?Q?a1sWpViEFHORXbPm+GsSbc954v/0u8sSxksLL1qmDG0ErWlfJ1KN4xnsz4v0?= =?us-ascii?Q?K2IheTXHC4LD7WYt88HvZT+hMJeMjQvQdoo5LpKJNtRS9dzlZkM2WGQK3U3e?= =?us-ascii?Q?EZutAWg9ecfp/LpmZxlt7c7ZZxh8ut7OckAzLTr/wLPUJo+8SM34iWxEw+Ij?= =?us-ascii?Q?YiChApy1ZIbv0a5Blr9llhhMIR03w1kiyjS9kDw3W6fa35slh1kPrYHqf3Pk?= =?us-ascii?Q?VLoFSEreaWhVidE/e6VM+LG6WbvfcCNP8eo4CH938z3dkl6MfhDXutkzNpYU?= =?us-ascii?Q?/1btes8rt9Xu7mWt1/20uWK8NKlE3sOf7Q6E6CiK5Jj/FdbVmGzbapYGOmEl?= =?us-ascii?Q?0/AOyJztFpfFSJ61ZkaaA7zYssOu5NwBEQYBvFYVTvwd+YHpZWvde+9jwx53?= =?us-ascii?Q?IV7XxYujoQUsbD11virFRYOCgoNSlih7Nnl8jWI3GSRWRG3pg6zUEm8LTZKZ?= =?us-ascii?Q?0eedIXk5gBr32E0iPXtwiCJVdmdP9Ec7AM7AJyMAGLJMKPqOxe65WwquZSJ5?= =?us-ascii?Q?GMR2+3VPzx82Q7RFIb1djMSgL24vmxaAPec2bsCqAFDkdPEFkRiJnqZTAywg?= =?us-ascii?Q?9nKVcE7Sf/vpNDxbogtEPg2RRQj6Ydj06kQuiM1jUJ/b4Dir90KpwXjJoNPV?= =?us-ascii?Q?2LEWVXHyzQXcArfQO4Dq/+N5sNM2NJH+0E62GhMEw0ApZwOyi6a/CrHztX3x?= =?us-ascii?Q?bZ5myqEOVQnGDf9raKKQ8ma4y7Enc7HLY+lKuDaFWjIrjnryYBCOqgh+w59f?= =?us-ascii?Q?1Elo+SfEfRZoREHsxdXI8xN/wve5IcYULJrjFqHQxgH1sqoOWj56R5Pp9q9i?= =?us-ascii?Q?xuBr/hDYzhSOOO3mUpnOPCjwgly4Klhwwgr/n9zxx7swsUFomM5GzJCui1TX?= =?us-ascii?Q?w8+x0Q1NnlafAYkQdcovEHgngvgVRN9oKcS54gqqIqm8kYJFGJYkkfaosrqW?= =?us-ascii?Q?aLpLutubyO6sTYAaYBAMs1ZLcsoWPWjnKscheby/Iv3hw0kppNCJUf9aBZo4?= =?us-ascii?Q?jqOCYoyGVpfmEKxBprbAdR2u0NlIwYuwiZsD+avyKagtSgs6Hqduin+3PB9l?= =?us-ascii?Q?03hf3x/b/aOP5yRsEW9a1RtPfactOAN4udJy1/t0oFlMVfhSIYMmn5O4mJ6z?= =?us-ascii?Q?Hd31vbUDLbo=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AS4PR04MB9576.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230040)(19092799006)(366016)(1800799024)(376014)(7416014)(921020);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?us-ascii?Q?LdTdbOgGP5s6RfuY2FOiB4LGcQPd06LHx1pdsppk7TJQj4WhxEn1VxK9ov88?= =?us-ascii?Q?tSOu7WYNkC8UIcByzgz2IJXPCOvIFX/P1P3pEvfsrJW5q/ShpBGCac5vZQ5S?= =?us-ascii?Q?sH546aETobN3Y1oU19axwBB01VcIO6b7FcN0BQmfhnHrNl+NFo2PNbBIBFCl?= =?us-ascii?Q?3yBU56ILn6zubTS7CHhFdpi9k2qJ69YXbshH59XBL1jDSkS0ExQv7vhYmtAg?= =?us-ascii?Q?VtJboB5kL9WNZ0L0+xHiTiTV9gpsWak5EhUTbKotqX1OmbGqHXt9TfTOg3TT?= =?us-ascii?Q?SCmMDQXfVHCsBDWbV/6TpEhXe31fDQzmvkf4uCAdvpUGfcNBw1UYH3MUp3vf?= =?us-ascii?Q?MIQESI/AhufjFAW8dKXigyAjr0UJ0Lg6mGXMqPthX7ScoApudWOh/bPqzIFp?= =?us-ascii?Q?3xhbVpSlQotUjt2rYBs4xzS3m0P97mvIv3sNVLceXpthMp6NktYydfOOSNRW?= =?us-ascii?Q?9dLiYV0EfzUJ39MEW9s0HirIeo2e5K520Q+Tvgl2+XebL340s9Ls41wwaKHo?= =?us-ascii?Q?r6IGbZ2MEaFmTtXNMlYXUY3vAWcs/h4/nTKVDpfhI5EvuX09TYdKuh+wesJy?= =?us-ascii?Q?XgAP984A7sg0l6CNXCVxHgqmE3rwwBlQrrTcpl3n8ECK9daHeA0fR9J/v3eC?= =?us-ascii?Q?CabKYsx1gx68rny9t+/qGmsh+doduX9/8fd97pzOhGuBG4WLTd/VNE2Zjtl4?= =?us-ascii?Q?XVuNU6/vMOGjSzcBPs19hIffJXw4H832kMk5E2xul4sqZdYol+z4Sp6BcjTG?= =?us-ascii?Q?bbGti2n/Rv0tKgd2LrbgrtnKmQCWAke3Q/1r9Ks0NmL2dvUm/8HhOPQIzem7?= =?us-ascii?Q?qLVJqh+ZDWPVF2knLEUpe0MaVKlexd/GA5b2d8rCHyUEwRhhej42wS/4ik2p?= =?us-ascii?Q?ng6dgyyU1j36kRwV25ECkFG7zOcot16SitUikufnl77/2thpOORdPd71SEb+?= =?us-ascii?Q?rjf5uyReZbIRp31IDlKKqBTuEjnHM3iyOjllJsY1PqK/URgVVmZ+LVBZMMyv?= =?us-ascii?Q?byYcqavnQtyi4fzy1SQYlDfDukLVfv0fcOfUjEAuDrUAHu3ynCQ/eOD/XXPh?= =?us-ascii?Q?tpDFKFTJz3ABICeaOJRn6IVL8enV9yMBLz6uOKDPghToX5N7RfHtyZ/95RcK?= =?us-ascii?Q?JqWQkSNd8l/nZErM4nftAWxyKN1O3wK1bJvItkUZNmTsadOQA7ZbxTfooeyn?= =?us-ascii?Q?dTaW3phVlPvDxEZr8csMkJrc9WkrCW2ejTzwghKPz14Hruufni7xB7pZLgbe?= =?us-ascii?Q?RUCpy+4VHPmV1u8nAPfF6wpPORbLhsIwmGe0shd6/YGY58k2hoqbEyKhpcYw?= =?us-ascii?Q?KfruOVZnQvZcGKc9+CU0XzCDoQT/l0pRyZVUcLV9FXe9/N6CRg/yhheu9jgN?= =?us-ascii?Q?10yfoB8QERU4/8kAQTitjFd+caAIoV2dQnALoJqRf7oPmzwAh7eRCNRVe3vb?= =?us-ascii?Q?oLPpRJLARvBMAsMvSpHyDq+CR3RShkyIf0dghLrWo8TY5E6JidanQCXT0/3e?= =?us-ascii?Q?jNkqB7DJHL9jhr+IjdNNGq0U1j2PLj7EGZIlkcy3ILZ44yfNRbU5pGmHZiNd?= =?us-ascii?Q?N/zmlqkf0GRfQKyiFo8guXOTcOfcnwf2uXraumOwTSP/cEmmNrG96+6Lw/H/?= =?us-ascii?Q?wQ=3D=3D?= X-OriginatorOrg: oss.nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: a0f24826-a84e-4b73-91b7-08ddbee39212 X-MS-Exchange-CrossTenant-AuthSource: AS4PR04MB9576.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 09 Jul 2025 12:24:37.6545 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: McnvvkLyFzEcCxiHKy8yYss/M1wgd9lF9A7VQXi3S6YJGtJ1rF/qvor16pt+46hX9cQcW4fiK+HNOQwvxUSkbA== X-MS-Exchange-Transport-CrossTenantHeadersStamped: VI0PR04MB10712 Content-Type: text/plain; charset="utf-8" DCIF is the i.MX94 Display Controller Interface which is used to drive a TFT LCD panel or connects to a display interface depending on the chip configuration. Signed-off-by: Laurentiu Palcu --- .../bindings/display/imx/nxp,imx94-dcif.yaml | 101 ++++++++++++++++++ 1 file changed, 101 insertions(+) create mode 100644 Documentation/devicetree/bindings/display/imx/nxp,imx94= -dcif.yaml diff --git a/Documentation/devicetree/bindings/display/imx/nxp,imx94-dcif.y= aml b/Documentation/devicetree/bindings/display/imx/nxp,imx94-dcif.yaml new file mode 100644 index 0000000000000..e4cab43c77ebc --- /dev/null +++ b/Documentation/devicetree/bindings/display/imx/nxp,imx94-dcif.yaml @@ -0,0 +1,101 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +# Copyright 2025 NXP +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/display/imx/nxp,imx94-dcif.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: i.MX94 Display Control Interface (DCIF) + +maintainers: + - Laurentiu Palcu + +description: + The Display Control Interface(DCIF) is a system master that fetches grap= hics + stored in memory and displays them on a TFT LCD panel or connects to a + display interface depending on the chip configuration. + +properties: + compatible: + const: nxp,imx94-dcif + + reg: + maxItems: 1 + + interrupts: + items: + - description: + Interrupt output for CPU domain 0 (controlled by common register= s group). + - description: + Interrupt output for CPU domain 1 (controlled by background laye= r registers group). + - description: + Interrupt output for CPU domain 2 (controlled by foreground laye= r registers group). + + interrupt-names: + items: + - const: common + - const: bg_layer + - const: fg_layer + + clocks: + items: + - description: APB bus clock + - description: AXI bus clock + - description: Pixel clock + + clock-names: + items: + - const: apb + - const: axi + - const: pix + + assigned-clocks: + description: Reference to DISPLAYMIX CSR clock mux. + maxItems: 1 + + assigned-clock-parents: + description: Parent of the clock mux. + maxItems: 1 + + power-domains: + maxItems: 1 + + nxp,blk-ctrl: + $ref: /schemas/types.yaml#/definitions/phandle + description: A phandle which points to NXP displaymix blk-ctrl. + + port: + $ref: /schemas/graph.yaml#/properties/port + description: Display Pixel Interface(DPI) output port + +additionalProperties: false + +examples: + - | + #include + + soc { + #address-cells =3D <2>; + #size-cells =3D <2>; + + display-controller@4b120000 { + compatible =3D "nxp,imx94-dcif"; + reg =3D <0x0 0x4b120000 0x0 0x300000>; + interrupts =3D , + , + ; + interrupt-names =3D "common", "bg_layer", "fg_layer"; + clocks =3D <&scmi_clk 69>, <&scmi_clk 70>, <&dispmix_csr 0>; + clock-names =3D "apb", "axi", "pix"; + assigned-clocks =3D <&dispmix_csr 0>; + assigned-clock-parents =3D <&ldb_pll_pixel>; + power-domains =3D <&scmi_devpd 11>; + nxp,blk-ctrl =3D <&dispmix_csr>; + + port { + dcif_out: endpoint { + remote-endpoint =3D <&ldb_in>; + }; + }; + }; + }; --=20 2.46.1 From nobody Tue Oct 7 13:23:06 2025 Received: from DUZPR83CU001.outbound.protection.outlook.com (mail-northeuropeazon11012052.outbound.protection.outlook.com [52.101.66.52]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 299912DA760 for ; Wed, 9 Jul 2025 12:24:47 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=52.101.66.52 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063892; cv=fail; b=kM8QZrY8H6XdmQ4wbVibJTR8lXlte+6sc4E9Y02K7wJ5ieuODy1XJnxtWCIXRvMpzqHUD3p0BO3MFqn6TFu2XVvP2Gzr79dCgvYopJw6u49PBXv59e5NMZlOKfnKROIu0v6DgLmmzUdSEcQzdi07O2V6w671N+6VdXuLntOYT8Y= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063892; c=relaxed/simple; bh=DdM41axX1ly+eikZy4Y2OdTSd5Z0t+a7y1Ji1ql2qDo=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: Content-Type:MIME-Version; b=rfuMEvbLtGok9BKb+nusESRWKgCpIVZUSm8XrUreOcPXikCXqVdx/J94AdcaMDWFfVOV2uMjS2fqhIS/zN/Jh+8fTXga2mpeZc5pcgyjWS61ObFJJjQnMnA+vCvqJsOBrSk84t/NWJcajwx2zngoOeV1s8kzxy0mrlVHLRFKbb4= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com; spf=pass smtp.mailfrom=oss.nxp.com; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b=mauA/Ng1; arc=fail smtp.client-ip=52.101.66.52 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b="mauA/Ng1" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=ClXxkQX0oOEWBV8x48CnW5if6f7zLogMD4NP++MlqeZaB2EiyWbJB2Kdwdv+XNcoqHAqwcNj6eqJRyNffTBguKx2La4KbuTaVPmHUn+JRb6WJCW7qlgJd4RrdPv302mNtkugVz5d8d8I+kIdGPY2F9TDtkMZzkZe3okMyYTWyIXTGM2n8EJrubQCUsM+wdni9wAAHYmJhBNsHZ2DGWfQQRjglB1e7crTuJnHG5M12aEU/QuKRUcvTfIWiTORL4gpNTpnB0ziBculT6rSCtH56RwgfpsTwiwKOMa8wSOKN0r/OSj3CdbXNiqqK5c96dT5YS1cZGx2HmP6MvxAePNk+g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=X+51OC+QV61WjBXwJTNQEf+gonsWONtqR84F1FAhwA4=; b=LD1RHmg9HN4OfCcQg8LFmfWjTgjbQPjPI1GuNf4iZMODnIfSMnhGS9C5qrEB1NCQiH2fcUZdX1gyBq/SdDiFkHsnWT6RH8wz2fx78SYOj6NWVv/BcuDoA2JUcoBaUgQCumsswOBHXx6B7Us6fWYEdQLLG3o3xKSgRXAZvpQ/1TAjyPBiV0Oc13tadnV5xw+SX5iuc+qsX8i+zcmsmrSwUFayvgKGXxWT7oCe0EZtQFU7cQ+FNXraRwlwXEzNM59LQvxOhCfrt/wcRcQX/VGPRDiKYT+iNouImDqbth1pZjUIdkKjkAca2hS8YasLEalsZz+jRaF+tJLqE6U38j2uEA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=oss.nxp.com; dmarc=pass action=none header.from=oss.nxp.com; dkim=pass header.d=oss.nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=NXP1.onmicrosoft.com; s=selector1-NXP1-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=X+51OC+QV61WjBXwJTNQEf+gonsWONtqR84F1FAhwA4=; b=mauA/Ng15ml1eG6mEEQqszzLXQYsq+Po1JCt5pl1kCqx2FntmiFAT+dSRv6l4Z6s35V/Og0VXhY29e2xAg9LsLAe+eY0rgGt8KzffTMNnEdX1jb9f7JZN0LsjzDdOA8RHn3IXcU54QQ7lDm3iqdJmcm3zwUH2loP60VTLMDH257mklh+djq8DP1tq5G+C/o++rfsWl3FhhHGZ6caoItd1JOwwJraLmnTn7UBIzknWc2aJojsraFWE0cVgPcx82LWtdc5wd58z/Jkw22ROCAJIsue+0OqQTODB9wIlzhj9/nBHrtBPgqpz+aA1NKnJmcooE//gEAVNz5RbsgkSb/euw== Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=oss.nxp.com; Received: from AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) by VI0PR04MB10712.eurprd04.prod.outlook.com (2603:10a6:800:261::6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8901.26; Wed, 9 Jul 2025 12:24:43 +0000 Received: from AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30]) by AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30%4]) with mapi id 15.20.8901.021; Wed, 9 Jul 2025 12:24:43 +0000 From: Laurentiu Palcu To: imx@lists.linux.dev, Maarten Lankhorst , Maxime Ripard , Thomas Zimmermann , David Airlie , Simona Vetter , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , Laurentiu Palcu Cc: dri-devel@lists.freedesktop.org, Sandor Yu , linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org Subject: [PATCH 6/8] drm/imx: Add support for i.MX94 DCIF Date: Wed, 9 Jul 2025 15:23:25 +0300 Message-Id: <20250709122332.2874632-7-laurentiu.palcu@oss.nxp.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> References: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> Content-Transfer-Encoding: quoted-printable X-ClientProxiedBy: FR4P281CA0243.DEUP281.PROD.OUTLOOK.COM (2603:10a6:d10:f5::11) To AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-Exchange-MessageSentRepresentingType: 1 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AS4PR04MB9576:EE_|VI0PR04MB10712:EE_ X-MS-Office365-Filtering-Correlation-Id: c81fe642-0cfe-434a-781b-08ddbee3958b X-MS-Exchange-SharedMailbox-RoutingAgent-Processed: True X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|19092799006|366016|1800799024|376014|7416014|921020; X-Microsoft-Antispam-Message-Info: =?us-ascii?Q?VjCO5AaA/GwuiRvHYXnRnAKIefltnsq7sT+tvlr3LG1G7DXxFc0mV1WAYQbU?= =?us-ascii?Q?ZFEuLo0e2/PxPlgZ+5sSLA6tlwCCCWuvdyL63cCAEGTJBku6mtyc93pTGrmT?= =?us-ascii?Q?pcH5b41+pbKaaOjsv9RbqOcHT0xbNIigvdMer6+8K9GSraIQA6g/Nevbke0x?= =?us-ascii?Q?waUHWt3Cc40I59+ac8A6St+aevXLYzCWZR+ANudaSbSVPcAwDDUQLpK+s4o2?= =?us-ascii?Q?0FCH+/uCBOqhjAorcL8LqJ+jOb9v2GhfgbU0F12v/ceKK81VJASqU9D1tt4Z?= =?us-ascii?Q?vVdvyAApfEm5kgqoUe/t3f0GhMKbVg8QdFMutnF0U9jGeEsTWQKFD47Weiq+?= =?us-ascii?Q?VygyynbKmd876L9FQ3x22+ehl8/+wuoDYeYF3TSfmCsthXZitgkR/K9O21C8?= =?us-ascii?Q?KT4ce99ixdN9XtaTa3xyTLXGh/PzXhSytuoBHezkXB1O4DoJQOOktBL+aqx/?= =?us-ascii?Q?LPlLEyyWZHbzMgZfVVua+hGuh0QRJjLMIGAWsxafK/E3xGxOcN5CGa070jUn?= =?us-ascii?Q?TWaB/t9q4hHcKPpSs/2wMRP8Z/GEjjTVs9uQb/INjPtsTF5+J2Nebf8VdHDn?= =?us-ascii?Q?0RUrrN/Retcsohm5cDvHneqjDbSwjqbShJCAoh5299po2mWCWPJY3ehOOBd/?= =?us-ascii?Q?igwH+DT8fl/eY5VgSSXNrhecqhiBER93BoyCRIR8vuDQlLLpgukCDONVCt9g?= =?us-ascii?Q?hJUFiHJNrD2MytUcNkJ3kcFYjqrzZUsauSSaY5Gb90HSB9vhS9BAbgFapD19?= =?us-ascii?Q?zhZPylyuVtAXeqvz9ikLYvb3zCLTVnai5FV5n8OtDAm6gSSi2W7FJ3PcuVKt?= =?us-ascii?Q?iHSMvD1ThZ/AubxiSr/Ds0zwYJzZ14QxYuXOgJIimpK561KJJHV38151a7Qn?= =?us-ascii?Q?qh+dONMmwEP1aNgZRn6DqiQzmboWvNA4FzRsblHdSAfKNBQWLjhVoM5HqNul?= =?us-ascii?Q?3q4Y0GX+Eh94Tat+RU03BV9/RTIdjfS5F5WXj+Q/gNO87pHqrXvjkSZk2QXb?= =?us-ascii?Q?4CzPEq75WGWM3Q6GMLpf2fPg13wGILnMoFMkqgFZqaEgHyXuEUySCXqQ+XgB?= =?us-ascii?Q?i2pnvsdLMOVmpY3Pjj7IcBnG3kzmjDBaD9y7xiWD78kcyHMWi562mmX6NZCS?= =?us-ascii?Q?ThhQL7IzHI+6W1uOOJOr99mbqcA1wqksE9LPkAiegMgJTrSedfNOB3a3h34Q?= =?us-ascii?Q?1FkRKDOikRWsQtu4PQv/0eTh5UPv08+ejB2ofOEfSzuGIcVvNvqrSrdhRcuY?= =?us-ascii?Q?cslWKkEow7TJIbUNs7EIQ/7Li+VQFMkxyeIVH53MmEC5Py0BUyoocyUO1MPi?= =?us-ascii?Q?epLoMaAz6qXQdJITz0u8MT6/txcb8pcxbyq7ezwcd0rMlbt01iX77+HUhbbU?= =?us-ascii?Q?AT8Ael2GkUGRRpjW/kiYeWP37PiksOd17Y/7F99t4+Vi+qby01adzJ9uZy+w?= =?us-ascii?Q?50vEY+1F8lBQXaRp2PAYBMS/W8xR8oj2nVWJ9tRRnVhN/WJhPRKeMQ=3D=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AS4PR04MB9576.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230040)(19092799006)(366016)(1800799024)(376014)(7416014)(921020);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?us-ascii?Q?kG+nnlSOvBi4QCPVBS6GXjndUzex2I89hUjrxNE+AugwHR71D3xnsEHbA6gX?= =?us-ascii?Q?sY3o1Cf2bBiJyrK6BHDsj+XQ3Ea/0aifi4kUxEBmMrg3/2E+KR0Odl9GUydV?= =?us-ascii?Q?pM8kG1phBdpCqCzvmloRlxN5Pd1lCytFN6NxNkLvTb2Q673mST3NXTVYxAJ0?= =?us-ascii?Q?4bKom0mwuMnWWFovr7GPnhjzQT8Xg/fIJb1jaWXk7geH6jT0w35ootrPek8C?= =?us-ascii?Q?4EPn9+NX4G4+8SzlQp+SPO3V0CDGaTBEjiQ8jkeql8/nLe8jcLUMnyYylvL/?= =?us-ascii?Q?vcTw7leGUgjt1NWxkKBGjvtiBPhxHEXTeA822YHeF3zY5W1WTX4WKIR/iD0c?= =?us-ascii?Q?1NSN0k/mV9v+cGu9wLpj9dKup9EHf1O8CAHiaD3ZFuQtOtfzV8LiomnEbhw2?= =?us-ascii?Q?Pg6oPrV4pIg+EJ8RAREGVj6YDjYr2gh6b0mhyobx7jFd7BGnJMjt8Tx04W9d?= =?us-ascii?Q?c2kKoUK2D8Iwp1eTF2SXhauQqW9Ymi3o8g9n9jwTBKGfKcQqpeY71DZ2qcde?= =?us-ascii?Q?GU2R7/hMRS5OmBnkfqKMxKFH+l6PDhziCZ9+AiH/IVArFNaK5m7dF9Y4Jaqt?= =?us-ascii?Q?OR7A4PlHkdtAkN6eng6tppK3z+ts4D+PNZ9BVIia2P35Jg0Apa422KW4nAgj?= =?us-ascii?Q?evHGMT3v26tI+mI7wqw0Frb1C2FJIUd/t4rnppTJXQpDUnbNwdKX5ouZRcH1?= =?us-ascii?Q?Fs58jnGCGumWfAcx1r1qXqDfMnJxfyd8XkgoFlUozLcq8PonroyVGWI4BJxq?= =?us-ascii?Q?Dr8dXa2KU/PIk/tkqhgTNO7t6aUvrimDqb3/lXDMRRfBOu/VMWytpI4KF04h?= =?us-ascii?Q?U8HuA5pLJvh3hHpm0oz8RPq9VB2+99P1W50oAMQ67ktiV133VbEhd6Rj2/aX?= =?us-ascii?Q?xjyvveoF6GQ6bz/Vp42yDi+KknsUTx01zcukMl/4HIUDpCFOS1gt5sWDYOWb?= =?us-ascii?Q?R0Awx9O1AKZFIjHIBDVbRcLVjSmY48oYWAEPqNWla4Z54+Jj8HGQNrN1SYRi?= =?us-ascii?Q?6yCtIorKUa6hMVmeELmOICj2Hfzpjnj1Hw8EyjUkBdAbOJoi7UGZbzQL4Nx5?= =?us-ascii?Q?pbqCBFsXRCpAGx23ySJRFLUX/gEV3VrDqPI/5rjPVBCSftzljtbRuA3OCarE?= =?us-ascii?Q?BqcL+l8S45qzIeg+zbmEofQ89J/giDnO16Z0947olyXMfF1hTk8PP92ZgYWH?= =?us-ascii?Q?SAY85aH/I7oQ6iwmAimS5HTIS8HVQn8QtvQwRnTDaUiPQd2N9GDXVAgi33F2?= =?us-ascii?Q?+EBfb4zi5lest/5CtftB/D7h+69Y046GHEdJNDIK3JoJcEfZ1QwARGSbg+Hq?= =?us-ascii?Q?6nrRgFIOos7Tp6vBSsi/ky+AdtH+QAADcnzlrNpcuMLc05F3VpOxhaRIDqm6?= =?us-ascii?Q?ljD6lyMh3h/ItImQ5ID8mdIL6v1wfRXTa+bxWFkZMH8OtPx626k8175VxVzC?= =?us-ascii?Q?JOgo1PA7HXvdmP+tFAoC+qr2KMoxCUWF5e63pkqoGMfaVMwc8Lf5RXGmlNNV?= =?us-ascii?Q?9uViEyIbAeTfS4FAtaisydah5Oy82uZgbKqGDMJWq6C55FRhF0koqDQK33Bp?= =?us-ascii?Q?kvOuXdiWsFvxrJ0t8g2WWcVcI6vG94Q+ZoA+/G5XcUvDDag/ISg/LK9k9Fq0?= =?us-ascii?Q?LA=3D=3D?= X-OriginatorOrg: oss.nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: c81fe642-0cfe-434a-781b-08ddbee3958b X-MS-Exchange-CrossTenant-AuthSource: AS4PR04MB9576.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 09 Jul 2025 12:24:43.6348 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: onKWWG+Bgjaoir9RObfBpl4wxSyDmSKOunDCNlp0HamqjfceMtj622EK15UbA/zHKG1U01zT+M9WpV55BELlOA== X-MS-Exchange-Transport-CrossTenantHeadersStamped: VI0PR04MB10712 Content-Type: text/plain; charset="utf-8" From: Sandor Yu This patch adds support for the i.MX94 Display Control Interface. Signed-off-by: Sandor Yu Signed-off-by: Laurentiu Palcu --- drivers/gpu/drm/imx/Kconfig | 1 + drivers/gpu/drm/imx/Makefile | 1 + drivers/gpu/drm/imx/dcif/Kconfig | 12 + drivers/gpu/drm/imx/dcif/Makefile | 5 + drivers/gpu/drm/imx/dcif/dcif-crc.c | 211 ++++++++ drivers/gpu/drm/imx/dcif/dcif-crc.h | 52 ++ drivers/gpu/drm/imx/dcif/dcif-crtc.c | 696 ++++++++++++++++++++++++++ drivers/gpu/drm/imx/dcif/dcif-drv.c | 293 +++++++++++ drivers/gpu/drm/imx/dcif/dcif-drv.h | 87 ++++ drivers/gpu/drm/imx/dcif/dcif-kms.c | 101 ++++ drivers/gpu/drm/imx/dcif/dcif-plane.c | 269 ++++++++++ drivers/gpu/drm/imx/dcif/dcif-reg.h | 326 ++++++++++++ 12 files changed, 2054 insertions(+) create mode 100644 drivers/gpu/drm/imx/dcif/Kconfig create mode 100644 drivers/gpu/drm/imx/dcif/Makefile create mode 100644 drivers/gpu/drm/imx/dcif/dcif-crc.c create mode 100644 drivers/gpu/drm/imx/dcif/dcif-crc.h create mode 100644 drivers/gpu/drm/imx/dcif/dcif-crtc.c create mode 100644 drivers/gpu/drm/imx/dcif/dcif-drv.c create mode 100644 drivers/gpu/drm/imx/dcif/dcif-drv.h create mode 100644 drivers/gpu/drm/imx/dcif/dcif-kms.c create mode 100644 drivers/gpu/drm/imx/dcif/dcif-plane.c create mode 100644 drivers/gpu/drm/imx/dcif/dcif-reg.h diff --git a/drivers/gpu/drm/imx/Kconfig b/drivers/gpu/drm/imx/Kconfig index 3e8c6edbc17c2..1b6ced5c60b51 100644 --- a/drivers/gpu/drm/imx/Kconfig +++ b/drivers/gpu/drm/imx/Kconfig @@ -1,6 +1,7 @@ # SPDX-License-Identifier: GPL-2.0-only =20 source "drivers/gpu/drm/imx/dc/Kconfig" +source "drivers/gpu/drm/imx/dcif/Kconfig" source "drivers/gpu/drm/imx/dcss/Kconfig" source "drivers/gpu/drm/imx/ipuv3/Kconfig" source "drivers/gpu/drm/imx/lcdc/Kconfig" diff --git a/drivers/gpu/drm/imx/Makefile b/drivers/gpu/drm/imx/Makefile index c7b317640d71d..2b9fd85eefaa3 100644 --- a/drivers/gpu/drm/imx/Makefile +++ b/drivers/gpu/drm/imx/Makefile @@ -1,6 +1,7 @@ # SPDX-License-Identifier: GPL-2.0 =20 obj-$(CONFIG_DRM_IMX8_DC) +=3D dc/ +obj-$(CONFIG_DRM_IMX_DCIF) +=3D dcif/ obj-$(CONFIG_DRM_IMX_DCSS) +=3D dcss/ obj-$(CONFIG_DRM_IMX) +=3D ipuv3/ obj-$(CONFIG_DRM_IMX_LCDC) +=3D lcdc/ diff --git a/drivers/gpu/drm/imx/dcif/Kconfig b/drivers/gpu/drm/imx/dcif/Kc= onfig new file mode 100644 index 0000000000000..f16652c49d211 --- /dev/null +++ b/drivers/gpu/drm/imx/dcif/Kconfig @@ -0,0 +1,12 @@ +config DRM_IMX_DCIF + tristate "DRM support for NXP i.MX943 DCIF" + select DRM_KMS_HELPER + select VIDEOMODE_HELPERS + select DRM_GEM_DMA_HELPER + select DRM_DISPLAY_HELPER + select DRM_BRIDGE_CONNECTOR + select DRM_CLIENT_SELECTION + depends on DRM && OF && ARCH_MXC + depends on COMMON_CLK + help + enable NXP i.MX943 Display Control Interface(DCIF) support diff --git a/drivers/gpu/drm/imx/dcif/Makefile b/drivers/gpu/drm/imx/dcif/M= akefile new file mode 100644 index 0000000000000..b429572040f0e --- /dev/null +++ b/drivers/gpu/drm/imx/dcif/Makefile @@ -0,0 +1,5 @@ +# SPDX-License-Identifier: GPL-2.0 + +imx-dcif-drm-objs :=3D dcif-crc.o dcif-crtc.o dcif-drv.o dcif-kms.o dcif-p= lane.o + +obj-$(CONFIG_DRM_IMX_DCIF) +=3D imx-dcif-drm.o diff --git a/drivers/gpu/drm/imx/dcif/dcif-crc.c b/drivers/gpu/drm/imx/dcif= /dcif-crc.c new file mode 100644 index 0000000000000..2af363bd96169 --- /dev/null +++ b/drivers/gpu/drm/imx/dcif/dcif-crc.c @@ -0,0 +1,211 @@ +// SPDX-License-Identifier: GPL-2.0 + +/* + * Copyright 2025 NXP + */ + +#include + +#include +#include + +#include "dcif-crc.h" +#include "dcif-reg.h" + +#define MAX_DCIF_CRC_NUM 4 + +static int dcif_crc_config(struct dcif_dev *dcif, struct drm_rect *roi, in= t ncrc) +{ + int pos, size; + + if (ncrc >=3D MAX_DCIF_CRC_NUM) + return -EINVAL; + + pos =3D DCIF_CRC_POS_CRC_HOR_POS(roi->x1) | + DCIF_CRC_POS_CRC_VER_POS(roi->y1); + size =3D DCIF_CRC_SIZE_CRC_HOR_SIZE(roi->x2 - roi->x1) | + DCIF_CRC_SIZE_CRC_VER_SIZE(roi->y2 - roi->y1); + + regmap_write(dcif->regmap, DCIF_CRC_POS_R(ncrc), pos); + regmap_write(dcif->regmap, DCIF_CRC_SIZE_R(ncrc), size); + + regmap_set_bits(dcif->regmap, DCIF_CRC_CTRL, + DCIF_CRC_CTRL_CRC_EN(ncrc) | DCIF_CRC_CTRL_CRC_ERR_CNT_RST); + + return 0; +} + +void dcif_crtc_enable_crc_source(struct dcif_dev *dcif, + enum dcif_crc_source source, + struct drm_rect *roi, + int ncrc) +{ + if (ncrc >=3D MAX_DCIF_CRC_NUM) + return; + + if (source =3D=3D DCIF_CRC_SRC_NONE) + return; + + if (dcif->crc_is_enabled) + return; + + dcif_crc_config(dcif, roi, ncrc); + + regmap_set_bits(dcif->regmap, DCIF_CRC_CTRL, + DCIF_CRC_CTRL_CRC_MODE | DCIF_CRC_CTRL_CRC_SHADOW_LOAD_EN | + DCIF_CRC_CTRL_CRC_TRIG); + + dcif->crc_is_enabled =3D true; +} + +void dcif_crtc_disable_crc_source(struct dcif_dev *dcif, int ncrc) +{ + if (!dcif->crc_is_enabled) + return; + + if (ncrc >=3D MAX_DCIF_CRC_NUM) + return; + + regmap_clear_bits(dcif->regmap, DCIF_CRC_CTRL, DCIF_CRC_CTRL_CRC_EN(ncrc)= ); + + dcif->crc_is_enabled =3D false; +} + +/* + * Supported modes and source names: + * 1) auto mode: + * "auto" should be selected as the source name. + * The evaluation window is the same to the display region as + * indicated by drm_crtc_state->adjusted_mode. + * + * 2) region of interest(ROI) mode: + * "roi:x1,y1,x2,y2" should be selected as the source name. + * The region of interest is defined by the inclusive upper left + * position at (x1, y1) and the exclusive lower right position + * at (x2, y2), see struct drm_rect for the same idea. + * The evaluation window is the region of interest. + */ +static int +dcif_crc_parse_source(const char *source_name, enum dcif_crc_source *s, + struct drm_rect *roi) +{ + static const char roi_prefix[] =3D "roi:"; + + if (!source_name) { + *s =3D DCIF_CRC_SRC_NONE; + } else if (!strcmp(source_name, "auto")) { + *s =3D DCIF_CRC_SRC_FRAME; + } else if (strstarts(source_name, roi_prefix)) { + char *options, *opt; + int len =3D strlen(roi_prefix); + int params[4]; + int i =3D 0, ret; + + options =3D kstrdup(source_name + len, GFP_KERNEL); + + while ((opt =3D strsep(&options, ",")) !=3D NULL) { + if (i > 3) + return -EINVAL; + + ret =3D kstrtouint(opt, 10, ¶ms[i]); + if (ret < 0) + return ret; + + if (params[i] < 0) + return -EINVAL; + + i++; + } + + if (i !=3D 4) + return -EINVAL; + + roi->x1 =3D params[0]; + roi->y1 =3D params[1]; + roi->x2 =3D params[2]; + roi->y2 =3D params[3]; + + if (!drm_rect_visible(roi)) + return -EINVAL; + + *s =3D DCIF_CRC_SRC_FRAME_ROI; + } else { + return -EINVAL; + } + + return 0; +} + +int dcif_crtc_verify_crc_source(struct drm_crtc *crtc, const char *source_= name, + size_t *values_cnt) +{ + struct dcif_dev *dcif =3D crtc_to_dcif_dev(crtc); + enum dcif_crc_source source; + struct drm_rect roi; + + if (dcif_crc_parse_source(source_name, &source, &roi) < 0) { + dev_dbg(dcif->drm.dev, "unknown source %s\n", source_name); + return -EINVAL; + } + + *values_cnt =3D 1; + + return 0; +} + +int dcif_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_nam= e) +{ + struct dcif_dev *dcif =3D crtc_to_dcif_dev(crtc); + struct drm_modeset_acquire_ctx ctx; + struct drm_crtc_state *crtc_state; + struct drm_atomic_state *state; + struct drm_rect roi =3D {0, 0, 0, 0}; + enum dcif_crc_source source; + int ret; + + if (dcif_crc_parse_source(source_name, &source, &roi) < 0) { + dev_dbg(dcif->drm.dev, "unknown source %s\n", source_name); + return -EINVAL; + } + + /* Perform an atomic commit to set the CRC source. */ + drm_modeset_acquire_init(&ctx, 0); + + state =3D drm_atomic_state_alloc(crtc->dev); + if (!state) { + ret =3D -ENOMEM; + goto unlock; + } + + state->acquire_ctx =3D &ctx; + +retry: + crtc_state =3D drm_atomic_get_crtc_state(state, crtc); + if (!IS_ERR(crtc_state)) { + struct dcif_crtc_state *dcif_crtc_state; + + dcif_crtc_state =3D to_dcif_crtc_state(crtc_state); + + dcif_crtc_state->crc.source =3D source; + dcif_copy_roi(&roi, &dcif_crtc_state->crc.roi); + + ret =3D drm_atomic_commit(state); + } else { + ret =3D PTR_ERR(crtc_state); + } + + if (ret =3D=3D -EDEADLK) { + drm_atomic_state_clear(state); + drm_modeset_backoff(&ctx); + goto retry; + } + + drm_atomic_state_put(state); + +unlock: + drm_modeset_drop_locks(&ctx); + drm_modeset_acquire_fini(&ctx); + + return ret; +} + diff --git a/drivers/gpu/drm/imx/dcif/dcif-crc.h b/drivers/gpu/drm/imx/dcif= /dcif-crc.h new file mode 100644 index 0000000000000..ea1b18362a344 --- /dev/null +++ b/drivers/gpu/drm/imx/dcif/dcif-crc.h @@ -0,0 +1,52 @@ +/* SPDX-License-Identifier: GPL-2.0 */ + +/* + * Copyright 2025 NXP + */ + +#ifndef __DCIF_CRC_H__ +#define __DCIF_CRC_H__ + +#include + +#include "dcif-drv.h" + +static inline bool to_enable_dcif_crc(struct dcif_crtc_state *new_dcstate, + struct dcif_crtc_state *old_dcstate) +{ + return old_dcstate->crc.source =3D=3D DCIF_CRC_SRC_NONE && + new_dcstate->crc.source !=3D DCIF_CRC_SRC_NONE; +} + +static inline bool to_disable_dcif_crc(struct dcif_crtc_state *new_dcstate, + struct dcif_crtc_state *old_dcstate) +{ + return old_dcstate->crc.source !=3D DCIF_CRC_SRC_NONE && + new_dcstate->crc.source =3D=3D DCIF_CRC_SRC_NONE; +} + +static inline void dcif_copy_roi(struct drm_rect *from, struct drm_rect *t= o) +{ + to->x1 =3D from->x1; + to->y1 =3D from->y1; + to->x2 =3D from->x2; + to->y2 =3D from->y2; +} + +#ifdef CONFIG_DEBUG_FS +int dcif_crtc_verify_crc_source(struct drm_crtc *crtc, const char *source_= name, + size_t *values_cnt); +int dcif_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_nam= e); +void dcif_crtc_enable_crc_source(struct dcif_dev *dcif, + enum dcif_crc_source source, + struct drm_rect *roi, + int nCRC); +void dcif_crtc_disable_crc_source(struct dcif_dev *dcif, int nCRC); +#else +#define dcif_crtc_verify_crc_source NULL +#define dcif_crtc_set_crc_source NULL +#define dcif_crtc_enable_crc_source NULL +#define dcif_crtc_disable_crc_source NULL +#endif + +#endif /* __DCIF_CRC_H__ */ diff --git a/drivers/gpu/drm/imx/dcif/dcif-crtc.c b/drivers/gpu/drm/imx/dci= f/dcif-crtc.c new file mode 100644 index 0000000000000..cf92498b343af --- /dev/null +++ b/drivers/gpu/drm/imx/dcif/dcif-crtc.c @@ -0,0 +1,696 @@ +// SPDX-License-Identifier: GPL-2.0 + +/* + * Copyright 2025 NXP + */ + +#include +#include +#include +#include +#include + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include "dcif-crc.h" +#include "dcif-drv.h" +#include "dcif-reg.h" + +#define DCIF_MAX_PIXEL_CLOCK 148500000 + +/* -----------------------------------------------------------------------= ------ + * CRTC + */ + +/* + * For conversion from YCbCr to RGB, the CSC operates as follows: + * + * |R| |A1 A2 A3| |Y + D1| + * |G| =3D |B1 B2 B3| * |Cb + D2| + * |B| |C1 C2 C3| |Cr + D3| + * + * The A, B and C coefficients are expressed as signed Q3.8 fixed point va= lues and + * the D coefficients as signed Q9.0. + */ +static const u32 dcif_yuv2rgb_coeffs[3][2][6] =3D { + [DRM_COLOR_YCBCR_BT601] =3D { + [DRM_COLOR_YCBCR_LIMITED_RANGE] =3D { + /* + * BT.601 limited range: + * + * |R| |1.1644 0.0000 1.5960| |Y - 16 | + * |G| =3D |1.1644 -0.3917 -0.8129| * |Cb - 128| + * |B| |1.1644 2.0172 0.0000| |Cr - 128| + */ + DCIF_CSC_COEF0_L0_A1(0x12a) | DCIF_CSC_COEF0_L0_A2(0x000), + DCIF_CSC_COEF1_L0_A3(0x199) | DCIF_CSC_COEF1_L0_B1(0x12a), + DCIF_CSC_COEF2_L0_B2(0x79c) | DCIF_CSC_COEF2_L0_B3(0x730), + DCIF_CSC_COEF3_L0_C1(0x12a) | DCIF_CSC_COEF3_L0_C2(0x204), + DCIF_CSC_COEF4_L0_C3(0x000) | DCIF_CSC_COEF4_L0_D1(0x1f0), + DCIF_CSC_COEF5_L0_D2(0x180) | DCIF_CSC_COEF5_L0_D3(0x180), + }, + [DRM_COLOR_YCBCR_FULL_RANGE] =3D { + /* + * BT.601 full range: + * + * |R| |1.0000 0.0000 1.4020| |Y - 0 | + * |G| =3D |1.0000 -0.3441 -0.7141| * |Cb - 128| + * |B| |1.0000 1.7720 0.0000| |Cr - 128| + */ + DCIF_CSC_COEF0_L0_A1(0x100) | DCIF_CSC_COEF0_L0_A2(0x000), + DCIF_CSC_COEF1_L0_A3(0x167) | DCIF_CSC_COEF1_L0_B1(0x100), + DCIF_CSC_COEF2_L0_B2(0x7a8) | DCIF_CSC_COEF2_L0_B3(0x749), + DCIF_CSC_COEF3_L0_C1(0x100) | DCIF_CSC_COEF3_L0_C2(0x1c6), + DCIF_CSC_COEF4_L0_C3(0x000) | DCIF_CSC_COEF4_L0_D1(0x000), + DCIF_CSC_COEF5_L0_D2(0x180) | DCIF_CSC_COEF5_L0_D3(0x180), + }, + }, + [DRM_COLOR_YCBCR_BT709] =3D { + [DRM_COLOR_YCBCR_LIMITED_RANGE] =3D { + /* + * Rec.709 limited range: + * + * |R| |1.1644 0.0000 1.7927| |Y - 16 | + * |G| =3D |1.1644 -0.2132 -0.5329| * |Cb - 128| + * |B| |1.1644 2.1124 0.0000| |Cr - 128| + */ + DCIF_CSC_COEF0_L0_A1(0x12a) | DCIF_CSC_COEF0_L0_A2(0x000), + DCIF_CSC_COEF1_L0_A3(0x1cb) | DCIF_CSC_COEF1_L0_B1(0x12a), + DCIF_CSC_COEF2_L0_B2(0x7c9) | DCIF_CSC_COEF2_L0_B3(0x778), + DCIF_CSC_COEF3_L0_C1(0x12a) | DCIF_CSC_COEF3_L0_C2(0x21d), + DCIF_CSC_COEF4_L0_C3(0x000) | DCIF_CSC_COEF4_L0_D1(0x1f0), + DCIF_CSC_COEF5_L0_D2(0x180) | DCIF_CSC_COEF5_L0_D3(0x180), + }, + [DRM_COLOR_YCBCR_FULL_RANGE] =3D { + /* + * Rec.709 full range: + * + * |R| |1.0000 0.0000 1.5748| |Y - 0 | + * |G| =3D |1.0000 -0.1873 -0.4681| * |Cb - 128| + * |B| |1.0000 1.8556 0.0000| |Cr - 128| + */ + DCIF_CSC_COEF0_L0_A1(0x100) | DCIF_CSC_COEF0_L0_A2(0x000), + DCIF_CSC_COEF1_L0_A3(0x193) | DCIF_CSC_COEF1_L0_B1(0x100), + DCIF_CSC_COEF2_L0_B2(0x7d0) | DCIF_CSC_COEF2_L0_B3(0x788), + DCIF_CSC_COEF3_L0_C1(0x100) | DCIF_CSC_COEF3_L0_C2(0x1db), + DCIF_CSC_COEF4_L0_C3(0x000) | DCIF_CSC_COEF4_L0_D1(0x000), + DCIF_CSC_COEF5_L0_D2(0x180) | DCIF_CSC_COEF5_L0_D3(0x180), + }, + }, + [DRM_COLOR_YCBCR_BT2020] =3D { + [DRM_COLOR_YCBCR_LIMITED_RANGE] =3D { + /* + * BT.2020 limited range: + * + * |R| |1.1644 0.0000 1.6787| |Y - 16 | + * |G| =3D |1.1644 -0.1874 -0.6505| * |Cb - 128| + * |B| |1.1644 2.1418 0.0000| |Cr - 128| + */ + DCIF_CSC_COEF0_L0_A1(0x12a) | DCIF_CSC_COEF0_L0_A2(0x000), + DCIF_CSC_COEF1_L0_A3(0x1ae) | DCIF_CSC_COEF1_L0_B1(0x12a), + DCIF_CSC_COEF2_L0_B2(0x7d0) | DCIF_CSC_COEF2_L0_B3(0x759), + DCIF_CSC_COEF3_L0_C1(0x12a) | DCIF_CSC_COEF3_L0_C2(0x224), + DCIF_CSC_COEF4_L0_C3(0x000) | DCIF_CSC_COEF4_L0_D1(0x1f0), + DCIF_CSC_COEF5_L0_D2(0x180) | DCIF_CSC_COEF5_L0_D3(0x180), + }, + [DRM_COLOR_YCBCR_FULL_RANGE] =3D { + /* + * BT.2020 full range: + * + * |R| |1.0000 0.0000 1.4746| |Y - 0 | + * |G| =3D |1.0000 -0.1646 -0.5714| * |Cb - 128| + * |B| |1.0000 1.8814 0.0000| |Cr - 128| + */ + DCIF_CSC_COEF0_L0_A1(0x100) | DCIF_CSC_COEF0_L0_A2(0x000), + DCIF_CSC_COEF1_L0_A3(0x179) | DCIF_CSC_COEF1_L0_B1(0x100), + DCIF_CSC_COEF2_L0_B2(0x7d6) | DCIF_CSC_COEF2_L0_B3(0x76e), + DCIF_CSC_COEF3_L0_C1(0x100) | DCIF_CSC_COEF3_L0_C2(0x1e2), + DCIF_CSC_COEF4_L0_C3(0x000) | DCIF_CSC_COEF4_L0_D1(0x000), + DCIF_CSC_COEF5_L0_D2(0x180) | DCIF_CSC_COEF5_L0_D3(0x180), + }, + }, +}; + +static enum drm_mode_status dcif_crtc_mode_valid(struct drm_crtc *crtc, + const struct drm_display_mode *mode) +{ + if (mode->crtc_clock > DCIF_MAX_PIXEL_CLOCK) + return MODE_CLOCK_HIGH; + + return MODE_OK; +} + +static void dcif_set_formats(struct dcif_dev *dcif, struct drm_plane_state= *plane_state, + const u32 bus_format) +{ + const u32 format =3D plane_state->fb->format->format; + struct drm_device *drm =3D &dcif->drm; + bool in_yuv =3D false; + u32 reg =3D 0; + + switch (bus_format) { + case MEDIA_BUS_FMT_RGB565_1X16: + reg |=3D DCIF_DPI_CTRL_DATA_PATTERN(PATTERN_RGB565); + break; + case MEDIA_BUS_FMT_RGB888_1X24: + reg |=3D DCIF_DPI_CTRL_DATA_PATTERN(PATTERN_RGB888); + break; + case MEDIA_BUS_FMT_RBG888_1X24: + reg |=3D DCIF_DPI_CTRL_DATA_PATTERN(PATTERN_RBG888); + break; + case MEDIA_BUS_FMT_BGR888_1X24: + reg |=3D DCIF_DPI_CTRL_DATA_PATTERN(PATTERN_BGR888); + break; + case MEDIA_BUS_FMT_GBR888_1X24: + reg |=3D DCIF_DPI_CTRL_DATA_PATTERN(PATTERN_GBR888); + break; + default: + dev_err(drm->dev, "Unknown media bus format 0x%x\n", bus_format); + break; + } + + regmap_update_bits(dcif->regmap, DCIF_DPI_CTRL, DCIF_DPI_CTRL_DATA_PATTER= N_MASK, reg); + + reg =3D 0; + switch (format) { + /* RGB Formats */ + case DRM_FORMAT_RGB565: + reg |=3D DCIF_CTRLDESC0_FORMAT(CTRLDESCL0_FORMAT_RGB565); + break; + case DRM_FORMAT_RGB888: + reg |=3D DCIF_CTRLDESC0_FORMAT(CTRLDESCL0_FORMAT_RGB888); + break; + case DRM_FORMAT_XRGB1555: + reg |=3D DCIF_CTRLDESC0_FORMAT(CTRLDESCL0_FORMAT_ARGB1555); + break; + case DRM_FORMAT_XRGB4444: + reg |=3D DCIF_CTRLDESC0_FORMAT(CTRLDESCL0_FORMAT_ARGB4444); + break; + case DRM_FORMAT_XBGR8888: + reg |=3D DCIF_CTRLDESC0_FORMAT(CTRLDESCL0_FORMAT_ABGR8888); + break; + case DRM_FORMAT_XRGB8888: + reg |=3D DCIF_CTRLDESC0_FORMAT(CTRLDESCL0_FORMAT_ARGB8888); + break; + + /* YUV Formats */ + case DRM_FORMAT_YUYV: + reg |=3D DCIF_CTRLDESC0_FORMAT(CTRLDESCL0_FORMAT_YCBCR422) | + DCIF_CTRLDESC0_YUV_FORMAT(CTRLDESCL0_YUV_FORMAT_VY2UY1); + in_yuv =3D true; + break; + case DRM_FORMAT_YVYU: + reg |=3D DCIF_CTRLDESC0_FORMAT(CTRLDESCL0_FORMAT_YCBCR422) | + DCIF_CTRLDESC0_YUV_FORMAT(CTRLDESCL0_YUV_FORMAT_UY2VY1); + in_yuv =3D true; + break; + case DRM_FORMAT_UYVY: + reg |=3D DCIF_CTRLDESC0_FORMAT(CTRLDESCL0_FORMAT_YCBCR422) | + DCIF_CTRLDESC0_YUV_FORMAT(CTRLDESCL0_YUV_FORMAT_Y2VY1U); + in_yuv =3D true; + break; + case DRM_FORMAT_VYUY: + reg |=3D DCIF_CTRLDESC0_FORMAT(CTRLDESCL0_FORMAT_YCBCR422) | + DCIF_CTRLDESC0_YUV_FORMAT(CTRLDESCL0_YUV_FORMAT_Y2UY1V); + in_yuv =3D true; + break; + + default: + dev_err(drm->dev, "Unknown pixel format 0x%x\n", format); + break; + } + + regmap_update_bits(dcif->regmap, DCIF_CTRLDESC0(0), + DCIF_CTRLDESC0_FORMAT_MASK | DCIF_CTRLDESC0_YUV_FORMAT_MASK, + reg); + + if (in_yuv) { + /* Enable CSC YCbCr -> RGB */ + const u32 *coeffs =3D + dcif_yuv2rgb_coeffs[plane_state->color_encoding][plane_state->color_ran= ge]; + + regmap_bulk_write(dcif->regmap, DCIF_CSC_COEF0_L0, coeffs, 6); + + regmap_write(dcif->regmap, DCIF_CSC_CTRL_L0, + DCIF_CSC_CTRL_L0_CSC_EN | + DCIF_CSC_CTRL_L0_CSC_MODE_YCBCR2RGB); + } else { + regmap_write(dcif->regmap, DCIF_CSC_CTRL_L0, 0); + } +} + +static void dcif_set_mode(struct dcif_dev *dcif, u32 bus_flags) +{ + struct drm_display_mode *m =3D &dcif->crtc.state->adjusted_mode; + u32 reg =3D 0; + + if (m->flags & DRM_MODE_FLAG_NHSYNC) + reg |=3D DCIF_DPI_CTRL_HSYNC_POL_LOW; + if (m->flags & DRM_MODE_FLAG_NVSYNC) + reg |=3D DCIF_DPI_CTRL_VSYNC_POL_LOW; + if (bus_flags & DRM_BUS_FLAG_DE_LOW) + reg |=3D DCIF_DPI_CTRL_DE_POL_LOW; + if (bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) + reg |=3D DCIF_DPI_CTRL_PCLK_EDGE_FALLING; + + regmap_update_bits(dcif->regmap, DCIF_DPI_CTRL, DCIF_DPI_CTRL_POL_MASK, r= eg); + + /* config display timings */ + reg =3D DCIF_DISP_SIZE_DISP_WIDTH(m->hdisplay) | + DCIF_DISP_SIZE_DISP_HEIGHT(m->vdisplay); + regmap_write(dcif->regmap, DCIF_DISP_SIZE, reg); + + reg =3D DCIF_DPI_HSYN_PAR_BP_H(m->htotal - m->hsync_end) | + DCIF_DPI_HSYN_PAR_FP_H(m->hsync_start - m->hdisplay); + regmap_write(dcif->regmap, DCIF_DPI_HSYN_PAR, reg); + + reg =3D DCIF_DPI_VSYN_PAR_BP_V(m->vtotal - m->vsync_end) | + DCIF_DPI_VSYN_PAR_FP_V(m->vsync_start - m->vdisplay); + regmap_write(dcif->regmap, DCIF_DPI_VSYN_PAR, reg); + + reg =3D DCIF_DPI_VSYN_HSYN_WIDTH_PW_V(m->vsync_end - m->vsync_start) | + DCIF_DPI_VSYN_HSYN_WIDTH_PW_H(m->hsync_end - m->hsync_start); + regmap_write(dcif->regmap, DCIF_DPI_VSYN_HSYN_WIDTH, reg); + + /* Layer 0 frame size */ + reg =3D DCIF_CTRLDESC2_HEIGHT(m->vdisplay) | + DCIF_CTRLDESC2_WIDTH(m->hdisplay); + regmap_write(dcif->regmap, DCIF_CTRLDESC2(0), reg); + + /* + * Configure P_SIZE, T_SIZE and pitch + * 1. P_SIZE and T_SIZE should never be less than AXI bus width. + * 2. P_SIZE should never be less than T_SIZE. + */ + reg =3D DCIF_CTRLDESC3_P_SIZE(2) | DCIF_CTRLDESC3_T_SIZE(2) | + DCIF_CTRLDESC3_PITCH(dcif->crtc.primary->state->fb->pitches[0]); + regmap_write(dcif->regmap, DCIF_CTRLDESC3(0), reg); +} + +static void dcif_enable_plane_panic(struct dcif_dev *dcif) +{ + u32 reg; + + /* Set FIFO Panic watermarks, low 1/3, high 2/3. */ + reg =3D DCIF_PANIC_THRES_LOW(1 * PANIC0_THRES_MAX / 3) | + DCIF_PANIC_THRES_HIGH(2 * PANIC0_THRES_MAX / 3) | + DCIF_PANIC_THRES_REQ_EN; + regmap_write(dcif->regmap, DCIF_PANIC_THRES(0), reg); + regmap_write(dcif->regmap, DCIF_PANIC_THRES(1), reg); + + regmap_set_bits(dcif->regmap, DCIF_IE1(dcif->cpu_domain), + DCIF_INT1_FIFO_PANIC0 | DCIF_INT1_FIFO_PANIC1); +} + +static void dcif_disable_plane_panic(struct dcif_dev *dcif) +{ + regmap_clear_bits(dcif->regmap, DCIF_IE1(dcif->cpu_domain), + DCIF_INT1_FIFO_PANIC0 | DCIF_INT1_FIFO_PANIC1); + regmap_clear_bits(dcif->regmap, DCIF_PANIC_THRES(0), DCIF_PANIC_THRES_REQ= _EN); + regmap_clear_bits(dcif->regmap, DCIF_PANIC_THRES(1), DCIF_PANIC_THRES_REQ= _EN); +} + +static void dcif_enable_controller(struct dcif_dev *dcif) +{ + /* Enable Display */ + regmap_set_bits(dcif->regmap, DCIF_DISP_CTRL, DCIF_DISP_CTRL_DISP_ON); + + /* Enable layer 0 */ + regmap_set_bits(dcif->regmap, DCIF_CTRLDESC0(0), DCIF_CTRLDESC0_EN); +} + +static void dcif_disable_controller(struct dcif_dev *dcif) +{ + u32 reg; + int ret; + + /* Disable layer 0 */ + regmap_clear_bits(dcif->regmap, DCIF_CTRLDESC0(0), DCIF_CTRLDESC0_EN); + + ret =3D regmap_read_poll_timeout(dcif->regmap, DCIF_CTRLDESC0(0), reg, + !(reg & DCIF_CTRLDESC0_EN), 0, + 36000); /* Wait ~2 frame times max */ + if (ret) + drm_err(&dcif->drm, "Failed to disable controller!\n"); + + /* Disable Display */ + regmap_clear_bits(dcif->regmap, DCIF_DISP_CTRL, DCIF_DISP_CTRL_DISP_ON); +} + +static void dcif_shadow_load_enable(struct dcif_dev *dcif) +{ + regmap_write_bits(dcif->regmap, DCIF_CTRLDESC0(0), DCIF_CTRLDESC0_SHADOW_= LOAD_EN, + DCIF_CTRLDESC0_SHADOW_LOAD_EN); +} + +static void dcif_reset_block(struct dcif_dev *dcif) +{ + regmap_set_bits(dcif->regmap, DCIF_DISP_CTRL, DCIF_DISP_CTRL_SW_RST); + + regmap_clear_bits(dcif->regmap, DCIF_DISP_CTRL, DCIF_DISP_CTRL_SW_RST); +} + +static void dcif_crtc_atomic_destroy_state(struct drm_crtc *crtc, + struct drm_crtc_state *state) +{ + __drm_atomic_helper_crtc_destroy_state(state); + kfree(to_dcif_crtc_state(state)); +} + +static void dcif_crtc_reset(struct drm_crtc *crtc) +{ + struct dcif_crtc_state *state; + + if (crtc->state) + dcif_crtc_atomic_destroy_state(crtc, crtc->state); + + crtc->state =3D NULL; + + state =3D kzalloc(sizeof(*state), GFP_KERNEL); + if (state) + __drm_atomic_helper_crtc_reset(crtc, &state->base); +} + +static struct drm_crtc_state *dcif_crtc_atomic_duplicate_state(struct drm_= crtc *crtc) +{ + struct dcif_crtc_state *old =3D to_dcif_crtc_state(crtc->state); + struct dcif_crtc_state *new; + + if (WARN_ON(!crtc->state)) + return NULL; + + new =3D kzalloc(sizeof(*new), GFP_KERNEL); + if (!new) + return NULL; + + __drm_atomic_helper_crtc_duplicate_state(crtc, &new->base); + + new->bus_format =3D old->bus_format; + new->bus_flags =3D old->bus_flags; + new->crc.source =3D old->crc.source; + dcif_copy_roi(&old->crc.roi, &new->crc.roi); + + return &new->base; +} + +static void dcif_crtc_mode_set_nofb(struct drm_crtc_state *crtc_state, + struct drm_plane_state *plane_state) +{ + struct dcif_crtc_state *dcif_crtc_state =3D to_dcif_crtc_state(crtc_state= ); + struct drm_device *drm =3D crtc_state->crtc->dev; + struct dcif_dev *dcif =3D crtc_to_dcif_dev(crtc_state->crtc); + struct drm_display_mode *m =3D &crtc_state->adjusted_mode; + + dev_dbg(drm->dev, "Pixel clock: %dkHz\n", m->crtc_clock); + dev_dbg(drm->dev, "Bridge bus_flags: 0x%08X\n", dcif_crtc_state->bus_flag= s); + dev_dbg(drm->dev, "Mode flags: 0x%08X\n", m->flags); + + dcif_reset_block(dcif); + + dcif_set_formats(dcif, plane_state, dcif_crtc_state->bus_format); + + dcif_set_mode(dcif, dcif_crtc_state->bus_flags); +} + +static void dcif_crtc_queue_state_event(struct drm_crtc *crtc) +{ + struct dcif_dev *dcif =3D crtc_to_dcif_dev(crtc); + + spin_lock_irq(&crtc->dev->event_lock); + if (crtc->state->event) { + WARN_ON(drm_crtc_vblank_get(crtc)); + WARN_ON(dcif->event); + dcif->event =3D crtc->state->event; + crtc->state->event =3D NULL; + } + spin_unlock_irq(&crtc->dev->event_lock); +} + +static struct drm_bridge *dcif_crtc_get_bridge(struct drm_crtc *crtc, + struct drm_crtc_state *crtc_state) +{ + struct drm_connector_state *conn_state; + struct drm_encoder *encoder; + struct drm_connector *conn; + struct drm_bridge *bridge; + int i; + + for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) { + if (crtc !=3D conn_state->crtc) + continue; + + encoder =3D conn_state->best_encoder; + + bridge =3D drm_bridge_chain_get_first_bridge(encoder); + if (bridge) + return bridge; + } + + return NULL; +} + +static void dcif_crtc_query_output_bus_format(struct drm_crtc *crtc, + struct drm_crtc_state *crtc_state) +{ + struct dcif_crtc_state *dcif_state =3D to_dcif_crtc_state(crtc_state); + struct drm_bridge_state *bridge_state; + struct drm_bridge *bridge; + + dcif_state->bus_format =3D MEDIA_BUS_FMT_RGB888_1X24; + dcif_state->bus_flags =3D 0; + + bridge =3D dcif_crtc_get_bridge(crtc, crtc_state); + if (!bridge) + return; + + bridge_state =3D drm_atomic_get_new_bridge_state(crtc_state->state, bridg= e); + if (!bridge_state) + return; + + dcif_state->bus_format =3D bridge_state->input_bus_cfg.format; + dcif_state->bus_flags =3D bridge_state->input_bus_cfg.flags; +} + +static int dcif_crtc_atomic_check(struct drm_crtc *crtc, struct drm_atomic= _state *state) +{ + struct drm_crtc_state *crtc_state =3D drm_atomic_get_new_crtc_state(state= , crtc); + bool enable_primary =3D crtc_state->plane_mask & drm_plane_mask(crtc->pri= mary); + int ret; + + if (crtc_state->active && !enable_primary) + return -EINVAL; + + dcif_crtc_query_output_bus_format(crtc, crtc_state); + + if (crtc_state->active_changed && crtc_state->active) { + if (!crtc_state->mode_changed) { + crtc_state->mode_changed =3D true; + ret =3D drm_atomic_helper_check_modeset(crtc->dev, state); + if (ret) + return ret; + } + } + + return 0; +} + +static void dcif_crtc_atomic_flush(struct drm_crtc *crtc, + struct drm_atomic_state *state) +{ + struct drm_crtc_state *old_crtc_state =3D drm_atomic_get_old_crtc_state(s= tate, crtc); + struct dcif_crtc_state *old_dcif_crtc_state =3D to_dcif_crtc_state(old_cr= tc_state); + struct drm_crtc_state *crtc_state =3D drm_atomic_get_new_crtc_state(state= , crtc); + struct dcif_crtc_state *dcif_crtc_state =3D to_dcif_crtc_state(crtc_state= ); + bool need_modeset =3D drm_atomic_crtc_needs_modeset(crtc->state); + struct dcif_dev *dcif =3D crtc_to_dcif_dev(crtc); + + dcif_shadow_load_enable(dcif); + + if (!crtc->state->active && !old_crtc_state->active) + return; + + if (!need_modeset && to_disable_dcif_crc(dcif_crtc_state, old_dcif_crtc_s= tate)) + dcif_crtc_disable_crc_source(dcif, 0); + + if (!need_modeset) + dcif_crtc_queue_state_event(crtc); + + if (!need_modeset && to_enable_dcif_crc(dcif_crtc_state, old_dcif_crtc_st= ate)) + dcif_crtc_enable_crc_source(dcif, dcif_crtc_state->crc.source, + &dcif_crtc_state->crc.roi, 0); +} + +static void dcif_crtc_atomic_enable(struct drm_crtc *crtc, + struct drm_atomic_state *state) +{ + struct drm_crtc_state *crtc_state =3D drm_atomic_get_new_crtc_state(state= , crtc); + struct drm_plane_state *plane_state =3D drm_atomic_get_new_plane_state(st= ate, crtc->primary); + struct dcif_crtc_state *dcif_crtc_state =3D to_dcif_crtc_state(crtc_state= ); + struct drm_display_mode *adj =3D &crtc_state->adjusted_mode; + struct dcif_dev *dcif =3D crtc_to_dcif_dev(crtc); + struct drm_device *drm =3D crtc->dev; + dma_addr_t baseaddr; + + dev_dbg(drm->dev, "mode " DRM_MODE_FMT "\n", DRM_MODE_ARG(adj)); + + /* enable power when we start to set mode for CRTC */ + pm_runtime_get_sync(drm->dev); + + drm_crtc_vblank_on(crtc); + + dcif_crtc_mode_set_nofb(crtc_state, plane_state); + + baseaddr =3D drm_fb_dma_get_gem_addr(plane_state->fb, plane_state, 0); + if (baseaddr) + regmap_write(dcif->regmap, DCIF_CTRLDESC4(0), baseaddr); + + dcif_enable_plane_panic(dcif); + dcif_enable_controller(dcif); + + dcif_crtc_queue_state_event(crtc); + + if (dcif->has_crc && dcif_crtc_state->crc.source !=3D DCIF_CRC_SRC_NONE) + dcif_crtc_enable_crc_source(dcif, dcif_crtc_state->crc.source, + &dcif_crtc_state->crc.roi, 0); +} + +static void dcif_crtc_atomic_disable(struct drm_crtc *crtc, + struct drm_atomic_state *state) +{ + struct drm_crtc_state *crtc_state =3D drm_atomic_get_new_crtc_state(state= , crtc); + struct dcif_crtc_state *dcif_crtc_state =3D to_dcif_crtc_state(crtc_state= ); + struct dcif_dev *dcif =3D crtc_to_dcif_dev(crtc); + struct drm_device *drm =3D crtc->dev; + + if (dcif->has_crc && dcif_crtc_state->crc.source !=3D DCIF_CRC_SRC_NONE) + dcif_crtc_disable_crc_source(dcif, 0); + + dcif_disable_controller(dcif); + dcif_disable_plane_panic(dcif); + + drm_crtc_vblank_off(crtc); + + pm_runtime_put_sync(drm->dev); + + spin_lock_irq(&crtc->dev->event_lock); + if (crtc->state->event && !crtc->state->active) { + drm_crtc_send_vblank_event(crtc, crtc->state->event); + crtc->state->event =3D NULL; + } + spin_unlock_irq(&crtc->dev->event_lock); +} + +static const struct drm_crtc_helper_funcs dcif_crtc_helper_funcs =3D { + .mode_valid =3D dcif_crtc_mode_valid, + .atomic_check =3D dcif_crtc_atomic_check, + .atomic_flush =3D dcif_crtc_atomic_flush, + .atomic_enable =3D dcif_crtc_atomic_enable, + .atomic_disable =3D dcif_crtc_atomic_disable, +}; + +static int dcif_crtc_enable_vblank(struct drm_crtc *crtc) +{ + struct dcif_dev *dcif =3D crtc_to_dcif_dev(crtc); + int domain =3D dcif->cpu_domain; + + /* Clear and enable VS_BLANK IRQ */ + regmap_set_bits(dcif->regmap, DCIF_IS0(domain), DCIF_INT0_VS_BLANK); + regmap_set_bits(dcif->regmap, DCIF_IE0(domain), DCIF_INT0_VS_BLANK); + + return 0; +} + +static void dcif_crtc_disable_vblank(struct drm_crtc *crtc) +{ + struct dcif_dev *dcif =3D crtc_to_dcif_dev(crtc); + int domain =3D dcif->cpu_domain; + + /* Disable and clear VS_BLANK IRQ */ + regmap_clear_bits(dcif->regmap, DCIF_IE0(domain), DCIF_INT0_VS_BLANK); + regmap_clear_bits(dcif->regmap, DCIF_IS0(domain), DCIF_INT0_VS_BLANK); +} + +static const struct drm_crtc_funcs dcif_crtc_funcs =3D { + .reset =3D dcif_crtc_reset, + .destroy =3D drm_crtc_cleanup, + .set_config =3D drm_atomic_helper_set_config, + .page_flip =3D drm_atomic_helper_page_flip, + .atomic_duplicate_state =3D dcif_crtc_atomic_duplicate_state, + .atomic_destroy_state =3D dcif_crtc_atomic_destroy_state, + .enable_vblank =3D dcif_crtc_enable_vblank, + .disable_vblank =3D dcif_crtc_disable_vblank, + .set_crc_source =3D dcif_crtc_set_crc_source, + .verify_crc_source =3D dcif_crtc_verify_crc_source, +}; + +irqreturn_t dcif_irq_handler(int irq, void *data) +{ + struct drm_device *drm =3D data; + struct dcif_dev *dcif =3D to_dcif_dev(drm); + int domain =3D dcif->cpu_domain; + unsigned long flags; + u32 stat0, stat1, crc; + + regmap_read(dcif->regmap, DCIF_IS0(domain), &stat0); + regmap_read(dcif->regmap, DCIF_IS1(domain), &stat1); + + if (stat0 & DCIF_INT0_VS_BLANK) { + drm_crtc_handle_vblank(&dcif->crtc); + + spin_lock_irqsave(&drm->event_lock, flags); + if (dcif->event) { + drm_crtc_send_vblank_event(&dcif->crtc, dcif->event); + dcif->event =3D NULL; + drm_crtc_vblank_put(&dcif->crtc); + } + if (dcif->crc_is_enabled) { + regmap_read(dcif->regmap, DCIF_CRC_VAL_R(0), &crc); + drm_crtc_add_crc_entry(&dcif->crtc, false, 0, &crc); + dev_dbg(drm->dev, "crc=3D0x%x\n", crc); + } + spin_unlock_irqrestore(&drm->event_lock, flags); + } + + if (stat1 & (DCIF_INT1_FIFO_PANIC0 | DCIF_INT1_FIFO_PANIC1)) { + u32 panic =3D stat1 & (DCIF_INT1_FIFO_PANIC0 | DCIF_INT1_FIFO_PANIC1); + + dev_dbg_ratelimited(drm->dev, "FIFO panic on %s\n", + panic =3D=3D (DCIF_INT1_FIFO_PANIC0 | DCIF_INT1_FIFO_PANIC1) ? + "layers 0 & 1" : panic =3D=3D DCIF_INT1_FIFO_PANIC0 ? "layer 0" : + "layer 1"); + } + + /* W1C */ + regmap_write(dcif->regmap, DCIF_IS0(domain), stat0); + regmap_write(dcif->regmap, DCIF_IS1(domain), stat1); + + return IRQ_HANDLED; +} + +int dcif_crtc_init(struct dcif_dev *dcif) +{ + int ret; + + ret =3D dcif_plane_init(dcif); + if (ret) + return ret; + + drm_crtc_helper_add(&dcif->crtc, &dcif_crtc_helper_funcs); + ret =3D drm_crtc_init_with_planes(&dcif->drm, &dcif->crtc, &dcif->planes.= primary, NULL, + &dcif_crtc_funcs, NULL); + if (ret) { + drm_err(&dcif->drm, "failed to initialize CRTC: %d\n", ret); + return ret; + } + + return 0; +} diff --git a/drivers/gpu/drm/imx/dcif/dcif-drv.c b/drivers/gpu/drm/imx/dcif= /dcif-drv.c new file mode 100644 index 0000000000000..95fa5bf227ff5 --- /dev/null +++ b/drivers/gpu/drm/imx/dcif/dcif-drv.c @@ -0,0 +1,293 @@ +// SPDX-License-Identifier: GPL-2.0 + +/* + * Copyright 2025 NXP + */ + +#include +#include +#include +#include +#include +#include +#include + +#include +#include +#include +#include +#include +#include +#include + +#include "dcif-drv.h" +#include "dcif-reg.h" + +#define QOS_SETTING 0x1c +#define DISPLAY_PANIC_QOS_MASK 0x70 +#define DISPLAY_PANIC_QOS(n) (((n) & 0x7) << 4) +#define DISPLAY_ARQOS_MASK 0x7 +#define DISPLAY_ARQOS(n) ((n) & 0x7) + +#define DCIF_CPU_DOMAIN 2 + +#define DRIVER_NAME "imx-dcif-drm" + +DEFINE_DRM_GEM_DMA_FOPS(dcif_driver_fops); + +static struct drm_driver dcif_driver =3D { + .driver_features =3D DRIVER_MODESET | DRIVER_GEM | DRIVER_ATOMIC, + DRM_GEM_DMA_DRIVER_OPS, + DRM_FBDEV_DMA_DRIVER_OPS, + .fops =3D &dcif_driver_fops, + .name =3D "imx-dcif", + .desc =3D "i.MX DCIF DRM graphics", + .major =3D 1, + .minor =3D 0, + .patchlevel =3D 0, +}; + +static int dcif_set_qos(struct dcif_dev *dcif) +{ + struct drm_device *drm =3D &dcif->drm; + int ret; + + ret =3D regmap_update_bits(dcif->blkctrl_regmap, QOS_SETTING, + DISPLAY_PANIC_QOS_MASK | DISPLAY_ARQOS_MASK, + DISPLAY_PANIC_QOS(0x3) | DISPLAY_ARQOS(0x3)); + if (ret < 0) + dev_err(drm->dev, "failed to set QoS: %d\n", ret); + + return ret; +} + +static void dcif_read_chip_info(struct dcif_dev *dcif) +{ + struct drm_device *drm =3D &dcif->drm; + u32 val, vmin, vmaj; + + pm_runtime_get_sync(drm->dev); + + regmap_read(dcif->regmap, DCIF_VER, &val); + + dcif->has_crc =3D val & 0x2; + + vmin =3D DCIF_VER_GET_MINOR(val); + vmaj =3D DCIF_VER_GET_MAJOR(val); + DRM_DEV_DEBUG(drm->dev, "DCIF version is %d.%d\n", vmaj, vmin); + + pm_runtime_put_sync(drm->dev); +} + +static const struct regmap_config dcif_regmap_config =3D { + .reg_bits =3D 32, + .val_bits =3D 32, + .reg_stride =3D 4, + .fast_io =3D true, + .max_register =3D 0x20250, + .cache_type =3D REGCACHE_NONE, + .disable_locking =3D true, +}; + +static const char * const dcif_clks[] =3D { + "apb", + "axi", + "pix", +}; + +static int dcif_probe(struct platform_device *pdev) +{ + struct device_node *np =3D pdev->dev.of_node; + struct dcif_dev *dcif; + struct drm_device *drm; + int ret; + int i; + + if (!pdev->dev.of_node) + return -ENODEV; + + dcif =3D devm_drm_dev_alloc(&pdev->dev, &dcif_driver, struct dcif_dev, dr= m); + if (IS_ERR(dcif)) + return PTR_ERR(dcif); + + /* CPU 0 domain for interrupt control */ + dcif->cpu_domain =3D DCIF_CPU_DOMAIN; + + drm =3D &dcif->drm; + dev_set_drvdata(&pdev->dev, dcif); + + dcif->reg_base =3D devm_platform_ioremap_resource(pdev, 0); + if (IS_ERR(dcif->reg_base)) + return dev_err_probe(drm->dev, PTR_ERR(dcif->reg_base), + "failed to get reg base\n"); + + dcif->irq[0] =3D platform_get_irq(pdev, 0); + if (dcif->irq[0] < 0) + return dev_err_probe(drm->dev, dcif->irq[0], + "failed to get domain0 irq\n"); + + dcif->irq[1] =3D platform_get_irq(pdev, 1); + if (dcif->irq[1] < 0) + return dev_err_probe(drm->dev, dcif->irq[1], + "failed to get domain1 irq\n"); + + dcif->irq[2] =3D platform_get_irq(pdev, 2); + if (dcif->irq[2] < 0) + return dev_err_probe(drm->dev, dcif->irq[2], + "failed to get domain2 irq\n"); + + dcif->blkctrl_regmap =3D syscon_regmap_lookup_by_phandle(np, "nxp,blk-ctr= l"); + if (IS_ERR(dcif->blkctrl_regmap)) + return dev_err_probe(drm->dev, PTR_ERR(dcif->blkctrl_regmap), + "failed to get blk-ctrl regmap\n"); + + dcif->regmap =3D devm_regmap_init_mmio(drm->dev, dcif->reg_base, &dcif_re= gmap_config); + if (IS_ERR(dcif->regmap)) + return dev_err_probe(drm->dev, PTR_ERR(dcif->regmap), + "failed to init DCIF regmap\n"); + + dcif->num_clks =3D ARRAY_SIZE(dcif_clks); + dcif->clks =3D devm_kcalloc(drm->dev, dcif->num_clks, sizeof(*dcif->clks)= , GFP_KERNEL); + if (!dcif->clks) + return -ENOMEM; + + for (i =3D 0; i < dcif->num_clks; i++) + dcif->clks[i].id =3D dcif_clks[i]; + + ret =3D devm_clk_bulk_get(drm->dev, dcif->num_clks, dcif->clks); + if (ret) + return dev_err_probe(drm->dev, ret, "cannot get required clocks\n"); + + ret =3D dma_set_mask_and_coherent(drm->dev, DMA_BIT_MASK(32)); + if (ret) + return dev_err_probe(drm->dev, ret, "failed to set dma mask and coherent= \n"); + + pm_runtime_enable(drm->dev); + + ret =3D devm_request_irq(drm->dev, dcif->irq[dcif->cpu_domain], + dcif_irq_handler, 0, drm->driver->name, drm); + if (ret < 0) { + dev_err(drm->dev, "failed to install IRQ handler: %d\n", ret); + goto err_irq_install; + } + + dcif_read_chip_info(dcif); + + ret =3D dcif_kms_prepare(dcif); + if (ret) + goto err_irq_install; + + ret =3D drm_dev_register(drm, 0); + if (ret) { + dev_err(drm->dev, "failed to register drm device: %d\n", ret); + goto err_register; + } + + drm_client_setup(drm, NULL); + + return 0; + +err_register: + drm_kms_helper_poll_fini(drm); +err_irq_install: + pm_runtime_disable(drm->dev); + return ret; +} + +static void dcif_remove(struct platform_device *pdev) +{ + struct dcif_dev *dcif =3D dev_get_drvdata(&pdev->dev); + struct drm_device *drm =3D &dcif->drm; + + drm_dev_unregister(drm); + + drm_kms_helper_poll_fini(drm); + + drm_atomic_helper_shutdown(drm); + + pm_runtime_disable(drm->dev); +} + +static int dcif_runtime_suspend(struct device *dev) +{ + struct dcif_dev *dcif =3D dev_get_drvdata(dev); + + clk_bulk_disable_unprepare(dcif->num_clks, dcif->clks); + + return 0; +} + +static int dcif_runtime_resume(struct device *dev) +{ + struct dcif_dev *dcif =3D dev_get_drvdata(dev); + int ret; + + ret =3D clk_bulk_prepare_enable(dcif->num_clks, dcif->clks); + if (ret) { + dev_err(dev, "failed to enable clocks: %d\n", ret); + return ret; + } + + ret =3D dcif_set_qos(dcif); + if (ret) { + clk_bulk_disable_unprepare(dcif->num_clks, dcif->clks); + return ret; + } + + return 0; +} + +static int dcif_suspend(struct device *dev) +{ + struct dcif_dev *dcif =3D dev_get_drvdata(dev); + int ret; + + ret =3D drm_mode_config_helper_suspend(&dcif->drm); + if (ret < 0) + return ret; + + if (pm_runtime_suspended(dev)) + return 0; +=09 + return dcif_runtime_suspend(dev); +} + +static int dcif_resume(struct device *dev) +{ + struct dcif_dev *dcif =3D dev_get_drvdata(dev); + int ret; + + if (!pm_runtime_suspended(dev)) { + ret =3D dcif_runtime_resume(dev); + if (ret < 0) + return ret; + } + + return drm_mode_config_helper_resume(&dcif->drm); +} + +static const struct dev_pm_ops dcif_pm_ops =3D { + SET_SYSTEM_SLEEP_PM_OPS(dcif_suspend, dcif_resume) + SET_RUNTIME_PM_OPS(dcif_runtime_suspend, dcif_runtime_resume, NULL) +}; + +static const struct of_device_id dcif_dt_ids[] =3D { + { .compatible =3D "nxp,imx94-dcif", }, + { /* sentinel */ } +}; +MODULE_DEVICE_TABLE(of, dcif_dt_ids); + +static struct platform_driver dcif_platform_driver =3D { + .probe =3D dcif_probe, + .remove =3D dcif_remove, + .driver =3D { + .name =3D DRIVER_NAME, + .of_match_table =3D dcif_dt_ids, + .pm =3D pm_ptr(&dcif_pm_ops), + }, +}; +module_platform_driver(dcif_platform_driver); + +MODULE_AUTHOR("NXP Semiconductor"); +MODULE_DESCRIPTION("i.MX94 DCIF DRM driver"); +MODULE_LICENSE("GPL"); diff --git a/drivers/gpu/drm/imx/dcif/dcif-drv.h b/drivers/gpu/drm/imx/dcif= /dcif-drv.h new file mode 100644 index 0000000000000..f4073c90b40d4 --- /dev/null +++ b/drivers/gpu/drm/imx/dcif/dcif-drv.h @@ -0,0 +1,87 @@ +/* SPDX-License-Identifier: GPL-2.0 */ + +/* + * Copyright 2025 NXP + */ + +#ifndef __DCIF_DRV_H__ +#define __DCIF_DRV_H__ + +#include +#include +#include + +#include +#include +#include +#include +#include + +struct dcif_crc; + +struct dcif_dev { + struct drm_device drm; + void __iomem *reg_base; + + struct regmap *regmap; + struct regmap *blkctrl_regmap; + int irq[3]; + + unsigned int num_clks; + struct clk_bulk_data *clks; + + struct drm_crtc crtc; + struct { + struct drm_plane primary; + struct drm_plane overlay; + } planes; + struct drm_encoder encoder; + + struct drm_pending_vblank_event *event; + /* Implement crc */ + bool has_crc; + bool crc_is_enabled; + + /* CPU domain for interrupt control */ + int cpu_domain; +}; + +enum dcif_crc_source { + DCIF_CRC_SRC_NONE, + DCIF_CRC_SRC_FRAME, + DCIF_CRC_SRC_FRAME_ROI, +}; + +struct dcif_crc { + enum dcif_crc_source source; + struct drm_rect roi; +}; + +struct dcif_crtc_state { + struct drm_crtc_state base; + struct dcif_crc crc; + u32 bus_format; + u32 bus_flags; +}; + +static inline struct dcif_dev *to_dcif_dev(struct drm_device *drm_dev) +{ + return container_of(drm_dev, struct dcif_dev, drm); +} + +static inline struct dcif_dev *crtc_to_dcif_dev(struct drm_crtc *crtc) +{ + return to_dcif_dev(crtc->dev); +} + +static inline struct dcif_crtc_state *to_dcif_crtc_state(struct drm_crtc_s= tate *s) +{ + return container_of(s, struct dcif_crtc_state, base); +} + +irqreturn_t dcif_irq_handler(int irq, void *data); +int dcif_crtc_init(struct dcif_dev *dcif); +int dcif_plane_init(struct dcif_dev *dcif); +int dcif_kms_prepare(struct dcif_dev *dcif); + +#endif diff --git a/drivers/gpu/drm/imx/dcif/dcif-kms.c b/drivers/gpu/drm/imx/dcif= /dcif-kms.c new file mode 100644 index 0000000000000..80ba95d2e5d3e --- /dev/null +++ b/drivers/gpu/drm/imx/dcif/dcif-kms.c @@ -0,0 +1,101 @@ +// SPDX-License-Identifier: GPL-2.0 + +/* + * Copyright 2025 NXP + */ + +#include +#include +#include +#include +#include +#include +#include + +#include "dcif-drv.h" +#include "dcif-reg.h" + +static int dcif_kms_init(struct dcif_dev *dcif) +{ + struct drm_device *drm =3D &dcif->drm; + struct device_node *np =3D drm->dev->of_node; + struct drm_connector *connector; + struct drm_bridge *bridge; + int ret; + + ret =3D dcif_crtc_init(dcif); + if (ret) + return ret; + + bridge =3D devm_drm_of_get_bridge(drm->dev, np, 0, 0); + if (IS_ERR(bridge)) + return dev_err_probe(drm->dev, PTR_ERR(bridge), "Failed to find bridge\n= "); + + dcif->encoder.possible_crtcs =3D drm_crtc_mask(&dcif->crtc); + ret =3D drm_simple_encoder_init(drm, &dcif->encoder, DRM_MODE_ENCODER_NON= E); + if (ret) { + drm_err(drm, "failed to initialize encoder: %d\n", ret); + return ret; + } + + ret =3D drm_bridge_attach(&dcif->encoder, bridge, NULL, DRM_BRIDGE_ATTACH= _NO_CONNECTOR); + if (ret) { + drm_err(drm, "failed to attach bridge to encoder: %d\n", ret); + return ret; + } + + connector =3D drm_bridge_connector_init(drm, &dcif->encoder); + if (IS_ERR(connector)) { + drm_err(drm, "failed to initialize bridge connector: %d\n", ret); + return PTR_ERR(connector); + } + + ret =3D drm_connector_attach_encoder(connector, &dcif->encoder); + if (ret) + drm_err(drm, "failed to attach encoder to connector: %d\n", ret); + + return ret; +} + +static const struct drm_mode_config_funcs dcif_mode_config_funcs =3D { + .fb_create =3D drm_gem_fb_create, + .atomic_check =3D drm_atomic_helper_check, + .atomic_commit =3D drm_atomic_helper_commit, +}; + +static const struct drm_mode_config_helper_funcs dcif_mode_config_helpers = =3D { + .atomic_commit_tail =3D drm_atomic_helper_commit_tail_rpm, +}; + +int dcif_kms_prepare(struct dcif_dev *dcif) +{ + struct drm_device *drm =3D &dcif->drm; + int ret; + + ret =3D drmm_mode_config_init(drm); + if (ret) + return ret; + + ret =3D dcif_kms_init(dcif); + if (ret) + return ret; + + drm->mode_config.min_width =3D 1; + drm->mode_config.min_height =3D 1; + drm->mode_config.max_width =3D 1920; + drm->mode_config.max_height =3D 1920; + drm->mode_config.funcs =3D &dcif_mode_config_funcs; + drm->mode_config.helper_private =3D &dcif_mode_config_helpers; + + ret =3D drm_vblank_init(drm, 1); + if (ret < 0) { + drm_err(drm, "failed to initialize vblank: %d\n", ret); + return ret; + } + + drm_mode_config_reset(drm); + + drm_kms_helper_poll_init(drm); + + return 0; +} diff --git a/drivers/gpu/drm/imx/dcif/dcif-plane.c b/drivers/gpu/drm/imx/dc= if/dcif-plane.c new file mode 100644 index 0000000000000..54ab8edd11e0c --- /dev/null +++ b/drivers/gpu/drm/imx/dcif/dcif-plane.c @@ -0,0 +1,269 @@ +// SPDX-License-Identifier: GPL-2.0 + +/* + * Copyright 2025 NXP + */ + +#include + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include "dcif-drv.h" +#include "dcif-reg.h" + +static const u32 dcif_primary_plane_formats[] =3D { + /* RGB */ + DRM_FORMAT_RGB565, + DRM_FORMAT_RGB888, + DRM_FORMAT_XBGR8888, + DRM_FORMAT_XRGB1555, + DRM_FORMAT_XRGB4444, + DRM_FORMAT_XRGB8888, + + /* Packed YCbCr */ + DRM_FORMAT_YUYV, + DRM_FORMAT_YVYU, + DRM_FORMAT_UYVY, + DRM_FORMAT_VYUY, +}; + +static const u32 dcif_overlay_plane_formats[] =3D { + /* RGB */ + DRM_FORMAT_RGB565, + DRM_FORMAT_RGB888, + DRM_FORMAT_XBGR8888, + DRM_FORMAT_XRGB1555, + DRM_FORMAT_XRGB4444, + DRM_FORMAT_XRGB8888, +}; + +static inline struct dcif_dev *plane_to_dcif_dev(struct drm_plane *plane) +{ + return to_dcif_dev(plane->dev); +} + +static inline dma_addr_t drm_plane_state_to_baseaddr(struct drm_plane_stat= e *state) +{ + struct drm_framebuffer *fb =3D state->fb; + struct drm_gem_dma_object *dma_obj; + unsigned int x =3D state->src.x1 >> 16; + unsigned int y =3D state->src.y1 >> 16; + + dma_obj =3D drm_fb_dma_get_gem_obj(fb, 0); + + return dma_obj->dma_addr + fb->offsets[0] + fb->pitches[0] * y + fb->form= at->cpp[0] * x; +} + +static int dcif_plane_get_layer_id(struct drm_plane *plane) +{ + return (plane->type =3D=3D DRM_PLANE_TYPE_PRIMARY) ? 0 : 1; +} + +static int dcif_plane_atomic_check(struct drm_plane *plane, struct drm_ato= mic_state *state) +{ + struct drm_plane_state *new_plane_state =3D drm_atomic_get_new_plane_stat= e(state, plane); + struct drm_plane_state *old_plane_state =3D drm_atomic_get_old_plane_stat= e(state, plane); + struct dcif_dev *dcif =3D plane_to_dcif_dev(plane); + struct drm_framebuffer *fb =3D new_plane_state->fb; + struct drm_framebuffer *old_fb =3D old_plane_state->fb; + struct drm_crtc_state *crtc_state; + + if (!fb) + return 0; + + crtc_state =3D drm_atomic_get_new_crtc_state(state, &dcif->crtc); + if (WARN_ON(!crtc_state)) + return -EINVAL; + + /* + * Force CRTC mode change if framebuffer stride or pixel format have chan= ged. + */ + if (plane->type =3D=3D DRM_PLANE_TYPE_PRIMARY && old_fb && + (fb->pitches[0] !=3D old_fb->pitches[0] || fb->format->format !=3D ol= d_fb->format->format)) + crtc_state->mode_changed =3D true; + + return drm_atomic_helper_check_plane_state(new_plane_state, crtc_state, + DRM_PLANE_NO_SCALING, DRM_PLANE_NO_SCALING, true, + true); +} + +static void dcif_plane_atomic_update(struct drm_plane *plane, struct drm_a= tomic_state *state) +{ + struct drm_plane_state *new_state =3D drm_atomic_get_new_plane_state(stat= e, plane); + struct dcif_dev *dcif =3D plane_to_dcif_dev(plane); + int layer_id =3D dcif_plane_get_layer_id(plane); + struct drm_framebuffer *fb =3D new_state->fb; + u32 crtc_x, crtc_y, crtc_h, crtc_w; + u32 layer_fmt =3D 0, yuv_fmt =3D 0; + dma_addr_t baseaddr; + u32 reg; + + if (!fb) + return; + + crtc_x =3D new_state->crtc_x; + crtc_y =3D new_state->crtc_y; + crtc_h =3D new_state->crtc_h; + crtc_w =3D new_state->crtc_w; + + /* visible portion of plane on crtc */ + regmap_write(dcif->regmap, DCIF_CTRLDESC1(layer_id), + DCIF_CTRLDESC1_POSX(crtc_x) | DCIF_CTRLDESC1_POSY(crtc_y)); + regmap_write(dcif->regmap, DCIF_CTRLDESC2(layer_id), + DCIF_CTRLDESC2_WIDTH(crtc_w) | DCIF_CTRLDESC2_HEIGHT(crtc_h)); + + /* pitch size */ + reg =3D DCIF_CTRLDESC3_P_SIZE(2) | DCIF_CTRLDESC3_T_SIZE(2) | + DCIF_CTRLDESC3_PITCH(fb->pitches[0]); + regmap_write(dcif->regmap, DCIF_CTRLDESC3(layer_id), reg); + + /* address */ + baseaddr =3D drm_fb_dma_get_gem_addr(new_state->fb, new_state, 0); + + drm_dbg_kms(plane->dev, "[PLANE:%d:%s] fb address %pad, pitch 0x%08x\n", + plane->base.id, plane->name, &baseaddr, fb->pitches[0]); + + regmap_write(dcif->regmap, DCIF_CTRLDESC4(layer_id), baseaddr); + + /* Format */ + switch (fb->format->format) { + /* RGB Formats */ + case DRM_FORMAT_RGB565: + layer_fmt =3D CTRLDESCL0_FORMAT_RGB565; + break; + case DRM_FORMAT_RGB888: + layer_fmt =3D CTRLDESCL0_FORMAT_RGB888; + break; + case DRM_FORMAT_XRGB1555: + layer_fmt =3D CTRLDESCL0_FORMAT_ARGB1555; + break; + case DRM_FORMAT_XRGB4444: + layer_fmt =3D CTRLDESCL0_FORMAT_ARGB4444; + break; + case DRM_FORMAT_XBGR8888: + layer_fmt =3D CTRLDESCL0_FORMAT_ABGR8888; + break; + case DRM_FORMAT_XRGB8888: + layer_fmt =3D CTRLDESCL0_FORMAT_ARGB8888; + break; + + /* YUV Formats */ + case DRM_FORMAT_YUYV: + layer_fmt =3D CTRLDESCL0_FORMAT_YCBCR422; + yuv_fmt =3D CTRLDESCL0_YUV_FORMAT_VY2UY1; + break; + case DRM_FORMAT_YVYU: + layer_fmt =3D CTRLDESCL0_FORMAT_YCBCR422; + yuv_fmt =3D CTRLDESCL0_YUV_FORMAT_UY2VY1; + break; + case DRM_FORMAT_UYVY: + layer_fmt =3D CTRLDESCL0_FORMAT_YCBCR422; + yuv_fmt =3D CTRLDESCL0_YUV_FORMAT_Y2VY1U; + break; + case DRM_FORMAT_VYUY: + layer_fmt =3D CTRLDESCL0_FORMAT_YCBCR422; + yuv_fmt =3D CTRLDESCL0_YUV_FORMAT_Y2UY1V; + break; + + default: + dev_err(dcif->drm.dev, "Unknown pixel format 0x%x\n", fb->format->format= ); + break; + } + + if (plane->type =3D=3D DRM_PLANE_TYPE_OVERLAY && yuv_fmt =3D=3D CTRLDESCL= 0_YUV_FORMAT_Y2UY1V) { + dev_err(dcif->drm.dev, "Overlay plane could not support YUV format\n"); + return; + } + + reg =3D DCIF_CTRLDESC0_EN | DCIF_CTRLDESC0_SHADOW_LOAD_EN | + DCIF_CTRLDESC0_FORMAT(layer_fmt) | DCIF_CTRLDESC0_YUV_FORMAT(yuv_fm= t); + + /* Alpha */ + reg |=3D DCIF_CTRLDESC0_GLOBAL_ALPHA(new_state->alpha >> 8) | ALPHA_GLOBA= L; + + regmap_write(dcif->regmap, DCIF_CTRLDESC0(layer_id), reg); +} + +static void dcif_overlay_plane_atomic_disable(struct drm_plane *plane, + struct drm_atomic_state *state) +{ + struct dcif_dev *dcif =3D plane_to_dcif_dev(plane); + + regmap_update_bits(dcif->regmap, DCIF_CTRLDESC0(1), + DCIF_CTRLDESC0_EN | DCIF_CTRLDESC0_SHADOW_LOAD_EN, + DCIF_CTRLDESC0_SHADOW_LOAD_EN); +} + +static const struct drm_plane_helper_funcs dcif_primary_plane_helper_funcs= =3D { + .prepare_fb =3D drm_gem_plane_helper_prepare_fb, + .atomic_check =3D dcif_plane_atomic_check, + .atomic_update =3D dcif_plane_atomic_update, +}; + +static const struct drm_plane_helper_funcs dcif_overlay_plane_helper_funcs= =3D { + .atomic_check =3D dcif_plane_atomic_check, + .atomic_update =3D dcif_plane_atomic_update, + .atomic_disable =3D dcif_overlay_plane_atomic_disable, +}; + +static const struct drm_plane_funcs dcif_plane_funcs =3D { + .update_plane =3D drm_atomic_helper_update_plane, + .disable_plane =3D drm_atomic_helper_disable_plane, + .destroy =3D drm_plane_cleanup, + .reset =3D drm_atomic_helper_plane_reset, + .atomic_duplicate_state =3D drm_atomic_helper_plane_duplicate_state, + .atomic_destroy_state =3D drm_atomic_helper_plane_destroy_state, +}; + +int dcif_plane_init(struct dcif_dev *dcif) +{ + const u32 supported_encodings =3D BIT(DRM_COLOR_YCBCR_BT601) | + BIT(DRM_COLOR_YCBCR_BT709) | + BIT(DRM_COLOR_YCBCR_BT2020); + const u32 supported_ranges =3D BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) | + BIT(DRM_COLOR_YCBCR_FULL_RANGE); + int ret; + + /* primary plane */ + drm_plane_helper_add(&dcif->planes.primary, &dcif_primary_plane_helper_fu= ncs); + ret =3D drm_universal_plane_init(&dcif->drm, &dcif->planes.primary, 1, &d= cif_plane_funcs, + dcif_primary_plane_formats, + ARRAY_SIZE(dcif_primary_plane_formats), NULL, + DRM_PLANE_TYPE_PRIMARY, NULL); + if (ret) { + drm_err(&dcif->drm, "failed to initialize primary plane: %d\n", ret); + return ret; + } + + ret =3D drm_plane_create_color_properties(&dcif->planes.primary, supporte= d_encodings, + supported_ranges, DRM_COLOR_YCBCR_BT601, + DRM_COLOR_YCBCR_LIMITED_RANGE); + if (ret) + return ret; + + ret =3D drm_plane_create_alpha_property(&dcif->planes.primary); + if (ret) + return ret; + + /* overlay plane */ + drm_plane_helper_add(&dcif->planes.overlay, &dcif_overlay_plane_helper_fu= ncs); + ret =3D drm_universal_plane_init(&dcif->drm, &dcif->planes.overlay, 1, &d= cif_plane_funcs, + dcif_overlay_plane_formats, + ARRAY_SIZE(dcif_overlay_plane_formats), NULL, + DRM_PLANE_TYPE_OVERLAY, NULL); + if (ret) { + drm_err(&dcif->drm, "failed to initialize overlay plane: %d\n", ret); + return ret; + } + + return drm_plane_create_alpha_property(&dcif->planes.overlay); +} diff --git a/drivers/gpu/drm/imx/dcif/dcif-reg.h b/drivers/gpu/drm/imx/dcif= /dcif-reg.h new file mode 100644 index 0000000000000..224f1d18f8c81 --- /dev/null +++ b/drivers/gpu/drm/imx/dcif/dcif-reg.h @@ -0,0 +1,326 @@ +/* SPDX-License-Identifier: GPL-2.0 */ + +/* + * Copyright 2025 NXP + */ +#ifndef __DCIF_REG_H__ +#define __DCIF_REG_H__ + +#include + +/* Version ID Register */ +#define DCIF_VER 0x0 + +/* Parameter Registers */ +#define DCIF_PAR_0 0x4 +#define DCIF_PAR_1 0x8 + +/* Display Control and Parameter Registers */ +#define DCIF_DISP_CTRL 0x10 +#define DCIF_DISP_PAR 0x14 +#define DCIF_DISP_SIZE 0x18 + +/* Display Status Registers */ +#define DCIF_DISP_SR0 0x1C +#define DCIF_DISP_SR1 0x20 + +/* Interrupt Enable and Status Registers, n=3D0-2*/ +#define DCIF_IE0(n) (0x24 + (n) * 0x10000) +#define DCIF_IS0(n) (0x28 + (n) * 0x10000) +#define DCIF_IE1(n) (0x2C + (n) * 0x10000) +#define DCIF_IS1(n) (0x30 + (n) * 0x10000) + +/* DPI Control and Sync Parameter Registers */ +#define DCIF_DPI_CTRL 0x40 +#define DCIF_DPI_HSYN_PAR 0x44 +#define DCIF_DPI_VSYN_PAR 0x48 +#define DCIF_DPI_VSYN_HSYN_WIDTH 0x4C + +/* Control Descriptor Registers, n=3D0-1*/ +#define DCIF_CTRLDESC0(n) (0x10000 + (n) * 0x10000) +#define DCIF_CTRLDESC1(n) (0x10004 + (n) * 0x10000) +#define DCIF_CTRLDESC2(n) (0x10008 + (n) * 0x10000) +#define DCIF_CTRLDESC3(n) (0x1000C + (n) * 0x10000) +#define DCIF_CTRLDESC4(n) (0x10010 + (n) * 0x10000) +#define DCIF_CTRLDESC5(n) (0x10014 + (n) * 0x10000) +#define DCIF_CTRLDESC6(n) (0x10018 + (n) * 0x10000) + +/* CLUT control Register */ +#define DCIF_CLUT_CTRL 0x1003C + +/* FIFO Panic Threshold Register, n=3D0-1 */ +#define DCIF_PANIC_THRES(n) (0x10040 + (n) * 0x10000) + +/* Layer Status Register 0, n=3D0-1 */ +#define DCIF_LAYER_SR0(n) (0x10044 + (n) * 0x10000) + +/* Color Space Conversion Control and Coefficient Registers for Layer 0 */ +#define DCIF_CSC_CTRL_L0 0x10050 +#define DCIF_CSC_COEF0_L0 0x10054 +#define DCIF_CSC_COEF1_L0 0x10058 +#define DCIF_CSC_COEF2_L0 0x1005C +#define DCIF_CSC_COEF3_L0 0x10060 +#define DCIF_CSC_COEF4_L0 0x10064 +#define DCIF_CSC_COEF5_L0 0x10068 + +/* CRC Control, Threshold, and Histogram Coefficient Registers */ +#define DCIF_CRC_CTRL 0x20100 +#define DCIF_CRC_THRES 0x20104 +#define DCIF_CRC_HIST_COEF 0x20108 +#define DCIF_CRC_ERR_CNT 0x2010C +#define DCIF_CRC_SR 0x20110 +#define DCIF_CRC_HIST_CNT_B(n) (0x20114 + (n) * 4) + +/* CRC Region Position, Size, Value, and Expected Value Registers, n=3D0-3= */ +#define DCIF_CRC_POS_R(n) (0x20214 + (n) * 0x10) +#define DCIF_CRC_SIZE_R(n) (0x20218 + (n) * 0x10) +#define DCIF_CRC_VAL_R(n) (0x2021C + (n) * 0x10) +#define DCIF_CRC_EXP_VAL_R(n) (0x20220 + (n) * 0x10) + +/* VER - Version ID Register */ +#define DCIF_VER_GET_FEATURE(x) FIELD_GET(GENMASK(15, 0), x) +#define DCIF_VER_GET_MINOR(x) FIELD_GET(GENMASK(23, 16), x) +#define DCIF_VER_GET_MAJOR(x) FIELD_GET(GENMASK(31, 24), x) + +/* PAR_0 - Parameter Register 0 */ +#define DCIF_PAR_0_LAYER_NUM(x) FIELD_PREP(GENMASK(3, 0), x) +#define DCIF_PAR_0_DOMAIN_NUM(x) FIELD_PREP(GENMASK(5, 4), x) +#define DCIF_PAR_0_AXI_DATA_WIDTH(x) FIELD_PREP(GENMASK(7, 6), x) +#define DCIF_PAR_0_CLUT_RAM_NUM(x) FIELD_PREP(GENMASK(11, 8), x) +#define DCIF_PAR_0_CSC_NUM(x) FIELD_PREP(GENMASK(13, 12), x) +#define DCIF_PAR_0_CRC_REGION_NUM(x) FIELD_PREP(GENMASK(18, 16), x) +#define DCIF_PAR_0_BACKUP(x) FIELD_PREP(GENMASK(31, 28), x) + +/* PAR_1 - Parameter Register 1 */ +#define DCIF_PAR_1_LAYER0_FIFO_SIZE(x) FIELD_PREP(GENMASK(3, 0), x) +#define DCIF_PAR_1_LAYER1_FIFO_SIZE(x) FIELD_PREP(GENMASK(7, 4), x) + +/* DISP_CTRL - Display Control Register */ +#define DCIF_DISP_CTRL_DISP_ON BIT(0) +#define DCIF_DISP_CTRL_AXI_RD_HOLD BIT(30) +#define DCIF_DISP_CTRL_SW_RST BIT(31) + +/* DISP_PAR - Display Parameter Register */ +#define DCIF_DISP_PAR_BGND_B(x) FIELD_PREP(GENMASK(7, 0), x) +#define DCIF_DISP_PAR_BGND_G(x) FIELD_PREP(GENMASK(15, 8), x) +#define DCIF_DISP_PAR_BGND_R(x) FIELD_PREP(GENMASK(23, 16), x) + +/* DISP_SIZE - Display Size Register */ +#define DCIF_DISP_SIZE_DISP_WIDTH(x) FIELD_PREP(GENMASK(11, 0), x) +#define DCIF_DISP_SIZE_DISP_HEIGHT(x) FIELD_PREP(GENMASK(27, 16), x) + +/* DISP_SR0 - Display Status Register 0 */ +#define DCIF_DISP_SR0_AXI_RD_PEND(x) FIELD_PREP(GENMASK(4, 0), x) +#define DCIF_DISP_SR0_DPI_BUSY(x) FIELD_PREP(GENMASK(14, 14), x) +#define DCIF_DISP_SR0_AXI_RD_BUSY(x) FIELD_PREP(GENMASK(15, 15), x) +#define DCIF_DISP_SR0_TXFIFO_CNT(x) FIELD_PREP(GENMASK(23, 16), x) + +/* DISP_SR1 - Display Status Register 1 */ +#define DCIF_DISP_SR1_H_CNT(x) FIELD_PREP(GENMASK(11, 0), x) +#define DCIF_DISP_SR1_V_CNT(x) FIELD_PREP(GENMASK(27, 16), x) + +/* INT0 - Interrupt Enable/Status Register 0 for Domain 0/1/2 */ +#define DCIF_INT0_VSYNC BIT(0) +#define DCIF_INT0_UNDERRUN BIT(1) +#define DCIF_INT0_VS_BLANK BIT(2) +#define DCIF_INT0_HIST_DONE BIT(5) +#define DCIF_INT0_CRC_ERR BIT(6) +#define DCIF_INT0_CRC_ERR_SAT BIT(7) + +/* INT1 - Interrupt Enable/Status Register 1 for Domain 0/1/2 */ +#define DCIF_INT1_FIFO_PANIC0 BIT(0) +#define DCIF_INT1_FIFO_PANIC1 BIT(1) +#define DCIF_INT1_DMA_ERR0 BIT(8) +#define DCIF_INT1_DMA_ERR1 BIT(9) +#define DCIF_INT1_DMA_DONE0 BIT(16) +#define DCIF_INT1_DMA_DONE1 BIT(17) +#define DCIF_INT1_FIFO_EMPTY0 BIT(24) +#define DCIF_INT1_FIFO_EMPTY1 BIT(25) + +/* DPI_CTRL - DPI Control Register */ +#define DCIF_DPI_CTRL_HSYNC_POL_LOW BIT(0) +#define DCIF_DPI_CTRL_VSYNC_POL_LOW BIT(1) +#define DCIF_DPI_CTRL_DE_POL_LOW BIT(2) +#define DCIF_DPI_CTRL_PCLK_EDGE_FALLING BIT(3) +#define DCIF_DPI_CTRL_POL_MASK GENMASK(3, 0) + +#define DCIF_DPI_CTRL_DATA_INV(x) FIELD_PREP(GENMASK(4, 4), x) +#define DCIF_DPI_CTRL_DEF_BGND_EN(x) FIELD_PREP(GENMASK(5, 5), x) +#define DCIF_DPI_CTRL_FETCH_OPT(x) FIELD_PREP(GENMASK(9, 8), x) +#define DCIF_DPI_CTRL_DISP_MODE(x) FIELD_PREP(GENMASK(13, 12), x) +#define DCIF_DPI_CTRL_DATA_PATTERN_MASK GENMASK(18, 16) +#define DCIF_DPI_CTRL_DATA_PATTERN(x) FIELD_PREP(GENMASK(18, 16), x) +#define PATTERN_RGB888 0 +#define PATTERN_RBG888 1 +#define PATTERN_GBR888 2 +#define PATTERN_GRB888 3 +#define PATTERN_BRG888 4 +#define PATTERN_BGR888 5 +#define PATTERN_RGB555 6 +#define PATTERN_RGB565 7 + +/* DPI_HSYN_PAR - DPI Horizontal Sync Parameter Register */ +#define DCIF_DPI_HSYN_PAR_FP_H(x) FIELD_PREP(GENMASK(11, 0), x) +#define DCIF_DPI_HSYN_PAR_BP_H(x) FIELD_PREP(GENMASK(27, 16), x) + +/* DPI_VSYN_PAR - DPI Vertical Sync Parameter Register */ +#define DCIF_DPI_VSYN_PAR_FP_V(x) FIELD_PREP(GENMASK(11, 0), x) +#define DCIF_DPI_VSYN_PAR_BP_V(x) FIELD_PREP(GENMASK(27, 16), x) + +/* DPI_VSYN_HSYN_WIDTH - DPI Vertical and Horizontal Pulse Width Parameter= Register */ +#define DCIF_DPI_VSYN_HSYN_WIDTH_PW_H(x) FIELD_PREP(GENMASK(11, 0), x) +#define DCIF_DPI_VSYN_HSYN_WIDTH_PW_V(x) FIELD_PREP(GENMASK(27, 16), x) + +/* CTRLDESC0 - Control Descriptor Register 0 */ +#define DCIF_CTRLDESC0_AB_MODE(x) FIELD_PREP(GENMASK(1, 0), x) +#define ALPHA_EMBEDDED 0 +#define ALPHA_GLOBAL 1 +#define DCIF_CTRLDESC0_YUV_FORMAT_MASK GENMASK(15, 14) +#define DCIF_CTRLDESC0_YUV_FORMAT(x) FIELD_PREP(GENMASK(15, 14), x) +#define CTRLDESCL0_YUV_FORMAT_Y2VY1U 0x0 +#define CTRLDESCL0_YUV_FORMAT_Y2UY1V 0x1 +#define CTRLDESCL0_YUV_FORMAT_VY2UY1 0x2 +#define CTRLDESCL0_YUV_FORMAT_UY2VY1 0x3 +#define DCIF_CTRLDESC0_GLOBAL_ALPHA(x) FIELD_PREP(GENMASK(23, 16), x) +#define DCIF_CTRLDESC0_FORMAT_MASK GENMASK(27, 24) +#define DCIF_CTRLDESC0_FORMAT(x) FIELD_PREP(GENMASK(27, 24), x) +#define CTRLDESCL0_FORMAT_RGB565 0x4 +#define CTRLDESCL0_FORMAT_ARGB1555 0x5 +#define CTRLDESCL0_FORMAT_ARGB4444 0x6 +#define CTRLDESCL0_FORMAT_YCBCR422 0x7 +#define CTRLDESCL0_FORMAT_RGB888 0x8 +#define CTRLDESCL0_FORMAT_ARGB8888 0x9 +#define CTRLDESCL0_FORMAT_ABGR8888 0xa +#define DCIF_CTRLDESC0_SHADOW_LOAD_EN BIT(30) +#define DCIF_CTRLDESC0_EN BIT(31) + +/* CTRLDESC1 - Control Descriptor Register 1 */ +#define DCIF_CTRLDESC1_POSX(x) FIELD_PREP(GENMASK(11, 0), x) +#define DCIF_CTRLDESC1_POSY(x) FIELD_PREP(GENMASK(27, 16), x) + +/* CTRLDESC2 - Control Descriptor Register */ +#define DCIF_CTRLDESC2_WIDTH(x) FIELD_PREP(GENMASK(11, 0), x) +#define DCIF_CTRLDESC2_HEIGHT(x) FIELD_PREP(GENMASK(27, 16), x) + +/* CTRLDESC3 - Control Descriptor Register 3 */ +#define DCIF_CTRLDESC3_PITCH(x) FIELD_PREP(GENMASK(15, 0), x) +#define DCIF_CTRLDESC3_T_SIZE(x) FIELD_PREP(GENMASK(17, 16), x) +#define DCIF_CTRLDESC3_P_SIZE(x) FIELD_PREP(GENMASK(22, 20), x) + +/* CTRLDESC4 - Control Descriptor Register 4 */ +#define DCIF_CTRLDESC4_ADDR(x)FIELD_PREP(GENMASK(31, 0), x) + +/* CTRLDESC6 - Control Descriptor Register 6 */ +#define DCIF_CTRLDESC6_BCLR_B(x) FIELD_PREP(GENMASK(7, 0), x) +#define DCIF_CTRLDESC6_BCLR_G(x) FIELD_PREP(GENMASK(15, 8), x) +#define DCIF_CTRLDESC6_BCLR_R(x) FIELD_PREP(GENMASK(23, 16), x) +#define DCIF_CTRLDESC6_BCLR_A(x) FIELD_PREP(GENMASK(31, 24), x) + +/* CLUT_CTRL - CLUT control Register */ +#define DCIF_CLUT_CTRL_CLUT0_SEL(x) FIELD_PREP(GENMASK(0, 0), x) +#define DCIF_CLUT_CTRL_CLUT1_SEL(x) FIELD_PREP(GENMASK(3, 3), x) +#define DCIF_CLUT_CTRL_CLUT_MUX(x) FIELD_PREP(GENMASK(29, 28), x) +#define DCIF_CLUT_CTRL_CLUT_SHADOW_LOAD_EN(x) FIELD_PREP(GENMASK(31, 31), = x) + +/* PANIC_THRES_L0 - FIFO Panic Threshold Register For Layer 0 */ +#define DCIF_PANIC_THRES_LOW_MASK GENMASK(11, 0) +#define DCIF_PANIC_THRES_LOW(x) FIELD_PREP(GENMASK(11, 00), x) +#define DCIF_PANIC_THRES_HIGH_MASK GENMASK(27, 16) +#define DCIF_PANIC_THRES_HIGH(x) FIELD_PREP(GENMASK(27, 16), x) +#define DCIF_PANIC_THRES_REQ_EN BIT(31) +#define PANIC0_THRES_MAX 511 + +/* LAYER_SR0_L0 - Layer Status Register 0 for Layer 0 */ +#define DCIF_LAYER_SR0_L0_FIFO_CNT_MASK GENMASK(9, 0) +#define DCIF_LAYER_SR0_L0_FIFO_CNT(x) FIELD_PREP(GENMASK(9, 0), x) + +/* CSC_CTRL_L0 - Color Space Conversion Control Register For Layer 0 */ +#define DCIF_CSC_CTRL_L0_CSC_EN BIT(0) +#define DCIF_CSC_CTRL_L0_CSC_MODE_YCBCR2RGB BIT(1) + +/* CSC_COEF0_L0 - Color Space Conversion Coefficient Register 0 For Layer = 0 */ +#define DCIF_CSC_COEF0_L0_A1(x) FIELD_PREP_CONST(GENMASK(10, 0), x) +#define DCIF_CSC_COEF0_L0_A2(x) FIELD_PREP_CONST(GENMASK(26, 16), x) + +/* CSC_COEF1_L0 - Color Space Conversion Coefficient Register 1 For Layer = 0 */ +#define DCIF_CSC_COEF1_L0_A3(x) FIELD_PREP_CONST(GENMASK(10, 0), x) +#define DCIF_CSC_COEF1_L0_B1(x) FIELD_PREP_CONST(GENMASK(26, 16), x) + +/* CSC_COEF2_L0 - Color Space Conversion Coefficient Register 2 For Layer = 0 */ +#define DCIF_CSC_COEF2_L0_B2(x) FIELD_PREP_CONST(GENMASK(10, 0), x) +#define DCIF_CSC_COEF2_L0_B3(x) FIELD_PREP_CONST(GENMASK(26, 16), x) + +/* CSC_COEF3_L0 - Color Space Conversion Coefficient Register 3 For Layer = 0 */ +#define DCIF_CSC_COEF3_L0_C1(x) FIELD_PREP_CONST(GENMASK(10, 0), x) +#define DCIF_CSC_COEF3_L0_C2(x) FIELD_PREP_CONST(GENMASK(26, 16), x) + +/* CSC_COEF4_L0 - Color Space Conversion Coefficient Register 4 For Layer = 0 */ +#define DCIF_CSC_COEF4_L0_C3(x) FIELD_PREP_CONST(GENMASK(10, 0), x) +#define DCIF_CSC_COEF4_L0_D1(x) FIELD_PREP_CONST(GENMASK(24, 16), x) + +/* CSC_COEF5_L0 - Color Space Conversion Coefficient Register 5 For Layer = 0 */ +#define DCIF_CSC_COEF5_L0_D2(x) FIELD_PREP_CONST(GENMASK(8, 0), x) +#define DCIF_CSC_COEF5_L0_D3(x) FIELD_PREP_CONST(GENMASK(24, 16), x) + +/* CTRLDESC0_L1 - Control Descriptor Register 0 for Layer 1 */ +#define DCIF_CTRLDESC0_L1_AB_MODE_MASK GENMASK(1, 0) +#define DCIF_CTRLDESC0_L1_AB_MODE(x) FIELD_PREP(GENMASK(1, 0), x) + +/* CRC_CTRL - CRC Control Register */ +#define DCIF_CRC_CTRL_CRC_EN(x) (1 << (x)) +#define DCIF_CRC_CTRL_HIST_REGION_SEL(x) FIELD_PREP(GENMASK(17, 16), x) +#define DCIF_CRC_CTRL_HIST_MODE BIT(21) +#define DCIF_CRC_CTRL_HIST_TRIG BIT(22) +#define DCIF_CRC_CTRL_HIST_EN BIT(23) +#define DCIF_CRC_CTRL_CRC_MODE BIT(28) +#define DCIF_CRC_CTRL_CRC_TRIG BIT(29) +#define DCIF_CRC_CTRL_CRC_ERR_CNT_RST BIT(30) +#define DCIF_CRC_CTRL_CRC_SHADOW_LOAD_EN BIT(31) + +/* CRC_THRES - CRC Threshold Register */ +#define DCIF_CRC_THRES_CRC_THRESHOLD_MASK GENMASK(31, 0) +#define DCIF_CRC_THRES_CRC_THRESHOLD(x) FIELD_PREP(GENMASK(31, 0), x) + +/* CRC_HIST_COEF - CRC Region Histogram Coefficient Register */ +#define DCIF_CRC_HIST_COEF_HIST_WB_MASK GENMASK(7, 0) +#define DCIF_CRC_HIST_COEF_HIST_WB(x) FIELD_PREP(GENMASK(7, 0), x) +#define DCIF_CRC_HIST_COEF_HIST_WG_MASK GENMASK(15, 8) +#define DCIF_CRC_HIST_COEF_HIST_WG(x) FIELD_PREP(GENMASK(15, 8), x) +#define DCIF_CRC_HIST_COEF_HIST_WR_MASK GENMASK(23, 16) +#define DCIF_CRC_HIST_COEF_HIST_WR(x) FIELD_PREP(GENMASK(23, 16), x) + +/* CRC_ERR_CNT - CRC Error Counter Register */ +#define DCIF_CRC_ERR_CNT_CRC_ERR_CNT_MASK GENMASK(31, 0) +#define DCIF_CRC_ERR_CNT_CRC_ERR_CNT(x) FIELD_PREP(GENMASK(31, 0), x) + +/* CRC_SR - CRC Status Register */ +#define DCIF_CRC_SR_HIST_CNT_SAT_MASK BIT(13) +#define DCIF_CRC_SR_HIST_CNT_SAT(x) FIELD_PREP(GENMASK(13, 13), x) +#define DCIF_CRC_SR_HIST_SAT_MASK BIT(14) +#define DCIF_CRC_SR_HIST_SAT(x) FIELD_PREP(GENMASK(14, 14), x) +#define DCIF_CRC_SR_HIST_BUSY_MASK BIT(15) +#define DCIF_CRC_SR_HIST_BUSY(x) FIELD_PREP(GENMASK(15, 15), x) +#define DCIF_CRC_SR_CRC_STATUS_MASK BIT(31) +#define DCIF_CRC_SR_CRC_STATUS(x) FIELD_PREP(GENMASK(31, 31), x) + +/* CRC Region Histogram Counter Register For Bin n */ +#define DCIF_B_BIN_CNT_MASK GENMASK(20, 0) +#define DCIF_B_BIN_CNT(x) FIELD_PREP(GENMASK(20, 0), x) + +/* CRC_POS - CRC Position Register */ +#define DCIF_CRC_POS_CRC_HOR_POS(x) FIELD_PREP(GENMASK(11, 0), x) +#define DCIF_CRC_POS_CRC_VER_POS(x) FIELD_PREP(GENMASK(27, 16), x) + +/* CRC_SIZE - CRC Size Register */ +#define DCIF_CRC_SIZE_CRC_HOR_SIZE(x) FIELD_PREP(GENMASK(11, 0), x) +#define DCIF_CRC_SIZE_CRC_VER_SIZE(x) FIELD_PREP(GENMASK(27, 16), x) + +/* CRC_VAL - CRC Value Register */ +#define DCIF_CRC_VAL_CRC_VAL_MASK GENMASK(31, 0) +#define DCIF_CRC_VAL_CRC_VAL(x) FIELD_PREP(GENMASK(31, 0), x) + +/* CRC_EXP_VAL - CRC Expected Value Register */ +#define DCIF_CRC_EXP_VAL_CRC_EXP_VAL_MASK GENMASK(31, 0) +#define DCIF_CRC_EXP_VAL_CRC_EXP_VAL(x) FIELD_PREP(GENMASK(31, 0), x) + +#endif /* __DCIF_REG_H__ */ --=20 2.46.1 From nobody Tue Oct 7 13:23:06 2025 Received: from DUZPR83CU001.outbound.protection.outlook.com (mail-northeuropeazon11012052.outbound.protection.outlook.com [52.101.66.52]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id C92C52DA765; Wed, 9 Jul 2025 12:24:52 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=52.101.66.52 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063894; cv=fail; b=S6mOrwHURzW5l2q78X2+i+EBP+6kHj0uKsYB1WalCEEvth0ByN13uvpPgJr2y2+cEqYK+Y2mYCzoszaEkmVf0QOcD3vk1Pj5qU68dyzkXRp6KYQQXyLHlHSAvlOb2OU1aDJgobZwZ456T2Xykvzt53RDzlEQv87kH+oHdynpeqw= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063894; c=relaxed/simple; bh=3Kf2nX/KpRh0RBfJNeYPB2EKlaL847RJ9Vr6yg0Dr9M=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: Content-Type:MIME-Version; b=LhG/7KdfJWgQ0vfOrqx1SZDGhnxaNv4/F9jkeXvi22xtxmyt/0OK9vCqX9KJJ+3OSpOupc6k38UKVVEoHyU/Dtq1c+NNdyY2E8c7FNniBNmf4AM103nF5m8YlzaYz2BeSMQvGpOse6xgf98D9qZ6G6DWpqb7rgLvf5/E41vH1oU= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com; spf=pass smtp.mailfrom=oss.nxp.com; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b=KM2kJ+34; arc=fail smtp.client-ip=52.101.66.52 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b="KM2kJ+34" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=GUsTOo+5fa28gxjW3ZAUwg/E4REiH/aUVBk969ZxxDIIGFCPlkLC+LvaHZqqJixI7qdEgrY4TWJFDG7xRvwXRyfn4KQjuFCZuifslVwI5JcqizoEQ9Xv08bEaMozKL72jUPC3MJhjtgcceXSQZi7qpWtSGm/21V/eENW1159fuPUQ1+J7+Q1FGhIBakCnjMWrxOsf/HgSrIk5O3vIH1A1JE9JI39Vy0+8XF4XgwTweoxerwlroBxEmbPFZwXTiSExqqcT7DBC5kz9qLP2KEfQ3AEUnevmDjR0gvMJ2ebfyZL6DrX5liQg9hT2ARXJ8JNcqJBUQgDM7jdp99+g7Dlkg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=ZpJBaanlyhMvWYvId4L47PL1u7zNX6bfkbS4UW7PcoQ=; b=frUvcNx0hsdjmqFJp7sWIfpCd5L+row7sO755YdqxSUAVErD6B3we26AQk580Fg142xWFgprTeUVZPqYooQxTP4Cdsop8sBNbmVAFTDRnGPtMmCFes+G++E6p8MyLs7glR+YMXDLDbFtI0MsI/oKWPROxkzozPpiEcsDoixpeEWVkk1w67nEIUNTU3lTgqyNNzR032aTFgldh+pb04zfUHTrk4shSVhhT3AhXFvsTs5Ahx2Hr1LCeFaOfzyRacDJSL/8LjN4PAWnKKd42lYN9Qdui3csmib9oIZ01RbIrSyOucnA5QucvS+Fvtn51N4ZzmK6jHxpfjue0PdeJVW2+g== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=oss.nxp.com; dmarc=pass action=none header.from=oss.nxp.com; dkim=pass header.d=oss.nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=NXP1.onmicrosoft.com; s=selector1-NXP1-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=ZpJBaanlyhMvWYvId4L47PL1u7zNX6bfkbS4UW7PcoQ=; b=KM2kJ+34QSnt/s1NwuqRuPj4kHwQ8m7yFgcjESWvQvTfSonZb9Ap6BSHEmyDH9k+DhJLgbwGISLEVp/1/5cpAQI7kuFDfKP6PASCc7ooFw+uG44kUgTs5qsChOt8EBK5wmV9VJ3ob9I6HjhKveN6bVKMgoFMH8zADptVyDEjWCVBg42d45WBbnZpSb+VOnOlOrQZjUJL6mie3dy5XSHgUNyaVq2UoL1QkkR1V/nIe8Onlrk2Cyv1WIihGRtQrbKZOlaRG0He3JhScUWORLS9CwE82rXIqNLX3RgJoqLmnPnEAHc2G40iqJZV+fy9dO5ZZEH6WFQ/d+5RjAYuJIQD6Q== Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=oss.nxp.com; Received: from AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) by VI0PR04MB10712.eurprd04.prod.outlook.com (2603:10a6:800:261::6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8901.26; Wed, 9 Jul 2025 12:24:46 +0000 Received: from AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30]) by AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30%4]) with mapi id 15.20.8901.021; Wed, 9 Jul 2025 12:24:46 +0000 From: Laurentiu Palcu To: imx@lists.linux.dev, Rob Herring , Krzysztof Kozlowski , Conor Dooley , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam Cc: dri-devel@lists.freedesktop.org, Laurentiu Palcu , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Subject: [PATCH 7/8] arm64: dts: imx943-evk: Add support for DCIF and LVDS Date: Wed, 9 Jul 2025 15:23:26 +0300 Message-Id: <20250709122332.2874632-8-laurentiu.palcu@oss.nxp.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> References: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> Content-Transfer-Encoding: quoted-printable X-ClientProxiedBy: FR4P281CA0380.DEUP281.PROD.OUTLOOK.COM (2603:10a6:d10:f7::8) To AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-Exchange-MessageSentRepresentingType: 1 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AS4PR04MB9576:EE_|VI0PR04MB10712:EE_ X-MS-Office365-Filtering-Correlation-Id: e6cb036b-3557-4b03-2c28-08ddbee39762 X-MS-Exchange-SharedMailbox-RoutingAgent-Processed: True X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|19092799006|366016|1800799024|376014|7416014; X-Microsoft-Antispam-Message-Info: =?us-ascii?Q?K8KPQ5jq5E1X42sSMy/+2ThTsNgSX06DGnNXJ+MhnG3XMcVpAkWE4wanhUUl?= =?us-ascii?Q?p6CA2m+pL0lL2ABuBaA/6PtYPS+Nz0M150ujo3ZsnMBbNVGyJtCAw8W05R/3?= =?us-ascii?Q?051JHrLTk/p6icdhXvyQvqNaiSy/Z49X4yhP84EE5BKRuc9nKg7AfiO6rqko?= =?us-ascii?Q?w7FAte348idEKEdwLHv42kMWutzLGP3MTXS5MGHwtp0hlyIgb9uSQwkwHu+a?= =?us-ascii?Q?+XhgcpchL2w+mup893wrVsxvOsveVJhv4is02hH+dEe7L2QSnCX8ujmuYehu?= =?us-ascii?Q?U1MMvYYEIBKSO00x5TsU4wUioG7LkXvcPM0u74V25AAgi5zFu3tCSBMWGqMU?= =?us-ascii?Q?bXb8nvy/Tln8SvrK10snxO6aTqN8MqfIaSC+MzlyiGvwnhWnf8HGcOYGOc+F?= =?us-ascii?Q?o04YIU7XI6LJ14qhnaKrmuiCLbtmYdhMDoaczr75BS0065E8GqlKyYwJ6Q6s?= =?us-ascii?Q?bxN7SSQ1ry/p5+Rqb+yDGrLpeATsKETdXVpJsZVxqtYV3Dh15XOEHOpNkVWS?= =?us-ascii?Q?lF+xTMRybToypPQr9e+vbxhgK5Eogw8WV6RbPKuFA+TQJQYNvMWqoYbE0uPA?= =?us-ascii?Q?AkFs4HAwVGjdWLV2mXB0jRT/TJTe3NFXOUYgaQPalXpm0pwyzke15QJ09zag?= =?us-ascii?Q?IK1+97hQ5LfPgzTY4eMG5cwkFWfRxM4DBJZsyZBqPU6LWPvv7MgL2BX+p1OF?= =?us-ascii?Q?11Wb0vZFod3I4/uZB3mcDIfQYDpVrD1zG970NXIvvDRAnpGVs/VPD004WpOm?= =?us-ascii?Q?9Wg8YBCG6KKYy0fBgHzXeMLfkJINRxQTGeLISGHCN7FkDNQz94LiKP3WX34s?= =?us-ascii?Q?fCmmjns0l/kxlTdOsq0agQ6yx6ku5kKGgafx/6TkfTmLfxSf8X5kIeOYplo1?= =?us-ascii?Q?FEkkCS1X6rvr+3WJTo4mCeKt7v0QVqN8ZPxYnHdXE38lPRE5/khdG/LS2xi5?= =?us-ascii?Q?ZLdejiTd49Q5x3DvDuGHcvG9Id8D8+3eE9TzusLPNLJpqBb0W+cQQkJD4eOA?= =?us-ascii?Q?w0g/l9IDmPXx3l0wop7fQ4ICK1wLwqnDgjH1u1x9EDbvMLqM7bmhcVKXK3st?= =?us-ascii?Q?J3lHwyfRlVYK92QpgviyriYfXRKDSt/EtgVq+h2Bi22gzmL19MtFBU0x8p8i?= =?us-ascii?Q?S0LXJCoUXGjn/bDimUaLjM38uJDIkKK0vU06LwQDiMb8rE4xDg+R9l6xz+XX?= =?us-ascii?Q?qjg0l+JPuJgfz0O8gVx6DbjF4YO0qNGpt19j/JkxImEge6DvpjHfNEklR8CL?= =?us-ascii?Q?jglAJ4sRJTf5VkX+9SboBdMettT/6K0Rvs7kYr/feC3+aDXzSV1iu2ggxNMk?= =?us-ascii?Q?Fs2jDsGnY2aspMfnUsWQN9whPwb6aZlVsFVeu+4trqdpyz3pMLFDl87ziz2t?= =?us-ascii?Q?O2QToYGwsYdIzLBedHdg1SAA9raEds3s7FIrpHKHGo+aP4wqr+wxWEAZcM/P?= =?us-ascii?Q?vbzBMnEwE6M=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AS4PR04MB9576.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230040)(19092799006)(366016)(1800799024)(376014)(7416014);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?us-ascii?Q?gZVpT3EnrLMKxoZrXdLTIexVYG0SrI6NLFG0ET7LwZ/1vz5LVNthxeqVayR3?= =?us-ascii?Q?N1zHl9Up6a0RWbUTlJD+7bDW2RxtamtGAArC5+4tcx8DSfBZ1QEVBeRwM+Nj?= =?us-ascii?Q?R4M0lkAtugMZlW8/sRiXL/cu8kOuN+BtnGuS250bWqm3HG6A4d5rkmd1cP8F?= =?us-ascii?Q?mkY1EicBlCEcIWmSa6vthmlYZml7mqpgOYj5EeX+ZZcqeNyVJ9bVOxwCEC+W?= =?us-ascii?Q?qaJEBINGOx+Yt2JNKY3RNJO/qiNJloikXgUWIgop6SbmOPrAUmsMp+D64YoW?= =?us-ascii?Q?/CTUUok+6qCZ0G0g32Hvuys29YXg8GvMuWF8xYu4kma+o1fsEuPcFzQF3Nzm?= =?us-ascii?Q?Gtww5l/JQCcbGobZF3eA5wDegxshOQidjQDve0j+9N3y8aXVEHIwQuYOTCgu?= =?us-ascii?Q?t9NqKgp3++iP9Y5jZEKPtRxlpwAQcVjw+GqUGFUk93V2C6WhnZEq3REJrvKx?= =?us-ascii?Q?rtQT0uU1o/BUvZY4AlerhNViCVsYwWHjG2WRsWVmUK6XV7XHOTuQWOkGrjDn?= =?us-ascii?Q?yGTXV93rZkJNiwLJIGLUjiGXmYfqqFO+8KJmPIE543ZlQPMaJkTE66HVibyz?= =?us-ascii?Q?DZrtsMPQxUK8mnw8tm4FCIDCA6zrO7gV7Os0LC7ufnjF3yBJbbVbr2ivF3Fe?= =?us-ascii?Q?n1iSjKol2+PuIaAXvmFZ74EImbpyVEkqoKL/svz2qQOGsMpKkM/5O9h3ZnTL?= =?us-ascii?Q?JCGdCKdwJBvV9FHJ2XXGWmeegUZnm/Pkkc+y4gO4iezP4uZvWPQZ7dG3WALA?= =?us-ascii?Q?zQj8j6YPBTgBVB0TjJVGiPL/Hr/mPMEIhpc6YyCu6i6okCczly/o8DDgZ6O7?= =?us-ascii?Q?RUsH14lVhqKWFsYUfMA7SkceLKG+sSgB9DQH51BOtZxlC7YADXGzHhmLIKnV?= =?us-ascii?Q?c6+NhoTtXSGBIJ6q7F6oAPGC0SfdyILah45Wh/HsnKRDzA0z2J+xl36XTz1y?= =?us-ascii?Q?FQ5eO34PmnNAnu8UVRZFSeap2clN9Tjn8qAbJ+5yaFItsR0KTTTYfEYDnjx7?= =?us-ascii?Q?p8Iy3hkdPsEBHPlTONfYqS7DkNSs93Jov7pI04MAWmr9XE0ocegzGPXXHHf+?= =?us-ascii?Q?ca0d2kffz3rd7yfNbV1nFTfCXkPMqNR8Ey+BfaUCFiLkfL5fCbn9Uac5GIQM?= =?us-ascii?Q?t0na58qqExv8rsW8GNE17CaKE7qZn5ZAV5xvgFJwY1ENPbt7lMfLOK1tbb2b?= =?us-ascii?Q?+4Wxi9GsRH0kfOvfzJB4JML7pdIgDgt8cxw+Hx9GXmPwftitJ1e1SKnHVfDK?= =?us-ascii?Q?QxyJg3vDt2BfKVeVj/4BeiwvN+8OvV1TzSthPBtW1O/IaBVd0kS7rXaeuAFO?= =?us-ascii?Q?bxNO4Y2OAqeYhNfaYdikOAyPUlfBxeUBi8oIz4msGZ+1oTAyYwuo/bPdQa7Q?= =?us-ascii?Q?bjX0ZKVMaLOeK5n5Dck5ApNcE9b3nifOA0cY75WYlJmX02nV5oiVonb3KYeC?= =?us-ascii?Q?Tqc62bOxoQwEH/oDsjsfYrDvfmdOKzpv7ot/O2FU55gIKWgIJX6e1zHtnQdh?= =?us-ascii?Q?F/5pfpMKYBPBo3CpNtfw2RGVQpiA9TVtVuhxz22U+QgnLLGsFhY7LVfAh6iw?= =?us-ascii?Q?PSBYbdyv3XHyqE8wLbDcT8omUd6QLCRbxRcwwcun8jdiqHuWULsXwJ6vjJ8m?= =?us-ascii?Q?1g=3D=3D?= X-OriginatorOrg: oss.nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: e6cb036b-3557-4b03-2c28-08ddbee39762 X-MS-Exchange-CrossTenant-AuthSource: AS4PR04MB9576.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 09 Jul 2025 12:24:46.5009 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: FDOsjOJKFsIzp/c+h/g/r1MbitZdISYMnub+Udbl1KP6JOuXYArY3w7a6pqZMu/zE3qIoH0+Xwhsgg0gStpowA== X-MS-Exchange-Transport-CrossTenantHeadersStamped: VI0PR04MB10712 Content-Type: text/plain; charset="utf-8" Add DT nodes for DCIF and LVDS in imx943.dtsi and activate them in imx943-evk.dts. Signed-off-by: Laurentiu Palcu --- arch/arm64/boot/dts/freescale/imx943-evk.dts | 126 +++++++++++++++++++ arch/arm64/boot/dts/freescale/imx943.dtsi | 56 ++++++++- 2 files changed, 181 insertions(+), 1 deletion(-) diff --git a/arch/arm64/boot/dts/freescale/imx943-evk.dts b/arch/arm64/boot= /dts/freescale/imx943-evk.dts index c8c3eff9df1a2..e7de7ba406407 100644 --- a/arch/arm64/boot/dts/freescale/imx943-evk.dts +++ b/arch/arm64/boot/dts/freescale/imx943-evk.dts @@ -125,6 +125,132 @@ memory@80000000 { reg =3D <0x0 0x80000000 0x0 0x80000000>; device_type =3D "memory"; }; + + hdmi-connector { + compatible =3D "hdmi-connector"; + label =3D "hdmi"; + type =3D "a"; + + port { + hdmi_connector_in: endpoint { + remote-endpoint =3D <&it6263_out>; + }; + }; + }; +}; + +&dcif { + status =3D "okay"; +}; + +&ldb { + assigned-clocks =3D <&scmi_clk IMX94_CLK_LDBPLL_VCO>, + <&scmi_clk IMX94_CLK_LDBPLL>; + assigned-clock-rates =3D <4158000000>, <1039500000>; + status =3D "okay"; + + ports { + #address-cells =3D <1>; + #size-cells =3D <0>; + + port@1 { + reg =3D <1>; + + lvds_out: endpoint { + remote-endpoint =3D <&it6263_in>; + }; + }; + }; +}; + +&lpi2c3 { + clock-frequency =3D <400000>; + pinctrl-0 =3D <&pinctrl_lpi2c3>; + pinctrl-names =3D "default"; + status =3D "okay"; + + pca9548_i2c3: i2c-mux@77 { + compatible =3D "nxp,pca9548"; + reg =3D <0x77>; + #address-cells =3D <1>; + #size-cells =3D <0>; + + i2c@0 { + reg =3D <0>; + #address-cells =3D <1>; + #size-cells =3D <0>; + }; + + i2c@1 { + reg =3D <1>; + #address-cells =3D <1>; + #size-cells =3D <0>; + }; + + i2c@2 { + reg =3D <2>; + #address-cells =3D <1>; + #size-cells =3D <0>; + }; + + i2c@3 { + reg =3D <3>; + #address-cells =3D <1>; + #size-cells =3D <0>; + + lvds-to-hdmi-bridge@4c { + compatible =3D "ite,it6263"; + reg =3D <0x4c>; + data-mapping =3D "jeida-24"; + reset-gpios =3D <&pcal6416_i2c3_u171 8 GPIO_ACTIVE_HIGH>; + + ports { + #address-cells =3D <1>; + #size-cells =3D <0>; + + port@0 { + reg =3D <0>; + + it6263_in: endpoint { + remote-endpoint =3D <&lvds_out>; + }; + }; + + port@2 { + reg =3D <2>; + + it6263_out: endpoint { + remote-endpoint =3D <&hdmi_connector_in>; + }; + }; + }; + }; + }; + + i2c@4 { + reg =3D <4>; + #address-cells =3D <1>; + #size-cells =3D <0>; + }; + + i2c@5 { + reg =3D <5>; + #address-cells =3D <1>; + #size-cells =3D <0>; + }; + + i2c@6 { + reg =3D <6>; + #address-cells =3D <1>; + #size-cells =3D <0>; + }; + + i2c@7 { + reg =3D <7>; + #address-cells =3D <1>; + #size-cells =3D <0>; + }; + }; }; =20 &lpi2c3 { diff --git a/arch/arm64/boot/dts/freescale/imx943.dtsi b/arch/arm64/boot/dt= s/freescale/imx943.dtsi index 657c81b6016f2..db00a94812e18 100644 --- a/arch/arm64/boot/dts/freescale/imx943.dtsi +++ b/arch/arm64/boot/dts/freescale/imx943.dtsi @@ -148,7 +148,7 @@ l3_cache: l3-cache { }; }; =20 - clock-ldb-pll-div7 { + clock_ldb_pll_div7: clock-ldb-pll-div7 { compatible =3D "fixed-factor-clock"; #clock-cells =3D <0>; clocks =3D <&scmi_clk IMX94_CLK_LDBPLL>; @@ -173,10 +173,64 @@ dispmix_csr: syscon@4b010000 { =20 lvds_csr: syscon@4b0c0000 { compatible =3D "nxp,imx94-lvds-csr", "syscon"; + #address-cells =3D <1>; + #size-cells =3D <1>; reg =3D <0x0 0x4b0c0000 0x0 0x10000>; clocks =3D <&scmi_clk IMX94_CLK_DISPAPB>; #clock-cells =3D <1>; power-domains =3D <&scmi_devpd IMX94_PD_DISPLAY>; + + ldb: ldb@4 { + compatible =3D "fsl,imx94-ldb"; + #address-cells =3D <1>; + #size-cells =3D <0>; + reg =3D <0x4 0x4>, <0x8 0x4>; + reg-names =3D "ldb", "lvds"; + clocks =3D <&lvds_csr IMX94_CLK_DISPMIX_LVDS_CLK_GATE>; + clock-names =3D "ldb"; + status =3D "disabled"; + + ports { + #address-cells =3D <1>; + #size-cells =3D <0>; + + port@0 { + reg =3D <0>; + + lvds_in: endpoint { + remote-endpoint =3D <&dcif_out>; + }; + }; + + port@1 { + reg =3D <1>; + }; + }; + }; + }; + + dcif: display-controller@4b120000 { + compatible =3D "nxp,imx94-dcif"; + reg =3D <0x0 0x4b120000 0x0 0x300000>; + interrupts =3D , + , + ; + interrupt-names =3D "common", "bg_layer", "fg_layer"; + clocks =3D <&scmi_clk IMX94_CLK_DISPAPB>, + <&scmi_clk IMX94_CLK_DISPAXI>, + <&dispmix_csr IMX94_CLK_DISPMIX_CLK_SEL>; + clock-names =3D "apb", "axi", "pix"; + assigned-clocks =3D <&dispmix_csr IMX94_CLK_DISPMIX_CLK_SEL>; + assigned-clock-parents =3D <&clock_ldb_pll_div7>; + power-domains =3D <&scmi_devpd IMX94_PD_DISPLAY>; + nxp,blk-ctrl =3D <&dispmix_csr>; + status =3D "disabled"; + + port { + dcif_out: endpoint { + remote-endpoint =3D <&lvds_in>; + }; + }; }; }; }; --=20 2.46.1 From nobody Tue Oct 7 13:23:06 2025 Received: from DUZPR83CU001.outbound.protection.outlook.com (mail-northeuropeazon11012052.outbound.protection.outlook.com [52.101.66.52]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 09CE72DAFBA for ; Wed, 9 Jul 2025 12:24:55 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=52.101.66.52 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063896; cv=fail; b=CcECyHlLRweGGDkx/YV12coi+LskUTG39pX/PvsiCHAyJopBHUwzbU0fwzRMf4o/3zYgbHQTOmSdq5O5oijvxi63WzlDcqnRBbs+nDYacma2UoroLrTagYzMGU8somRLsF3E9B6GbVan7RdgQF0ooGnBtxsX4RdC4b8UO8txczw= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752063896; c=relaxed/simple; bh=/tSSqjB9FvOwGOFck4ynnbjlDCgnjhSe5VPVVBZptLI=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: Content-Type:MIME-Version; b=NL4nQ7totlBXDEX/4OnsSxL57DQrpFYD465u6cCAdmHxUEdrSXB7F/BuPq5oTnkPFHTpr09LNJKfitGw07SnMgbxvTPnfyM/YrCAKQ8kgtsKyVvosG+6Qcbs50RfxbS2HYEmGSa8rea+V6hDVeDd47dliRvAq4LjCvnSxd/nzS4= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com; spf=pass smtp.mailfrom=oss.nxp.com; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b=VTaVgr3L; arc=fail smtp.client-ip=52.101.66.52 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.nxp.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=NXP1.onmicrosoft.com header.i=@NXP1.onmicrosoft.com header.b="VTaVgr3L" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=IlGpvedkcU9XWkJ/wvCgvDS1BLGM6WzJiplvbsThBe3fWIWo6TH0UJMmAKGwQlmQWxet7zmWgr/w0wiBl4fpxFQtAY9JcbR7uKbG7xt7ioboRydktyt05480BLa1eo6SqC6G53pCtnoF8UC+JEEGbda1vqnv8sh0AyHiLQKpGkoI2DJfUBKl/PVWi8WRaZ6lwESnRGLWl0+8WQGUFcpp1Q9Ow6JdkfPFvItLNLYcqAt+2O09WfTRrdgF5VUdsLECcrNnwNc2q6bDGaNov8eFu/LmnlJ9EFqK4CbdmUGSufonxmLfRsAptU/mfIMLCYWa9grzTl7sJDaU9Lh0904Kgg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=RzO8P+gTwHCXUkbUzBI0lT9uUaNGoTme6nCt8TXCxGo=; b=IGbuNnSC5F0rPzAfR7KoKwno5X6f1cLP13c1bnE+XS7anlg3qsPSp1gdxmsMU6QzgXy6p0/vkIPY1Vbfx+XSEpIlQixyzBmTG5i8VmnKbfBoFz1UXqhZwqf7mfNVuthl/27TkUR1jN0M/0aD4/iAFyu6mWgT7ReeCViYYzZOWO7vkhg+cgyhAM0A7GOlTgO91L9O4YLydHrjn4vC+WCHBt/JliRnPjE7ZwKB3uMdfM3kxcdUSneqFqtFDCI99l6pbIw61mJlWRDSeY2ZFGpN7ihtyLbWAfQn+KEJfiXGvnwuHAdushoAzNSkdPAC7EM2L/ObBYhLem5+DEpBkm5T9g== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=oss.nxp.com; dmarc=pass action=none header.from=oss.nxp.com; dkim=pass header.d=oss.nxp.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=NXP1.onmicrosoft.com; s=selector1-NXP1-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=RzO8P+gTwHCXUkbUzBI0lT9uUaNGoTme6nCt8TXCxGo=; b=VTaVgr3L9iga+W2IIpsTA6JF7wRtM775HwMwmC5pB72yVDK+JfQ8R5pWiJtc9fh6XKjtNIkkFGmev6G1y4g9VmGPQzV+GjbdaKuUMhAdp0MOUpz21CUhLlwN50c/NpTX8SS7qkVicnEra1AvUTOseKURFbAr3lJPYFXKUupgYplmMzy4o2cqzyDGzKIXI8uSYxEg2Txv45Kz8HT4cfIIOoj/V7RnA3xR+/OjoxdDo7TZbJGD1+j3QUju/fe6eKpuWilUkfa/lfb5irhHpnoYzkETF3x4XS4WwZMdQkeI6AN9OMHyFoWnTXFEzl2DfZICkyZXYMNVfqrhh9+DPLvFuQ== Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=oss.nxp.com; Received: from AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) by VI0PR04MB10712.eurprd04.prod.outlook.com (2603:10a6:800:261::6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8901.26; Wed, 9 Jul 2025 12:24:49 +0000 Received: from AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30]) by AS4PR04MB9576.eurprd04.prod.outlook.com ([fe80::9cf2:8eae:c3d1:2f30%4]) with mapi id 15.20.8901.021; Wed, 9 Jul 2025 12:24:48 +0000 From: Laurentiu Palcu To: imx@lists.linux.dev Cc: dri-devel@lists.freedesktop.org, Laurentiu Palcu , linux-kernel@vger.kernel.org Subject: [PATCH 8/8] MAINTAINERS: Add entry for i.MX94 DCIF driver Date: Wed, 9 Jul 2025 15:23:27 +0300 Message-Id: <20250709122332.2874632-9-laurentiu.palcu@oss.nxp.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> References: <20250709122332.2874632-1-laurentiu.palcu@oss.nxp.com> Content-Transfer-Encoding: quoted-printable X-ClientProxiedBy: FR2P281CA0161.DEUP281.PROD.OUTLOOK.COM (2603:10a6:d10:99::20) To AS4PR04MB9576.eurprd04.prod.outlook.com (2603:10a6:20b:4fe::12) Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-Exchange-MessageSentRepresentingType: 1 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: AS4PR04MB9576:EE_|VI0PR04MB10712:EE_ X-MS-Office365-Filtering-Correlation-Id: a3edd547-2b31-49bc-73f8-08ddbee398d0 X-MS-Exchange-SharedMailbox-RoutingAgent-Processed: True X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|19092799006|366016|1800799024|376014; X-Microsoft-Antispam-Message-Info: =?us-ascii?Q?e3xcTcOBSqQdWArzjwS4nR0JTCO9MYyg6JBeQx1vL68y1cN37NCvt58KjTiT?= =?us-ascii?Q?OqkgjeRRdrIbTu222zQJP1ysYMPeEnfsAYNWEo+TTskRVqFnq+L/d3nS2fRk?= =?us-ascii?Q?1m1Ho0gTFHV+U5WyiG7DfmuUFeP9RbP3pOEzbvLKA+omE+aRP5zMUpS2Rjb1?= =?us-ascii?Q?rg+YlCH8AToUQkuazGkSfzel+Idr7ojvvfYjKOIfSNEkh911dZECdnQvmuR6?= =?us-ascii?Q?SAP3u2gmZE4I2Bkyg2M7REq8RhnNOfu1dw5tUTTn5dh9vyZkEZJV78q9akLE?= =?us-ascii?Q?PbuD8lZ+oq+8kx5dSMX8qTlHvSZ9NC92/Tpj3KzpD/NtiLM8tIWggDHSU+k8?= =?us-ascii?Q?xTjUqRKv1Zzx+R8aubojovfeMxmb+X7lpJqGz7VdhifZoDWiXP57jFTZHYpw?= =?us-ascii?Q?dJ5jtHK2CKfeg+ftcWEQeKFru5cIqsWbiQOxuJyXIuKQ0rhVbJnLDqV7SIlf?= =?us-ascii?Q?nlnzRj5tvbTUE8wicpsmafByyeFpnSlRFfSf6OMLT6sVYLy/PFn8110GWI1g?= =?us-ascii?Q?g4EKXj0/RKTjBjt8RXG089non2TVJjl6FGPNqYBFSJ6VBUL2CWcFgax0n8R/?= =?us-ascii?Q?d0YPXj1BBTU54FateFLajulMh3yXMUo2GjxZaNir1vZxnRj7aCiVU29OJuFP?= =?us-ascii?Q?z21Kpyy457oZKw9kzDOap256QpMEvcpqeWrq24W7qkYKSMw2sL9KO//0swcB?= =?us-ascii?Q?EMpCDhpkffoSeezTh8sSxkzJ7tbWJv4u0GnqmY9eCX+YazVqnDns/6XagdU7?= =?us-ascii?Q?77nYlHoVNSOZJYaiqh+EJ2J3z604oLBNyBcUWMxjm5h+j2QwubWNShSadrtn?= =?us-ascii?Q?ozGh6i4nyewDUAGOPnnRoPicfY2Rk+RAwNvukAIA1Pb46sNd3vSdm7sbYT1m?= =?us-ascii?Q?hFuLbXxFd/FScPhrUf/sO/+TgMmxEmqb839Eo327+sGeRLb3E4VpFpLQO7gr?= =?us-ascii?Q?3GP7MZLfdgaqs0StGCDdDjevFZWCqjLxXd5fqNS4uNjqFpOQssk7OW7PkB1e?= =?us-ascii?Q?1VYOjNMIKGruC3gtZNFb4BSFLAFLQCD7lXs8pW5l3JcM9nX7OA155vjEnLFa?= =?us-ascii?Q?B21qYW3kr7AJ2Ay+DJWLn3lHPOGNBZuTWDXEGabIFAt3amaOi0sOcqUQeUPS?= =?us-ascii?Q?oF71iX79sIGianiNd3Z0BdilDa3t8cSY9D7phifPtZSv1NBkGr4dB7LYp2mA?= =?us-ascii?Q?/Wb3vn0zoUDcgeCr4xRpxvRxXLkgpVe5hElkizMvMA9XNB6/gcmqkPeY/PeI?= =?us-ascii?Q?pt8SQ/52vGXygChbSzpJvMyD5yzUfRxXph2eDOYH7MBURL3xTzOumkqBJ+g6?= =?us-ascii?Q?OwB6VTnAEDx1xA83qgSQfoWK7P27CArZU49pnaPdoIFV3d/lcZ/QshDF24Nf?= =?us-ascii?Q?36eBkg8=3D?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:AS4PR04MB9576.eurprd04.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230040)(19092799006)(366016)(1800799024)(376014);DIR:OUT;SFP:1101; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?us-ascii?Q?HWift/0JerXVejzKpXbayQeYCHuIWWoqOqUOyhgqLU8W7BUCw3G1gTgkfEad?= =?us-ascii?Q?QL46rbQE0R/5W5lMFpzU9D6u3SIvnpiezs9I48N1N3ifQMIZeuA9wyMtdC+Q?= =?us-ascii?Q?EJL9EJWpciaV6kYX/5w2tBO2jjdazGpe18co+n/HvIEckM9mT5fjTowngigQ?= =?us-ascii?Q?b09apo7aVUMfkPZwVoqQ39I158c4Oh8xKDgRoEPFMq9kgibN64TxpQrJXxhp?= =?us-ascii?Q?xMqyu2c975vXSUUWWlolpmycz0cFTdENeHqovUp0pqmUgPhxXs/vO5WccdaC?= =?us-ascii?Q?xapResuvN3mQh2BMwHhkBTu+XoU4lZEkRRo5G22mJ5pvbiH4JeTbvJO9RCfc?= =?us-ascii?Q?SO/eO/iXTBpoIaS6XgY7peTJcguZz+7UUglaXyDO78Mw+7n+EzwYzz2uDpIc?= =?us-ascii?Q?EkWheEa0P4TkLOjDbloL0QcZYwOLEt//YY6ySvVZBsdw0Xtvfey5P59KO87s?= =?us-ascii?Q?7H0+e8Lmb6rGKN5MZKQQM0sVMwUIxsIAcuAcQJmR4weTSK79aH60qnXktpQI?= =?us-ascii?Q?OE/bnzGwncnb4hhgt0YABpONu7PrDV/HjkWvKALF25m9PAoQ5EVReVV7iCQe?= =?us-ascii?Q?TdKC8cNU24rnJ+vX1OWv2gvSiR2xj9aNK9TmDmJN/8E8EEDnIbG14aL+6Nn2?= =?us-ascii?Q?LDtQSvGHM/vLYxbR4SarPQO3V2pxzXsLv0T69QnEyhR7P8xFvxbkhtEwJO69?= =?us-ascii?Q?QHs99BFgHpstLy4Q3xSmjh7pP2Svaxjp2yNJ0cwqmT+z34lpfDvmY2ILrWnN?= =?us-ascii?Q?3BbUY/qC2A1tc4oMYsiehIEePSUEzmuaNX6mleXx9M8B/zwSRaQNeyVormaR?= =?us-ascii?Q?8bycyd4xfB/+qlVDTPgF7k4pbDs3j0Bo1g/l+8CTp6oKsYs3t/LKFw91yAzC?= =?us-ascii?Q?A/H1nGSQEcKSVWU0YWm32mPozKecTzI+J106qG3sWBWSgI/SfVQkuhfvGh5Q?= =?us-ascii?Q?70mVWv7BDczGZA5mbZrTOmZjFV09q86/6jKiVW4Sxm/oeKBhKUfM0UvqBzvN?= =?us-ascii?Q?sD/FzYKoKNjZyyd85MRQqGnTItAsbR3QNV6kyWLdK0aUOfNVnDrmeEXUJBft?= =?us-ascii?Q?LinBBX4MA/R6GnFBWDwlnRwsXE3+XvC/25QiOIOweKv4bj0arEVoG4nLCghS?= =?us-ascii?Q?WqgmvlfME8Nwhqi654vbrvi/6K1T1eZ789i21TBOka8bnAzlYqaWObq/U/jp?= =?us-ascii?Q?kymmRK0vEN6SfPlNc8HHPGe8z6qkE7KhAiRmkPXXcl7E9jfNwiPsCRuN0jW5?= =?us-ascii?Q?82DuHroO4MU2EA7OEjg5c5l0Jf8H47P3wRMi1c01IdBloSNw9bQxzr9k/TwA?= =?us-ascii?Q?Ya2A3DTG7kPh+CcOp9AZntuCZfO46u5ejo55i7ISJrlZM/nQB/kAEemmCLuk?= =?us-ascii?Q?6uZjCW0RL8uej91Jq6mQ2H5MSbkn4nPtftK/i1TFxw4uoNdto6PWHaZk8mtS?= =?us-ascii?Q?gmwQHllLxwS/btCx5gETxhbR/Rq032DMeRQLVyTnzDP6p/FnQJSZe4UJNXkY?= =?us-ascii?Q?zhubJBFKV9uNY/pq7mdAjs0V6T852SW1UKIi7SGmYMOFZ6cj0KeN1mvsLebz?= =?us-ascii?Q?gfDgfUeUe+ta1gK74JGYNX+I8ncTYib4LbCSljyFaK8r6T6fvi36cT3BpxTJ?= =?us-ascii?Q?gA=3D=3D?= X-OriginatorOrg: oss.nxp.com X-MS-Exchange-CrossTenant-Network-Message-Id: a3edd547-2b31-49bc-73f8-08ddbee398d0 X-MS-Exchange-CrossTenant-AuthSource: AS4PR04MB9576.eurprd04.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 09 Jul 2025 12:24:48.9101 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 686ea1d3-bc2b-4c6f-a92c-d99c5c301635 X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: RgIhYEpjEnQLBR15j9Qv5UStTd66z5DTpsc3I+F6x8TSZZ8z7egiN5f0i2TEbJxjPP4wcePzfAdwC1wHPrElNQ== X-MS-Exchange-Transport-CrossTenantHeadersStamped: VI0PR04MB10712 Content-Type: text/plain; charset="utf-8" The driver is part of DRM subsystem and is located in drivers/gpu/drm/imx/dcif. Signed-off-by: Laurentiu Palcu --- MAINTAINERS | 8 ++++++++ 1 file changed, 8 insertions(+) diff --git a/MAINTAINERS b/MAINTAINERS index 8be3e0fbe72b8..fbec7e42e693b 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -18066,6 +18066,14 @@ S: Maintained F: Documentation/devicetree/bindings/media/nxp,imx8-jpeg.yaml F: drivers/media/platform/nxp/imx-jpeg =20 +NXP i.MX 94 DCIF DRIVER +M: Laurentiu Palcu +L: dri-devel@lists.freedesktop.org +S: Maintained +T: git https://gitlab.freedesktop.org/drm/misc/kernel.git +F: Documentation/devicetree/bindings/display/imx/nxp,imx94-dcif.yaml +F: drivers/gpu/drm/imx/dcif/ + NXP i.MX CLOCK DRIVERS M: Abel Vesa R: Peng Fan --=20 2.46.1