From nobody Tue Oct 7 16:53:16 2025 Received: from TYPPR03CU001.outbound.protection.outlook.com (mail-japaneastazon11022124.outbound.protection.outlook.com [52.101.126.124]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 778AE3C1F; Wed, 9 Jul 2025 05:49:39 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=fail smtp.client-ip=52.101.126.124 ARC-Seal: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752040182; cv=fail; b=JcMeKbBguynyoRajUlWphkOttc81oJjIndsLHKP+0UFYf5av/LPxZSGX0+RAGZoVQHMTpE7ZWlyV6pCy3P7JlrA11mTu7nT8QPPTabPBEi2N1cymSPB3IvUoyQOBKJQijdq5FVgwWkBWoljB5TX8MF6qEAWO8tQ7U9E1cYBzn6E= ARC-Message-Signature: i=2; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1752040182; c=relaxed/simple; bh=90razx/UPtT3aO9rd6/hyW29llLPSOSw0lsy+YjmL/o=; h=From:Date:Subject:Content-Type:Message-Id:References:In-Reply-To: To:Cc:MIME-Version; b=Z7tlcpMqM6u+oiQwUkTKaX+SzJ13/WPNXSk7O1BhMqBoOwnBN4g/JQJonOkhbNUcvHvbQCjeIPGMW0X3yNhj+i3Xo/4XDI32I0ZZ8iutP5kCWgwbH9XztoklR2af6tfOMQ0eNBtSj6FDVWAx9EkDCawde9rFIcA9JVAG0YT7B0c= ARC-Authentication-Results: i=2; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=technexion.com; spf=pass smtp.mailfrom=technexion.com; dkim=pass (1024-bit key) header.d=technexion.onmicrosoft.com header.i=@technexion.onmicrosoft.com header.b=0fIdft7D; arc=fail smtp.client-ip=52.101.126.124 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=technexion.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=technexion.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=technexion.onmicrosoft.com header.i=@technexion.onmicrosoft.com header.b="0fIdft7D" ARC-Seal: i=1; a=rsa-sha256; s=arcselector10001; d=microsoft.com; cv=none; b=XDTlq2QB/woVRwizpjkX4ivJRbEKwpdAVt60mjOddivdAS40vMP6xu0FzYRgv7pT3MVPV1QNpH7LMHpAeqGOFojbBPr0SxO6YSRLTvATtDb0xJM6gXqjEqAf2PRh0bbyMR6A+ejEVrcOFH9aFlWsbtTdEPVgOtzlpjU6E1ly62DT1gFzU+HhOHShuk3oNHKC0nAwFPEvlkuNPCVvFMDgWisT2gUJUhQXNITieqHQ+XE1lCqP7Ebg6KIcKCDt95xsgpnHoVFXtRURQ9QE9ge7w2ze33JLnuY5Gbfdf/Q6X23brTybvpPI2m8Y4UHxG8PxqCk0uV+EHAQm9abdBf5pBw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector10001; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=jW9EO2pZIRYEVZu9yrSyAIQb5eT6ftUMGdxblAGDPWQ=; b=NLCs4lxnHw9Ai0FaebdC44oVGf5xg/Ey+8CcVEVOgYyKy43enhhmq4/Ywltz+n1VSoiT2S1aGUNZzmeQVWKrfY/vp3dqVuLkgFOlpb9ZUJywySw7464TrhyeZfnC5p5jBULO3f7fY9X7ftKoEC8zQupLTwjeXLWWbZGWiHvpc6hP2ut/+dyUOWIpSsZJE0HcN4H1hOVfwY1E/DaGzFmE8oG14HpkG1QwC24pWGFqH+YIsejmgzBvEYhnY3cYqovPXrTeHDj4/Rt1TROAGZzpt6FtMrMzMDwScN2T+xFlA8Kjo1l17giOrKcruG5udKsjKKb/hvK0R8CoyAVZDEj6OQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass smtp.mailfrom=technexion.com; dmarc=pass action=none header.from=technexion.com; dkim=pass header.d=technexion.com; arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=technexion.onmicrosoft.com; s=selector2-technexion-onmicrosoft-com; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=jW9EO2pZIRYEVZu9yrSyAIQb5eT6ftUMGdxblAGDPWQ=; b=0fIdft7D+HkWINI2Q3htiZ7y7/3uKoD60EuBfkgpWGwkP7haypYUFYbHKH4mntnfvFWStVogwWlIx92L0eUWEHhpso8KqvDvb5wrxxo4kH+jXoYmVNUZsgyKsXpjzYQ7kCbnZQwWJRIHKzm6KjIR/xnoZNYgYntWdjMACqsLV40= Authentication-Results: dkim=none (message not signed) header.d=none;dmarc=none action=none header.from=technexion.com; Received: from KL1PR03MB7454.apcprd03.prod.outlook.com (2603:1096:820:ed::7) by JH0PR03MB7493.apcprd03.prod.outlook.com (2603:1096:990:a::10) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.8901.25; Wed, 9 Jul 2025 05:49:37 +0000 Received: from KL1PR03MB7454.apcprd03.prod.outlook.com ([fe80::5ac3:4497:4694:db94]) by KL1PR03MB7454.apcprd03.prod.outlook.com ([fe80::5ac3:4497:4694:db94%6]) with mapi id 15.20.8901.024; Wed, 9 Jul 2025 05:49:37 +0000 From: Richard Hu Date: Wed, 09 Jul 2025 13:47:45 +0800 Subject: [PATCH v3 2/2] arm64: dts: imx8mp: Add TechNexion EDM-G-IMX8M-PLUS SOM on WB-EDM-G carrier board Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20250709-add-technexion-edm-g-imx8m-plus-som-v3-2-721d198ce20b@technexion.com> References: <20250709-add-technexion-edm-g-imx8m-plus-som-v3-0-721d198ce20b@technexion.com> In-Reply-To: <20250709-add-technexion-edm-g-imx8m-plus-som-v3-0-721d198ce20b@technexion.com> To: Rob Herring , Krzysztof Kozlowski , Conor Dooley , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam Cc: devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org, Richard Hu , Ray Chang X-Mailer: b4 0.13.0 X-Developer-Signature: v=1; a=ed25519-sha256; t=1752040173; l=30505; i=richard.hu@technexion.com; s=20250604; h=from:subject:message-id; bh=90razx/UPtT3aO9rd6/hyW29llLPSOSw0lsy+YjmL/o=; b=+I5eTJqqge3rZcEe76dTl5KthRKhUu7dUzNS9mtfVdnFuFzIZCDLhe9zN5XFmDZ7di5VZiFRr uIsL/TLtOQ1DQ/wHlJfdWIm/V20Y87kHbtHeKq2JWHWIQ04D3TuhTX1 X-Developer-Key: i=richard.hu@technexion.com; a=ed25519; pk=MKoW0/U0r4MjJdRNaq37Tb25KE1fzJUdMN0pa8XBJSA= X-ClientProxiedBy: TP0P295CA0005.TWNP295.PROD.OUTLOOK.COM (2603:1096:910:2::8) To KL1PR03MB7454.apcprd03.prod.outlook.com (2603:1096:820:ed::7) Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: KL1PR03MB7454:EE_|JH0PR03MB7493:EE_ X-MS-Office365-Filtering-Correlation-Id: 95e6d818-f300-4a64-b674-08ddbeac6370 X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0;ARA:13230040|52116014|376014|7416014|366016|1800799024|38350700014; X-Microsoft-Antispam-Message-Info: =?utf-8?B?NmZZNjdaN1RFWGpDSGJuKzdnajhhRmdKdTZZVTVVTHFHZjRVYk9aeEloRjAx?= =?utf-8?B?Qm1Oa1BEU2prNmdqT2FkdDdhTjR0QytqallyUmJhVWRGS2RsQmhiMFdsU25w?= =?utf-8?B?cmFqUDNCdGsxaHQxaUZ1eU91eHNFanI4NDNiVGFWYWN4cFd4VUdFZ2VsdmN4?= =?utf-8?B?UEFkUVhHSldDNWxIVUZzQjVLL2p0djhZQWloRWk2ZlBtR1pwc255N014N0xp?= =?utf-8?B?Y081Zm94L1RYenpRdEhOQmxqNWZGazI1aEpUNStKa2JPOElyUXIyVWxhVEUr?= =?utf-8?B?ZG1lN1VCZTZoRVowQlpGOTZnd2sxalVUekptTVRyQTlBVUd4Zlk2N3hYWUF4?= =?utf-8?B?d2F2YmUyWUxZM3BpZ3BaV2JvOUpoSWp6K3RxYTEvd1ExTCtObkxRYWlnWEcx?= =?utf-8?B?NmM4L3FnaHFsV1BCam1zTjQ5TWhHLzB6eGxtb0xFRW1aWStibGJZRDVNM0tH?= =?utf-8?B?MS9wb1FnQ3NpaFcyZ3FMRC9ub25obCtOZWJXcUsvUzdnZ3JIQXZlMk5jWW9K?= =?utf-8?B?Ymk1N0g5MGJXb3prN1Rxa1dUYWQvRDNlZlNDVFV6dmNxSklsUStTTXFVRHBB?= =?utf-8?B?dnBkZHk3dnZoRDZHMnNkY3d3SUUrWThuYnpFTXVrZnppd0dQNFMyNHR6REJX?= =?utf-8?B?a1J1bGlKSXB5L0lmeUM0YzhXdjUyTnl5UHRzaDhFVmdpYnh5MVFsRCthQzVJ?= =?utf-8?B?c1EzaHJPNjZ2dTg2ZnFDOVJ3V1dtV09UZE1BdU1QZEJFTjF4UHo3aUp4MVNr?= =?utf-8?B?Y3UxMUo1VGZkb3BEVEt4d2dHaUlyNXRYQXNSOHBRODQrYjQ1eGdnN1FlVW9P?= =?utf-8?B?eXIwVFh4Z1RXTnFjQ0F4bnphcC9va044T3l1N0x0MXBxOHdxS2wrNkQzRmJh?= =?utf-8?B?MUNmZThSZDJidktNNnduSUx4NTV2bVVXSXgwSng4LzJESHR0YXdINC9PY2hD?= =?utf-8?B?ZFdJNldoVC8rNzdaQmc1KzM3T2dvclQ3SmN3eC9QL1M4ZGlOOTdXbTg1VVhV?= =?utf-8?B?SHFvN0JqMmJSeWdPWXprM3hhZ29namY3V1owNzQ3UUNOV2w0REpnRDJIRFdh?= =?utf-8?B?RFNqUWlaaVdNTzhSL3NXRlR0Y3NwczE4ZU83UXVxZFNUa09XSjVXNEdhNFFB?= =?utf-8?B?eldGd1NFTURSSEJNZDBpSE92Z2NEbmVGRXNLZmZHZzExcjl0OFhkVU5ZbnY3?= =?utf-8?B?ZTBIK0JPaGxmZzFGNkRiQkVpckc1WlhsN0x1RTBVdEdBV2VwTFA4cVdrUkZr?= =?utf-8?B?K0JSTFN1WER4N3V0aVpzcjllbExXci95Z3ZSb1NpWDU3V0VWNjNLYWY0ekt4?= =?utf-8?B?UVEwZDdFd3dBWnpBTlZzeVNoTHFDRDRDaU1VUUlkMTFnczhvSzU5MTBsQmJS?= =?utf-8?B?RTF3MGdPa0pLT2dkMG9yQ21ZZm1XS3g5YWw0S2ROUnhmV3dycms3dHhYT0Jx?= =?utf-8?B?dW1wL1I0b0psNTFDbXkzTWs5WXRPUGo5enpDTnZYYWVQVnM3K0RzQm9lVXAw?= =?utf-8?B?bDkvYThPRGM4cVZRTGJZMXBpdlc4N1gvb1pIQTJZY3RrMGdiRzV6aDFaMi9j?= =?utf-8?B?NS9GeWVienhZQ29KWVZUMFBWWjg3MjhsenJDVEtKMjFPMVV3MEJDcEY3Uk85?= =?utf-8?B?TUNNeS94dVpKQklwL01UVC91TFh4Qkp3NWdFb3RuK0JYSUluaFFDREx4dkJP?= =?utf-8?B?RmRtcWIveW1QUTd2SW1wanUwcGVRbVNtazkwL0F1YTJYbVZoQmxIK2lkZEpI?= =?utf-8?B?RHRmTVgraU1FRzhBZjRaZXBuNGZEVTd5b2JxQzR4RmFFOEhrZ2xhVUJLcFlY?= =?utf-8?B?WUdWbTF2UlNJS1ZiUWJWWWxDamhDRE9QdlRRcUJPcGJLeVlGejBnSjM3bDNS?= =?utf-8?B?Q2RPN3pPL0NZMWF1OG9TZmhrVS9mM1hhODF6YnZBZFpaRzEzNEtLS0NpeGdH?= =?utf-8?B?OGNuSlZUU1ZQMjhmS2pBWStSVEYxaFBXMFk0UnV2OC9sTmlCaDd6UEFhcENr?= =?utf-8?B?M2ZiNm10eVlRPT0=?= X-Forefront-Antispam-Report: CIP:255.255.255.255;CTRY:;LANG:en;SCL:1;SRV:;IPV:NLI;SFV:NSPM;H:KL1PR03MB7454.apcprd03.prod.outlook.com;PTR:;CAT:NONE;SFS:(13230040)(52116014)(376014)(7416014)(366016)(1800799024)(38350700014);DIR:OUT;SFP:1102; X-MS-Exchange-AntiSpam-MessageData-ChunkCount: 1 X-MS-Exchange-AntiSpam-MessageData-0: =?utf-8?B?a0RWUmlmTmdsNFljMlJyV2owbHhlTzlRVmNDcS8yMzJxdSszd1FIRmE0OFd6?= =?utf-8?B?NGFaRWl3RVMydkN4ZnNUNTFlQzZPcDl2MDY4bWZzNEJxSkx6MFhzK1hKOE9V?= =?utf-8?B?UEpHa2pFb0l2TlBLSEZSWDFseWRDN3NZbTU3M1BMRVZ5QnY1dkdUN2prL0xs?= =?utf-8?B?eGtyRHZka1ZYdWhXS25idm5MQ2RGTFNIZVJvdGVPblVMOEptN3R6Y29nR2tK?= =?utf-8?B?RzBtRE5PRUVnS2RremxsUE5vM09aQWpVbmdkL2tHYWtsbk51d3J4MTFtNnl2?= =?utf-8?B?aVVsWlg2ZEV6ZStHTlI2Mkh5MDU1Y2hYQXJZV2VjbWI4dGt6Q0I1KzZWWU1h?= =?utf-8?B?WGluMGM1YkxRTldCazRZbGNuRWRBL0pwOThidTI2OVEzeGV6cUE2OERzdXRN?= =?utf-8?B?bjg2TjZ5TmtPNFAvaFg1dXNENXd4NEJkancrWFYrbHlXRElwTUF0YU80YWVC?= =?utf-8?B?U05IcUpOazBOUlVRdnV5VlpFbHVOS2J1S28wTit3bTFXcTZpTk4yQUkwNk1J?= =?utf-8?B?ZFl6b3Njek1neHBHcXBTdGRyWWoxQlkzbkpwZ3FKZWI4U0g4SkRWc3g2NVNZ?= =?utf-8?B?NkNXeEF3SDJtV3hkTExOdmMzUEdyMlFYVXQ5R0hIRFJ5aDR3YmZ4akFqeGFq?= =?utf-8?B?NWNTL1g0VmM0NEtOOUtXM1JoRzRTSTJxeU15dzE1MExkbGNMcjhRKzdNNnhM?= =?utf-8?B?Y2xiZ01MNWkzNm5oekNXdkZhdmtDRkVGNGQ4cmN6Sm50MUZOTEdpREMxZVJO?= =?utf-8?B?WXM1ckpGVU9wZTdaaHF3aDBUaGU1WFRoMHdVTHFpVzl3S0lRU2FUVTdYdnVN?= =?utf-8?B?K1hCR2lRTHUxa0d6cU9OMzFqMEx6UjMyUDdFTWREWVEzOXMzcFZwcTNLZHlS?= =?utf-8?B?MmhvT0gxZkFXb0UxbllRd3gvc0RYaElBTzljM1I2WUY2SW52SUNWamhka29z?= =?utf-8?B?Qy9YbTUzZ2M4ODlMbHowYnp3dFpmOHYyVUtXaFRsbHd5Qm9IUGpwKzNkMzlk?= =?utf-8?B?RnZUVVJhbnNDU2kyWjFJYklhOVJseXl2K3ZjZFF1bmVranhEVVBIMWZUOEx6?= =?utf-8?B?SmEzb2FsZnNjUElpSzhnNkU0bTdTelU1VEx2dkNHRnk5M29jNS9pRGFlSCtj?= =?utf-8?B?aHdQc3QrS3pRcEc3NXZEUUJzQkc3d2Q0MGZUUm1kYzRvbFBOMnRFMGhrTVEw?= =?utf-8?B?Z3RXRUNHRUtwdE9BU1RKNDBSdG5LVjgyaEtaNFBDdWtJQnpqdU14VDlwS05p?= =?utf-8?B?bFlXZkRsL1QwTTJKcGZGcEt5T2NNQnE5K29nNGRaUytYbVkreWxUNE5jemo2?= =?utf-8?B?UnJzUEhEOGY3ZlpVaklSSTVmZW9hQWw4M3ZOTlNLRTA1RkZlZGVRTW1oUnNq?= =?utf-8?B?Q1JTblVrU3p4R25WdkhsK0kxQnBhSEVJeXZ3SjBvaG1lMCtSS2NOWUR5Ukcv?= =?utf-8?B?UW5KRWZwa1BhWFcybDhxSUU2WGRYdTEvSlRwTVl2VHJTYUxudHIzUUp2TGFV?= =?utf-8?B?eXIrUy9FdTRMRzlhMU5CcGUzWEtPV3UrM24xSDBTQW05OXA4amp0ZUUzOWFx?= =?utf-8?B?M3QyZDEydUttSnBBTWV3aDZ1UUxJRzFQd1FZTlRheThzVWJRd1pSbis4Tmxy?= =?utf-8?B?bGszSGRraHZxaUhzRGFjSmM3a2tFa0IxdGU0TSs0a09xQTZoQzhGTEZvTEU3?= =?utf-8?B?d3NNK0lkR3NLalIvYWRjVDFhQVdJVFh1K0NTSkJ3ZllDR011NlI2K1FxVUNs?= =?utf-8?B?aitFa1grWktINk9EbHVLQVhnRDJVZ0F5NDBpWjFlVkozWFY2UlhrUEFsa2U1?= =?utf-8?B?QzV3cFR4M2FOZkRoV280ZXVPTXB2Z1kyc2k5TkVxb0RDTHlxSUxsZWxwS25C?= =?utf-8?B?QVo4eFJsT2ppa0lFQmdzcVNYWmpiVVlERVhjNVRtS3MrWkR1NzJaWjZzZHN6?= =?utf-8?B?enRrN01SbFFhL2M1V1NnQWdPSWZCY2J0TDNYd0NtcXJ2YzBrVmY3MnZZSXI0?= =?utf-8?B?eFQ0Y01FWTlMcHJ5SldQQVpiK2xIQk9qd2dzWlZqRzIrSFgxUTBOdjhBay9S?= =?utf-8?B?SjFtdWRkajFaeUE0YjRBYlJUOXEwQ21XNnJmNXZ0RStJUUVBZ3ovS0xOdXZR?= =?utf-8?B?ODZkcWN1RDdiVUVxSTJuRUdYaU5hMTZHQkJ5TEZWK3JQRVh4UDlnWnNibXFD?= =?utf-8?B?THc9PQ==?= X-OriginatorOrg: technexion.com X-MS-Exchange-CrossTenant-Network-Message-Id: 95e6d818-f300-4a64-b674-08ddbeac6370 X-MS-Exchange-CrossTenant-AuthSource: KL1PR03MB7454.apcprd03.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Internal X-MS-Exchange-CrossTenant-OriginalArrivalTime: 09 Jul 2025 05:49:37.0695 (UTC) X-MS-Exchange-CrossTenant-FromEntityHeader: Hosted X-MS-Exchange-CrossTenant-Id: 5ee19679-b9a6-4497-8ed2-1eda849e753b X-MS-Exchange-CrossTenant-MailboxType: HOSTED X-MS-Exchange-CrossTenant-UserPrincipalName: HBuTnolyJZGVWs8io6Ijqr8MLzhh/49tZHrP0Ej29tBwH55lneqJJKgTQILQpQ2VzBnjKQe7bYLuzKKy3MNqwlCnUfY8WmA7BWUG1fDexrU= X-MS-Exchange-Transport-CrossTenantHeadersStamped: JH0PR03MB7493 Add support for TechNexion EDM-G-IMX8M-PLUS SOM and WB-EDM-G carrier board. Key interfaces include: - Gigabit Ethernet - USB 3.0 - I2S, UART, SPI, I2C, PWM, GPIO Signed-off-by: Richard Hu Signed-off-by: Ray Chang --- arch/arm64/boot/dts/freescale/Makefile | 1 + arch/arm64/boot/dts/freescale/imx8mp-edm-g-wb.dts | 373 ++++++++++ arch/arm64/boot/dts/freescale/imx8mp-edm-g.dtsi | 806 ++++++++++++++++++= ++++ 3 files changed, 1180 insertions(+) diff --git a/arch/arm64/boot/dts/freescale/Makefile b/arch/arm64/boot/dts/f= reescale/Makefile index 0b473a23d120..b56c866d4a9d 100644 --- a/arch/arm64/boot/dts/freescale/Makefile +++ b/arch/arm64/boot/dts/freescale/Makefile @@ -201,6 +201,7 @@ dtb-$(CONFIG_ARCH_MXC) +=3D imx8mp-dhcom-drc02.dtb dtb-$(CONFIG_ARCH_MXC) +=3D imx8mp-dhcom-pdk2.dtb dtb-$(CONFIG_ARCH_MXC) +=3D imx8mp-dhcom-pdk3.dtb dtb-$(CONFIG_ARCH_MXC) +=3D imx8mp-dhcom-picoitx.dtb +dtb-$(CONFIG_ARCH_MXC) +=3D imx8mp-edm-g-wb.dtb dtb-$(CONFIG_ARCH_MXC) +=3D imx8mp-evk.dtb dtb-$(CONFIG_ARCH_MXC) +=3D imx8mp-icore-mx8mp-edimm2.2.dtb dtb-$(CONFIG_ARCH_MXC) +=3D imx8mp-iota2-lumpy.dtb diff --git a/arch/arm64/boot/dts/freescale/imx8mp-edm-g-wb.dts b/arch/arm64= /boot/dts/freescale/imx8mp-edm-g-wb.dts new file mode 100644 index 000000000000..0e5c7bf219b0 --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx8mp-edm-g-wb.dts @@ -0,0 +1,373 @@ +// SPDX-License-Identifier: (GPL-2.0+ OR MIT) +/* + * Copyright 2024 TechNexion Ltd. + * + * Author: Ray Chang + */ + +/dts-v1/; + +#include "imx8mp-edm-g.dtsi" + +/ { + compatible =3D "technexion,edm-g-imx8mp-wb", "technexion,edm-g-imx8mp", "= fsl,imx8mp"; + model =3D "TechNexion EDM-G-IMX8MP SOM on WB-EDM-G"; + + connector { + compatible =3D "usb-c-connector"; + data-role =3D "dual"; + label =3D "USB-C"; + + ports { + #address-cells =3D <1>; + #size-cells =3D <0>; + + port@0 { + reg =3D <0>; + hs_ep: endpoint { + remote-endpoint =3D <&usb3_hs_ep>; + }; + }; + + port@1 { + reg =3D <1>; + ss_ep: endpoint { + remote-endpoint =3D <&hd3ss3220_in_ep>; + }; + }; + }; + }; + + gpio-leds { + compatible =3D "gpio-leds"; + + led { + default-state =3D "on"; + gpios =3D <&expander2 1 GPIO_ACTIVE_HIGH>; + label =3D "gpio-led"; + }; + }; + + lvds_backlight: lvds-backlight { + compatible =3D "pwm-backlight"; + brightness-levels =3D <0 36 72 108 144 180 216 255>; + default-brightness-level =3D <6>; + pwms =3D <&pwm2 0 50000 0>; + status =3D "disabled"; + }; + + native-hdmi-connector { + compatible =3D "hdmi-connector"; + label =3D "HDMI OUT"; + type =3D "a"; + + port { + hdmi_in: endpoint { + remote-endpoint =3D <&hdmi_tx_out>; + }; + }; + }; + + pcie0_refclk: pcie0-refclk { + compatible =3D "fixed-clock"; + #clock-cells =3D <0>; + clock-frequency =3D <100000000>; + }; + + reg_pcie0: regulator-pcie { + compatible =3D "regulator-fixed"; + regulator-max-microvolt =3D <3300000>; + regulator-min-microvolt =3D <3300000>; + regulator-name =3D "PCIE_CLKREQ_N"; + gpio =3D <&gpio1 13 GPIO_ACTIVE_LOW>; + }; + + reg_pwr_3v3: regulator-pwr-3v3 { + compatible =3D "regulator-fixed"; + regulator-always-on; + regulator-boot-on; + regulator-max-microvolt =3D <3300000>; + regulator-min-microvolt =3D <3300000>; + regulator-name =3D "pwr-3v3"; + }; + + reg_pwr_5v: regulator-pwr-5v { + compatible =3D "regulator-fixed"; + regulator-always-on; + regulator-boot-on; + regulator-max-microvolt =3D <5000000>; + regulator-min-microvolt =3D <5000000>; + regulator-name =3D "pwr-5v"; + }; + + sound-hdmi { + compatible =3D "fsl,imx-audio-hdmi"; + audio-cpu =3D <&aud2htx>; + hdmi-out; + model =3D "audio-hdmi"; + }; + + sound-wm8960 { + compatible =3D "simple-audio-card"; + simple-audio-card,bitclock-master =3D <&cpudai>; + simple-audio-card,format =3D "i2s"; + simple-audio-card,frame-master =3D <&cpudai>; + simple-audio-card,name =3D "wm8960-audio"; + simple-audio-card,routing =3D "Headphone Jack", "HP_L", + "Headphone Jack", "HP_R", + "External Speaker", "SPK_LP", + "External Speaker", "SPK_LN", + "External Speaker", "SPK_RP", + "External Speaker", "SPK_RN", + "LINPUT1", "Mic Jack", + "RINPUT1", "Mic Jack", + "Mic Jack", "MICB"; + simple-audio-card,widgets =3D "Headphone", "Headphone Jack", + "Speaker", "External Speaker", + "Microphone", "Mic Jack"; + + simple-audio-card,codec { + sound-dai =3D <&wm8960>; + }; + + cpudai: simple-audio-card,cpu { + sound-dai =3D <&sai3>; + }; + }; +}; + +&aud2htx { + status =3D "okay"; +}; + +&flexcan1 { + status =3D "okay"; +}; + +&gpio1 { + gpio-line-names =3D \ + "", "", "", "", "", "", "DSI_RST", "", \ + "", "", "", "", "", "", "", "", \ + "", "", "", "", "", "", "", "", \ + "", "", "", "", "", "", "", ""; + pinctrl-0 =3D <&pinctrl_gpio1>; +}; + +&gpio4 { + gpio-line-names =3D \ + "", "", "", "", "", "", "GPIO_P249", "GPIO_P251", \ + "", "GPIO_P255", "", "", "", "", "", "", \ + "DSI_BL_EN", "DSI_VDDEN", "", "", "", "", "", "", \ + "", "", "", "", "", "", "", ""; + pinctrl-0 =3D <&pinctrl_gpio4>; +}; + +&hdmi_pvi { + status =3D "okay"; +}; + +&hdmi_tx { + pinctrl-0 =3D <&pinctrl_hdmi>; + pinctrl-names =3D "default"; + status =3D "okay"; + + ports { + port@1 { + hdmi_tx_out: endpoint { + remote-endpoint =3D <&hdmi_in>; + }; + }; + }; +}; + +&hdmi_tx_phy { + status =3D "okay"; +}; + +&i2c2 { + status =3D "okay"; + + wm8960: codec@1a { + compatible =3D "wlf,wm8960"; + reg =3D <0x1a>; + clocks =3D <&audio_blk_ctrl IMX8MP_CLK_AUDIOMIX_SAI3_MCLK1>; + clock-names =3D "mclk"; + #sound-dai-cells =3D <0>; + AVDD-supply =3D <®_pwr_3v3>; + DBVDD-supply =3D <®_pwr_3v3>; + DCVDD-supply =3D <®_pwr_3v3>; + SPKVDD1-supply =3D <®_pwr_5v>; + SPKVDD2-supply =3D <®_pwr_5v>; + wlf,hp-cfg =3D <2 2 3>; + wlf,shared-lrclk; + }; + + expander1: gpio@21 { + compatible =3D "nxp,pca9555"; + reg =3D <0x21>; + #gpio-cells =3D <2>; + gpio-controller; + gpio-line-names =3D "EXPOSURE_TRIG_IN1", "FLASH_OUT1", + "INFO_TRIG_IN1", "CAM_SHUTTER1", "XVS1", + "PWR1_TIME0", "PWR1_TIME1", "PWR1_TIME2", + "EXPOSURE_TRIG_IN2", "FLASH_OUT2", + "INFO_TRIG_IN2", "CAM_SHUTTER2", "XVS2", + "PWR2_TIME0", "PWR2_TIME1", "PWR2_TIME2"; + }; + + expander2: gpio@23 { + compatible =3D "nxp,pca9555"; + reg =3D <0x23>; + #interrupt-cells =3D <2>; + interrupt-controller; + interrupt-parent =3D <&gpio4>; + interrupts =3D <11 IRQ_TYPE_LEVEL_LOW>; + #gpio-cells =3D <2>; + gpio-controller; + gpio-line-names =3D "M2_DISABLE_N", "LED_EN", "", "", + "", "", "", "USB_OTG_OC", + "EXT_GPIO8", "EXT_GPIO9", "", "", + "", "CSI1_PDB", "CSI2_PDB", "PD_FAULT"; + pinctrl-0 =3D <&pinctrl_expander2_irq>; + pinctrl-names =3D "default"; + }; + + usb_typec: usb-typec@67 { + compatible =3D "ti,hd3ss3220"; + reg =3D <0x67>; + interrupt-parent =3D <&gpio4>; + interrupts =3D <8 IRQ_TYPE_LEVEL_LOW>; + pinctrl-0 =3D <&pinctrl_hd3ss3220_irq>; + pinctrl-names =3D "default"; + + ports { + #address-cells =3D <1>; + #size-cells =3D <0>; + + port@0 { + reg =3D <0>; + hd3ss3220_in_ep: endpoint { + remote-endpoint =3D <&ss_ep>; + }; + }; + + port@1 { + reg =3D <1>; + hd3ss3220_out_ep: endpoint { + remote-endpoint =3D <&usb3_role_switch>; + }; + }; + }; + }; +}; + +&i2c_0 { + eeprom2: eeprom@51 { + compatible =3D "atmel,24c02"; + reg =3D <0x51>; + pagesize =3D <16>; + }; +}; + +&lcdif3 { + status =3D "okay"; +}; + +&pcie { + vpcie-supply =3D <®_pcie0>; + status =3D "okay"; +}; + +&pcie_phy { + clocks =3D <&pcie0_refclk>; + clock-names =3D "ref"; + fsl,refclk-pad-mode =3D ; + status =3D "okay"; +}; + +&usb3_0 { + status =3D "okay"; +}; + +&usb3_1 { + status =3D "okay"; +}; + +&usb3_phy0 { + status =3D "okay"; +}; + +&usb3_phy1 { + status =3D "okay"; +}; + +&usb_dwc3_0 { + /* dual role is implemented but not a full featured OTG */ + adp-disable; + dr_mode =3D "otg"; + hnp-disable; + role-switch-default-mode =3D "peripheral"; + srp-disable; + usb-role-switch; + + ports { + #address-cells =3D <1>; + #size-cells =3D <0>; + + port@0 { + reg =3D <0>; + usb3_hs_ep: endpoint { + remote-endpoint =3D <&hs_ep>; + }; + }; + + port@1 { + reg =3D <1>; + usb3_role_switch: endpoint { + remote-endpoint =3D <&hd3ss3220_out_ep>; + }; + }; + }; +}; + +&usb_dwc3_1 { + dr_mode =3D "host"; +}; + +&iomuxc { + pinctrl_expander2_irq: expander2-irqgrp { + fsl,pins =3D < + MX8MP_IOMUXC_SAI1_TXC__GPIO4_IO11 0x140 /* GPIO_P247 */ + >; + }; + + pinctrl_gpio1: gpio1grp { + fsl,pins =3D < + MX8MP_IOMUXC_GPIO1_IO06__GPIO1_IO06 0x16 /* DSI_RST */ + >; + }; + + pinctrl_gpio4: gpio4grp { + fsl,pins =3D < + MX8MP_IOMUXC_SAI1_RXD4__GPIO4_IO06 0x16 /* GPIO_P249 */ + MX8MP_IOMUXC_SAI1_RXD5__GPIO4_IO07 0x16 /* GPIO_P251 */ + MX8MP_IOMUXC_SAI1_RXD7__GPIO4_IO09 0x16 /* GPIO_P255 */ + MX8MP_IOMUXC_SAI1_TXD4__GPIO4_IO16 0x16 /* DSI_BL_EN */ + MX8MP_IOMUXC_SAI1_TXD5__GPIO4_IO17 0x16 /* DSI_VDDEN */ + >; + }; + + pinctrl_hd3ss3220_irq: hd3ss3220-irqgrp { + fsl,pins =3D < + MX8MP_IOMUXC_SAI1_RXD6__GPIO4_IO08 0x41 /* GPIO_P253 */ + >; + }; + + pinctrl_hdmi: hdmigrp { + fsl,pins =3D < + MX8MP_IOMUXC_HDMI_DDC_SCL__HDMIMIX_HDMI_SCL 0x1c2 + MX8MP_IOMUXC_HDMI_DDC_SDA__HDMIMIX_HDMI_SDA 0x1c2 + MX8MP_IOMUXC_HDMI_CEC__HDMIMIX_HDMI_CEC 0x10 + >; + }; +}; diff --git a/arch/arm64/boot/dts/freescale/imx8mp-edm-g.dtsi b/arch/arm64/b= oot/dts/freescale/imx8mp-edm-g.dtsi new file mode 100644 index 000000000000..66677cc5cb06 --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx8mp-edm-g.dtsi @@ -0,0 +1,806 @@ +// SPDX-License-Identifier: (GPL-2.0+ OR MIT) +/* + * Copyright 2024 TechNexion Ltd. + * + * Author: Ray Chang + */ + +#include +#include +#include "imx8mp.dtsi" + +/ { + chosen { + stdout-path =3D &uart2; + }; + + i2c_0: i2c-0 { + compatible =3D "i2c-gpio"; + #address-cells =3D <1>; + #size-cells =3D <0>; + clock-frequency =3D <100000>; + pinctrl-0 =3D <&pinctrl_i2c_brd_conf>; + pinctrl-names =3D "default"; + scl-gpios =3D <&gpio4 28 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; + sda-gpios =3D <&gpio4 29 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; + + eeprom: eeprom@53 { + compatible =3D "atmel,24c02"; + reg =3D <0x53>; + pagesize =3D <16>; + }; + }; + + reg_usdhc2_vmmc: regulator-usdhc2 { + compatible =3D "regulator-fixed"; + off-on-delay-us =3D <12000>; + regulator-max-microvolt =3D <3300000>; + regulator-min-microvolt =3D <3300000>; + regulator-name =3D "VSD_3V3"; + startup-delay-us =3D <100>; + gpio =3D <&gpio2 19 GPIO_ACTIVE_HIGH>; + enable-active-high; + }; + + rfkill { + compatible =3D "rfkill-gpio"; + name =3D "rfkill"; + pinctrl-0 =3D <&pinctrl_bt_ctrl>; + pinctrl-names =3D "default"; + radio-type =3D "bluetooth"; + shutdown-gpios =3D <&gpio1 5 GPIO_ACTIVE_HIGH>; + }; + + wl_reg_on: wlreg-on { + compatible =3D "regulator-fixed"; + off-on-delay-us =3D <20000>; + pinctrl-0 =3D <&pinctrl_wifi_ctrl>; + pinctrl-names =3D "default"; + regulator-max-microvolt =3D <3300000>; + regulator-min-microvolt =3D <3300000>; + regulator-name =3D "WL_REG_ON"; + startup-delay-us =3D <100>; + gpio =3D <&gpio1 0 GPIO_ACTIVE_HIGH>; + enable-active-high; + }; + + memory@40000000 { + reg =3D <0x0 0x40000000 0 0xc0000000>, + <0x1 0x00000000 0 0xc0000000>; + device_type =3D "memory"; + }; +}; + +&A53_0 { + cpu-supply =3D <&buck2>; +}; + +&A53_1 { + cpu-supply =3D <&buck2>; +}; + +&A53_2 { + cpu-supply =3D <&buck2>; +}; + +&A53_3 { + cpu-supply =3D <&buck2>; +}; + +&ecspi1 { + #address-cells =3D <1>; + #size-cells =3D <0>; + cs-gpios =3D <&gpio5 9 GPIO_ACTIVE_LOW>; + num-cs =3D <1>; + pinctrl-0 =3D <&pinctrl_ecspi1 &pinctrl_ecspi1_cs>; + pinctrl-names =3D "default"; +}; + +&eqos { + phy-handle =3D <ðphy0>; + phy-mode =3D "rgmii-id"; + pinctrl-0 =3D <&pinctrl_eqos>; + pinctrl-names =3D "default"; + snps,force_thresh_dma_mode; + snps,mtl-rx-config =3D <&mtl_rx_setup>; + snps,mtl-tx-config =3D <&mtl_tx_setup>; + status =3D "okay"; + + mdio { + compatible =3D "snps,dwmac-mdio"; + #address-cells =3D <1>; + #size-cells =3D <0>; + + ethphy0: ethernet-phy@1 { + compatible =3D "ethernet-phy-ieee802.3-c22"; + reg =3D <1>; + eee-broken-1000t; + reset-assert-us =3D <35000>; + reset-deassert-us =3D <75000>; + reset-gpios =3D <&gpio1 9 GPIO_ACTIVE_LOW>; + realtek,clkout-disable; + }; + }; + + mtl_rx_setup: rx-queues-config { + snps,rx-queues-to-use =3D <5>; + snps,rx-sched-sp; + + queue0 { + snps,dcb-algorithm; + snps,map-to-dma-channel =3D <0>; + snps,priority =3D <0x1>; + }; + + queue1 { + snps,dcb-algorithm; + snps,map-to-dma-channel =3D <1>; + snps,priority =3D <0x2>; + }; + + queue2 { + snps,dcb-algorithm; + snps,map-to-dma-channel =3D <2>; + snps,priority =3D <0x4>; + }; + + queue3 { + snps,dcb-algorithm; + snps,map-to-dma-channel =3D <3>; + snps,priority =3D <0x8>; + }; + + queue4 { + snps,dcb-algorithm; + snps,map-to-dma-channel =3D <4>; + snps,priority =3D <0xf0>; + }; + }; + + mtl_tx_setup: tx-queues-config { + snps,tx-queues-to-use =3D <5>; + + queue0 { + snps,dcb-algorithm; + snps,priority =3D <0x1>; + }; + + queue1 { + snps,dcb-algorithm; + snps,priority =3D <0x2>; + }; + + queue2 { + snps,dcb-algorithm; + snps,priority =3D <0x4>; + }; + + queue3 { + snps,dcb-algorithm; + snps,priority =3D <0x8>; + }; + + queue4 { + snps,dcb-algorithm; + snps,priority =3D <0xf0>; + }; + }; +}; + +&flexcan1 { + pinctrl-0 =3D <&pinctrl_flexcan1>; + pinctrl-names =3D "default"; +}; + +&flexcan2 { + pinctrl-0 =3D <&pinctrl_flexcan2>; + pinctrl-names =3D "default"; +}; + +&i2c1 { + clock-frequency =3D <100000>; + pinctrl-0 =3D <&pinctrl_i2c1>; + pinctrl-names =3D "default"; + status =3D "okay"; + + pmic: pmic@25 { + compatible =3D "nxp,pca9450c"; + reg =3D <0x25>; + interrupt-parent =3D <&gpio1>; + interrupts =3D <3 GPIO_ACTIVE_LOW>; + /* PMIC PCA9450 PMIC_nINT GPIO1_IO3 */ + pinctrl-names =3D "default"; + pinctrl-0 =3D <&pinctrl_pmic>; + + regulators { + buck1: BUCK1 { + regulator-always-on; + regulator-boot-on; + regulator-max-microvolt =3D <2187500>; + regulator-min-microvolt =3D <600000>; + regulator-name =3D "BUCK1"; + regulator-ramp-delay =3D <3125>; + }; + + buck2: BUCK2 { + regulator-always-on; + regulator-boot-on; + regulator-max-microvolt =3D <2187500>; + regulator-min-microvolt =3D <600000>; + regulator-name =3D "BUCK2"; + regulator-ramp-delay =3D <3125>; + nxp,dvs-run-voltage =3D <950000>; + nxp,dvs-standby-voltage =3D <850000>; + }; + + buck4: BUCK4 { + regulator-always-on; + regulator-boot-on; + regulator-max-microvolt =3D <3400000>; + regulator-min-microvolt =3D <600000>; + regulator-name =3D "BUCK4"; + }; + + buck5: BUCK5 { + regulator-always-on; + regulator-boot-on; + regulator-max-microvolt =3D <3400000>; + regulator-min-microvolt =3D <600000>; + regulator-name =3D "BUCK5"; + }; + + buck6: BUCK6 { + regulator-always-on; + regulator-boot-on; + regulator-max-microvolt =3D <3400000>; + regulator-min-microvolt =3D <600000>; + regulator-name =3D "BUCK6"; + }; + + ldo1: LDO1 { + regulator-always-on; + regulator-boot-on; + regulator-max-microvolt =3D <3300000>; + regulator-min-microvolt =3D <1600000>; + regulator-name =3D "LDO1"; + }; + + ldo2: LDO2 { + regulator-always-on; + regulator-boot-on; + regulator-max-microvolt =3D <1150000>; + regulator-min-microvolt =3D <800000>; + regulator-name =3D "LDO2"; + }; + + ldo3: LDO3 { + regulator-always-on; + regulator-boot-on; + regulator-max-microvolt =3D <3300000>; + regulator-min-microvolt =3D <800000>; + regulator-name =3D "LDO3"; + }; + + ldo4: LDO4 { + regulator-always-on; + regulator-boot-on; + regulator-max-microvolt =3D <3300000>; + regulator-min-microvolt =3D <800000>; + regulator-name =3D "LDO4"; + }; + + ldo5: LDO5 { + regulator-always-on; + regulator-boot-on; + regulator-max-microvolt =3D <3300000>; + regulator-min-microvolt =3D <1800000>; + regulator-name =3D "LDO5"; + }; + }; + }; +}; + +&i2c2 { + /* I2C_B on EDMG */ + clock-frequency =3D <400000>; + pinctrl-0 =3D <&pinctrl_i2c2>; + pinctrl-names =3D "default"; +}; + +&i2c3 { + clock-frequency =3D <100000>; + pinctrl-0 =3D <&pinctrl_i2c3>; + pinctrl-names =3D "default"; +}; + +&i2c4 { + /* I2C_A on EDMG */ + clock-frequency =3D <100000>; + pinctrl-0 =3D <&pinctrl_i2c4>; + pinctrl-names =3D "default"; +}; + +&i2c5 { + /* I2C_C on EDMG */ + clock-frequency =3D <400000>; + pinctrl-0 =3D <&pinctrl_i2c5>; + pinctrl-names =3D "default"; +}; + +&pcie { + pinctrl-0 =3D <&pinctrl_pcie>; + pinctrl-names =3D "default"; + reset-gpio =3D <&gpio1 1 GPIO_ACTIVE_LOW>; +}; + +&pwm1 { + pinctrl-0 =3D <&pinctrl_pwm1>; + pinctrl-names =3D "default"; + status =3D "okay"; +}; + +&pwm2 { + pinctrl-0 =3D <&pinctrl_pwm2>; + pinctrl-names =3D "default"; + status =3D "okay"; +}; + +&pwm3 { + pinctrl-0 =3D <&pinctrl_pwm3>; + pinctrl-names =3D "default"; + status =3D "okay"; +}; + +&pwm4 { + pinctrl-0 =3D <&pinctrl_pwm4>; + pinctrl-names =3D "default"; + status =3D "okay"; +}; + +&sai2 { + /* AUD_B on EDMG */ + assigned-clocks =3D <&clk IMX8MP_CLK_SAI2>; + assigned-clock-rates =3D <12288000>; + assigned-clock-parents =3D <&clk IMX8MP_AUDIO_PLL1_OUT>; + pinctrl-0 =3D <&pinctrl_sai2>; + pinctrl-names =3D "default"; + fsl,sai-mclk-direction-output; + status =3D "okay"; +}; + +&sai3 { + /* AUD_A on EDMG */ + assigned-clocks =3D <&clk IMX8MP_CLK_SAI3>; + assigned-clock-rates =3D <12288000>; + assigned-clock-parents =3D <&clk IMX8MP_AUDIO_PLL1_OUT>; + pinctrl-0 =3D <&pinctrl_sai3>; + pinctrl-names =3D "default"; + fsl,sai-mclk-direction-output; + status =3D "okay"; +}; + +&uart1 { + /* BT */ + assigned-clocks =3D <&clk IMX8MP_CLK_UART1>; + assigned-clock-parents =3D <&clk IMX8MP_SYS_PLL1_80M>; + pinctrl-0 =3D <&pinctrl_uart1>; + pinctrl-names =3D "default"; + uart-has-rtscts; + status =3D "okay"; +}; + +&uart2 { + /* UART_A on EDMG, console */ + pinctrl-0 =3D <&pinctrl_uart2>; + pinctrl-names =3D "default"; + status =3D "okay"; +}; + +&uart3 { + /* UART_C on EDMG */ + assigned-clocks =3D <&clk IMX8MP_CLK_UART3>; + assigned-clock-parents =3D <&clk IMX8MP_SYS_PLL1_80M>; + pinctrl-0 =3D <&pinctrl_uart3>; + pinctrl-names =3D "default"; + uart-has-rtscts; + status =3D "okay"; +}; + +&uart4 { + /* UART_B on EDMG */ + assigned-clocks =3D <&clk IMX8MP_CLK_UART4>; + assigned-clock-parents =3D <&clk IMX8MP_SYS_PLL1_80M>; + pinctrl-0 =3D <&pinctrl_uart4>; + pinctrl-names =3D "default"; + uart-has-rtscts; + status =3D "okay"; +}; + +&usdhc1 { + /* WIFI SDIO */ + assigned-clocks =3D <&clk IMX8MP_CLK_USDHC1>; + assigned-clock-rates =3D <200000000>; + bus-width =3D <4>; + keep-power-in-suspend; + non-removable; + pinctrl-0 =3D <&pinctrl_usdhc1>; + pinctrl-1 =3D <&pinctrl_usdhc1_100mhz>; + pinctrl-2 =3D <&pinctrl_usdhc1_200mhz>; + pinctrl-names =3D "default", "state_100mhz", "state_200mhz"; + vmmc-supply =3D <&wl_reg_on>; + status =3D "okay"; +}; + +&usdhc2 { + /* SD card on baseboard */ + assigned-clocks =3D <&clk IMX8MP_CLK_USDHC2>; + assigned-clock-rates =3D <400000000>; + bus-width =3D <4>; + cd-gpios =3D <&gpio2 12 GPIO_ACTIVE_LOW>; + pinctrl-0 =3D <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; + pinctrl-1 =3D <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>; + pinctrl-2 =3D <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>; + pinctrl-names =3D "default", "state_100mhz", "state_200mhz"; + vmmc-supply =3D <®_usdhc2_vmmc>; + status =3D "okay"; +}; + +&usdhc3 { + /* eMMC on SOM */ + assigned-clocks =3D <&clk IMX8MP_CLK_USDHC3>; + assigned-clock-rates =3D <400000000>; + bus-width =3D <8>; + non-removable; + pinctrl-0 =3D <&pinctrl_usdhc3>; + pinctrl-1 =3D <&pinctrl_usdhc3_100mhz>; + pinctrl-2 =3D <&pinctrl_usdhc3_200mhz>; + pinctrl-names =3D "default", "state_100mhz", "state_200mhz"; + status =3D "okay"; +}; + +&wdog1 { + pinctrl-0 =3D <&pinctrl_wdog>; + pinctrl-names =3D "default"; + fsl,ext-reset-output; + status =3D "okay"; +}; + +&iomuxc { + pinctrl-0 =3D <&pinctrl_hog>; + pinctrl-names =3D "default"; + + pinctrl_bt_ctrl: bt-ctrlgrp { + fsl,pins =3D < + MX8MP_IOMUXC_GPIO1_IO05__GPIO1_IO05 0x41 /* BT_REG_ON */ + MX8MP_IOMUXC_SAI1_TXD7__GPIO4_IO19 0x41 /* BT_WAKE_HOST */ + >; + }; + + pinctrl_ecspi1_cs: ecspi1csgrp { + fsl,pins =3D < + MX8MP_IOMUXC_ECSPI1_SS0__GPIO5_IO09 0x40000 + >; + }; + + pinctrl_ecspi1: ecspi1grp { + fsl,pins =3D < + MX8MP_IOMUXC_ECSPI1_SCLK__ECSPI1_SCLK 0x82 + MX8MP_IOMUXC_ECSPI1_MOSI__ECSPI1_MOSI 0x82 + MX8MP_IOMUXC_ECSPI1_MISO__ECSPI1_MISO 0x82 + >; + }; + + pinctrl_eqos: eqosgrp { + fsl,pins =3D < + MX8MP_IOMUXC_ENET_MDC__ENET_QOS_MDC 0x3 + MX8MP_IOMUXC_ENET_MDIO__ENET_QOS_MDIO 0x23 + MX8MP_IOMUXC_ENET_RD0__ENET_QOS_RGMII_RD0 0x91 + MX8MP_IOMUXC_ENET_RD1__ENET_QOS_RGMII_RD1 0x91 + MX8MP_IOMUXC_ENET_RD2__ENET_QOS_RGMII_RD2 0x91 + MX8MP_IOMUXC_ENET_RD3__ENET_QOS_RGMII_RD3 0x91 + MX8MP_IOMUXC_ENET_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x91 + MX8MP_IOMUXC_ENET_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x91 + MX8MP_IOMUXC_ENET_TD0__ENET_QOS_RGMII_TD0 0x1f + MX8MP_IOMUXC_ENET_TD1__ENET_QOS_RGMII_TD1 0x1f + MX8MP_IOMUXC_ENET_TD2__ENET_QOS_RGMII_TD2 0x1f + MX8MP_IOMUXC_ENET_TD3__ENET_QOS_RGMII_TD3 0x1f + MX8MP_IOMUXC_ENET_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x1f + MX8MP_IOMUXC_ENET_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x1f + MX8MP_IOMUXC_GPIO1_IO09__GPIO1_IO09 0x19 + MX8MP_IOMUXC_GPIO1_IO12__GPIO1_IO12 0x19 + >; + }; + + pinctrl_flexcan1: flexcan1grp { + fsl,pins =3D < + MX8MP_IOMUXC_SAI5_RXD2__CAN1_RX 0x154 + MX8MP_IOMUXC_SAI5_RXD1__CAN1_TX 0x154 + >; + }; + + pinctrl_flexcan2: flexcan2grp { + fsl,pins =3D < + MX8MP_IOMUXC_SAI5_MCLK__CAN2_RX 0x154 + MX8MP_IOMUXC_SAI5_RXD3__CAN2_TX 0x154 + >; + }; + + pinctrl_hog: hoggrp { + fsl,pins =3D < + MX8MP_IOMUXC_HDMI_HPD__HDMIMIX_HDMI_HPD 0x40000019 + >; + }; + + pinctrl_i2c1: i2c1grp { + fsl,pins =3D < + MX8MP_IOMUXC_I2C1_SCL__I2C1_SCL 0x400001a3 + MX8MP_IOMUXC_I2C1_SDA__I2C1_SDA 0x400001a3 + >; + }; + + pinctrl_i2c2: i2c2grp { + fsl,pins =3D < + MX8MP_IOMUXC_I2C2_SCL__I2C2_SCL 0x400001a3 + MX8MP_IOMUXC_I2C2_SDA__I2C2_SDA 0x400001a3 + >; + }; + + pinctrl_i2c3: i2c3grp { + fsl,pins =3D < + MX8MP_IOMUXC_I2C3_SCL__I2C3_SCL 0x400001c3 + MX8MP_IOMUXC_I2C3_SDA__I2C3_SDA 0x400001c3 + >; + }; + + pinctrl_i2c4: i2c4grp { + fsl,pins =3D < + MX8MP_IOMUXC_I2C4_SCL__I2C4_SCL 0x400001c3 + MX8MP_IOMUXC_I2C4_SDA__I2C4_SDA 0x400001c3 + >; + }; + + pinctrl_i2c5: i2c5grp { + fsl,pins =3D < + MX8MP_IOMUXC_SPDIF_TX__I2C5_SCL 0x400001a3 + MX8MP_IOMUXC_SPDIF_RX__I2C5_SDA 0x400001a3 + >; + }; + + pinctrl_i2c_brd_conf: i2cbrdconfgrp { + fsl,pins =3D < + MX8MP_IOMUXC_SAI3_RXFS__GPIO4_IO28 0x1c3 /* BRD_CONF_SCL, bitbang */ + MX8MP_IOMUXC_SAI3_RXC__GPIO4_IO29 0x1c3 /* BRD_CONF_SDA, bitbang */ + >; + }; + + pinctrl_pcie: pciegrp { + fsl,pins =3D < + MX8MP_IOMUXC_GPIO1_IO13__GPIO1_IO13 0x41 /* PCIE CLKREQ */ + MX8MP_IOMUXC_SAI2_RXFS__GPIO4_IO21 0x41 /* PCIE WAKE */ + MX8MP_IOMUXC_GPIO1_IO01__GPIO1_IO01 0x41 /* PCIE RST */ + >; + }; + + pinctrl_pmic: pmicirqgrp { + fsl,pins =3D < + MX8MP_IOMUXC_GPIO1_IO03__GPIO1_IO03 0x41 + >; + }; + + pinctrl_pwm1: pwm1grp { + fsl,pins =3D < + MX8MP_IOMUXC_SPDIF_EXT_CLK__PWM1_OUT 0x116 + >; + }; + + pinctrl_pwm2: pwm2grp { + fsl,pins =3D < + MX8MP_IOMUXC_SAI5_RXD0__PWM2_OUT 0x116 + >; + }; + + pinctrl_pwm3: pwm3grp { + fsl,pins =3D < + MX8MP_IOMUXC_SAI5_RXC__PWM3_OUT 0x116 + >; + }; + + pinctrl_pwm4: pwm4grp { + fsl,pins =3D < + MX8MP_IOMUXC_SAI5_RXFS__PWM4_OUT 0x116 + >; + }; + + pinctrl_sai2: sai2grp { + fsl,pins =3D < + MX8MP_IOMUXC_SAI2_MCLK__AUDIOMIX_SAI2_MCLK 0xd6 + MX8MP_IOMUXC_SAI2_TXFS__AUDIOMIX_SAI2_TX_SYNC 0xd6 + MX8MP_IOMUXC_SAI2_TXC__AUDIOMIX_SAI2_TX_BCLK 0xd6 + MX8MP_IOMUXC_SAI2_RXD0__AUDIOMIX_SAI2_RX_DATA00 0xd6 + MX8MP_IOMUXC_SAI2_TXD0__AUDIOMIX_SAI2_TX_DATA00 0xd6 + >; + }; + + pinctrl_sai3: sai3grp { + fsl,pins =3D < + MX8MP_IOMUXC_SAI3_MCLK__AUDIOMIX_SAI3_MCLK 0xd6 + MX8MP_IOMUXC_SAI3_TXFS__AUDIOMIX_SAI3_TX_SYNC 0xd6 + MX8MP_IOMUXC_SAI3_TXC__AUDIOMIX_SAI3_TX_BCLK 0xd6 + MX8MP_IOMUXC_SAI3_RXD__AUDIOMIX_SAI3_RX_DATA00 0xd6 + MX8MP_IOMUXC_SAI3_TXD__AUDIOMIX_SAI3_TX_DATA00 0xd6 + >; + }; + + pinctrl_uart1: uart1grp { + fsl,pins =3D < + MX8MP_IOMUXC_UART1_RXD__UART1_DCE_RX 0x140 + MX8MP_IOMUXC_UART1_TXD__UART1_DCE_TX 0x140 + MX8MP_IOMUXC_UART3_RXD__UART1_DCE_CTS 0x140 + MX8MP_IOMUXC_UART3_TXD__UART1_DCE_RTS 0x140 + >; + }; + + pinctrl_uart2: uart2grp { + fsl,pins =3D < + MX8MP_IOMUXC_UART2_RXD__UART2_DCE_RX 0x140 + MX8MP_IOMUXC_UART2_TXD__UART2_DCE_TX 0x140 + MX8MP_IOMUXC_UART4_RXD__UART2_DCE_CTS 0x140 + MX8MP_IOMUXC_UART4_TXD__UART2_DCE_RTS 0x140 + >; + }; + + pinctrl_uart3: uart3grp { + fsl,pins =3D < + MX8MP_IOMUXC_SD1_DATA7__UART3_DCE_RX 0x140 + MX8MP_IOMUXC_SD1_DATA6__UART3_DCE_TX 0x140 + MX8MP_IOMUXC_SD1_STROBE__UART3_DCE_CTS 0x140 + MX8MP_IOMUXC_SD1_RESET_B__UART3_DCE_RTS 0x140 + >; + }; + + pinctrl_uart4: uart4grp { + fsl,pins =3D < + MX8MP_IOMUXC_ECSPI2_SCLK__UART4_DCE_RX 0x140 + MX8MP_IOMUXC_ECSPI2_MOSI__UART4_DCE_TX 0x140 + MX8MP_IOMUXC_ECSPI2_MISO__UART4_DCE_CTS 0x140 + MX8MP_IOMUXC_ECSPI2_SS0__UART4_DCE_RTS 0x140 + >; + }; + + pinctrl_usdhc1: usdhc1grp { + fsl,pins =3D < + MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x190 + MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d0 + MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d0 + MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d0 + MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d0 + MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d0 + >; + }; + + pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp { + fsl,pins =3D < + MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x194 + MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d4 + MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d4 + MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d4 + MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d4 + MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d4 + >; + }; + + pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp { + fsl,pins =3D < + MX8MP_IOMUXC_SD1_CLK__USDHC1_CLK 0x196 + MX8MP_IOMUXC_SD1_CMD__USDHC1_CMD 0x1d6 + MX8MP_IOMUXC_SD1_DATA0__USDHC1_DATA0 0x1d6 + MX8MP_IOMUXC_SD1_DATA1__USDHC1_DATA1 0x1d6 + MX8MP_IOMUXC_SD1_DATA2__USDHC1_DATA2 0x1d6 + MX8MP_IOMUXC_SD1_DATA3__USDHC1_DATA3 0x1d6 + >; + }; + + pinctrl_usdhc2: usdhc2grp { + fsl,pins =3D < + MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x190 + MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d0 + MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d0 + MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d0 + MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d0 + MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d0 + MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc1 + >; + }; + + pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp { + fsl,pins =3D < + MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x194 + MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d4 + MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d4 + MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d4 + MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d4 + MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d4 + MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc1 + >; + }; + + pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp { + fsl,pins =3D < + MX8MP_IOMUXC_SD2_CLK__USDHC2_CLK 0x196 + MX8MP_IOMUXC_SD2_CMD__USDHC2_CMD 0x1d6 + MX8MP_IOMUXC_SD2_DATA0__USDHC2_DATA0 0x1d6 + MX8MP_IOMUXC_SD2_DATA1__USDHC2_DATA1 0x1d6 + MX8MP_IOMUXC_SD2_DATA2__USDHC2_DATA2 0x1d6 + MX8MP_IOMUXC_SD2_DATA3__USDHC2_DATA3 0x1d6 + MX8MP_IOMUXC_GPIO1_IO04__USDHC2_VSELECT 0xc1 + >; + }; + + pinctrl_usdhc2_gpio: usdhc2-gpiogrp { + fsl,pins =3D < + MX8MP_IOMUXC_SD2_CD_B__GPIO2_IO12 0x1c4 + MX8MP_IOMUXC_SD2_RESET_B__GPIO2_IO19 0x41 + >; + }; + + pinctrl_usdhc3: usdhc3grp { + fsl,pins =3D < + MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x190 + MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d0 + MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d0 + MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d0 + MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d0 + MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d0 + MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d0 + MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d0 + MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d0 + MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d0 + MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x190 + >; + }; + + pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp { + fsl,pins =3D < + MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x194 + MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d4 + MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d4 + MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d4 + MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d4 + MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d4 + MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d4 + MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d4 + MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d4 + MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d4 + MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x194 + >; + }; + + pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp { + fsl,pins =3D < + MX8MP_IOMUXC_NAND_WE_B__USDHC3_CLK 0x196 + MX8MP_IOMUXC_NAND_WP_B__USDHC3_CMD 0x1d6 + MX8MP_IOMUXC_NAND_DATA04__USDHC3_DATA0 0x1d6 + MX8MP_IOMUXC_NAND_DATA05__USDHC3_DATA1 0x1d6 + MX8MP_IOMUXC_NAND_DATA06__USDHC3_DATA2 0x1d6 + MX8MP_IOMUXC_NAND_DATA07__USDHC3_DATA3 0x1d6 + MX8MP_IOMUXC_NAND_RE_B__USDHC3_DATA4 0x1d6 + MX8MP_IOMUXC_NAND_CE2_B__USDHC3_DATA5 0x1d6 + MX8MP_IOMUXC_NAND_CE3_B__USDHC3_DATA6 0x1d6 + MX8MP_IOMUXC_NAND_CLE__USDHC3_DATA7 0x1d6 + MX8MP_IOMUXC_NAND_CE1_B__USDHC3_STROBE 0x196 + >; + }; + + pinctrl_wdog: wdoggrp { + fsl,pins =3D < + MX8MP_IOMUXC_GPIO1_IO02__WDOG1_WDOG_B 0xc6 + >; + }; + + pinctrl_wifi_ctrl: wifi-ctrlgrp { + fsl,pins =3D < + MX8MP_IOMUXC_GPIO1_IO00__GPIO1_IO00 0x41 /* WL_REG_ON */ + MX8MP_IOMUXC_SAI1_TXD6__GPIO4_IO18 0x41 /* WL_WAKE_HOST */ + >; + }; +}; --=20 2.43.0