From nobody Wed Oct 8 05:19:37 2025 Received: from bali.collaboradmins.com (bali.collaboradmins.com [148.251.105.195]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id CB7D4255F28; Mon, 7 Jul 2025 13:45:03 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=148.251.105.195 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895905; cv=none; b=lbEP+0e6PHRc1Mi0Y089MiWNPHej1QvD0yTtxhGH4+sm0Y4zIEqFl8xUL5WLaSzbabBn2KwPMBM+C7YkYq9hDVrKzMj+UyiHZud6HYNiaTURQFC5ZzM8P9S5ZLIIqNJbSjQ6cNCyDCxflc056J3QZoY5wIQYrgLv4lB9Od+kSVw= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895905; c=relaxed/simple; bh=YfJsAz/MXzGFmP41ETWF8TQ5Ecu21USFNF5/WGHyE8I=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=ko7xtaFnN5Q+BaGD4zY9veE1Ekk1UzcUe3WqCOyrB726Fu1y+z7SViNrOaR0qD0RBtSF9QDkZHTAL6yP8esBRHtKUjEJif9pXJZdyY1xKvYUr0N7H0hSxwjcv5MUl26n9J/4C6tUO62JQrWDRk89mXMbrnjl+BtRwtRrshQkgaI= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=JfdYIL4I; arc=none smtp.client-ip=148.251.105.195 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="JfdYIL4I" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1751895902; bh=YfJsAz/MXzGFmP41ETWF8TQ5Ecu21USFNF5/WGHyE8I=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=JfdYIL4IjL+XUv0VMpLjKEsMttOKTijuyI+MxD2rMOGFNUmE/sUqryE2ziE+6e6ye TfMxsO/9f5OliZGC9UcdFcY0KmJsw1Qb9P1tvBrXfJX5rJUptAanffgicQwElz9gQ6 K4x8VlSTeoIyg/AiEamt7F6joidBy4fezEGXND+BGSJ3qizIkrk2SM61M382OEct+s cVATf7fGNBOtR0lbnAIOAuDNuwWxofqt3EMoOoccjwZVlspDeQORKn7eghmLmi1Bb2 5hSuPIpWCSLKTPuoUrkvOwxG6N15KNIe/IlWLDjOCkpCMkaVbqIp1/Yb/7kNTJXYjL hv9wOzSIXiWQQ== Received: from IcarusMOD.eternityproject.eu (2-237-20-237.ip236.fastwebnet.it [2.237.20.237]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by bali.collaboradmins.com (Postfix) with ESMTPSA id 457F717E0657; Mon, 7 Jul 2025 15:45:01 +0200 (CEST) From: AngeloGioacchino Del Regno To: linux-mediatek@lists.infradead.org Cc: lee@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, kernel@collabora.com Subject: [PATCH v2 1/8] dt-bindings: regulator: Document MediaTek MT6316 PMIC Regulators Date: Mon, 7 Jul 2025 15:44:44 +0200 Message-ID: <20250707134451.154346-2-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.49.0 In-Reply-To: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> References: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add bindings for the regulators found in the MediaTek MT6316 PMIC, usually found in board designs using the MT6991 Dimensity 9400 and on MT8196 Kompanio SoC for Chromebooks. This chip is fully controlled by SPMI and has multiple variants providing different phase configurations. Link: https://lore.kernel.org/r/20250624073548.29732-2-angelogioacchino.del= regno@collabora.com Signed-off-by: AngeloGioacchino Del Regno --- .../regulator/mediatek,mt6316b-regulator.yaml | 46 +++++++++++++++++++ .../regulator/mediatek,mt6316c-regulator.yaml | 46 +++++++++++++++++++ .../regulator/mediatek,mt6316d-regulator.yaml | 41 +++++++++++++++++ 3 files changed, 133 insertions(+) create mode 100644 Documentation/devicetree/bindings/regulator/mediatek,mt= 6316b-regulator.yaml create mode 100644 Documentation/devicetree/bindings/regulator/mediatek,mt= 6316c-regulator.yaml create mode 100644 Documentation/devicetree/bindings/regulator/mediatek,mt= 6316d-regulator.yaml diff --git a/Documentation/devicetree/bindings/regulator/mediatek,mt6316b-r= egulator.yaml b/Documentation/devicetree/bindings/regulator/mediatek,mt6316= b-regulator.yaml new file mode 100644 index 000000000000..e7a6b70cdab2 --- /dev/null +++ b/Documentation/devicetree/bindings/regulator/mediatek,mt6316b-regulato= r.yaml @@ -0,0 +1,46 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/regulator/mediatek,mt6316b-regulator.ya= ml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: MediaTek MT6316 BP/VP SPMI PMIC Regulators + +maintainers: + - AngeloGioacchino Del Regno + +description: + The MediaTek MT6316BP/VP PMICs are fully controlled by SPMI interface, b= oth + feature four step-down DC/DC (buck) converters, and provides 2+2 Phases, + joining Buck 1+2 for the first phase, and Buck 3+4 for the second phase. + +properties: + compatible: + const: mediatek,mt6316b-regulator + + vbuck12: + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + vbuck34: + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + +additionalProperties: false + +examples: + - | + pmic { + regulators { + compatible =3D "mediatek,mt6316b-regulator"; + + vbuck12 { + regulator-min-microvolt =3D <450000>; + regulator-max-microvolt =3D <965000>; + regulator-always-on; + }; + }; + }; +... diff --git a/Documentation/devicetree/bindings/regulator/mediatek,mt6316c-r= egulator.yaml b/Documentation/devicetree/bindings/regulator/mediatek,mt6316= c-regulator.yaml new file mode 100644 index 000000000000..0b9239a595ed --- /dev/null +++ b/Documentation/devicetree/bindings/regulator/mediatek,mt6316c-regulato= r.yaml @@ -0,0 +1,46 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/regulator/mediatek,mt6316c-regulator.ya= ml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: MediaTek MT6316 CP/HP/KP SPMI PMIC Regulators + +maintainers: + - AngeloGioacchino Del Regno + +description: + The MediaTek MT6316CP/HP/KP PMICs are fully controlled by SPMI interface, + features four step-down DC/DC (buck) converters, and provides 3+1 Phases, + joining Buck 1+2+4 for the first phase, and uses Buck 3 for the second. + +properties: + compatible: + const: mediatek,mt6316c-regulator + + vbuck124: + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + vbuck3: + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + +additionalProperties: false + +examples: + - | + pmic { + regulators { + compatible =3D "mediatek,mt6316c-regulator"; + + vbuck124 { + regulator-min-microvolt =3D <450000>; + regulator-max-microvolt =3D <1277500>; + regulator-always-on; + }; + }; + }; +... diff --git a/Documentation/devicetree/bindings/regulator/mediatek,mt6316d-r= egulator.yaml b/Documentation/devicetree/bindings/regulator/mediatek,mt6316= d-regulator.yaml new file mode 100644 index 000000000000..460c02bf69de --- /dev/null +++ b/Documentation/devicetree/bindings/regulator/mediatek,mt6316d-regulato= r.yaml @@ -0,0 +1,41 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/regulator/mediatek,mt6316d-regulator.ya= ml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: MediaTek MT6316 DP/TP SPMI PMIC Regulators + +maintainers: + - AngeloGioacchino Del Regno + +description: + The MediaTek MT6316DP/TP PMICs are fully controlled by SPMI interface, b= oth + feature four step-down DC/DC (buck) converters, and provides a single Ph= ase, + joining Buck 1+2+3+4. + +properties: + compatible: + const: mediatek,mt6316d-regulator + + vbuck1234: + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + +additionalProperties: false + +examples: + - | + pmic { + regulators { + compatible =3D "mediatek,mt6316d-regulator"; + + vbuck1234 { + regulator-min-microvolt =3D <400000>; + regulator-max-microvolt =3D <1277500>; + regulator-always-on; + }; + }; + }; +... --=20 2.49.0 From nobody Wed Oct 8 05:19:37 2025 Received: from bali.collaboradmins.com (bali.collaboradmins.com [148.251.105.195]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id A03912BE023; Mon, 7 Jul 2025 13:45:04 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=148.251.105.195 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895907; cv=none; b=VD8mKa8OpYMP2cpJl7+7Ev7mxoZb88h0bwFRwZOYg6T1D26emMt8evYGm0la5GrNwICmviXoLZDXMpEnhezScxbGkYE0PuYGjhXe/eGW80pW54cW7Tc4OcLvq1PqPeZ64/TWmFC6MuN3z6ZE6tETsfe38s7DLQJ+9LXGJ1jz0Uc= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895907; c=relaxed/simple; bh=TDhblROLZEQC/Q5OcMSI0EfzmeJfexlIS4Nx04JPKfg=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=EeHnElELsltJBuV+WFO3lPKMlGd164PMK30PqKllV1jGW2+XPCDk4H8RVizSTf/NtmBWv6qaHVgglPw8TxHNI4YtsymrLf94zsf12AdTITqgHjajf23BmA0U5A/06JYGPPk5HoThC7kwrLWzt4PX4x9ypKiGoh/qzGuaoUpp8Vo= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=VR8XAZNO; arc=none smtp.client-ip=148.251.105.195 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="VR8XAZNO" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1751895902; bh=TDhblROLZEQC/Q5OcMSI0EfzmeJfexlIS4Nx04JPKfg=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=VR8XAZNOrDUDbjW7DUb55ngkovxyvjXcw6gICNWwrryG8Edw9uCRtijJvJ8KLwr4z 1cyye9uWIRaOd79TCDm5KlP5KV+9Dai9ovyuEWQ94Uyyf/ki/iLPHADFwPRylrj5HQ 5VcEeFZyPEC5phRZwfQHopo5YEkJ5VifuCu3qz+kg8qIUeLlkvBbaPmVfZvJo/1E+5 /oKebhQ2eXsbqiARkJHZd/prxbvGRic81i8n6hhCasIedH1k+ctV3bQozBhWMYQqXJ iGxUR5iiJZFCTiauD2TIp1kV/YE4JcCT7nofw3uO54xDBBBPYyefCZNfEPlAs3J1No y18KP/PY34etg== Received: from IcarusMOD.eternityproject.eu (2-237-20-237.ip236.fastwebnet.it [2.237.20.237]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by bali.collaboradmins.com (Postfix) with ESMTPSA id 2D04517E090E; Mon, 7 Jul 2025 15:45:02 +0200 (CEST) From: AngeloGioacchino Del Regno To: linux-mediatek@lists.infradead.org Cc: lee@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, kernel@collabora.com Subject: [PATCH v2 2/8] regulator: Add support for MediaTek MT6316 SPMI PMIC Regulators Date: Mon, 7 Jul 2025 15:44:45 +0200 Message-ID: <20250707134451.154346-3-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.49.0 In-Reply-To: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> References: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add a driver for the regulators found on all types of the MediaTek MT6316 SPMI PMIC, fully controlled by SPMI interface and featuring four step down DCDC (buck) converters. In particular, this includes support for: - MT6316(BP/VP): 2+2 Phase (Phase 1: buck1+2, Phase 2: buck3+4) - MT6316(CP/HP/KP): 3+1 Phase (Phase 1: buck1+2+4, Phase 2: buck3) - MT6316(DP/TP): 4+0 Phase (Single phase, buck1+2+3+4) Link: https://lore.kernel.org/r/20250624073548.29732-3-angelogioacchino.del= regno@collabora.com Signed-off-by: AngeloGioacchino Del Regno --- drivers/regulator/Kconfig | 9 + drivers/regulator/Makefile | 1 + drivers/regulator/mt6316-regulator.c | 345 +++++++++++++++++++++++++++ 3 files changed, 355 insertions(+) create mode 100644 drivers/regulator/mt6316-regulator.c diff --git a/drivers/regulator/Kconfig b/drivers/regulator/Kconfig index 7423954153b0..81f2acd0f960 100644 --- a/drivers/regulator/Kconfig +++ b/drivers/regulator/Kconfig @@ -864,6 +864,15 @@ config REGULATOR_MT6315 This driver supports the control of different power rails of device through regulator interface. =20 +config REGULATOR_MT6316 + tristate "MT6316 SPMI PMIC regulator driver" + depends on SPMI || COMPILE_TEST + help + Say Y here to enable support for 2+2, 3+1 and 4 phase regulators + found in the MediaTek MT6316 BP, CP, DP, HP, VP and TP SPMI PMIC= s. + This driver supports the control of different power rails of device + through regulator interface. + config REGULATOR_MT6323 tristate "MediaTek MT6323 PMIC" depends on MFD_MT6397 diff --git a/drivers/regulator/Makefile b/drivers/regulator/Makefile index be98b29d6675..46c0e75f6107 100644 --- a/drivers/regulator/Makefile +++ b/drivers/regulator/Makefile @@ -103,6 +103,7 @@ obj-$(CONFIG_REGULATOR_MP886X) +=3D mp886x.o obj-$(CONFIG_REGULATOR_MPQ7920) +=3D mpq7920.o obj-$(CONFIG_REGULATOR_MT6311) +=3D mt6311-regulator.o obj-$(CONFIG_REGULATOR_MT6315) +=3D mt6315-regulator.o +obj-$(CONFIG_REGULATOR_MT6315) +=3D mt6316-regulator.o obj-$(CONFIG_REGULATOR_MT6323) +=3D mt6323-regulator.o obj-$(CONFIG_REGULATOR_MT6331) +=3D mt6331-regulator.o obj-$(CONFIG_REGULATOR_MT6332) +=3D mt6332-regulator.o diff --git a/drivers/regulator/mt6316-regulator.c b/drivers/regulator/mt631= 6-regulator.c new file mode 100644 index 000000000000..952852bbe923 --- /dev/null +++ b/drivers/regulator/mt6316-regulator.c @@ -0,0 +1,345 @@ +// SPDX-License-Identifier: GPL-2.0 +// +// Copyright (c) 2024 MediaTek Inc. +// Copyright (c) 2025 Collabora Ltd +// AngeloGioacchino Del Regno + +#include +#include +#include +#include + +#include +#include +#include + +#define MT6316_BUCK_MODE_AUTO 0 +#define MT6316_BUCK_MODE_FORCE_PWM 1 +#define MT6316_BUCK_MODE_LP 2 + +#define MT6316_CHIP_ID 0x20b +#define MT6316_BUCK_TOP_CON0 0x1440 +#define EN_SET_OFFSET 0x1 +#define EN_CLR_OFFSET 0x2 + +#define MT6316_BUCK_TOP_CON1 0x1443 + +#define MT6316_BUCK_TOP_ELR0 0x1448 +#define MT6316_BUCK_TOP_ELR2 0x144a +#define MT6316_BUCK_TOP_ELR4 0x144c +#define MT6316_BUCK_TOP_ELR6 0x144e +#define MT6316_VSEL_MASK GENMASK(8, 0) + +#define MT6316_VBUCK1_DBG 0x14a8 +#define MT6316_VBUCK2_DBG 0x1528 +#define MT6316_VBUCK3_DBG 0x15a8 +#define MT6316_VBUCK4_DBG 0x1628 +#define MT6316_BUCK_QI BIT(0) + +#define MT6316_BUCK_TOP_4PHASE_TOP_ANA_CON0 0x1688 +#define MT6316_BUCK_TOP_4PHASE_TOP_ELR_0 0x1690 + +enum mt6316_type { + MT6316_TYPE_2PHASE, + MT6316_TYPE_3PHASE, + MT6316_TYPE_4PHASE +}; + +/** + * struct mt6316_regulator_info - MT6316 regulators information + * @desc: Regulator description structure + * @debug_reg: Debug register for regulator status + * @lp_mode_reg: Low Power mode register (normal/idle) + * @lp_mode_mask: Low Power mode regulator mask + * @modeset_reg: AUTO/PWM mode register + * @modeset_mask: AUTO/PWM regulator mask + */ +struct mt6316_regulator_info { + struct regulator_desc desc; + u16 debug_reg; + u16 lp_mode_reg; + u16 lp_mode_mask; + u16 modeset_reg; + u16 modeset_mask; +}; + +#define MT6316_BUCK(match, vreg_id, min, max, step, vs_reg) \ +{ \ + .desc =3D { \ + .name =3D match, \ + .of_match =3D of_match_ptr(match), \ + .ops =3D &mt6316_vreg_setclr_ops, \ + .type =3D REGULATOR_VOLTAGE, \ + .owner =3D THIS_MODULE, \ + .n_voltages =3D (max - min) / step + 1, \ + .min_uV =3D min, \ + .uV_step =3D step, \ + .enable_reg =3D MT6316_BUCK_TOP_CON0, \ + .enable_mask =3D BIT(vreg_id - 1), \ + .vsel_reg =3D vs_reg, \ + .vsel_mask =3D MT6316_VSEL_MASK, \ + .of_map_mode =3D mt6316_map_mode, \ + }, \ + .lp_mode_reg =3D MT6316_BUCK_TOP_CON1, \ + .lp_mode_mask =3D BIT(vreg_id - 1), \ + .modeset_reg =3D MT6316_BUCK_TOP_4PHASE_TOP_ANA_CON0, \ + .modeset_mask =3D BIT(vreg_id - 1), \ + .debug_reg =3D MT6316_VBUCK##vreg_id##_DBG, \ +} + +/* Values in some MT6316 registers are big endian, 9 bits long... */ +static inline u16 mt6316_be9_to_cpu(u16 val) +{ + return ((val >> 8) & BIT(0)) | ((val & GENMASK(7, 0)) << 1); +} + +static inline u16 mt6316_cpu_to_be9(u16 val) +{ + return ((val & BIT(0)) << 8) | (val >> 1); +} + +static unsigned int mt6316_map_mode(u32 mode) +{ + switch (mode) { + case MT6316_BUCK_MODE_AUTO: + return REGULATOR_MODE_NORMAL; + case MT6316_BUCK_MODE_FORCE_PWM: + return REGULATOR_MODE_FAST; + case MT6316_BUCK_MODE_LP: + return REGULATOR_MODE_IDLE; + default: + return REGULATOR_MODE_INVALID; + } +} + +static int mt6316_vreg_enable_setclr(struct regulator_dev *rdev) +{ + return regmap_write(rdev->regmap, rdev->desc->enable_reg + EN_SET_OFFSET, + rdev->desc->enable_mask); +} + +static int mt6316_vreg_disable_setclr(struct regulator_dev *rdev) +{ + return regmap_write(rdev->regmap, rdev->desc->enable_reg + EN_CLR_OFFSET, + rdev->desc->enable_mask); +} + +static int mt6316_regulator_set_voltage_sel(struct regulator_dev *rdev, un= signed int selector) +{ + u16 val =3D mt6316_cpu_to_be9(selector); + + return regmap_bulk_write(rdev->regmap, rdev->desc->vsel_reg, &val, sizeof= (val)); +} + +static int mt6316_regulator_get_voltage_sel(struct regulator_dev *rdev) +{ + u16 val; + int ret; + + ret =3D regmap_bulk_read(rdev->regmap, rdev->desc->vsel_reg, &val, sizeof= (val)); + if (ret) + return ret; + + return mt6316_be9_to_cpu(val & rdev->desc->vsel_mask); +} + +static int mt6316_regulator_get_status(struct regulator_dev *rdev) +{ + struct mt6316_regulator_info *info =3D rdev_get_drvdata(rdev); + u32 val; + int ret; + + ret =3D regmap_read(rdev->regmap, info->debug_reg, &val); + if (ret) + return ret; + + return val & MT6316_BUCK_QI ? REGULATOR_STATUS_ON : REGULATOR_STATUS_OFF; +} + +static unsigned int mt6316_regulator_get_mode(struct regulator_dev *rdev) +{ + struct mt6316_regulator_info *info =3D rdev_get_drvdata(rdev); + unsigned int val; + int ret; + + ret =3D regmap_read(rdev->regmap, info->modeset_reg, &val); + if (ret) { + dev_err(&rdev->dev, "Failed to get mode: %d\n", ret); + return ret; + } + + if ((val & info->modeset_mask) =3D=3D info->modeset_mask) + return REGULATOR_MODE_FAST; + + ret =3D regmap_read(rdev->regmap, info->lp_mode_reg, &val); + val &=3D info->lp_mode_mask; + if (ret) { + dev_err(&rdev->dev, "Failed to get lp mode: %d\n", ret); + return ret; + } + + return val ? REGULATOR_MODE_IDLE : REGULATOR_MODE_NORMAL; +} + +static int mt6316_regulator_set_mode(struct regulator_dev *rdev, + unsigned int mode) +{ + struct mt6316_regulator_info *info =3D rdev_get_drvdata(rdev); + struct regmap *regmap =3D rdev->regmap; + int cur_mode, ret; + + switch (mode) { + case REGULATOR_MODE_FAST: + ret =3D regmap_set_bits(regmap, info->modeset_reg, info->modeset_mask); + break; + case REGULATOR_MODE_NORMAL: + cur_mode =3D mt6316_regulator_get_mode(rdev); + if (cur_mode < 0) { + ret =3D cur_mode; + break; + } + + if (cur_mode =3D=3D REGULATOR_MODE_FAST) { + ret =3D regmap_clear_bits(regmap, info->modeset_reg, info->modeset_mask= ); + break; + } else if (cur_mode =3D=3D REGULATOR_MODE_IDLE) { + ret =3D regmap_clear_bits(regmap, info->lp_mode_reg, info->lp_mode_mask= ); + if (ret =3D=3D 0) + usleep_range(100, 200); + } else { + ret =3D 0; + } + break; + case REGULATOR_MODE_IDLE: + ret =3D regmap_set_bits(regmap, info->lp_mode_reg, info->lp_mode_mask); + break; + default: + ret =3D -EINVAL; + } + + if (ret) { + dev_err(&rdev->dev, "Failed to set mode %u: %d\n", mode, ret); + return ret; + } + + return 0; +} + +static const struct regulator_ops mt6316_vreg_setclr_ops =3D { + .list_voltage =3D regulator_list_voltage_linear, + .map_voltage =3D regulator_map_voltage_linear, + .set_voltage_sel =3D mt6316_regulator_set_voltage_sel, + .get_voltage_sel =3D mt6316_regulator_get_voltage_sel, + .set_voltage_time_sel =3D regulator_set_voltage_time_sel, + .enable =3D mt6316_vreg_enable_setclr, + .disable =3D mt6316_vreg_disable_setclr, + .is_enabled =3D regulator_is_enabled_regmap, + .get_status =3D mt6316_regulator_get_status, + .set_mode =3D mt6316_regulator_set_mode, + .get_mode =3D mt6316_regulator_get_mode, +}; + +/* MT6316BP/VP - 2+2 phase buck */ +static struct mt6316_regulator_info mt6316bv_regulators[] =3D { + MT6316_BUCK("vbuck12", 1, 0, 1277500, 2500, MT6316_BUCK_TOP_ELR0), + MT6316_BUCK("vbuck34", 3, 0, 1277500, 2500, MT6316_BUCK_TOP_ELR4), +}; + +/* MT6316CP/HP/KP - 3+1 phase buck */ +static struct mt6316_regulator_info mt6316chk_regulators[] =3D { + MT6316_BUCK("vbuck124", 1, 0, 1277500, 2500, MT6316_BUCK_TOP_ELR0), + MT6316_BUCK("vbuck3", 3, 0, 1277500, 2500, MT6316_BUCK_TOP_ELR4), +}; + +/* MT6316DP/TP - 4 phase buck */ +static struct mt6316_regulator_info mt6316dt_regulators[] =3D { + MT6316_BUCK("vbuck1234", 1, 0, 1277500, 2500, MT6316_BUCK_TOP_ELR0), +}; + +static const struct regmap_config mt6316_spmi_regmap_config =3D { + .reg_bits =3D 16, + .val_bits =3D 8, + .max_register =3D 0x1700, + .fast_io =3D true, +}; + +static int mt6316_regulator_probe(struct spmi_device *sdev) +{ + struct regulator_config config =3D {}; + struct mt6316_regulator_info *info; + struct regulator_dev *rdev; + enum mt6316_type type; + int num_vregs, ret; + unsigned int i; + u32 chip_id; + + config.regmap =3D devm_regmap_init_spmi_ext(sdev, &mt6316_spmi_regmap_con= fig); + if (IS_ERR(config.regmap)) + return PTR_ERR(config.regmap); + + /* + * The first read is expected to fail: this PMIC needs to be woken up + * and that can be done with any activity over the SPMI bus. + */ + regmap_read(config.regmap, MT6316_CHIP_ID, &chip_id); + + /* The second read, instead, shall not fail! */ + ret =3D regmap_read(config.regmap, MT6316_CHIP_ID, &chip_id); + if (ret) { + dev_err(&sdev->dev, "Cannot read Chip ID!\n"); + return ret; + } + dev_dbg(&sdev->dev, "Chip ID: 0x%x\n", chip_id); + + config.dev =3D &sdev->dev; + + type =3D (uintptr_t)device_get_match_data(&sdev->dev); + switch (type) { + case MT6316_TYPE_2PHASE: + info =3D mt6316bv_regulators; + num_vregs =3D ARRAY_SIZE(mt6316bv_regulators); + break; + case MT6316_TYPE_3PHASE: + info =3D mt6316chk_regulators; + num_vregs =3D ARRAY_SIZE(mt6316chk_regulators); + break; + case MT6316_TYPE_4PHASE: + info =3D mt6316dt_regulators; + num_vregs =3D ARRAY_SIZE(mt6316dt_regulators); + break; + default: + return -EINVAL; + } + + for (i =3D 0; i < num_vregs; i++) { + config.driver_data =3D &info[i]; + + rdev =3D devm_regulator_register(&sdev->dev, &info[i].desc, &config); + if (IS_ERR(rdev)) + return dev_err_probe(&sdev->dev, PTR_ERR(rdev), + "failed to register %s\n", info[i].desc.name); + } + + return 0; +} + +static const struct of_device_id mt6316_regulator_match[] =3D { + { .compatible =3D "mediatek,mt6316b-regulator", .data =3D (void *)MT6316_= TYPE_2PHASE }, + { .compatible =3D "mediatek,mt6316c-regulator", .data =3D (void *)MT6316_= TYPE_3PHASE }, + { .compatible =3D "mediatek,mt6316d-regulator", .data =3D (void *)MT6316_= TYPE_4PHASE }, + { /* sentinel */ } +}; + +static struct spmi_driver mt6316_regulator_driver =3D { + .driver =3D { + .name =3D "mt6316-regulator", + .probe_type =3D PROBE_PREFER_ASYNCHRONOUS, + .of_match_table =3D mt6316_regulator_match, + }, + .probe =3D mt6316_regulator_probe, +}; +module_spmi_driver(mt6316_regulator_driver); + +MODULE_AUTHOR("AngeloGioacchino Del Regno "); +MODULE_DESCRIPTION("Regulator Driver for MediaTek MT6316 PMIC"); +MODULE_LICENSE("GPL"); --=20 2.49.0 From nobody Wed Oct 8 05:19:37 2025 Received: from bali.collaboradmins.com (bali.collaboradmins.com [148.251.105.195]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 88E342BE037; Mon, 7 Jul 2025 13:45:05 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=148.251.105.195 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895908; cv=none; b=u43+80dbUoa9rza+DtC+0nppslp2/mF6unAIry+5D4JhQ+WTut8Xh6X1zVEEz6JEEOH3PlCjsyL8HmL2up94bHYKz4suhu2L5ueHmxHasZBrY27+/6sEY9I1fkRh9kaaYq8gvQLpc9cvKNWjv6MzJR2dPkH/1MHBKWmgDVBPXhU= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895908; c=relaxed/simple; bh=YizxxbqM269HP7ea40wcrdB5bFjZJGlc4L6tedsod14=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=ZI2ses232S/mIzLhwgZWokEvgfuPiVViygxG9YqlNJrLUuDh5nnzcFUj9VcULQlJt1ynXvmt8xiLD+NSgIy5bfEr7k780FqNznAx9DiUGGJVyeFBtJCtrZw6k1ey6o0kceSCyvdSumsNL4/6Ws9i81rKfR7ucZm0le4eACIT0Xo= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=Q15ewIH8; arc=none smtp.client-ip=148.251.105.195 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="Q15ewIH8" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1751895903; bh=YizxxbqM269HP7ea40wcrdB5bFjZJGlc4L6tedsod14=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Q15ewIH8J6DGQ/OoTtwpVmm4Uf+DFjs+aMEGNVSeQZhKXWLCdrxZzp/+wgpShHmFJ B2PyuBWwxjxqKoGCayo/cx/p2FehQthAqDYlW2nNN1pG+lBbq903xp+9uaX90WLEHL ui+QnVSo19SkRQyqxiW6FXPt0psrjlS+/QxnkkOJCRDcktdMATdkbXaVDPk7RJWB1t 0ed3NkwFE3RcfsE3rTNj5a1OVH3DMUoOBXhyqt5pU03vRQ3K6vX/V3C4dI37K/J7yW gbZtWMe275vl+JPwFaS5UAC2BQ/jPuzo+3QLCm/gZsZRb2gimTL5jRUSgHAYEtkqBz 4HF51rAYB7E/Q== Received: from IcarusMOD.eternityproject.eu (2-237-20-237.ip236.fastwebnet.it [2.237.20.237]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by bali.collaboradmins.com (Postfix) with ESMTPSA id 14A0117E108A; Mon, 7 Jul 2025 15:45:03 +0200 (CEST) From: AngeloGioacchino Del Regno To: linux-mediatek@lists.infradead.org Cc: lee@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, kernel@collabora.com Subject: [PATCH v2 3/8] dt-bindings: regulator: Document MediaTek MT6363 PMIC Regulators Date: Mon, 7 Jul 2025 15:44:46 +0200 Message-ID: <20250707134451.154346-4-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.49.0 In-Reply-To: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> References: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add bindings for the regulators found in the MediaTek MT6363 PMIC, usually found in board designs using the MT6991 Dimensity 9400 and on MT8196 Kompanio SoC for Chromebooks, along with the MT6316 and MT6373 PMICs. Link: https://lore.kernel.org/r/20250624073548.29732-4-angelogioacchino.del= regno@collabora.com Signed-off-by: AngeloGioacchino Del Regno --- .../regulator/mediatek,mt6363-regulator.yaml | 175 ++++++++++++++++++ 1 file changed, 175 insertions(+) create mode 100644 Documentation/devicetree/bindings/regulator/mediatek,mt= 6363-regulator.yaml diff --git a/Documentation/devicetree/bindings/regulator/mediatek,mt6363-re= gulator.yaml b/Documentation/devicetree/bindings/regulator/mediatek,mt6363-= regulator.yaml new file mode 100644 index 000000000000..9df57b803edb --- /dev/null +++ b/Documentation/devicetree/bindings/regulator/mediatek,mt6363-regulator= .yaml @@ -0,0 +1,175 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/regulator/mediatek,mt6363-regulator.yam= l# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: MediaTek MT6363 PMIC Regulators + +maintainers: + - AngeloGioacchino Del Regno + +description: + The MT6363 SPMI PMIC provides 13 BUCK and 25 LDO (Low Dropout) regulators + and can optionally provide overcurrent warnings with one ocp interrupt + for each voltage regulator. + +properties: + compatible: + const: mediatek,mt6363-regulator + + interrupts: + description: Overcurrent warning interrupts + minItems: 1 + maxItems: 38 + + interrupt-names: + description: + Names for the overcurrent interrupts are the same as the name + of a regulator (hence the same as each regulator's node name). + For example, the interrupt name for regulator ldo-vemc will + be "ldo-vemc". + minItems: 1 + maxItems: 38 + contains: + enum: + - buck-sshub1 + - buck-sshub2 + - buck-sshub4 + - buck-vb1 + - buck-vb2 + - buck-vb3 + - buck-vb4 + - buck-vb5 + - buck-vb6 + - buck-vb7 + - buck-vs1 + - buck-vs2 + - buck-vs3 + - ldo-va12-1 + - ldo-va12-2 + - ldo-va15 + - ldo-vaux18 + - ldo-vcn13 + - ldo-vcn15 + - ldo-vemc + - ldo-vio0p75 + - ldo-vio18 + - ldo-vm18 + - ldo-vrf0p9 + - ldo-vrf12 + - ldo-vrf13 + - ldo-vrf18 + - ldo-vrf-io18 + - ldo-vsram-apu + - ldo-vsram-cpub + - ldo-vsram-cpum + - ldo-vsram-cpul + - ldo-vsram-digrf + - ldo-vsram-mdfe + - ldo-vsram-modem + - ldo-vtref18 + - ldo-vufs12 + - ldo-vufs18 + + isink-load: + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + ldo-vemc: + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + +patternProperties: + "^buck-(sshub[124]|vb[1-7]|vs[1-3])$": + description: Buck regulators + type: object + $ref: regulator.yaml# + properties: + regulator-allowed-modes: + description: | + Allowed Buck regulator operating modes allowed. Valid values bel= ow. + 0 - Normal mode with automatic power saving, reducing the swit= ching + frequency when light load conditions are detected + 1 - Forced Continuous Conduction mode (FCCM) for improved volt= age + regulation accuracy with constant switching frequency but = lower + regulator efficiency + 2 - Forced Low Power mode for improved regulator efficiency, u= sed + when no heavy load is expected, does not limit the maximum= out + current but unless only a light load is applied, there wil= l be + regulation accuracy and efficiency losses. + 3 - Forced Ultra Low Power mode for ultra low load, this great= ly + reduces the maximum output power, makes the regulator to be + efficient only for ultra light load, and greatly reduces t= he + quiescent current (Iq) of the buck. + maxItems: 3 + items: + enum: [ 0, 1, 2, 3 ] + unevaluatedProperties: false + + "^ldo-va(12-1|12-2|15)$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^ldo-v(aux|m|rf-io|tref)18$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^ldo-vcn(13|15)$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^ldo-vio(0p75|18)$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^ldo-vrf(0p9|12|13|18)$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^ldo-vsram-(apu|cpub|cpum|cpul|digrf|mdfe|modem)$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^ldo-vufs(12|18)$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + +required: + - compatible + +additionalProperties: false + +examples: + - | + #include + + pmic { + interrupt-controller; + #interrupt-cells =3D <3>; + + regulators { + compatible =3D "mediatek,mt6363-regulator"; + interrupts =3D <4 16 IRQ_TYPE_LEVEL_HIGH>, <4 17 IRQ_TYPE_LEVEL_HI= GH>, + <4 18 IRQ_TYPE_LEVEL_HIGH>, <4 19 IRQ_TYPE_LEVEL_HIGH= >; + interrupt-names =3D "ldo-vcn15", "ldo-vcn13", "ldo-vrf0p9", "ldo-v= rf12"; + + ldo-vio18 { + regulator-name =3D "pp1800-vio18-s3"; + regulator-min-microvolt =3D <1800000>; + regulator-max-microvolt =3D <1800000>; + regulator-allowed-modes =3D <0 2>; + regulator-allow-set-load; + }; + }; + }; +... --=20 2.49.0 From nobody Wed Oct 8 05:19:37 2025 Received: from bali.collaboradmins.com (bali.collaboradmins.com [148.251.105.195]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 9E9BB2BD022; Mon, 7 Jul 2025 13:45:06 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=148.251.105.195 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895911; cv=none; b=TUvYt1xiSs1ldV47B3hu0F2ZUkq6bpbWYTt5GJ1x2uzwr0xEKPjo+qJNCJb3eitgIacxw+pgJ92iUY3z/aR65gaAym9GNQ1Hmeugi5TN0zaBymB8j98ziXe7/dqJLEmwhcObO+S16r5s+RKn0W7vF1EtHjSFEXd9J6eYDEROFrk= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895911; c=relaxed/simple; bh=JoP+4Vr16B4fR0DibWYu3/+N4sWJHx31snVXa8jn5Jw=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=PGyAcsPqviEvAjtWeb1xlIUvMUfPsPGUseSOUAZbrO4shWiAcpCLy+gNhxsKIzDJzK8HLPGtujBwk87mrijxBY0Or8nrA++kBb9RU+xf8tKQ3uyj0t1bX9CU5iJ06LGLfL9ay+5vaGdaOM0GQUTE9AMR9IJFsGsJRZP+yqJW9JQ= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=A2kj/J0K; arc=none smtp.client-ip=148.251.105.195 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="A2kj/J0K" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1751895904; bh=JoP+4Vr16B4fR0DibWYu3/+N4sWJHx31snVXa8jn5Jw=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=A2kj/J0Kj8xUndYO/sHC3RdJT572PqNYMhr6pwLDRk8MrCYJm+G71yQLyY8TSALyp scq7dv5H/gGJj2D8mrHxieuhJsAWmqg8wOwgMtlpImGQhWS/KHfS4qd08yqW4lExIW Z2tHHGRIPXS9njv3rWL76YWMS1X5VH/YpLWWkb0esdJQNhOYCeDcsY7EP6p9qRhQhm nKulXlO15r/ciLZfpCvaQn9nRZ9pCBGDqL7316/MAKIQr2s6vseTfY5V9l2a91uSpU FXF3cndUqrlzjdWObVMRBno8ISYWHSYrmTsSQzceyOCXsBEDaFRuR1ovDqC1CMyCh7 lDGyyTI0RDcFQ== Received: from IcarusMOD.eternityproject.eu (2-237-20-237.ip236.fastwebnet.it [2.237.20.237]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by bali.collaboradmins.com (Postfix) with ESMTPSA id F096C17E10D0; Mon, 7 Jul 2025 15:45:03 +0200 (CEST) From: AngeloGioacchino Del Regno To: linux-mediatek@lists.infradead.org Cc: lee@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, kernel@collabora.com Subject: [PATCH v2 4/8] regulator: Add support for MediaTek MT6363 SPMI PMIC Regulators Date: Mon, 7 Jul 2025 15:44:47 +0200 Message-ID: <20250707134451.154346-5-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.49.0 In-Reply-To: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> References: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add a driver for the regulators found on the MT6363 PMIC, fully controlled by SPMI interface. This PMIC regulates voltage with an input range of 2.6-5.0V, and features 10 buck converters and 26 LDOs. Link: https://lore.kernel.org/r/20250624073548.29732-5-angelogioacchino.del= regno@collabora.com Signed-off-by: AngeloGioacchino Del Regno --- drivers/regulator/Kconfig | 9 + drivers/regulator/Makefile | 1 + drivers/regulator/mt6363-regulator.c | 1076 ++++++++++++++++++++ include/linux/regulator/mt6363-regulator.h | 326 ++++++ 4 files changed, 1412 insertions(+) create mode 100644 drivers/regulator/mt6363-regulator.c create mode 100644 include/linux/regulator/mt6363-regulator.h diff --git a/drivers/regulator/Kconfig b/drivers/regulator/Kconfig index 81f2acd0f960..d770e51f7ad1 100644 --- a/drivers/regulator/Kconfig +++ b/drivers/regulator/Kconfig @@ -936,6 +936,15 @@ config REGULATOR_MT6360 2-channel buck with Thermal Shutdown and Overload Protection 6-channel High PSRR and Low Dropout LDO. =20 +config REGULATOR_MT6363 + tristate "MT6363 SPMI PMIC regulator driver" + depends on SPMI || COMPILE_TEST + help + Say Y here to enable support for regulators found in the MediaTek + MT6363 SPMI PMIC. + This driver supports the control of different power rails of device + through regulator interface. + config REGULATOR_MT6370 tristate "MT6370 SubPMIC Regulator" depends on MFD_MT6370 diff --git a/drivers/regulator/Makefile b/drivers/regulator/Makefile index 46c0e75f6107..41eaeac5547d 100644 --- a/drivers/regulator/Makefile +++ b/drivers/regulator/Makefile @@ -111,6 +111,7 @@ obj-$(CONFIG_REGULATOR_MT6357) +=3D mt6357-regulator.o obj-$(CONFIG_REGULATOR_MT6358) +=3D mt6358-regulator.o obj-$(CONFIG_REGULATOR_MT6359) +=3D mt6359-regulator.o obj-$(CONFIG_REGULATOR_MT6360) +=3D mt6360-regulator.o +obj-$(CONFIG_REGULATOR_MT6363) +=3D mt6363-regulator.o obj-$(CONFIG_REGULATOR_MT6370) +=3D mt6370-regulator.o obj-$(CONFIG_REGULATOR_MT6380) +=3D mt6380-regulator.o obj-$(CONFIG_REGULATOR_MT6397) +=3D mt6397-regulator.o diff --git a/drivers/regulator/mt6363-regulator.c b/drivers/regulator/mt636= 3-regulator.c new file mode 100644 index 000000000000..ea7d4e4f38cb --- /dev/null +++ b/drivers/regulator/mt6363-regulator.c @@ -0,0 +1,1076 @@ +// SPDX-License-Identifier: GPL-2.0 +// +// Copyright (c) 2024 MediaTek Inc. +// Copyright (c) 2025 Collabora Ltd +// AngeloGioacchino Del Regno + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include +#include +#include +#include + +#define MT6363_REGULATOR_MODE_NORMAL 0 +#define MT6363_REGULATOR_MODE_FCCM 1 +#define MT6363_REGULATOR_MODE_LP 2 +#define MT6363_REGULATOR_MODE_ULP 3 + +#define EN_SET_OFFSET 0x1 +#define EN_CLR_OFFSET 0x2 +#define OP_CFG_OFFSET 0x5 + +#define NORMAL_OP_CFG 0x10 +#define NORMAL_OP_EN 0x800000 + +#define OC_IRQ_ENABLE_DELAY_MS 10 + +/* Unlock keys for TMA and BUCK_TOP */ +#define MT6363_TMA_UNLOCK_VALUE 0x9c9c +#define MT6363_BUCK_TOP_UNLOCK_VALUE 0x5543 + +#define MT6363_RG_BUCK_EFUSE_RSV1 0x1447 +#define MT6363_RG_BUCK_EFUSE_RSV1_MASK GENMASK(7, 4) + +enum { + MT6363_ID_VS2, + MT6363_ID_VBUCK1, + MT6363_ID_VBUCK2, + MT6363_ID_VBUCK3, + MT6363_ID_VBUCK4, + MT6363_ID_VBUCK5, + MT6363_ID_VBUCK6, + MT6363_ID_VBUCK7, + MT6363_ID_VS1, + MT6363_ID_VS3, + MT6363_ID_VBUCK1_SSHUB, + MT6363_ID_VBUCK2_SSHUB, + MT6363_ID_VBUCK4_SSHUB, + MT6363_ID_VSRAM_DIGRF, + MT6363_ID_VSRAM_MDFE, + MT6363_ID_VSRAM_MODEM, + MT6363_ID_VSRAM_CPUB, + MT6363_ID_VSRAM_CPUM, + MT6363_ID_VSRAM_CPUL, + MT6363_ID_VSRAM_APU, + MT6363_ID_VEMC, + MT6363_ID_VCN13, + MT6363_ID_VTREF18, + MT6363_ID_VAUX18, + MT6363_ID_VCN15, + MT6363_ID_VUFS18, + MT6363_ID_VIO18, + MT6363_ID_VM18, + MT6363_ID_VA15, + MT6363_ID_VRF18, + MT6363_ID_VRFIO18, + MT6363_ID_VIO075, + MT6363_ID_VUFS12, + MT6363_ID_VA12_1, + MT6363_ID_VA12_2, + MT6363_ID_VRF12, + MT6363_ID_VRF13, + MT6363_ID_VRF09, + MT6363_ID_ISINK_LOAD +}; + +/** + * struct mt6363_regulator_info - MT6363 regulators information + * @desc: Regulator description structure + * @lp_mode_reg: Low Power mode register (normal/idle) + * @lp_mode_mask: Low Power mode regulator mask + * @hw_lp_mode_reg: Hardware voted Low Power mode register (normal/idle) + * @hw_lp_mode_mask: Hardware voted Low Power mode regulator mask + * @modeset_reg: AUTO/PWM mode register + * @modeset_mask: AUTO/PWM regulator mask + * @vocal_reg: Voltage Output Calibration register + * @vocal_mask: Voltage Output Calibration regulator mask + * @lp_imax_uA: Maximum load current (microamps), for Low Power mode only + * @op_en_reg: Operation mode enablement register + * @orig_op_en: Backup of a regulator's operation mode enablement register + * @orig_op_cfg: Backup of a regulator's operation mode configuration regi= ster + * @oc_work: Delayed work for enabling overcurrent IRQ + * @irq: Interrupt for overcurrent event + */ +struct mt6363_regulator_info { + struct regulator_desc desc; + u16 lp_mode_reg; + u16 lp_mode_mask; + u16 hw_lp_mode_reg; + u16 hw_lp_mode_mask; + u16 modeset_reg; + u16 modeset_mask; + u16 vocal_reg; + u16 vocal_mask; + int lp_imax_uA; + u16 op_en_reg; + u32 orig_op_en; + u8 orig_op_cfg; + struct delayed_work oc_work; + int irq; +}; + +#define MT6363_BUCK(match, vreg, min, max, step, en_reg, en_bit, vs_reg,\ + vs_mask, lp_reg, lp_bit, mset_reg, mset_bit)\ +[MT6363_ID_##vreg] =3D { \ + .desc =3D { \ + .name =3D match, \ + .of_match =3D of_match_ptr(match), \ + .ops =3D &mt6363_vreg_setclr_ops, \ + .type =3D REGULATOR_VOLTAGE, \ + .id =3D MT6363_ID_##vreg, \ + .owner =3D THIS_MODULE, \ + .n_voltages =3D (max - min) / step + 1, \ + .min_uV =3D min, \ + .uV_step =3D step, \ + .enable_reg =3D en_reg, \ + .enable_mask =3D BIT(en_bit), \ + .vsel_reg =3D vs_reg, \ + .vsel_mask =3D vs_mask, \ + .of_map_mode =3D mt6363_map_mode, \ + }, \ + .lp_mode_reg =3D lp_reg, \ + .lp_mode_mask =3D BIT(lp_bit), \ + .hw_lp_mode_reg =3D MT6363_BUCK_##vreg##_HW_LP_MODE, \ + .hw_lp_mode_mask =3D 0xc, \ + .modeset_reg =3D mset_reg, \ + .modeset_mask =3D BIT(mset_bit), \ + .lp_imax_uA =3D 100000, \ + .op_en_reg =3D MT6363_BUCK_##vreg##_OP_EN_0, \ +} + +#define MT6363_SSHUB(match, vreg, min, max, step, en_reg, \ + vs_reg, vs_mask) \ +[MT6363_ID_##vreg] =3D { \ + .desc =3D { \ + .name =3D match, \ + .of_match =3D of_match_ptr(match), \ + .ops =3D &mt6363_sshub_ops, \ + .type =3D REGULATOR_VOLTAGE, \ + .id =3D MT6363_ID_##vreg, \ + .owner =3D THIS_MODULE, \ + .n_voltages =3D (max - min) / step + 1, \ + .min_uV =3D min, \ + .uV_step =3D step, \ + .enable_reg =3D en_reg, \ + .enable_mask =3D BIT(0), \ + .vsel_reg =3D vs_reg, \ + .vsel_mask =3D vs_mask, \ + .of_map_mode =3D mt6363_map_mode, \ + }, \ +} + +#define MT6363_LDO_LINEAR_OPS(match, vreg, vops, min, max, step, \ + en_reg, en_bit, vs_reg, vs_mask, \ + lp_reg, lp_bit) \ +[MT6363_ID_##vreg] =3D { \ + .desc =3D { \ + .name =3D match, \ + .of_match =3D of_match_ptr(match), \ + .ops =3D &vops, \ + .type =3D REGULATOR_VOLTAGE, \ + .id =3D MT6363_ID_##vreg, \ + .owner =3D THIS_MODULE, \ + .n_voltages =3D (max - min) / step + 1, \ + .min_uV =3D min, \ + .uV_step =3D step, \ + .enable_reg =3D en_reg, \ + .enable_mask =3D BIT(en_bit), \ + .vsel_reg =3D vs_reg, \ + .vsel_mask =3D vs_mask, \ + .of_map_mode =3D mt6363_map_mode, \ + }, \ + .lp_mode_reg =3D lp_reg, \ + .lp_mode_mask =3D BIT(lp_bit), \ + .hw_lp_mode_reg =3D MT6363_LDO_##vreg##_HW_LP_MODE, \ + .hw_lp_mode_mask =3D 0x4, \ +} + +#define MT6363_LDO_L_SC(match, vreg, min, max, step, en_reg, en_bit, \ + vs_reg, vs_mask, lp_reg, lp_bit) \ + MT6363_LDO_LINEAR_OPS(match, vreg, mt6363_vreg_setclr_ops, \ + min, max, step, en_reg, en_bit, \ + vs_reg, vs_mask, lp_reg, lp_bit) + +#define MT6363_LDO_L(match, vreg, min, max, step, en_reg, en_bit, \ + vs_reg, vs_mask, lp_reg, lp_bit) \ + MT6363_LDO_LINEAR_OPS(match, vreg, mt6363_ldo_linear_ops, \ + min, max, step, en_reg, en_bit, \ + vs_reg, vs_mask, lp_reg, lp_bit) + +#define MT6363_LDO_VT_OPS(match, vreg, vops, vtable, en_reg, en_bit, \ + vs_reg, vs_mask, cal_reg, cal_mask, \ + lp_reg, lp_bit) \ +[MT6363_ID_##vreg] =3D { \ + .desc =3D { \ + .name =3D match, \ + .of_match =3D of_match_ptr(match), \ + .ops =3D &vops, \ + .type =3D REGULATOR_VOLTAGE, \ + .id =3D MT6363_ID_##vreg, \ + .owner =3D THIS_MODULE, \ + .volt_table =3D vtable, \ + .n_voltages =3D ARRAY_SIZE(vtable), \ + .enable_reg =3D en_reg, \ + .enable_mask =3D BIT(en_bit), \ + .vsel_reg =3D vs_reg, \ + .vsel_mask =3D vs_mask, \ + .of_map_mode =3D mt6363_map_mode, \ + }, \ + .vocal_reg =3D cal_reg, \ + .vocal_mask =3D cal_mask, \ + .lp_mode_reg =3D lp_reg, \ + .lp_mode_mask =3D BIT(lp_bit), \ + .hw_lp_mode_reg =3D MT6363_LDO_##vreg##_HW_LP_MODE, \ + .hw_lp_mode_mask =3D 0x4, \ + .lp_imax_uA =3D 10000, \ + .op_en_reg =3D MT6363_LDO_##vreg##_OP_EN0, \ +} + +#define MT6363_LDO_VT(match, vreg, vtable, en_reg, en_bit, vsel_reg, \ + vs_mask, cal_reg, cal_mask, lp_reg, lp_bit) \ + MT6363_LDO_VT_OPS(match, vreg, mt6363_ldo_vtable_ops, vtable, \ + en_reg, en_bit, vsel_reg, vs_mask, \ + cal_reg, cal_mask, lp_reg, lp_bit) + +static const unsigned int ldo_vemc_volt_table[] =3D { + 1200000, 1300000, 1500000, 1700000, 1800000, 2000000, 2500000, 2600000, + 2700000, 2800000, 2900000, 3000000, 3100000, 3300000, 3400000, 3500000, +}; + +static const unsigned int ldo_volt_table1[] =3D { + 900000, 1000000, 1100000, 1200000, 1300000, 1700000, 1800000, 1810000, +}; + +static const unsigned int ldo_volt_table2[] =3D { + 1800000, 1900000, 2000000, 2100000, 2200000, 2300000, 2400000, 2500000, + 2600000, 2700000, 2800000, 2900000, 3000000, 3100000, 3200000, 3300000, +}; + +static const unsigned int ldo_volt_table3[] =3D { + 600000, 700000, 800000, 900000, 1000000, 1100000, 1200000, 1300000, + 1400000, 1500000, 1600000, 1700000, 1800000, 1900000, 2000000, 2100000, +}; + +static const unsigned int ldo_volt_table4[] =3D { + 550000, 600000, 650000, 700000, 750000, 800000, 900000, 950000, + 1000000, 1050000, 1100000, 1150000, 1700000, 1750000, 1800000, 1850000, +}; + +static const unsigned int ldo_volt_table5[] =3D { + 600000, 650000, 700000, 750000, 800000, +}; + +static int mt6363_vreg_enable_setclr(struct regulator_dev *rdev) +{ + return regmap_write(rdev->regmap, rdev->desc->enable_reg + EN_SET_OFFSET, + rdev->desc->enable_mask); +} + +static int mt6363_vreg_disable_setclr(struct regulator_dev *rdev) +{ + return regmap_write(rdev->regmap, rdev->desc->enable_reg + EN_CLR_OFFSET, + rdev->desc->enable_mask); +} + +static inline unsigned int mt6363_map_mode(unsigned int mode) +{ + switch (mode) { + case MT6363_REGULATOR_MODE_NORMAL: + return REGULATOR_MODE_NORMAL; + case MT6363_REGULATOR_MODE_FCCM: + return REGULATOR_MODE_FAST; + case MT6363_REGULATOR_MODE_LP: + return REGULATOR_MODE_IDLE; + case MT6363_REGULATOR_MODE_ULP: + return REGULATOR_MODE_STANDBY; + default: + return REGULATOR_MODE_INVALID; + } +} + +static unsigned int mt6363_regulator_get_mode(struct regulator_dev *rdev) +{ + struct mt6363_regulator_info *info =3D rdev_get_drvdata(rdev); + unsigned int val; + int ret; + + ret =3D regmap_read(rdev->regmap, info->modeset_reg, &val); + if (ret) { + dev_err(&rdev->dev, "Failed to get mt6363 mode: %d\n", ret); + return ret; + } + + if (val & info->modeset_mask) + return REGULATOR_MODE_FAST; + + if (info->hw_lp_mode_reg) { + ret =3D regmap_read(rdev->regmap, info->hw_lp_mode_reg, &val); + val &=3D info->hw_lp_mode_mask; + } else { + ret =3D regmap_read(rdev->regmap, info->lp_mode_reg, &val); + val &=3D info->lp_mode_mask; + } + + if (ret) { + dev_err(&rdev->dev, "Failed to get lp mode: %d\n", ret); + return ret; + } + + if (val) + return REGULATOR_MODE_IDLE; + else + return REGULATOR_MODE_NORMAL; +} + +static int mt6363_buck_unlock(struct regmap *map, bool unlock) +{ + u16 buf =3D unlock ? MT6363_BUCK_TOP_UNLOCK_VALUE : 0; + + return regmap_bulk_write(map, MT6363_BUCK_TOP_KEY_PROT_LO, &buf, sizeof(b= uf)); +} + +static int mt6363_regulator_set_mode(struct regulator_dev *rdev, + unsigned int mode) +{ + struct mt6363_regulator_info *info =3D rdev_get_drvdata(rdev); + struct regmap *regmap =3D rdev->regmap; + int cur_mode, ret; + + switch (mode) { + case REGULATOR_MODE_FAST: + ret =3D mt6363_buck_unlock(regmap, true); + if (ret) + break; + + ret =3D regmap_set_bits(regmap, info->modeset_reg, info->modeset_mask); + + mt6363_buck_unlock(regmap, false); + break; + case REGULATOR_MODE_NORMAL: + cur_mode =3D mt6363_regulator_get_mode(rdev); + if (cur_mode < 0) { + ret =3D cur_mode; + break; + } + + if (cur_mode =3D=3D REGULATOR_MODE_FAST) { + ret =3D mt6363_buck_unlock(regmap, true); + if (ret) + break; + + ret =3D regmap_clear_bits(regmap, info->modeset_reg, info->modeset_mask= ); + + mt6363_buck_unlock(regmap, false); + break; + } else if (cur_mode =3D=3D REGULATOR_MODE_IDLE) { + ret =3D regmap_clear_bits(regmap, info->lp_mode_reg, info->lp_mode_mask= ); + if (ret =3D=3D 0) + usleep_range(100, 200); + } else { + ret =3D 0; + } + break; + case REGULATOR_MODE_IDLE: + ret =3D regmap_set_bits(regmap, info->lp_mode_reg, info->lp_mode_mask); + break; + default: + ret =3D -EINVAL; + } + + if (ret) { + dev_err(&rdev->dev, "Failed to set mode %u: %d\n", mode, ret); + return ret; + } + + return 0; +} + +static int mt6363_regulator_set_load(struct regulator_dev *rdev, int load_= uA) +{ + struct mt6363_regulator_info *info =3D rdev_get_drvdata(rdev); + unsigned int opmode_cfg, opmode_en; + int i, ret; + + if (!info->lp_imax_uA) + return -EINVAL; + + if (load_uA >=3D info->lp_imax_uA) { + ret =3D mt6363_regulator_set_mode(rdev, REGULATOR_MODE_NORMAL); + if (ret) + return ret; + + opmode_cfg =3D NORMAL_OP_CFG; + opmode_en =3D NORMAL_OP_EN; + } else { + opmode_cfg =3D info->orig_op_cfg; + opmode_en =3D info->orig_op_en; + } + + ret =3D regmap_write(rdev->regmap, info->op_en_reg + OP_CFG_OFFSET, opmod= e_cfg); + if (ret) + return ret; + + for (i =3D 0; i < 3; i++) { + ret =3D regmap_write(rdev->regmap, info->op_en_reg + i, + (opmode_en >> (i * 8)) & GENMASK(7, 0)); + if (ret) + return ret; + } + + return 0; +} + +static int mt6363_vemc_set_voltage_sel(struct regulator_dev *rdev, unsigne= d int sel) +{ + const u16 tma_unlock_key =3D MT6363_TMA_UNLOCK_VALUE; + struct regmap *regmap =3D rdev->regmap; + unsigned int val; + u16 mask; + int ret; + + ret =3D regmap_read(rdev->regmap, MT6363_TOP_TRAP, &val); + if (ret) + return ret; + + if (val > 1) + return -EINVAL; + + /* Unlock TMA for writing */ + ret =3D regmap_bulk_write(rdev->regmap, MT6363_TOP_TMA_KEY_L, + &tma_unlock_key, sizeof(tma_unlock_key)); + if (ret) + return ret; + + /* If HW trapping value is 1, use VEMC_VOSEL_1 instead of VEMC_VOSEL_0 */ + if (val =3D=3D 1) { + mask =3D MT6363_RG_VEMC_VOSEL_1_MASK; + sel =3D FIELD_PREP(MT6363_RG_VEMC_VOSEL_1_MASK, sel); + } else { + mask =3D rdev->desc->vsel_mask; + } + + /* Function must return the result of this write operation */ + ret =3D regmap_update_bits(regmap, rdev->desc->vsel_reg, mask, sel); + + /* Unconditionally re-lock TMA */ + val =3D 0; + regmap_bulk_write(rdev->regmap, MT6363_TOP_TMA_KEY_L, &val, 2); + + return ret; +} + +static int mt6363_vemc_get_voltage_sel(struct regulator_dev *rdev) +{ + unsigned int sel, trap; + int ret; + + ret =3D regmap_read(rdev->regmap, rdev->desc->vsel_reg, &sel); + if (ret) + return ret; + + ret =3D regmap_read(rdev->regmap, MT6363_TOP_TRAP, &trap); + if (ret) + return ret; + + /* If HW trapping value is 1, use VEMC_VOSEL_1 instead of VEMC_VOSEL_0 */ + if (trap > 1) + return -EINVAL; + else if (trap =3D=3D 1) + ret =3D FIELD_GET(MT6363_RG_VEMC_VOSEL_1_MASK, sel); + else + ret =3D sel & rdev->desc->vsel_mask; + + return ret; +} + +static int mt6363_va15_set_voltage_sel(struct regulator_dev *rdev, unsigne= d int sel) +{ + struct regmap *regmap =3D rdev->regmap; + int ret; + + ret =3D mt6363_buck_unlock(regmap, true); + if (ret) + return ret; + + ret =3D regmap_update_bits(regmap, rdev->desc->vsel_reg, rdev->desc->vsel= _mask, sel); + if (ret) + goto va15_unlock; + + ret =3D regmap_update_bits(regmap, MT6363_RG_BUCK_EFUSE_RSV1, + MT6363_RG_BUCK_EFUSE_RSV1_MASK, sel); + if (ret) + goto va15_unlock; + +va15_unlock: + mt6363_buck_unlock(rdev->regmap, false); + return ret; +} + +static void mt6363_oc_irq_enable_work(struct work_struct *work) +{ + struct delayed_work *dwork =3D to_delayed_work(work); + struct mt6363_regulator_info *info =3D + container_of(dwork, struct mt6363_regulator_info, oc_work); + + enable_irq(info->irq); +} + +static irqreturn_t mt6363_oc_isr(int irq, void *data) +{ + struct regulator_dev *rdev =3D (struct regulator_dev *)data; + struct mt6363_regulator_info *info =3D rdev_get_drvdata(rdev); + + disable_irq_nosync(info->irq); + + if (regulator_is_enabled_regmap(rdev)) + regulator_notifier_call_chain(rdev, REGULATOR_EVENT_OVER_CURRENT, NULL); + + schedule_delayed_work(&info->oc_work, msecs_to_jiffies(OC_IRQ_ENABLE_DELA= Y_MS)); + + return IRQ_HANDLED; +} + +static int mt6363_set_ocp(struct regulator_dev *rdev, int lim, int severit= y, bool enable) +{ + struct mt6363_regulator_info *info =3D rdev_get_drvdata(rdev); + + /* MT6363 supports only enabling protection and does not support limits */ + if (lim || severity !=3D REGULATOR_SEVERITY_PROT || !enable) + return -EINVAL; + + /* If there is no OCP interrupt, there's nothing to set */ + if (info->irq <=3D 0) + return -EINVAL; + + return devm_request_threaded_irq(&rdev->dev, info->irq, NULL, + mt6363_oc_isr, IRQF_ONESHOT, + info->desc.name, rdev); +} + +static const struct regulator_ops mt6363_vreg_setclr_ops =3D { + .list_voltage =3D regulator_list_voltage_linear, + .map_voltage =3D regulator_map_voltage_linear, + .set_voltage_sel =3D regulator_set_voltage_sel_regmap, + .get_voltage_sel =3D regulator_get_voltage_sel_regmap, + .set_voltage_time_sel =3D regulator_set_voltage_time_sel, + .enable =3D mt6363_vreg_enable_setclr, + .disable =3D mt6363_vreg_disable_setclr, + .is_enabled =3D regulator_is_enabled_regmap, + .set_mode =3D mt6363_regulator_set_mode, + .get_mode =3D mt6363_regulator_get_mode, + .set_load =3D mt6363_regulator_set_load, + .set_over_current_protection =3D mt6363_set_ocp, +}; + +/* SSHUB LDO doesn't support mode and load settings */ +static const struct regulator_ops mt6363_sshub_ops =3D { + .list_voltage =3D regulator_list_voltage_linear, + .map_voltage =3D regulator_map_voltage_linear, + .set_voltage_sel =3D regulator_set_voltage_sel_regmap, + .get_voltage_sel =3D regulator_get_voltage_sel_regmap, + .set_voltage_time_sel =3D regulator_set_voltage_time_sel, + .enable =3D regulator_enable_regmap, + .disable =3D regulator_disable_regmap, + .is_enabled =3D regulator_is_enabled_regmap, + .set_over_current_protection =3D mt6363_set_ocp, +}; + +static const struct regulator_ops mt6363_ldo_linear_ops =3D { + .list_voltage =3D regulator_list_voltage_linear, + .map_voltage =3D regulator_map_voltage_linear, + .set_voltage_sel =3D regulator_set_voltage_sel_regmap, + .get_voltage_sel =3D regulator_get_voltage_sel_regmap, + .set_voltage_time_sel =3D regulator_set_voltage_time_sel, + .enable =3D regulator_enable_regmap, + .disable =3D regulator_disable_regmap, + .is_enabled =3D regulator_is_enabled_regmap, + .set_mode =3D mt6363_regulator_set_mode, + .get_mode =3D mt6363_regulator_get_mode, + .set_over_current_protection =3D mt6363_set_ocp, +}; + +static const struct regulator_ops mt6363_ldo_vtable_ops =3D { + .list_voltage =3D regulator_list_voltage_table, + .map_voltage =3D regulator_map_voltage_iterate, + .set_voltage_sel =3D regulator_set_voltage_sel_regmap, + .get_voltage_sel =3D regulator_get_voltage_sel_regmap, + .set_voltage_time_sel =3D regulator_set_voltage_time_sel, + .enable =3D regulator_enable_regmap, + .disable =3D regulator_disable_regmap, + .is_enabled =3D regulator_is_enabled_regmap, + .set_mode =3D mt6363_regulator_set_mode, + .get_mode =3D mt6363_regulator_get_mode, + .set_load =3D mt6363_regulator_set_load, + .set_over_current_protection =3D mt6363_set_ocp, +}; + +static const struct regulator_ops mt6363_ldo_vemc_ops =3D { + .list_voltage =3D regulator_list_voltage_table, + .map_voltage =3D regulator_map_voltage_iterate, + .set_voltage_sel =3D mt6363_vemc_set_voltage_sel, + .get_voltage_sel =3D mt6363_vemc_get_voltage_sel, + .set_voltage_time_sel =3D regulator_set_voltage_time_sel, + .enable =3D regulator_enable_regmap, + .disable =3D regulator_disable_regmap, + .is_enabled =3D regulator_is_enabled_regmap, + .set_mode =3D mt6363_regulator_set_mode, + .get_mode =3D mt6363_regulator_get_mode, + .set_load =3D mt6363_regulator_set_load, + .set_over_current_protection =3D mt6363_set_ocp, +}; + +static const struct regulator_ops mt6363_ldo_va15_ops =3D { + .list_voltage =3D regulator_list_voltage_table, + .map_voltage =3D regulator_map_voltage_iterate, + .set_voltage_sel =3D mt6363_va15_set_voltage_sel, + .get_voltage_sel =3D regulator_get_voltage_sel_regmap, + .set_voltage_time_sel =3D regulator_set_voltage_time_sel, + .enable =3D regulator_enable_regmap, + .disable =3D regulator_disable_regmap, + .is_enabled =3D regulator_is_enabled_regmap, + .set_mode =3D mt6363_regulator_set_mode, + .get_mode =3D mt6363_regulator_get_mode, + .set_load =3D mt6363_regulator_set_load, + .set_over_current_protection =3D mt6363_set_ocp, +}; + +static int mt6363_isink_load_enable(struct regulator_dev *rdev) +{ + int ret; + + ret =3D regmap_set_bits(rdev->regmap, MT6363_ISINK_EN_CTRL0, + MT6363_ISINK_CTRL0_MASK); + if (ret) + return ret; + + return regmap_set_bits(rdev->regmap, MT6363_ISINK_EN_CTRL1, + MT6363_ISINK_CTRL1_MASK); +} + +static int mt6363_isink_load_disable(struct regulator_dev *rdev) +{ + int ret; + + ret =3D regmap_clear_bits(rdev->regmap, MT6363_ISINK_EN_CTRL1, MT6363_ISI= NK_CTRL1_MASK); + if (ret) + return ret; + + return regmap_clear_bits(rdev->regmap, MT6363_ISINK_EN_CTRL0, MT6363_ISIN= K_CTRL0_MASK); +} + +static int mt6363_isink_load_is_enabled(struct regulator_dev *rdev) +{ + unsigned int val; + int ret; + + ret =3D regmap_read(rdev->regmap, MT6363_ISINK_EN_CTRL1, &val); + if (ret) + return ret; + + return (val & MT6363_ISINK_CTRL1_MASK) =3D=3D MT6363_ISINK_CTRL1_MASK; +} + +static const struct regulator_ops mt6363_isink_load_ops =3D { + .enable =3D mt6363_isink_load_enable, + .disable =3D mt6363_isink_load_disable, + .is_enabled =3D mt6363_isink_load_is_enabled, +}; + +/* The array is indexed by id(MT6363_ID_XXX) */ +static struct mt6363_regulator_info mt6363_regulators[] =3D { + MT6363_BUCK("buck-vs2", VS2, 0, 1600000, 12500, + MT6363_RG_BUCK0_EN_ADDR, + MT6363_RG_BUCK_VS2_EN_BIT, + MT6363_RG_BUCK_VS2_VOSEL_ADDR, + MT6363_RG_BUCK_VS2_VOSEL_MASK, + MT6363_RG_BUCK0_LP_ADDR, + MT6363_RG_BUCK_VS2_LP_BIT, + MT6363_RG_BUCK0_FCCM_ADDR, + MT6363_RG_VS2_FCCM_BIT), + MT6363_BUCK("buck-vb1", VBUCK1, 0, 1193750, 6250, + MT6363_RG_BUCK0_EN_ADDR, + MT6363_RG_BUCK_VBUCK1_EN_BIT, + MT6363_RG_BUCK_VBUCK1_VOSEL_ADDR, + MT6363_RG_BUCK_VBUCK1_VOSEL_MASK, + MT6363_RG_BUCK0_LP_ADDR, + MT6363_RG_BUCK_VBUCK1_LP_BIT, + MT6363_RG_BUCK0_FCCM_ADDR, + MT6363_RG_VBUCK1_FCCM_BIT), + MT6363_BUCK("buck-vb2", VBUCK2, 0, 1193750, 6250, + MT6363_RG_BUCK0_EN_ADDR, + MT6363_RG_BUCK_VBUCK2_EN_BIT, + MT6363_RG_BUCK_VBUCK2_VOSEL_ADDR, + MT6363_RG_BUCK_VBUCK2_VOSEL_MASK, + MT6363_RG_BUCK0_LP_ADDR, + MT6363_RG_BUCK_VBUCK2_LP_BIT, + MT6363_RG_BUCK0_FCCM_ADDR, + MT6363_RG_VBUCK2_FCCM_BIT), + MT6363_BUCK("buck-vb3", VBUCK3, 0, 1193750, 6250, + MT6363_RG_BUCK0_EN_ADDR, + MT6363_RG_BUCK_VBUCK3_EN_BIT, + MT6363_RG_BUCK_VBUCK3_VOSEL_ADDR, + MT6363_RG_BUCK_VBUCK3_VOSEL_MASK, + MT6363_RG_BUCK0_LP_ADDR, + MT6363_RG_BUCK_VBUCK3_LP_BIT, + MT6363_RG_BUCK0_FCCM_ADDR, + MT6363_RG_VBUCK3_FCCM_BIT), + MT6363_BUCK("buck-vb4", VBUCK4, 0, 1193750, 6250, + MT6363_RG_BUCK0_EN_ADDR, + MT6363_RG_BUCK_VBUCK4_EN_BIT, + MT6363_RG_BUCK_VBUCK4_VOSEL_ADDR, + MT6363_RG_BUCK_VBUCK4_VOSEL_MASK, + MT6363_RG_BUCK0_LP_ADDR, + MT6363_RG_BUCK_VBUCK4_LP_BIT, + MT6363_RG_BUCK0_1_FCCM_ADDR, + MT6363_RG_VBUCK4_FCCM_BIT), + MT6363_BUCK("buck-vb5", VBUCK5, 0, 1193750, 6250, + MT6363_RG_BUCK0_EN_ADDR, + MT6363_RG_BUCK_VBUCK5_EN_BIT, + MT6363_RG_BUCK_VBUCK5_VOSEL_ADDR, + MT6363_RG_BUCK_VBUCK5_VOSEL_MASK, + MT6363_RG_BUCK0_LP_ADDR, + MT6363_RG_BUCK_VBUCK5_LP_BIT, + MT6363_RG_BUCK0_1_FCCM_ADDR, + MT6363_RG_VBUCK5_FCCM_BIT), + MT6363_BUCK("buck-vb6", VBUCK6, 0, 1193750, 6250, + MT6363_RG_BUCK0_EN_ADDR, + MT6363_RG_BUCK_VBUCK6_EN_BIT, + MT6363_RG_BUCK_VBUCK6_VOSEL_ADDR, + MT6363_RG_BUCK_VBUCK6_VOSEL_MASK, + MT6363_RG_BUCK0_LP_ADDR, + MT6363_RG_BUCK_VBUCK6_LP_BIT, + MT6363_RG_BUCK0_1_FCCM_ADDR, + MT6363_RG_VBUCK6_FCCM_BIT), + MT6363_BUCK("buck-vb7", VBUCK7, 0, 1193750, 6250, + MT6363_RG_BUCK0_EN_ADDR, + MT6363_RG_BUCK_VBUCK7_EN_BIT, + MT6363_RG_BUCK_VBUCK7_VOSEL_ADDR, + MT6363_RG_BUCK_VBUCK7_VOSEL_MASK, + MT6363_RG_BUCK0_LP_ADDR, + MT6363_RG_BUCK_VBUCK7_LP_BIT, + MT6363_RG_BUCK0_1_FCCM_ADDR, + MT6363_RG_VBUCK7_FCCM_BIT), + MT6363_BUCK("buck-vs1", VS1, 0, 2200000, 12500, + MT6363_RG_BUCK1_EN_ADDR, + MT6363_RG_BUCK_VS1_EN_BIT, + MT6363_RG_BUCK_VS1_VOSEL_ADDR, + MT6363_RG_BUCK_VS1_VOSEL_MASK, + MT6363_RG_BUCK1_LP_ADDR, + MT6363_RG_BUCK_VS1_LP_BIT, + MT6363_RG_VS1_FCCM_ADDR, + MT6363_RG_VS1_FCCM_BIT), + MT6363_BUCK("buck-vs3", VS3, 0, 1193750, 6250, + MT6363_RG_BUCK1_EN_ADDR, + MT6363_RG_BUCK_VS3_EN_BIT, + MT6363_RG_BUCK_VS3_VOSEL_ADDR, + MT6363_RG_BUCK_VS3_VOSEL_MASK, + MT6363_RG_BUCK1_LP_ADDR, + MT6363_RG_BUCK_VS3_LP_BIT, + MT6363_RG_VS3_FCCM_ADDR, + MT6363_RG_VS3_FCCM_BIT), + MT6363_SSHUB("buck-sshub1", VBUCK1_SSHUB, 0, 1193750, 6250, + MT6363_RG_BUCK_VBUCK1_SSHUB_EN_ADDR, + MT6363_RG_BUCK_VBUCK1_SSHUB_VOSEL_ADDR, + MT6363_RG_BUCK_VBUCK1_SSHUB_VOSEL_MASK), + MT6363_SSHUB("buck-sshub2", VBUCK2_SSHUB, 0, 1193750, 6250, + MT6363_RG_BUCK_VBUCK2_SSHUB_EN_ADDR, + MT6363_RG_BUCK_VBUCK2_SSHUB_VOSEL_ADDR, + MT6363_RG_BUCK_VBUCK2_SSHUB_VOSEL_MASK), + MT6363_SSHUB("buck-sshub4", VBUCK4_SSHUB, 0, 1193750, 6250, + MT6363_RG_BUCK_VBUCK4_SSHUB_EN_ADDR, + MT6363_RG_BUCK_VBUCK4_SSHUB_VOSEL_ADDR, + MT6363_RG_BUCK_VBUCK4_SSHUB_VOSEL_MASK), + MT6363_LDO_L_SC("ldo-vsram-digrf", VSRAM_DIGRF, 400000, 1193750, 6250, + MT6363_RG_BUCK1_EN_ADDR, + MT6363_RG_LDO_VSRAM_DIGRF_EN_BIT, + MT6363_RG_LDO_VSRAM_DIGRF_VOSEL_ADDR, + MT6363_RG_LDO_VSRAM_DIGRF_VOSEL_MASK, + MT6363_RG_BUCK1_LP_ADDR, + MT6363_RG_LDO_VSRAM_DIGRF_LP_BIT), + MT6363_LDO_L_SC("ldo-vsram-mdfe", VSRAM_MDFE, 400000, 1193750, 6250, + MT6363_RG_BUCK1_EN_ADDR, + MT6363_RG_LDO_VSRAM_MDFE_EN_BIT, + MT6363_RG_LDO_VSRAM_MDFE_VOSEL_ADDR, + MT6363_RG_LDO_VSRAM_MDFE_VOSEL_MASK, + MT6363_RG_BUCK1_LP_ADDR, + MT6363_RG_LDO_VSRAM_MDFE_LP_BIT), + MT6363_LDO_L_SC("ldo-vsram-modem", VSRAM_MODEM, 400000, 1193750, 6250, + MT6363_RG_BUCK1_EN_ADDR, + MT6363_RG_LDO_VSRAM_MODEM_EN_BIT, + MT6363_RG_LDO_VSRAM_MODEM_VOSEL_ADDR, + MT6363_RG_LDO_VSRAM_MODEM_VOSEL_MASK, + MT6363_RG_BUCK1_LP_ADDR, + MT6363_RG_LDO_VSRAM_MODEM_LP_BIT), + MT6363_LDO_L("ldo-vsram-cpub", VSRAM_CPUB, 400000, 1193750, 6250, + MT6363_RG_LDO_VSRAM_CPUB_ADDR, + MT6363_RG_LDO_VSRAM_CPUB_EN_BIT, + MT6363_RG_LDO_VSRAM_CPUB_VOSEL_ADDR, + MT6363_RG_LDO_VSRAM_CPUB_VOSEL_MASK, + MT6363_RG_LDO_VSRAM_CPUB_ADDR, + MT6363_RG_LDO_VSRAM_CPUB_LP_BIT), + MT6363_LDO_L("ldo-vsram-cpum", VSRAM_CPUM, 400000, 1193750, 6250, + MT6363_RG_LDO_VSRAM_CPUM_ADDR, + MT6363_RG_LDO_VSRAM_CPUM_EN_BIT, + MT6363_RG_LDO_VSRAM_CPUM_VOSEL_ADDR, + MT6363_RG_LDO_VSRAM_CPUM_VOSEL_MASK, + MT6363_RG_LDO_VSRAM_CPUM_ADDR, + MT6363_RG_LDO_VSRAM_CPUM_LP_BIT), + MT6363_LDO_L("ldo-vsram-cpul", VSRAM_CPUL, 400000, 1193750, 6250, + MT6363_RG_LDO_VSRAM_CPUL_ADDR, + MT6363_RG_LDO_VSRAM_CPUL_EN_BIT, + MT6363_RG_LDO_VSRAM_CPUL_VOSEL_ADDR, + MT6363_RG_LDO_VSRAM_CPUL_VOSEL_MASK, + MT6363_RG_LDO_VSRAM_CPUL_ADDR, + MT6363_RG_LDO_VSRAM_CPUL_LP_BIT), + MT6363_LDO_L("ldo-vsram-apu", VSRAM_APU, 400000, 1193750, 6250, + MT6363_RG_LDO_VSRAM_APU_ADDR, + MT6363_RG_LDO_VSRAM_APU_EN_BIT, + MT6363_RG_LDO_VSRAM_APU_VOSEL_ADDR, + MT6363_RG_LDO_VSRAM_APU_VOSEL_MASK, + MT6363_RG_LDO_VSRAM_APU_ADDR, + MT6363_RG_LDO_VSRAM_APU_LP_BIT), + MT6363_LDO_VT_OPS("ldo-vemc", VEMC, mt6363_ldo_vemc_ops, ldo_vemc_volt_ta= ble, + MT6363_RG_LDO_VEMC_ADDR, MT6363_RG_LDO_VEMC_EN_BIT, + MT6363_RG_VEMC_VOSEL_0_ADDR, + MT6363_RG_VEMC_VOSEL_0_MASK, + MT6363_RG_VEMC_VOCAL_0_ADDR, + MT6363_RG_VEMC_VOCAL_0_MASK, + MT6363_RG_LDO_VEMC_ADDR, + MT6363_RG_LDO_VEMC_LP_BIT), + MT6363_LDO_VT("ldo-vcn13", VCN13, ldo_volt_table1, + MT6363_RG_LDO_VCN13_ADDR, MT6363_RG_LDO_VCN13_EN_BIT, + MT6363_RG_VCN13_VOSEL_ADDR, + MT6363_RG_VCN13_VOSEL_MASK, + MT6363_RG_VCN13_VOCAL_ADDR, + MT6363_RG_VCN13_VOCAL_MASK, + MT6363_RG_LDO_VCN13_ADDR, + MT6363_RG_LDO_VCN13_LP_BIT), + MT6363_LDO_VT("ldo-vtref18", VTREF18, ldo_volt_table2, + MT6363_RG_LDO_VTREF18_ADDR, MT6363_RG_LDO_VTREF18_EN_BIT, + MT6363_RG_VTREF18_VOSEL_ADDR, + MT6363_RG_VTREF18_VOSEL_MASK, + MT6363_RG_VTREF18_VOCAL_ADDR, + MT6363_RG_VTREF18_VOCAL_MASK, + MT6363_RG_LDO_VTREF18_ADDR, + MT6363_RG_LDO_VTREF18_LP_BIT), + MT6363_LDO_VT("ldo-vaux18", VAUX18, ldo_volt_table2, + MT6363_RG_LDO_VAUX18_ADDR, MT6363_RG_LDO_VAUX18_EN_BIT, + MT6363_RG_VAUX18_VOSEL_ADDR, + MT6363_RG_VAUX18_VOSEL_MASK, + MT6363_RG_VAUX18_VOCAL_ADDR, + MT6363_RG_VAUX18_VOCAL_MASK, + MT6363_RG_LDO_VAUX18_ADDR, + MT6363_RG_LDO_VAUX18_LP_BIT), + MT6363_LDO_VT("ldo-vcn15", VCN15, ldo_volt_table3, + MT6363_RG_LDO_VCN15_ADDR, MT6363_RG_LDO_VCN15_EN_BIT, + MT6363_RG_VCN15_VOSEL_ADDR, + MT6363_RG_VCN15_VOSEL_MASK, + MT6363_RG_VCN15_VOCAL_ADDR, + MT6363_RG_VCN15_VOCAL_MASK, + MT6363_RG_LDO_VCN15_ADDR, + MT6363_RG_LDO_VCN15_LP_BIT), + MT6363_LDO_VT("ldo-vufs18", VUFS18, ldo_volt_table3, + MT6363_RG_LDO_VUFS18_ADDR, MT6363_RG_LDO_VUFS18_EN_BIT, + MT6363_RG_VUFS18_VOSEL_ADDR, + MT6363_RG_VUFS18_VOSEL_MASK, + MT6363_RG_VUFS18_VOCAL_ADDR, + MT6363_RG_VUFS18_VOCAL_MASK, + MT6363_RG_LDO_VUFS18_ADDR, + MT6363_RG_LDO_VUFS18_LP_BIT), + MT6363_LDO_VT("ldo-vio18", VIO18, ldo_volt_table3, + MT6363_RG_LDO_VIO18_ADDR, MT6363_RG_LDO_VIO18_EN_BIT, + MT6363_RG_VIO18_VOSEL_ADDR, + MT6363_RG_VIO18_VOSEL_MASK, + MT6363_RG_VIO18_VOCAL_ADDR, + MT6363_RG_VIO18_VOCAL_MASK, + MT6363_RG_LDO_VIO18_ADDR, + MT6363_RG_LDO_VIO18_LP_BIT), + MT6363_LDO_VT("ldo-vm18", VM18, ldo_volt_table4, + MT6363_RG_LDO_VM18_ADDR, MT6363_RG_LDO_VM18_EN_BIT, + MT6363_RG_VM18_VOSEL_ADDR, + MT6363_RG_VM18_VOSEL_MASK, + MT6363_RG_VM18_VOCAL_ADDR, + MT6363_RG_VM18_VOCAL_MASK, + MT6363_RG_LDO_VM18_ADDR, + MT6363_RG_LDO_VM18_LP_BIT), + MT6363_LDO_VT_OPS("ldo-va15", VA15, mt6363_ldo_va15_ops, ldo_volt_table3, + MT6363_RG_LDO_VA15_ADDR, MT6363_RG_LDO_VA15_EN_BIT, + MT6363_RG_VA15_VOSEL_ADDR, + MT6363_RG_VA15_VOSEL_MASK, + MT6363_RG_VA15_VOCAL_ADDR, + MT6363_RG_VA15_VOCAL_MASK, + MT6363_RG_LDO_VA15_ADDR, + MT6363_RG_LDO_VA15_LP_BIT), + MT6363_LDO_VT("ldo-vrf18", VRF18, ldo_volt_table3, + MT6363_RG_LDO_VRF18_ADDR, MT6363_RG_LDO_VRF18_EN_BIT, + MT6363_RG_VRF18_VOSEL_ADDR, + MT6363_RG_VRF18_VOSEL_MASK, + MT6363_RG_VRF18_VOCAL_ADDR, + MT6363_RG_VRF18_VOCAL_MASK, + MT6363_RG_LDO_VRF18_ADDR, + MT6363_RG_LDO_VRF18_LP_BIT), + MT6363_LDO_VT("ldo-vrf-io18", VRFIO18, ldo_volt_table3, + MT6363_RG_LDO_VRFIO18_ADDR, MT6363_RG_LDO_VRFIO18_EN_BIT, + MT6363_RG_VRFIO18_VOSEL_ADDR, + MT6363_RG_VRFIO18_VOSEL_MASK, + MT6363_RG_VRFIO18_VOCAL_ADDR, + MT6363_RG_VRFIO18_VOCAL_MASK, + MT6363_RG_LDO_VRFIO18_ADDR, + MT6363_RG_LDO_VRFIO18_LP_BIT), + MT6363_LDO_VT("ldo-vio0p75", VIO075, ldo_volt_table5, + MT6363_RG_LDO_VIO075_ADDR, MT6363_RG_LDO_VIO075_EN_BIT, + MT6363_RG_VIO075_VOCFG_ADDR, + MT6363_RG_VIO075_VOSEL_MASK, + MT6363_RG_VIO075_VOCFG_ADDR, + MT6363_RG_VIO075_VOCAL_MASK, + MT6363_RG_LDO_VIO075_ADDR, + MT6363_RG_LDO_VIO075_LP_BIT), + MT6363_LDO_VT("ldo-vufs12", VUFS12, ldo_volt_table4, + MT6363_RG_LDO_VUFS12_ADDR, MT6363_RG_LDO_VUFS12_EN_BIT, + MT6363_RG_VUFS12_VOSEL_ADDR, + MT6363_RG_VUFS12_VOSEL_MASK, + MT6363_RG_VUFS12_VOCAL_ADDR, + MT6363_RG_VUFS12_VOCAL_MASK, + MT6363_RG_LDO_VUFS12_ADDR, + MT6363_RG_LDO_VUFS12_LP_BIT), + MT6363_LDO_VT("ldo-va12-1", VA12_1, ldo_volt_table3, + MT6363_RG_LDO_VA12_1_ADDR, MT6363_RG_LDO_VA12_1_EN_BIT, + MT6363_RG_VA12_1_VOSEL_ADDR, + MT6363_RG_VA12_1_VOSEL_MASK, + MT6363_RG_VA12_1_VOCAL_ADDR, + MT6363_RG_VA12_1_VOCAL_MASK, + MT6363_RG_LDO_VA12_1_ADDR, + MT6363_RG_LDO_VA12_1_LP_BIT), + MT6363_LDO_VT("ldo-va12-2", VA12_2, ldo_volt_table3, + MT6363_RG_LDO_VA12_2_ADDR, MT6363_RG_LDO_VA12_2_EN_BIT, + MT6363_RG_VA12_2_VOSEL_ADDR, + MT6363_RG_VA12_2_VOSEL_MASK, + MT6363_RG_VA12_2_VOCAL_ADDR, + MT6363_RG_VA12_2_VOCAL_MASK, + MT6363_RG_LDO_VA12_2_ADDR, + MT6363_RG_LDO_VA12_2_LP_BIT), + MT6363_LDO_VT("ldo-vrf12", VRF12, ldo_volt_table3, + MT6363_RG_LDO_VRF12_ADDR, MT6363_RG_LDO_VRF12_EN_BIT, + MT6363_RG_VRF12_VOSEL_ADDR, + MT6363_RG_VRF12_VOSEL_MASK, + MT6363_RG_VRF12_VOCAL_ADDR, + MT6363_RG_VRF12_VOCAL_MASK, + MT6363_RG_LDO_VRF12_ADDR, + MT6363_RG_LDO_VRF12_LP_BIT), + MT6363_LDO_VT("ldo-vrf13", VRF13, ldo_volt_table1, + MT6363_RG_LDO_VRF13_ADDR, MT6363_RG_LDO_VRF13_EN_BIT, + MT6363_RG_VRF13_VOSEL_ADDR, + MT6363_RG_VRF13_VOSEL_MASK, + MT6363_RG_VRF13_VOCAL_ADDR, + MT6363_RG_VRF13_VOCAL_MASK, + MT6363_RG_LDO_VRF13_ADDR, + MT6363_RG_LDO_VRF13_LP_BIT), + MT6363_LDO_VT("ldo-vrf0p9", VRF09, ldo_volt_table1, + MT6363_RG_LDO_VRF09_ADDR, MT6363_RG_LDO_VRF09_EN_BIT, + MT6363_RG_VRF09_VOSEL_ADDR, + MT6363_RG_VRF09_VOSEL_MASK, + MT6363_RG_VRF09_VOCAL_ADDR, + MT6363_RG_VRF09_VOCAL_MASK, + MT6363_RG_LDO_VRF09_ADDR, + MT6363_RG_LDO_VRF09_LP_BIT), + [MT6363_ID_ISINK_LOAD] =3D { + .desc =3D { + .name =3D "ISINK_LOAD", + .of_match =3D of_match_ptr("isink-load"), + .id =3D MT6363_ID_ISINK_LOAD, + .type =3D REGULATOR_CURRENT, + .ops =3D &mt6363_isink_load_ops, + .owner =3D THIS_MODULE, + }, + } +}; + +static int mt6363_backup_op_setting(struct regmap *map, struct mt6363_regu= lator_info *info) +{ + unsigned int i, val; + int ret; + + ret =3D regmap_read(map, info->op_en_reg + OP_CFG_OFFSET, &val); + if (ret) + return ret; + + info->orig_op_cfg =3D val; + + for (i =3D 0; i < 3; i++) { + ret =3D regmap_read(map, info->op_en_reg + i, &val); + if (ret) + return ret; + + info->orig_op_en |=3D val << (i * 8); + } + + return 0; +} + +static int mt6363_regulator_probe(struct platform_device *pdev) +{ + struct regulator_config config =3D {}; + struct mt6363_regulator_info *info; + struct regulator_dev *rdev; + int i, ret; + + config.regmap =3D dev_get_regmap(pdev->dev.parent, NULL); + if (!config.regmap) + return dev_err_probe(&pdev->dev, -ENODEV, "Cannot get regmap\n"); + + config.dev =3D &pdev->dev; + + for (i =3D 0; i < ARRAY_SIZE(mt6363_regulators); i++) { + info =3D &mt6363_regulators[i]; + info->irq =3D platform_get_irq_byname_optional(pdev, info->desc.name); + + config.driver_data =3D info; + rdev =3D devm_regulator_register(&pdev->dev, &info->desc, &config); + if (IS_ERR(rdev)) + return dev_err_probe(&pdev->dev, PTR_ERR(rdev), + "failed to register %s\n", info->desc.name); + + if (info->lp_imax_uA) { + ret =3D mt6363_backup_op_setting(config.regmap, info); + if (ret) { + dev_warn(&pdev->dev, "failed to backup op_setting for %s\n", + info->desc.name); + info->lp_imax_uA =3D 0; + } + } + + if (info->irq > 0) + INIT_DELAYED_WORK(&info->oc_work, mt6363_oc_irq_enable_work); + } + + return 0; +} + +static const struct of_device_id mt6363_regulator_match[] =3D { + { .compatible =3D "mediatek,mt6363-regulator" }, + { /* sentinel */ } +}; + +static struct platform_driver mt6363_regulator_driver =3D { + .driver =3D { + .name =3D "mt6363-regulator", + .probe_type =3D PROBE_PREFER_ASYNCHRONOUS, + .of_match_table =3D mt6363_regulator_match, + }, + .probe =3D mt6363_regulator_probe, +}; +module_platform_driver(mt6363_regulator_driver); + +MODULE_AUTHOR("AngeloGioacchino Del Regno "); +MODULE_DESCRIPTION("Regulator Driver for MediaTek MT6363 PMIC"); +MODULE_LICENSE("GPL"); diff --git a/include/linux/regulator/mt6363-regulator.h b/include/linux/reg= ulator/mt6363-regulator.h new file mode 100644 index 000000000000..e2580bcd4d73 --- /dev/null +++ b/include/linux/regulator/mt6363-regulator.h @@ -0,0 +1,326 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* + * Copyright (c) 2024 MediaTek Inc. + * Copyright (c) 2025 Collabora Ltd + */ + +#include + +#ifndef __LINUX_REGULATOR_MT6363_H +#define __LINUX_REGULATOR_MT6363_H + +/* Register */ +#define MT6363_TOP_TRAP 0x36 +#define MT6363_TOP_TMA_KEY_L 0x39e +#define MT6363_RG_BUCK0_EN_ADDR 0x240 +#define MT6363_RG_BUCK_VS2_EN_BIT 0 +#define MT6363_RG_BUCK_VBUCK1_EN_BIT 1 +#define MT6363_RG_BUCK_VBUCK2_EN_BIT 2 +#define MT6363_RG_BUCK_VBUCK3_EN_BIT 3 +#define MT6363_RG_BUCK_VBUCK4_EN_BIT 4 +#define MT6363_RG_BUCK_VBUCK5_EN_BIT 5 +#define MT6363_RG_BUCK_VBUCK6_EN_BIT 6 +#define MT6363_RG_BUCK_VBUCK7_EN_BIT 7 +#define MT6363_RG_BUCK1_EN_ADDR 0x243 +#define MT6363_RG_BUCK_VS1_EN_BIT 0 +#define MT6363_RG_BUCK_VS3_EN_BIT 1 +#define MT6363_RG_LDO_VSRAM_DIGRF_EN_BIT 4 +#define MT6363_RG_LDO_VSRAM_MDFE_EN_BIT 5 +#define MT6363_RG_LDO_VSRAM_MODEM_EN_BIT 6 +#define MT6363_RG_BUCK0_LP_ADDR 0x246 +#define MT6363_RG_BUCK_VS2_LP_BIT 0 +#define MT6363_RG_BUCK_VBUCK1_LP_BIT 1 +#define MT6363_RG_BUCK_VBUCK2_LP_BIT 2 +#define MT6363_RG_BUCK_VBUCK3_LP_BIT 3 +#define MT6363_RG_BUCK_VBUCK4_LP_BIT 4 +#define MT6363_RG_BUCK_VBUCK5_LP_BIT 5 +#define MT6363_RG_BUCK_VBUCK6_LP_BIT 6 +#define MT6363_RG_BUCK_VBUCK7_LP_BIT 7 +#define MT6363_RG_BUCK1_LP_ADDR 0x249 +#define MT6363_RG_BUCK_VS1_LP_BIT 0 +#define MT6363_RG_BUCK_VS3_LP_BIT 1 +#define MT6363_RG_LDO_VSRAM_DIGRF_LP_BIT 4 +#define MT6363_RG_LDO_VSRAM_MDFE_LP_BIT 5 +#define MT6363_RG_LDO_VSRAM_MODEM_LP_BIT 6 +#define MT6363_RG_BUCK_VS2_VOSEL_ADDR 0x24c +#define MT6363_RG_BUCK_VS2_VOSEL_MASK GENMASK(7, 0) +#define MT6363_RG_BUCK_VBUCK1_VOSEL_ADDR 0x24d +#define MT6363_RG_BUCK_VBUCK1_VOSEL_MASK GENMASK(7, 0) +#define MT6363_RG_BUCK_VBUCK2_VOSEL_ADDR 0x24e +#define MT6363_RG_BUCK_VBUCK2_VOSEL_MASK GENMASK(7, 0) +#define MT6363_RG_BUCK_VBUCK3_VOSEL_ADDR 0x24f +#define MT6363_RG_BUCK_VBUCK3_VOSEL_MASK GENMASK(7, 0) +#define MT6363_RG_BUCK_VBUCK4_VOSEL_ADDR 0x250 +#define MT6363_RG_BUCK_VBUCK4_VOSEL_MASK GENMASK(7, 0) +#define MT6363_RG_BUCK_VBUCK5_VOSEL_ADDR 0x251 +#define MT6363_RG_BUCK_VBUCK5_VOSEL_MASK GENMASK(7, 0) +#define MT6363_RG_BUCK_VBUCK6_VOSEL_ADDR 0x252 +#define MT6363_RG_BUCK_VBUCK6_VOSEL_MASK GENMASK(7, 0) +#define MT6363_RG_BUCK_VBUCK7_VOSEL_ADDR 0x253 +#define MT6363_RG_BUCK_VBUCK7_VOSEL_MASK GENMASK(7, 0) +#define MT6363_RG_BUCK_VS1_VOSEL_ADDR 0x254 +#define MT6363_RG_BUCK_VS1_VOSEL_MASK GENMASK(7, 0) +#define MT6363_RG_BUCK_VS3_VOSEL_ADDR 0x255 +#define MT6363_RG_BUCK_VS3_VOSEL_MASK GENMASK(7, 0) +#define MT6363_RG_LDO_VSRAM_DIGRF_VOSEL_ADDR 0x258 +#define MT6363_RG_LDO_VSRAM_DIGRF_VOSEL_MASK GENMASK(6, 0) +#define MT6363_RG_LDO_VSRAM_MDFE_VOSEL_ADDR 0x259 +#define MT6363_RG_LDO_VSRAM_MDFE_VOSEL_MASK GENMASK(6, 0) +#define MT6363_RG_LDO_VSRAM_MODEM_VOSEL_ADDR 0x25a +#define MT6363_RG_LDO_VSRAM_MODEM_VOSEL_MASK GENMASK(6, 0) +#define MT6363_BUCK_TOP_KEY_PROT_LO 0x142a +#define MT6363_BUCK_VS2_WDTDBG_VOSEL_ADDR 0x142c +#define MT6363_BUCK_VBUCK1_WDTDBG_VOSEL_ADDR 0x142d +#define MT6363_BUCK_VBUCK2_WDTDBG_VOSEL_ADDR 0x142e +#define MT6363_BUCK_VBUCK3_WDTDBG_VOSEL_ADDR 0x142f +#define MT6363_BUCK_VBUCK4_WDTDBG_VOSEL_ADDR 0x1430 +#define MT6363_BUCK_VBUCK5_WDTDBG_VOSEL_ADDR 0x1431 +#define MT6363_BUCK_VBUCK6_WDTDBG_VOSEL_ADDR 0x1432 +#define MT6363_BUCK_VBUCK7_WDTDBG_VOSEL_ADDR 0x1433 +#define MT6363_BUCK_VS1_WDTDBG_VOSEL_ADDR 0x1434 +#define MT6363_BUCK_VS3_WDTDBG_VOSEL_ADDR 0x1435 +#define MT6363_BUCK_VS2_OP_EN_0 0x148d +#define MT6363_BUCK_VS2_HW_LP_MODE 0x1498 +#define MT6363_BUCK_VBUCK1_OP_EN_0 0x150d +#define MT6363_BUCK_VBUCK1_HW_LP_MODE 0x1518 +#define MT6363_RG_BUCK_VBUCK1_SSHUB_EN_ADDR 0x151a +#define MT6363_RG_BUCK_VBUCK1_SSHUB_VOSEL_ADDR 0x151b +#define MT6363_RG_BUCK_VBUCK1_SSHUB_VOSEL_MASK GENMASK(7, 0) +#define MT6363_BUCK_VBUCK2_OP_EN_0 0x158d +#define MT6363_BUCK_VBUCK2_HW_LP_MODE 0x1598 +#define MT6363_RG_BUCK_VBUCK2_SSHUB_EN_ADDR 0x159a +#define MT6363_RG_BUCK_VBUCK2_SSHUB_VOSEL_ADDR 0x159b +#define MT6363_RG_BUCK_VBUCK2_SSHUB_VOSEL_MASK GENMASK(7, 0) +#define MT6363_BUCK_VBUCK3_OP_EN_0 0x160d +#define MT6363_BUCK_VBUCK3_HW_LP_MODE 0x1618 +#define MT6363_BUCK_VBUCK4_OP_EN_0 0x168d +#define MT6363_BUCK_VBUCK4_HW_LP_MODE 0x1698 +#define MT6363_RG_BUCK_VBUCK4_SSHUB_EN_ADDR 0x169a +#define MT6363_RG_BUCK_VBUCK4_SSHUB_VOSEL_ADDR 0x169b +#define MT6363_RG_BUCK_VBUCK4_SSHUB_VOSEL_MASK GENMASK(7, 0) +#define MT6363_BUCK_VBUCK5_OP_EN_0 0x170d +#define MT6363_BUCK_VBUCK5_HW_LP_MODE 0x1718 +#define MT6363_BUCK_VBUCK6_OP_EN_0 0x178d +#define MT6363_BUCK_VBUCK6_HW_LP_MODE 0x1798 +#define MT6363_BUCK_VBUCK7_OP_EN_0 0x180d +#define MT6363_BUCK_VBUCK7_HW_LP_MODE 0x1818 +#define MT6363_BUCK_VS1_OP_EN_0 0x188d +#define MT6363_BUCK_VS1_HW_LP_MODE 0x1898 +#define MT6363_BUCK_VS3_OP_EN_0 0x190d +#define MT6363_BUCK_VS3_HW_LP_MODE 0x1918 +#define MT6363_RG_VS1_FCCM_ADDR 0x1994 +#define MT6363_RG_VS1_FCCM_BIT 0 +#define MT6363_RG_VS3_FCCM_ADDR 0x19a3 +#define MT6363_RG_VS3_FCCM_BIT 0 +#define MT6363_RG_BUCK0_FCCM_ADDR 0x1a32 +#define MT6363_RG_VBUCK1_FCCM_BIT 0 +#define MT6363_RG_VBUCK2_FCCM_BIT 1 +#define MT6363_RG_VBUCK3_FCCM_BIT 2 +#define MT6363_RG_VS2_FCCM_BIT 3 +#define MT6363_RG_BUCK0_1_FCCM_ADDR 0x1ab2 +#define MT6363_RG_VBUCK4_FCCM_BIT 0 +#define MT6363_RG_VBUCK5_FCCM_BIT 1 +#define MT6363_RG_VBUCK6_FCCM_BIT 2 +#define MT6363_RG_VBUCK7_FCCM_BIT 3 +#define MT6363_RG_VCN13_VOSEL_ADDR 0x1b3f +#define MT6363_RG_VCN13_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VEMC_VOSEL_0_ADDR 0x1b40 +#define MT6363_RG_VEMC_VOSEL_0_MASK GENMASK(3, 0) +#define MT6363_RG_VEMC_VOSEL_1_MASK GENMASK(7, 4) +#define MT6363_RG_LDO_VSRAM_CPUB_VOSEL_ADDR 0x1b44 +#define MT6363_RG_LDO_VSRAM_CPUB_VOSEL_MASK GENMASK(6, 0) +#define MT6363_RG_LDO_VSRAM_CPUM_VOSEL_ADDR 0x1b45 +#define MT6363_RG_LDO_VSRAM_CPUM_VOSEL_MASK GENMASK(6, 0) +#define MT6363_RG_LDO_VSRAM_CPUL_VOSEL_ADDR 0x1b46 +#define MT6363_RG_LDO_VSRAM_CPUL_VOSEL_MASK GENMASK(6, 0) +#define MT6363_RG_LDO_VSRAM_APU_VOSEL_ADDR 0x1b47 +#define MT6363_RG_LDO_VSRAM_APU_VOSEL_MASK GENMASK(6, 0) +#define MT6363_RG_VEMC_VOCAL_0_ADDR 0x1b4b +#define MT6363_RG_VEMC_VOCAL_0_MASK GENMASK(3, 0) +#define MT6363_RG_LDO_VCN15_ADDR 0x1b87 +#define MT6363_RG_LDO_VCN15_EN_BIT 0 +#define MT6363_RG_LDO_VCN15_LP_BIT 1 +#define MT6363_LDO_VCN15_HW_LP_MODE 0x1b8b +#define MT6363_LDO_VCN15_OP_EN0 0x1b8c +#define MT6363_RG_LDO_VRF09_ADDR 0x1b95 +#define MT6363_RG_LDO_VRF09_EN_BIT 0 +#define MT6363_RG_LDO_VRF09_LP_BIT 1 +#define MT6363_LDO_VRF09_HW_LP_MODE 0x1b99 +#define MT6363_LDO_VRF09_OP_EN0 0x1b9a +#define MT6363_RG_LDO_VRF12_ADDR 0x1ba3 +#define MT6363_RG_LDO_VRF12_EN_BIT 0 +#define MT6363_RG_LDO_VRF12_LP_BIT 1 +#define MT6363_LDO_VRF12_HW_LP_MODE 0x1ba7 +#define MT6363_LDO_VRF12_OP_EN0 0x1ba8 +#define MT6363_RG_LDO_VRF13_ADDR 0x1bb1 +#define MT6363_RG_LDO_VRF13_EN_BIT 0 +#define MT6363_RG_LDO_VRF13_LP_BIT 1 +#define MT6363_LDO_VRF13_HW_LP_MODE 0x1bb5 +#define MT6363_LDO_VRF13_OP_EN0 0x1bb6 +#define MT6363_RG_LDO_VRF18_ADDR 0x1bbf +#define MT6363_RG_LDO_VRF18_EN_BIT 0 +#define MT6363_RG_LDO_VRF18_LP_BIT 1 +#define MT6363_LDO_VRF18_HW_LP_MODE 0x1bc3 +#define MT6363_LDO_VRF18_OP_EN0 0x1bc4 +#define MT6363_RG_LDO_VRFIO18_ADDR 0x1bcd +#define MT6363_RG_LDO_VRFIO18_EN_BIT 0 +#define MT6363_RG_LDO_VRFIO18_LP_BIT 1 +#define MT6363_LDO_VRFIO18_HW_LP_MODE 0x1bd1 +#define MT6363_LDO_VRFIO18_OP_EN0 0x1bd2 +#define MT6363_RG_LDO_VTREF18_ADDR 0x1c07 +#define MT6363_RG_LDO_VTREF18_EN_BIT 0 +#define MT6363_RG_LDO_VTREF18_LP_BIT 1 +#define MT6363_LDO_VTREF18_HW_LP_MODE 0x1c0b +#define MT6363_LDO_VTREF18_OP_EN0 0x1c0c +#define MT6363_RG_LDO_VAUX18_ADDR 0x1c15 +#define MT6363_RG_LDO_VAUX18_EN_BIT 0 +#define MT6363_RG_LDO_VAUX18_LP_BIT 1 +#define MT6363_LDO_VAUX18_HW_LP_MODE 0x1c19 +#define MT6363_LDO_VAUX18_OP_EN0 0x1c1a +#define MT6363_RG_LDO_VEMC_ADDR 0x1c23 +#define MT6363_RG_LDO_VEMC_EN_BIT 0 +#define MT6363_RG_LDO_VEMC_LP_BIT 1 +#define MT6363_LDO_VEMC_HW_LP_MODE 0x1c27 +#define MT6363_LDO_VEMC_OP_EN0 0x1c28 +#define MT6363_RG_LDO_VUFS12_ADDR 0x1c31 +#define MT6363_RG_LDO_VUFS12_EN_BIT 0 +#define MT6363_RG_LDO_VUFS12_LP_BIT 1 +#define MT6363_LDO_VUFS12_HW_LP_MODE 0x1c35 +#define MT6363_LDO_VUFS12_OP_EN0 0x1c36 +#define MT6363_RG_LDO_VUFS18_ADDR 0x1c3f +#define MT6363_RG_LDO_VUFS18_EN_BIT 0 +#define MT6363_RG_LDO_VUFS18_LP_BIT 1 +#define MT6363_LDO_VUFS18_HW_LP_MODE 0x1c43 +#define MT6363_LDO_VUFS18_OP_EN0 0x1c44 +#define MT6363_RG_LDO_VIO18_ADDR 0x1c4d +#define MT6363_RG_LDO_VIO18_EN_BIT 0 +#define MT6363_RG_LDO_VIO18_LP_BIT 1 +#define MT6363_LDO_VIO18_HW_LP_MODE 0x1c51 +#define MT6363_LDO_VIO18_OP_EN0 0x1c52 +#define MT6363_RG_LDO_VIO075_ADDR 0x1c87 +#define MT6363_RG_LDO_VIO075_EN_BIT 0 +#define MT6363_RG_LDO_VIO075_LP_BIT 1 +#define MT6363_LDO_VIO075_HW_LP_MODE 0x1c8b +#define MT6363_LDO_VIO075_OP_EN0 0x1c8c +#define MT6363_RG_LDO_VA12_1_ADDR 0x1c95 +#define MT6363_RG_LDO_VA12_1_EN_BIT 0 +#define MT6363_RG_LDO_VA12_1_LP_BIT 1 +#define MT6363_LDO_VA12_1_HW_LP_MODE 0x1c99 +#define MT6363_LDO_VA12_1_OP_EN0 0x1c9a +#define MT6363_RG_LDO_VA12_2_ADDR 0x1ca3 +#define MT6363_RG_LDO_VA12_2_EN_BIT 0 +#define MT6363_RG_LDO_VA12_2_LP_BIT 1 +#define MT6363_LDO_VA12_2_HW_LP_MODE 0x1ca7 +#define MT6363_LDO_VA12_2_OP_EN0 0x1ca8 +#define MT6363_RG_LDO_VA15_ADDR 0x1cb1 +#define MT6363_RG_LDO_VA15_EN_BIT 0 +#define MT6363_RG_LDO_VA15_LP_BIT 1 +#define MT6363_LDO_VA15_HW_LP_MODE 0x1cb5 +#define MT6363_LDO_VA15_OP_EN0 0x1cb6 +#define MT6363_RG_LDO_VM18_ADDR 0x1cbf +#define MT6363_RG_LDO_VM18_EN_BIT 0 +#define MT6363_RG_LDO_VM18_LP_BIT 1 +#define MT6363_LDO_VM18_HW_LP_MODE 0x1cc3 +#define MT6363_LDO_VM18_OP_EN0 0x1cc4 +#define MT6363_RG_LDO_VCN13_ADDR 0x1d07 +#define MT6363_RG_LDO_VCN13_EN_BIT 0 +#define MT6363_RG_LDO_VCN13_LP_BIT 1 +#define MT6363_LDO_VCN13_HW_LP_MODE 0x1d0b +#define MT6363_LDO_VCN13_OP_EN0 0x1d14 +#define MT6363_LDO_VSRAM_DIGRF_HW_LP_MODE 0x1d21 +#define MT6363_LDO_VSRAM_DIGRF_OP_EN0 0x1d2a +#define MT6363_LDO_VSRAM_MDFE_HW_LP_MODE 0x1d8b +#define MT6363_LDO_VSRAM_MDFE_OP_EN0 0x1d94 +#define MT6363_LDO_VSRAM_MODEM_HW_LP_MODE 0x1da6 +#define MT6363_LDO_VSRAM_MODEM_OP_EN0 0x1daf +#define MT6363_RG_LDO_VSRAM_CPUB_ADDR 0x1e07 +#define MT6363_RG_LDO_VSRAM_CPUB_EN_BIT 0 +#define MT6363_RG_LDO_VSRAM_CPUB_LP_BIT 1 +#define MT6363_LDO_VSRAM_CPUB_HW_LP_MODE 0x1e0b +#define MT6363_LDO_VSRAM_CPUB_OP_EN0 0x1e14 +#define MT6363_RG_LDO_VSRAM_CPUM_ADDR 0x1e1d +#define MT6363_RG_LDO_VSRAM_CPUM_EN_BIT 0 +#define MT6363_RG_LDO_VSRAM_CPUM_LP_BIT 1 +#define MT6363_LDO_VSRAM_CPUM_HW_LP_MODE 0x1e21 +#define MT6363_LDO_VSRAM_CPUM_OP_EN0 0x1e2a +#define MT6363_RG_LDO_VSRAM_CPUL_ADDR 0x1e87 +#define MT6363_RG_LDO_VSRAM_CPUL_EN_BIT 0 +#define MT6363_RG_LDO_VSRAM_CPUL_LP_BIT 1 +#define MT6363_LDO_VSRAM_CPUL_HW_LP_MODE 0x1e8b +#define MT6363_LDO_VSRAM_CPUL_OP_EN0 0x1e94 +#define MT6363_RG_LDO_VSRAM_APU_ADDR 0x1e9d +#define MT6363_RG_LDO_VSRAM_APU_EN_BIT 0 +#define MT6363_RG_LDO_VSRAM_APU_LP_BIT 1 +#define MT6363_LDO_VSRAM_APU_HW_LP_MODE 0x1ea1 +#define MT6363_LDO_VSRAM_APU_OP_EN0 0x1eaa +#define MT6363_RG_VTREF18_VOCAL_ADDR 0x1f08 +#define MT6363_RG_VTREF18_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VTREF18_VOSEL_ADDR 0x1f09 +#define MT6363_RG_VTREF18_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VAUX18_VOCAL_ADDR 0x1f0c +#define MT6363_RG_VAUX18_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VAUX18_VOSEL_ADDR 0x1f0d +#define MT6363_RG_VAUX18_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VCN15_VOCAL_ADDR 0x1f13 +#define MT6363_RG_VCN15_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VCN15_VOSEL_ADDR 0x1f14 +#define MT6363_RG_VCN15_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VUFS18_VOCAL_ADDR 0x1f17 +#define MT6363_RG_VUFS18_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VUFS18_VOSEL_ADDR 0x1f18 +#define MT6363_RG_VUFS18_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VIO18_VOCAL_ADDR 0x1f1b +#define MT6363_RG_VIO18_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VIO18_VOSEL_ADDR 0x1f1c +#define MT6363_RG_VIO18_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VM18_VOCAL_ADDR 0x1f1f +#define MT6363_RG_VM18_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VM18_VOSEL_ADDR 0x1f20 +#define MT6363_RG_VM18_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VA15_VOCAL_ADDR 0x1f23 +#define MT6363_RG_VA15_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VA15_VOSEL_ADDR 0x1f24 +#define MT6363_RG_VA15_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VRF18_VOCAL_ADDR 0x1f27 +#define MT6363_RG_VRF18_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VRF18_VOSEL_ADDR 0x1f28 +#define MT6363_RG_VRF18_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VRFIO18_VOCAL_ADDR 0x1f2b +#define MT6363_RG_VRFIO18_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VRFIO18_VOSEL_ADDR 0x1f2c +#define MT6363_RG_VRFIO18_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VIO075_VOCFG_ADDR 0x1f31 +#define MT6363_RG_VIO075_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VIO075_VOSEL_MASK GENMASK(6, 4) +#define MT6363_RG_VCN13_VOCAL_ADDR 0x1f88 +#define MT6363_RG_VCN13_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VUFS12_VOCAL_ADDR 0x1f91 +#define MT6363_RG_VUFS12_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VUFS12_VOSEL_ADDR 0x1f92 +#define MT6363_RG_VUFS12_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VA12_1_VOCAL_ADDR 0x1f95 +#define MT6363_RG_VA12_1_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VA12_1_VOSEL_ADDR 0x1f96 +#define MT6363_RG_VA12_1_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VA12_2_VOCAL_ADDR 0x1f99 +#define MT6363_RG_VA12_2_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VA12_2_VOSEL_ADDR 0x1f9a +#define MT6363_RG_VA12_2_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VRF12_VOCAL_ADDR 0x1f9d +#define MT6363_RG_VRF12_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VRF12_VOSEL_ADDR 0x1f9e +#define MT6363_RG_VRF12_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VRF13_VOCAL_ADDR 0x1fa1 +#define MT6363_RG_VRF13_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VRF13_VOSEL_ADDR 0x1fa2 +#define MT6363_RG_VRF13_VOSEL_MASK GENMASK(3, 0) +#define MT6363_RG_VRF09_VOCAL_ADDR 0x1fa8 +#define MT6363_RG_VRF09_VOCAL_MASK GENMASK(3, 0) +#define MT6363_RG_VRF09_VOSEL_ADDR 0x1fa9 +#define MT6363_RG_VRF09_VOSEL_MASK GENMASK(3, 0) +#define MT6363_ISINK_EN_CTRL0 0x220b +#define MT6363_ISINK_CTRL0_MASK GENMASK(7, 0) +#define MT6363_ISINK_EN_CTRL1 0x220c +#define MT6363_ISINK_CTRL1_MASK GENMASK(7, 4) + +#endif /* __LINUX_REGULATOR_MT6363_H */ --=20 2.49.0 From nobody Wed Oct 8 05:19:37 2025 Received: from bali.collaboradmins.com (bali.collaboradmins.com [148.251.105.195]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 255E52BE02E; Mon, 7 Jul 2025 13:45:07 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=148.251.105.195 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895909; cv=none; b=DFFeZrKyO2qJPJC4efxBQCdNHvaCFCwEgjV1ztUF12pDo9s5TP7iaURpZgIKLP2lF+Og2XNyOiBZcQDRoaFaxlufVrKdR5S1VS+1NI5Npwvzx1VD6B7IEy+cTcNwAJUaCPCZ1YgItvEV5Zh5ru0M5siiPdClMW1zlCOKH+vodPY= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895909; c=relaxed/simple; bh=p/CHMm6LRfCh8lE1fNm+5yHfL0bb4eTmG7lvDvnDN+s=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=aNsQ6QP/bV9997LGVV2F8Ds5gQW7h322wLALYOahfakR/f+EY9nKUrhp9OKvggJSECy0+bXgar+RR1urHkhJcodtJRvnd4O+mMHVjgHYnGaggj5X1582B/AjXCNewgsO4tAwi4EvYadHlWAKp2w2f/w4FrQ+YAyEn+TdLGWlGZg= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=c7FWEFFh; arc=none smtp.client-ip=148.251.105.195 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="c7FWEFFh" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1751895905; bh=p/CHMm6LRfCh8lE1fNm+5yHfL0bb4eTmG7lvDvnDN+s=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=c7FWEFFhdqE0SJfXblaxMkIOr9EXfo5FHLdFUoelG6wUQOVL3TjNjzFED0BWoWJ3B 3HGWLyqzZ/XAjeYd7SNGMbEAPylm5mOjBsBpcjPb24kprud+iPIb0P7LjC15iIrAHR Gkw48zvr0VZcI4gU5ZJ7/aGBwn2/erWSKAFvp9UwxgJ1Ak12u/W6Zjx8/8PYdRYsTA 0NOMbTeDpGdnQMt9t8ASeqhg08ui0MA3FW4rjkuFd6IX7Ko/VrUS3vzDT/7vw40acE otjfuYt8zHEvKz2HAabYl/JbglQlP4ROAnnKAJPBxbyJ43cpZ1akKk3e95GSBRQTtu jWaDknoOeLeXQ== Received: from IcarusMOD.eternityproject.eu (2-237-20-237.ip236.fastwebnet.it [2.237.20.237]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by bali.collaboradmins.com (Postfix) with ESMTPSA id DAF1017E1110; Mon, 7 Jul 2025 15:45:04 +0200 (CEST) From: AngeloGioacchino Del Regno To: linux-mediatek@lists.infradead.org Cc: lee@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, kernel@collabora.com Subject: [PATCH v2 5/8] dt-bindings: regulator: Document MediaTek MT6373 PMIC Regulators Date: Mon, 7 Jul 2025 15:44:48 +0200 Message-ID: <20250707134451.154346-6-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.49.0 In-Reply-To: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> References: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add bindings for the regulators found in the MediaTek MT6363 PMIC, usually found in board designs using the MT6991 Dimensity 9400 and on MT8196 Kompanio SoC for Chromebooks, along with the MT6316 and MT6363 PMICs. Link: https://lore.kernel.org/r/20250624073548.29732-6-angelogioacchino.del= regno@collabora.com Signed-off-by: AngeloGioacchino Del Regno --- .../regulator/mediatek,mt6373-regulator.yaml | 175 ++++++++++++++++++ 1 file changed, 175 insertions(+) create mode 100644 Documentation/devicetree/bindings/regulator/mediatek,mt= 6373-regulator.yaml diff --git a/Documentation/devicetree/bindings/regulator/mediatek,mt6373-re= gulator.yaml b/Documentation/devicetree/bindings/regulator/mediatek,mt6373-= regulator.yaml new file mode 100644 index 000000000000..dec4bf90e892 --- /dev/null +++ b/Documentation/devicetree/bindings/regulator/mediatek,mt6373-regulator= .yaml @@ -0,0 +1,175 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/regulator/mediatek,mt6373-regulator.yam= l# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: MediaTek MT6373 PMIC Regulators + +maintainers: + - AngeloGioacchino Del Regno + +description: + The MT6373 SPMI PMIC provides 11 BUCK and 23 LDO (Low Dropout) regulators + and can optionally provide overcurrent warnings with one ocp interrupt + for each voltage regulator. + +properties: + compatible: + const: mediatek,mt6373-regulator + + interrupts: + description: Overcurrent warning interrupts + minItems: 1 + maxItems: 34 + + interrupt-names: + description: + Names for the overcurrent interrupts are the same as the name + of a regulator (hence the same as each regulator's node name). + For example, the interrupt name for regulator vfp will be "vfp". + minItems: 1 + maxItems: 34 + contains: + enum: + - vbuck0 + - vbuck1 + - vbuck2 + - vbuck3 + - vbuck4 + - vbuck4-ufs + - vbuck5 + - vbuck6 + - vbuck7 + - vbuck8 + - vbuck9 + - vant18 + - vaud18 + - vaux18 + - vcn33-1 + - vcn33-2 + - vcn33-3 + - vcn18io + - vefuse + - vfp + - vibr + - vio28 + - vmc + - vmch + - vrfio18-aif + - vrf09-aif + - vrf12-aif + - vrf13-aif + - vrf18-aif + - vsim1 + - vsim2 + - vsram-digrf-aif + - vtp + - vusb + +patternProperties: + "^v(ant|aud|aux)18$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^vbuck([0123456789]|4-ufs)$": + type: object + $ref: regulator.yaml# + properties: + regulator-allowed-modes: + description: | + Allowed Buck regulator operating modes allowed. Valid values bel= ow. + 0 - Normal mode with automatic power saving, reducing the swit= ching + frequency when light load conditions are detected + 1 - Forced Continuous Conduction mode (FCCM) for improved volt= age + regulation accuracy with constant switching frequency but = lower + regulator efficiency + 2 - Forced Low Power mode for improved regulator efficiency, u= sed + when no heavy load is expected, does not limit the maximum= out + current but unless only a light load is applied, there wil= l be + regulation accuracy and efficiency losses. + 3 - Forced Ultra Low Power mode for ultra low load, this great= ly + reduces the maximum output power, makes the regulator to be + efficient only for ultra light load, and greatly reduces t= he + quiescent current (Iq) of the buck. + maxItems: 3 + items: + enum: [ 0, 1, 2, 3 ] + unevaluatedProperties: false + + "^vbuck4(-ufs)?$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^vcn33-[123]$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^v(f|t)p": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^v(cn18io|efuse|ibr|io28|sram-digrf-aif|usb)": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^vmc(h)?$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^vmch-(eint-low|eint-high)?$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^vrf(09|12|13|18|io18)-aif$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + + "^vsim[12]$": + type: object + $ref: regulator.yaml# + unevaluatedProperties: false + +required: + - compatible + +additionalProperties: false + +examples: + - | + #include + + pmic { + interrupt-controller; + #interrupt-cells =3D <3>; + + regulators { + compatible =3D "mediatek,mt6373-regulator"; + interrupts =3D <5 17 IRQ_TYPE_LEVEL_HIGH>, <5 18 IRQ_TYPE_LEVEL_HI= GH>, + <5 19 IRQ_TYPE_LEVEL_HIGH>, <5 20 IRQ_TYPE_LEVEL_HIGH= >; + interrupt-names =3D "vusb", "vaux18", "vrf13-aif", "vrf18-aif"; + + vaux18 { + regulator-name =3D "avss18-auxadc-mt6373"; + regulator-min-microvolt =3D <1800000>; + regulator-max-microvolt =3D <1800000>; + regulator-allowed-modes =3D <0 1 2>; + }; + + vmc { + regulator-name =3D "pp1800-2900-vmc"; + regulator-min-microvolt =3D <1800000>; + regulator-max-microvolt =3D <2900000>; + regulator-allowed-modes =3D <0 2>; + }; + }; + }; +... --=20 2.49.0 From nobody Wed Oct 8 05:19:37 2025 Received: from bali.collaboradmins.com (bali.collaboradmins.com [148.251.105.195]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 28AAD2BE654; Mon, 7 Jul 2025 13:45:07 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=148.251.105.195 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895911; cv=none; b=uwXgBQ4Hb6x3kGOQJifn+1HqkFz+ax3ieTmLhPe1QIxLM9AsDSSC9DUyfYseSiiCcwYlODn8Gjox5DnjW94BfSEhtyhGKsIgbJ5tOvUBZ8tzC0HY638UmqboR0f6jzpgh9GHxxhgZxaVX22SzC75FM1Gux+WDVOnOobZdRcIF3k= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895911; c=relaxed/simple; bh=REXEp7vUT0JOfRtcCmf0ZbsTQi7I7qcc58ZGv/6sfZw=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=RqhJJSdw8anaQC/2xT4jkCZZHhPbC5yuSh4P2X6gVSGa+iU6wdSGSea6iKNIoaCC9phw372D83sO88Kkc+qn4VbEaNE8qhh+HFoOc17Kg71tfqQW2JbCajdT1IOywrunZoKe5Npd2R45aqr5WNy6VSkpSWfYj1KLlVre1DL8yfo= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=V0C252er; arc=none smtp.client-ip=148.251.105.195 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="V0C252er" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1751895906; bh=REXEp7vUT0JOfRtcCmf0ZbsTQi7I7qcc58ZGv/6sfZw=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=V0C252er1Bov8MDOAszkCJFqzbgmSuxUG0raijgNwm3DOwJ44wh219RNV9+NCmdzy FDB/qx4sIa3O0jniWpT0HqXMGnzqKDep60QWlN47g0Kbf9VjnXyEZ9ocxqg77jtCgM 0BF8OlgOGEvSOZuy0N8ZjoXuMFnEK9i9df+8vvHl+sXSCsNFYB1f9D02T5CPlELy+r sKOJrzktBLZmBQ0S1uREC+eZ/5cm7RbyJR0SkBwUUH4Dsy6ex3/zEMi/IsVU5Ob88i aj4ArIe1AMgLsctijCI7T6OVl7uis8o7LS8ZPsNV1Y09BKu1VCr4JdmlSoNxrRk2KR JSW0REti7X71w== Received: from IcarusMOD.eternityproject.eu (2-237-20-237.ip236.fastwebnet.it [2.237.20.237]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by bali.collaboradmins.com (Postfix) with ESMTPSA id C3A9217E04AA; Mon, 7 Jul 2025 15:45:05 +0200 (CEST) From: AngeloGioacchino Del Regno To: linux-mediatek@lists.infradead.org Cc: lee@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, kernel@collabora.com Subject: [PATCH v2 6/8] regulator: Add support for MediaTek MT6373 SPMI PMIC Regulators Date: Mon, 7 Jul 2025 15:44:49 +0200 Message-ID: <20250707134451.154346-7-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.49.0 In-Reply-To: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> References: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add a driver for the regulators found on the MediaTek MT6373 PMIC, fully controlled by SPMI interface. Similarly to MT6363, this PMIC regulates voltage with input range of 2.6-5.0V, and features 10 buck converters and 25 LDOs. This PMIC is usually found on board designs using the MT6991 or MT8196 SoC, in combination with the MT6363 PMIC. Link: https://lore.kernel.org/r/20250624073548.29732-7-angelogioacchino.del= regno@collabora.com Signed-off-by: AngeloGioacchino Del Regno --- drivers/regulator/Kconfig | 9 + drivers/regulator/Makefile | 1 + drivers/regulator/mt6373-regulator.c | 744 +++++++++++++++++++++ include/linux/regulator/mt6373-regulator.h | 154 +++++ 4 files changed, 908 insertions(+) create mode 100644 drivers/regulator/mt6373-regulator.c create mode 100644 include/linux/regulator/mt6373-regulator.h diff --git a/drivers/regulator/Kconfig b/drivers/regulator/Kconfig index d770e51f7ad1..ae1441c32881 100644 --- a/drivers/regulator/Kconfig +++ b/drivers/regulator/Kconfig @@ -953,6 +953,15 @@ config REGULATOR_MT6370 This driver supports the control for DisplayBias voltages and one general purpose LDO which is commonly used to drive the vibrator. =20 +config REGULATOR_MT6373 + tristate "MT6373 SPMI PMIC regulator driver" + depends on SPMI || COMPILE_TEST + help + Say Y here to enable support for buck and LDO regulators found in + the MediaTek MT6373 SPMI PMIC and its variants. + This driver supports the control of different power rails of device + through regulator interface. + config REGULATOR_MT6380 tristate "MediaTek MT6380 PMIC" depends on MTK_PMIC_WRAP diff --git a/drivers/regulator/Makefile b/drivers/regulator/Makefile index 41eaeac5547d..d5124ea3c8c2 100644 --- a/drivers/regulator/Makefile +++ b/drivers/regulator/Makefile @@ -113,6 +113,7 @@ obj-$(CONFIG_REGULATOR_MT6359) +=3D mt6359-regulator.o obj-$(CONFIG_REGULATOR_MT6360) +=3D mt6360-regulator.o obj-$(CONFIG_REGULATOR_MT6363) +=3D mt6363-regulator.o obj-$(CONFIG_REGULATOR_MT6370) +=3D mt6370-regulator.o +obj-$(CONFIG_REGULATOR_MT6373) +=3D mt6373-regulator.o obj-$(CONFIG_REGULATOR_MT6380) +=3D mt6380-regulator.o obj-$(CONFIG_REGULATOR_MT6397) +=3D mt6397-regulator.o obj-$(CONFIG_REGULATOR_MTK_DVFSRC) +=3D mtk-dvfsrc-regulator.o diff --git a/drivers/regulator/mt6373-regulator.c b/drivers/regulator/mt637= 3-regulator.c new file mode 100644 index 000000000000..cb4021a573a0 --- /dev/null +++ b/drivers/regulator/mt6373-regulator.c @@ -0,0 +1,744 @@ +// SPDX-License-Identifier: GPL-2.0 +// +// Copyright (c) 2024 MediaTek Inc. +// Copyright (c) 2025 Collabora Ltd +// AngeloGioacchino Del Regno + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include +#include +#include +#include + +#define MT6373_REGULATOR_MODE_NORMAL 0 +#define MT6373_REGULATOR_MODE_FCCM 1 +#define MT6373_REGULATOR_MODE_LP 2 +#define MT6373_REGULATOR_MODE_ULP 3 + +#define EN_SET_OFFSET 0x1 +#define EN_CLR_OFFSET 0x2 + +#define MT6373_RG_RSV_SWREG_H 0xa09 +#define MT6373_PLG_CFG_ELR1 0x3ab +#define MT6373_ELR_MASK 0xc + +#define OC_IRQ_ENABLE_DELAY_MS 10 + +/* Unlock key for mode setting */ +#define MT6373_BUCK_TOP_UNLOCK_VALUE 0x5543 + +enum { + MT6373_ID_VBUCK0, + MT6373_ID_VBUCK1, + MT6373_ID_VBUCK2, + MT6373_ID_VBUCK3, + MT6373_ID_VBUCK4, + MT6373_ID_VBUCK4_UFS, + MT6373_ID_VBUCK5, + MT6373_ID_VBUCK6, + MT6373_ID_VBUCK7, + MT6373_ID_VBUCK8, + MT6373_ID_VBUCK9, + MT6373_ID_VUSB, + MT6373_ID_VAUX18, + MT6373_ID_VRF13_AIF, + MT6373_ID_VRF18_AIF, + MT6373_ID_VRFIO18_AIF, + MT6373_ID_VRF09_AIF, + MT6373_ID_VRF12_AIF, + MT6373_ID_VANT18, + MT6373_ID_VSRAM_DIGRF_AIF, + MT6373_ID_VIBR, + MT6373_ID_VIO28, + MT6373_ID_VFP, + MT6373_ID_VTP, + MT6373_ID_VMCH, + MT6373_ID_VMC, + MT6373_ID_VAUD18, + MT6373_ID_VCN33_1, + MT6373_ID_VCN33_2, + MT6373_ID_VCN33_3, + MT6373_ID_VCN18IO, + MT6373_ID_VEFUSE, + MT6373_ID_VMCH_EINT_HIGH, + MT6373_ID_VMCH_EINT_LOW +}; + +/** + * struct mt6373_regulator_info - MT6373 regulators information + * @desc: Regulator description structure + * @lp_mode_reg: Low Power mode register (normal/idle) + * @lp_mode_mask: Low Power mode regulator mask + * @modeset_reg: AUTO/PWM mode register + * @modeset_mask: AUTO/PWM regulator mask + * @vocal_reg: Voltage Output Calibration register + * @vocal_mask: Voltage Output Calibration regulator mask + * @oc_work: Delayed work for enabling overcurrent IRQ + * @irq: Interrupt for overcurrent event + */ +struct mt6373_regulator_info { + struct regulator_desc desc; + u16 lp_mode_reg; + u16 lp_mode_mask; + u16 modeset_reg; + u16 modeset_mask; + u16 vocal_reg; + u16 vocal_mask; + struct delayed_work oc_work; + int irq; +}; + +#define MT6373_BUCK(match, vreg, min, max, step, en_reg, en_bit, vs_reg,\ + vs_mask, lp_reg, lp_bit, mset_reg, mset_bit) \ +[MT6373_ID_##vreg] =3D { \ + .desc =3D { \ + .name =3D match, \ + .of_match =3D of_match_ptr(match), \ + .ops =3D &mt6373_vreg_setclr_ops, \ + .type =3D REGULATOR_VOLTAGE, \ + .id =3D MT6373_ID_##vreg, \ + .owner =3D THIS_MODULE, \ + .n_voltages =3D (max - min) / step + 1, \ + .min_uV =3D min, \ + .uV_step =3D step, \ + .enable_reg =3D en_reg, \ + .enable_mask =3D BIT(en_bit), \ + .vsel_reg =3D vs_reg, \ + .vsel_mask =3D vs_mask, \ + .of_map_mode =3D mt6373_map_mode, \ + }, \ + .lp_mode_reg =3D lp_reg, \ + .lp_mode_mask =3D BIT(lp_bit), \ + .modeset_reg =3D mset_reg, \ + .modeset_mask =3D BIT(mset_bit), \ +} + +#define MT6373_LDO_L(match, vreg, min, max, step, en_reg, vs_reg, \ + vs_mask) \ +[MT6373_ID_##vreg] =3D { \ + .desc =3D { \ + .name =3D match, \ + .of_match =3D of_match_ptr(match), \ + .ops =3D &mt6373_ldo_linear_ops, \ + .type =3D REGULATOR_VOLTAGE, \ + .id =3D MT6373_ID_##vreg, \ + .owner =3D THIS_MODULE, \ + .n_voltages =3D (max - min) / step + 1, \ + .min_uV =3D min, \ + .uV_step =3D step, \ + .enable_reg =3D en_reg, \ + .enable_mask =3D BIT(0), \ + .vsel_reg =3D vs_reg, \ + .vsel_mask =3D vs_mask, \ + .of_map_mode =3D mt6373_map_mode, \ + }, \ + .lp_mode_reg =3D en_reg, \ + .lp_mode_mask =3D BIT(1), \ +} + +#define MT6373_LDO_VT_OPS(match, vreg, vops, vtable, en_reg, vs_reg, \ + cal_reg) \ +[MT6373_ID_##vreg] =3D { \ + .desc =3D { \ + .name =3D match, \ + .of_match =3D of_match_ptr(match), \ + .ops =3D &vops, \ + .type =3D REGULATOR_VOLTAGE, \ + .id =3D MT6373_ID_##vreg, \ + .owner =3D THIS_MODULE, \ + .volt_table =3D vtable, \ + .n_voltages =3D ARRAY_SIZE(vtable), \ + .enable_reg =3D en_reg, \ + .enable_mask =3D BIT(0), \ + .vsel_reg =3D vs_reg, \ + .vsel_mask =3D MT6373_PMIC_RG_LDO_VT_VOCALSEL_MASK, \ + .of_map_mode =3D mt6373_map_mode, \ + }, \ + .vocal_reg =3D cal_reg, \ + .vocal_mask =3D MT6373_PMIC_RG_LDO_VT_VOCALSEL_MASK, \ + .lp_mode_reg =3D en_reg, \ + .lp_mode_mask =3D BIT(1), \ +} + +#define MT6373_LDO_VT(match, vreg, vtable, en_reg, vsel_reg, cal_reg) \ + MT6373_LDO_VT_OPS(match, vreg, mt6373_ldo_vtable_ops, vtable, \ + en_reg, vsel_reg, cal_reg) + +static const unsigned int ldo_volt_table1[] =3D { + 1200000, 1300000, 1500000, 1700000, 1800000, 2000000, 2100000, 2200000, + 2700000, 2800000, 2900000, 3000000, 3100000, 3300000, 3400000, 3500000, +}; + +static const unsigned int ldo_volt_table2[] =3D { + 1800000, 1900000, 2000000, 2100000, 2200000, 2300000, 2400000, 2500000, + 2600000, 2700000, 2800000, 2900000, 3000000, 3100000, 3200000, 3300000, +}; + +static const unsigned int ldo_volt_table3[] =3D { + 600000, 700000, 800000, 900000, 1000000, 1100000, 1200000, 1300000, + 1400000, 1500000, 1600000, 1700000, 1800000, 1900000, 2000000, 2100000, +}; + +static const unsigned int ldo_volt_table4[] =3D { + 1200000, 1300000, 1500000, 1700000, 1800000, 2000000, 2500000, 2600000, + 2700000, 2800000, 2900000, 3000000, 3100000, 3300000, 3400000, 3500000, +}; + +static const unsigned int ldo_volt_table5[] =3D { + 900000, 1000000, 1100000, 1200000, 1300000, 1700000, 1800000, 1810000, +}; + +static int mt6373_vreg_enable_setclr(struct regulator_dev *rdev) +{ + return regmap_write(rdev->regmap, rdev->desc->enable_reg + EN_SET_OFFSET, + rdev->desc->enable_mask); +} + +static int mt6373_vreg_disable_setclr(struct regulator_dev *rdev) +{ + return regmap_write(rdev->regmap, rdev->desc->enable_reg + EN_CLR_OFFSET, + rdev->desc->enable_mask); +} + +static inline unsigned int mt6373_map_mode(unsigned int mode) +{ + switch (mode) { + case MT6373_REGULATOR_MODE_NORMAL: + return REGULATOR_MODE_NORMAL; + case MT6373_REGULATOR_MODE_FCCM: + return REGULATOR_MODE_FAST; + case MT6373_REGULATOR_MODE_LP: + return REGULATOR_MODE_IDLE; + case MT6373_REGULATOR_MODE_ULP: + return REGULATOR_MODE_STANDBY; + default: + return REGULATOR_MODE_INVALID; + } +} + +static int mt6373_vmch_eint_enable(struct regulator_dev *rdev) +{ + const struct regulator_desc *rdesc =3D rdev->desc; + unsigned int val; + int ret; + + if (rdesc->id =3D=3D MT6373_ID_VMCH_EINT_HIGH) + val =3D MT6373_PMIC_RG_LDO_VMCH_EINT_POL_BIT; + else + val =3D 0; + + ret =3D regmap_update_bits(rdev->regmap, MT6373_LDO_VMCH_EINT, + MT6373_PMIC_RG_LDO_VMCH_EINT_POL_BIT, val); + if (ret) + return ret; + + ret =3D regmap_set_bits(rdev->regmap, MT6373_PMIC_RG_LDO_VMCH_ADDR, + rdesc->enable_mask); + if (ret) + return ret; + + return regmap_set_bits(rdev->regmap, rdesc->enable_reg, rdesc->enable_mas= k); +} + +static int mt6373_vmch_eint_disable(struct regulator_dev *rdev) +{ + const struct regulator_desc *rdesc =3D rdev->desc; + int ret; + + ret =3D regmap_clear_bits(rdev->regmap, MT6373_PMIC_RG_LDO_VMCH_ADDR, + rdesc->enable_mask); + if (ret) + return ret; + + /* Wait for VMCH discharging */ + usleep_range(1500, 1600); + + return regmap_clear_bits(rdev->regmap, rdesc->enable_reg, rdesc->enable_m= ask); +} + +static unsigned int mt6373_regulator_get_mode(struct regulator_dev *rdev) +{ + struct mt6373_regulator_info *info =3D rdev_get_drvdata(rdev); + unsigned int val; + int ret; + + ret =3D regmap_read(rdev->regmap, info->modeset_reg, &val); + if (ret) { + dev_err(&rdev->dev, "Failed to get mt6373 mode: %d\n", ret); + return ret; + } + + if (val & info->modeset_mask) + return REGULATOR_MODE_FAST; + + ret =3D regmap_read(rdev->regmap, info->lp_mode_reg, &val); + val &=3D info->lp_mode_mask; + if (ret) { + dev_err(&rdev->dev, "Failed to get lp mode: %d\n", ret); + return ret; + } + + if (val) + return REGULATOR_MODE_IDLE; + else + return REGULATOR_MODE_NORMAL; +} + +static int mt6373_buck_unlock(struct regmap *map, bool unlock) +{ + u16 buf =3D unlock ? MT6373_BUCK_TOP_UNLOCK_VALUE : 0; + + return regmap_bulk_write(map, MT6373_BUCK_TOP_KEY_PROT_LO, &buf, sizeof(b= uf)); +} + +static int mt6373_regulator_set_mode(struct regulator_dev *rdev, + unsigned int mode) +{ + struct mt6373_regulator_info *info =3D rdev_get_drvdata(rdev); + struct regmap *regmap =3D rdev->regmap; + int cur_mode, ret; + + switch (mode) { + case REGULATOR_MODE_FAST: + ret =3D mt6373_buck_unlock(regmap, true); + if (ret) + break; + + ret =3D regmap_set_bits(regmap, info->modeset_reg, info->modeset_mask); + + mt6373_buck_unlock(regmap, false); + break; + case REGULATOR_MODE_NORMAL: + cur_mode =3D mt6373_regulator_get_mode(rdev); + if (cur_mode < 0) { + ret =3D cur_mode; + break; + } + + if (cur_mode =3D=3D REGULATOR_MODE_FAST) { + ret =3D mt6373_buck_unlock(regmap, true); + if (ret) + break; + + ret =3D regmap_clear_bits(regmap, info->modeset_reg, info->modeset_mask= ); + + mt6373_buck_unlock(regmap, false); + break; + } else if (cur_mode =3D=3D REGULATOR_MODE_IDLE) { + ret =3D regmap_clear_bits(regmap, info->lp_mode_reg, info->lp_mode_mask= ); + if (ret =3D=3D 0) + usleep_range(100, 200); + } else { + ret =3D 0; + } + break; + case REGULATOR_MODE_IDLE: + ret =3D regmap_set_bits(regmap, info->lp_mode_reg, info->lp_mode_mask); + break; + default: + ret =3D -EINVAL; + } + + if (ret) { + dev_err(&rdev->dev, "Failed to set mode %u: %d\n", mode, ret); + return ret; + } + + return 0; +} + +static void mt6373_oc_irq_enable_work(struct work_struct *work) +{ + struct delayed_work *dwork =3D to_delayed_work(work); + struct mt6373_regulator_info *info =3D + container_of(dwork, struct mt6373_regulator_info, oc_work); + + enable_irq(info->irq); +} + +static irqreturn_t mt6373_oc_isr(int irq, void *data) +{ + struct regulator_dev *rdev =3D (struct regulator_dev *)data; + struct mt6373_regulator_info *info =3D rdev_get_drvdata(rdev); + + disable_irq_nosync(info->irq); + + if (regulator_is_enabled_regmap(rdev)) + regulator_notifier_call_chain(rdev, REGULATOR_EVENT_OVER_CURRENT, NULL); + + schedule_delayed_work(&info->oc_work, msecs_to_jiffies(OC_IRQ_ENABLE_DELA= Y_MS)); + + return IRQ_HANDLED; +} + +static int mt6373_set_ocp(struct regulator_dev *rdev, int lim, int severit= y, bool enable) +{ + struct mt6373_regulator_info *info =3D rdev_get_drvdata(rdev); + + /* MT6373 supports only enabling protection and does not support limits */ + if (lim || severity !=3D REGULATOR_SEVERITY_PROT || !enable) + return -EINVAL; + + /* If there is no OCP interrupt, there's nothing to set */ + if (info->irq <=3D 0) + return -EINVAL; + + return devm_request_threaded_irq(&rdev->dev, info->irq, NULL, + mt6373_oc_isr, IRQF_ONESHOT, + info->desc.name, rdev); +} + + +static const struct regulator_ops mt6373_vreg_setclr_ops =3D { + .list_voltage =3D regulator_list_voltage_linear, + .map_voltage =3D regulator_map_voltage_linear, + .set_voltage_sel =3D regulator_set_voltage_sel_regmap, + .get_voltage_sel =3D regulator_get_voltage_sel_regmap, + .set_voltage_time_sel =3D regulator_set_voltage_time_sel, + .enable =3D mt6373_vreg_enable_setclr, + .disable =3D mt6373_vreg_disable_setclr, + .is_enabled =3D regulator_is_enabled_regmap, + .set_mode =3D mt6373_regulator_set_mode, + .get_mode =3D mt6373_regulator_get_mode, + .set_over_current_protection =3D mt6373_set_ocp, +}; + +static const struct regulator_ops mt6373_ldo_linear_ops =3D { + .list_voltage =3D regulator_list_voltage_linear, + .map_voltage =3D regulator_map_voltage_linear, + .set_voltage_sel =3D regulator_set_voltage_sel_regmap, + .get_voltage_sel =3D regulator_get_voltage_sel_regmap, + .set_voltage_time_sel =3D regulator_set_voltage_time_sel, + .enable =3D regulator_enable_regmap, + .disable =3D regulator_disable_regmap, + .is_enabled =3D regulator_is_enabled_regmap, + .set_mode =3D mt6373_regulator_set_mode, + .get_mode =3D mt6373_regulator_get_mode, + .set_over_current_protection =3D mt6373_set_ocp, +}; + +static const struct regulator_ops mt6373_ldo_vtable_ops =3D { + .list_voltage =3D regulator_list_voltage_table, + .map_voltage =3D regulator_map_voltage_iterate, + .set_voltage_sel =3D regulator_set_voltage_sel_regmap, + .get_voltage_sel =3D regulator_get_voltage_sel_regmap, + .set_voltage_time_sel =3D regulator_set_voltage_time_sel, + .enable =3D regulator_enable_regmap, + .disable =3D regulator_disable_regmap, + .is_enabled =3D regulator_is_enabled_regmap, + .set_mode =3D mt6373_regulator_set_mode, + .get_mode =3D mt6373_regulator_get_mode, + .set_over_current_protection =3D mt6373_set_ocp, +}; + +static const struct regulator_ops mt6373_vmch_eint_ops =3D { + .list_voltage =3D regulator_list_voltage_table, + .map_voltage =3D regulator_map_voltage_iterate, + .set_voltage_sel =3D regulator_set_voltage_sel_regmap, + .get_voltage_sel =3D regulator_get_voltage_sel_regmap, + .set_voltage_time_sel =3D regulator_set_voltage_time_sel, + .enable =3D mt6373_vmch_eint_enable, + .disable =3D mt6373_vmch_eint_disable, + .is_enabled =3D regulator_is_enabled_regmap, + .set_mode =3D mt6373_regulator_set_mode, + .get_mode =3D mt6373_regulator_get_mode, + .set_over_current_protection =3D mt6373_set_ocp, +}; + +/* The array is indexed by id(MT6373_ID_XXX) */ +static struct mt6373_regulator_info mt6373_regulators[] =3D { + MT6373_BUCK("vbuck0", VBUCK0, 0, 1193750, 6250, + MT6373_PMIC_RG_BUCK0_EN_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK0_EN_BIT, + MT6373_PMIC_RG_BUCK_VBUCK0_VOSEL_ADDR, + MT6373_PMIC_RG_BUCK_VOSEL_MASK, + MT6373_PMIC_RG_BUCK0_LP_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK0_LP_BIT, + MT6373_PMIC_RG_BUCK0_FCCM_ADDR, + MT6373_PMIC_RG_VBUCK0_FCCM_BIT), + MT6373_BUCK("vbuck1", VBUCK1, 0, 1193750, 6250, + MT6373_PMIC_RG_BUCK0_EN_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK1_EN_BIT, + MT6373_PMIC_RG_BUCK_VBUCK1_VOSEL_ADDR, + MT6373_PMIC_RG_BUCK_VOSEL_MASK, + MT6373_PMIC_RG_BUCK0_LP_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK1_LP_BIT, + MT6373_PMIC_RG_BUCK0_FCCM_ADDR, + MT6373_PMIC_RG_VBUCK1_FCCM_BIT), + MT6373_BUCK("vbuck2", VBUCK2, 0, 1193750, 6250, + MT6373_PMIC_RG_BUCK0_EN_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK2_EN_BIT, + MT6373_PMIC_RG_BUCK_VBUCK2_VOSEL_ADDR, + MT6373_PMIC_RG_BUCK_VOSEL_MASK, + MT6373_PMIC_RG_BUCK0_LP_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK2_LP_BIT, + MT6373_PMIC_RG_BUCK0_FCCM_ADDR, + MT6373_PMIC_RG_VBUCK2_FCCM_BIT), + MT6373_BUCK("vbuck3", VBUCK3, 0, 1193750, 6250, + MT6373_PMIC_RG_BUCK0_EN_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK3_EN_BIT, + MT6373_PMIC_RG_BUCK_VBUCK3_VOSEL_ADDR, + MT6373_PMIC_RG_BUCK_VOSEL_MASK, + MT6373_PMIC_RG_BUCK0_LP_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK3_LP_BIT, + MT6373_PMIC_RG_BUCK0_FCCM_ADDR, + MT6373_PMIC_RG_VBUCK3_FCCM_BIT), + MT6373_BUCK("vbuck4", VBUCK4, 0, 1193750, 6250, + MT6373_PMIC_RG_BUCK0_EN_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK4_EN_BIT, + MT6373_PMIC_RG_BUCK_VBUCK4_VOSEL_ADDR, + MT6373_PMIC_RG_BUCK_VOSEL_MASK, + MT6373_PMIC_RG_BUCK0_LP_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK4_LP_BIT, + MT6373_PMIC_RG_BUCK0_FCCM_ADDR, + MT6373_PMIC_RG_VBUCK4_FCCM_BIT), + MT6373_BUCK("vbuck4-ufs", VBUCK4_UFS, 0, 2650125, 13875, + MT6373_PMIC_RG_BUCK0_EN_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK4_EN_BIT, + MT6373_PMIC_RG_BUCK_VBUCK4_VOSEL_ADDR, + MT6373_PMIC_RG_BUCK_VOSEL_MASK, + MT6373_PMIC_RG_BUCK0_LP_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK4_LP_BIT, + MT6373_PMIC_RG_BUCK0_1_FCCM_ADDR, + MT6373_PMIC_RG_VBUCK4_FCCM_BIT), + MT6373_BUCK("vbuck5", VBUCK5, 0, 1193750, 6250, + MT6373_PMIC_RG_BUCK0_EN_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK5_EN_BIT, + MT6373_PMIC_RG_BUCK_VBUCK5_VOSEL_ADDR, + MT6373_PMIC_RG_BUCK_VOSEL_MASK, + MT6373_PMIC_RG_BUCK0_LP_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK5_LP_BIT, + MT6373_PMIC_RG_BUCK0_1_FCCM_ADDR, + MT6373_PMIC_RG_VBUCK5_FCCM_BIT), + MT6373_BUCK("vbuck6", VBUCK6, 0, 1193750, 6250, + MT6373_PMIC_RG_BUCK0_EN_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK6_EN_BIT, + MT6373_PMIC_RG_BUCK_VBUCK6_VOSEL_ADDR, + MT6373_PMIC_RG_BUCK_VOSEL_MASK, + MT6373_PMIC_RG_BUCK0_LP_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK6_LP_BIT, + MT6373_PMIC_RG_BUCK0_1_FCCM_ADDR, + MT6373_PMIC_RG_VBUCK6_FCCM_BIT), + MT6373_BUCK("vbuck7", VBUCK7, 0, 1193750, 6250, + MT6373_PMIC_RG_BUCK0_EN_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK7_EN_BIT, + MT6373_PMIC_RG_BUCK_VBUCK7_VOSEL_ADDR, + MT6373_PMIC_RG_BUCK_VOSEL_MASK, + MT6373_PMIC_RG_BUCK0_LP_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK7_LP_BIT, + MT6373_PMIC_RG_BUCK0_1_FCCM_ADDR, + MT6373_PMIC_RG_VBUCK7_FCCM_BIT), + MT6373_BUCK("vbuck8", VBUCK8, 0, 1193750, 6250, + MT6373_PMIC_RG_BUCK1_EN_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK8_EN_BIT, + MT6373_PMIC_RG_BUCK_VBUCK8_VOSEL_ADDR, + MT6373_PMIC_RG_BUCK_VOSEL_MASK, + MT6373_PMIC_RG_BUCK1_LP_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK8_LP_BIT, + MT6373_PMIC_RG_BUCK1_FCCM_ADDR, + MT6373_PMIC_RG_VBUCK8_FCCM_BIT), + MT6373_BUCK("vbuck9", VBUCK9, 0, 1193750, 6250, + MT6373_PMIC_RG_BUCK1_EN_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK9_EN_BIT, + MT6373_PMIC_RG_BUCK_VBUCK9_VOSEL_ADDR, + MT6373_PMIC_RG_BUCK_VOSEL_MASK, + MT6373_PMIC_RG_BUCK1_LP_ADDR, + MT6373_PMIC_RG_BUCK_VBUCK9_LP_BIT, + MT6373_PMIC_RG_BUCK1_FCCM_ADDR, + MT6373_PMIC_RG_VBUCK9_FCCM_BIT), + MT6373_LDO_L("vsram-digrf-aif", VSRAM_DIGRF_AIF, 400000, 1193750, 6250, + MT6373_PMIC_RG_LDO_VSRAM_DIGRF_AIF_ADDR, + MT6373_PMIC_RG_LDO_VSRAM_DIGRF_AIF_VOSEL_ADDR, + MT6373_PMIC_RG_LDO_VSRAM_DIGRF_AIF_VOSEL_MASK), + MT6373_LDO_VT("vusb", VUSB, ldo_volt_table1, + MT6373_PMIC_RG_LDO_VUSB_ADDR, + MT6373_PMIC_RG_VUSB_VOSEL_ADDR, + MT6373_PMIC_RG_VUSB_VOCAL_ADDR), + MT6373_LDO_VT("vaux18", VAUX18, ldo_volt_table2, + MT6373_PMIC_RG_LDO_VAUX18_ADDR, + MT6373_PMIC_RG_VAUX18_VOSEL_ADDR, + MT6373_PMIC_RG_VAUX18_VOCAL_ADDR), + MT6373_LDO_VT("vrf13-aif", VRF13_AIF, ldo_volt_table3, + MT6373_PMIC_RG_LDO_VRF13_AIF_ADDR, + MT6373_PMIC_RG_VRF13_AIF_VOSEL_ADDR, + MT6373_PMIC_RG_VRF13_AIF_VOCAL_ADDR), + MT6373_LDO_VT("vrf18-aif", VRF18_AIF, ldo_volt_table3, + MT6373_PMIC_RG_LDO_VRF18_AIF_ADDR, + MT6373_PMIC_RG_VRF18_AIF_VOSEL_ADDR, + MT6373_PMIC_RG_VRF18_AIF_VOCAL_ADDR), + MT6373_LDO_VT("vrfio18-aif", VRFIO18_AIF, ldo_volt_table3, + MT6373_PMIC_RG_LDO_VRFIO18_AIF_ADDR, + MT6373_PMIC_RG_VRFIO18_AIF_VOSEL_ADDR, + MT6373_PMIC_RG_VRFIO18_AIF_VOCAL_ADDR), + MT6373_LDO_VT("vrf09-aif", VRF09_AIF, ldo_volt_table3, + MT6373_PMIC_RG_LDO_VRF09_AIF_ADDR, + MT6373_PMIC_RG_VRF09_AIF_VOSEL_ADDR, + MT6373_PMIC_RG_VRF09_AIF_VOCAL_ADDR), + MT6373_LDO_VT("vrf12-aif", VRF12_AIF, ldo_volt_table5, + MT6373_PMIC_RG_LDO_VRF12_AIF_ADDR, + MT6373_PMIC_RG_VRF12_AIF_VOSEL_ADDR, + MT6373_PMIC_RG_VRF12_AIF_VOCAL_ADDR), + MT6373_LDO_VT("vant18", VANT18, ldo_volt_table3, + MT6373_PMIC_RG_LDO_VANT18_ADDR, + MT6373_PMIC_RG_VANT18_VOSEL_ADDR, + MT6373_PMIC_RG_VANT18_VOCAL_ADDR), + MT6373_LDO_VT("vibr", VIBR, ldo_volt_table1, + MT6373_PMIC_RG_LDO_VIBR_ADDR, + MT6373_PMIC_RG_VIBR_VOSEL_ADDR, + MT6373_PMIC_RG_VIBR_VOCAL_ADDR), + MT6373_LDO_VT("vio28", VIO28, ldo_volt_table1, + MT6373_PMIC_RG_LDO_VIO28_ADDR, + MT6373_PMIC_RG_VIO28_VOSEL_ADDR, + MT6373_PMIC_RG_VIO28_VOCAL_ADDR), + MT6373_LDO_VT("vfp", VFP, ldo_volt_table1, + MT6373_PMIC_RG_LDO_VFP_ADDR, + MT6373_PMIC_RG_VFP_VOSEL_ADDR, + MT6373_PMIC_RG_VFP_VOCAL_ADDR), + MT6373_LDO_VT("vtp", VTP, ldo_volt_table1, + MT6373_PMIC_RG_LDO_VTP_ADDR, + MT6373_PMIC_RG_VTP_VOSEL_ADDR, + MT6373_PMIC_RG_VTP_VOCAL_ADDR), + MT6373_LDO_VT("vmch", VMCH, ldo_volt_table4, + MT6373_PMIC_RG_LDO_VMCH_ADDR, + MT6373_PMIC_RG_VMCH_VOSEL_ADDR, + MT6373_PMIC_RG_VMCH_VOCAL_ADDR), + MT6373_LDO_VT("vmc", VMC, ldo_volt_table1, + MT6373_PMIC_RG_LDO_VMC_ADDR, + MT6373_PMIC_RG_VMC_VOSEL_ADDR, + MT6373_PMIC_RG_VMC_VOCAL_ADDR), + MT6373_LDO_VT("vaud18", VAUD18, ldo_volt_table3, + MT6373_PMIC_RG_LDO_VAUD18_ADDR, + MT6373_PMIC_RG_VAUD18_VOSEL_ADDR, + MT6373_PMIC_RG_VAUD18_VOCAL_ADDR), + MT6373_LDO_VT("vcn33-1", VCN33_1, ldo_volt_table4, + MT6373_PMIC_RG_LDO_VCN33_1_ADDR, + MT6373_PMIC_RG_VCN33_1_VOSEL_ADDR, + MT6373_PMIC_RG_VCN33_1_VOCAL_ADDR), + MT6373_LDO_VT("vcn33-2", VCN33_2, ldo_volt_table4, + MT6373_PMIC_RG_LDO_VCN33_2_ADDR, + MT6373_PMIC_RG_VCN33_2_VOSEL_ADDR, + MT6373_PMIC_RG_VCN33_2_VOCAL_ADDR), + MT6373_LDO_VT("vcn33-3", VCN33_3, ldo_volt_table4, + MT6373_PMIC_RG_LDO_VCN33_3_ADDR, + MT6373_PMIC_RG_VCN33_3_VOSEL_ADDR, + MT6373_PMIC_RG_VCN33_3_VOCAL_ADDR), + MT6373_LDO_VT("vcn18io", VCN18IO, ldo_volt_table3, + MT6373_PMIC_RG_LDO_VCN18IO_ADDR, + MT6373_PMIC_RG_VCN18IO_VOSEL_ADDR, + MT6373_PMIC_RG_VCN18IO_VOCAL_ADDR), + MT6373_LDO_VT("vefuse", VEFUSE, ldo_volt_table1, + MT6373_PMIC_RG_LDO_VEFUSE_ADDR, + MT6373_PMIC_RG_VEFUSE_VOSEL_ADDR, + MT6373_PMIC_RG_VEFUSE_VOCAL_ADDR), + MT6373_LDO_VT_OPS("vmch-eint-high", VMCH_EINT_HIGH, + mt6373_vmch_eint_ops, ldo_volt_table4, + MT6373_LDO_VMCH_EINT, + MT6373_PMIC_RG_VMCH_VOSEL_ADDR, + MT6373_PMIC_RG_VMC_VOCAL_ADDR), + MT6373_LDO_VT_OPS("vmch-eint-low", VMCH_EINT_LOW, + mt6373_vmch_eint_ops, ldo_volt_table4, + MT6373_LDO_VMCH_EINT, + MT6373_PMIC_RG_VMCH_VOSEL_ADDR, + MT6373_PMIC_RG_VMC_VOCAL_ADDR), +}; + +static int mt6373_regulator_probe(struct platform_device *pdev) +{ + struct regulator_config config =3D {}; + struct mt6373_regulator_info *info; + struct regulator_dev *rdev; + bool is_vbuck4_hw_ctrl; + bool is_cw_variant; + int i, ret; + u32 val; + + config.regmap =3D dev_get_regmap(pdev->dev.parent, NULL); + if (!config.regmap) + return dev_err_probe(&pdev->dev, -ENODEV, "Cannot get regmap\n"); + + config.dev =3D &pdev->dev; + + /* Read PMIC variant information */ + ret =3D regmap_read(config.regmap, MT6373_PLG_CFG_ELR1, &val); + if (ret) + return dev_err_probe(&pdev->dev, ret, "Cannot read ID register\n"); + + val =3D FIELD_GET(MT6373_ELR_VARIANT_MASK, val); + is_cw_variant =3D (val =3D=3D MT6373_ELR_VARIANT_MT6373CW); + + /* Read Reserved-SW information */ + ret =3D regmap_read(config.regmap, MT6373_RG_RSV_SWREG_H, &val); + if (ret) + return dev_err_probe(&pdev->dev, ret, "Cannot read RSV_SW register\n"); + + is_vbuck4_hw_ctrl =3D val & MT6373_RG_RSV_SWREG_VBUCK4_HW_CTRL; + + for (i =3D 0; i < ARRAY_SIZE(mt6373_regulators); i++) { + info =3D &mt6373_regulators[i]; + + /* MT6373CW does not have a VBUCK4_UFS regulator */ + if (is_cw_variant && info->desc.id =3D=3D MT6373_ID_VBUCK4_UFS) + continue; + + /* VBUCK4 vreg software control is not allowed if in hw_ctrl mode */ + if (is_vbuck4_hw_ctrl && info->desc.id =3D=3D MT6373_ID_VBUCK4) + continue; + + info->irq =3D platform_get_irq_byname_optional(pdev, info->desc.name); + + config.driver_data =3D info; + rdev =3D devm_regulator_register(&pdev->dev, &info->desc, &config); + if (IS_ERR(rdev)) + return dev_err_probe(&pdev->dev, PTR_ERR(rdev), + "failed to register %s\n", info->desc.name); + + if (info->irq > 0) + INIT_DELAYED_WORK(&info->oc_work, mt6373_oc_irq_enable_work); + } + + return 0; +} + +static void mt6373_regulator_shutdown(struct platform_device *pdev) +{ + struct regmap *regmap; + + regmap =3D dev_get_regmap(pdev->dev.parent, NULL); + if (!regmap) { + dev_err(&pdev->dev, "Cannot get regmap for shutdown!\n"); + return; + } + + regmap_write(regmap, MT6373_TOP_CFG_ELR5, MT6373_TOP_CFG_ELR5_SHUTDOWN); +} + +static const struct of_device_id mt6373_regulator_match[] =3D { + { .compatible =3D "mediatek,mt6373-regulator" }, + { /* sentinel */ } +}; + +static struct platform_driver mt6373_regulator_driver =3D { + .driver =3D { + .name =3D "mt6373-regulator", + .probe_type =3D PROBE_PREFER_ASYNCHRONOUS, + .of_match_table =3D mt6373_regulator_match, + }, + .probe =3D mt6373_regulator_probe, + .shutdown =3D mt6373_regulator_shutdown +}; +module_platform_driver(mt6373_regulator_driver); + +MODULE_AUTHOR("AngeloGioacchino Del Regno "); +MODULE_DESCRIPTION("MediaTek MT6373 PMIC Regulator Driver"); +MODULE_LICENSE("GPL"); diff --git a/include/linux/regulator/mt6373-regulator.h b/include/linux/reg= ulator/mt6373-regulator.h new file mode 100644 index 000000000000..b1cdee3df54f --- /dev/null +++ b/include/linux/regulator/mt6373-regulator.h @@ -0,0 +1,154 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* + * Copyright (c) 2024 MediaTek Inc. + * Copyright (c) 2025 Collabora Ltd + */ + +#include + +#ifndef __LINUX_REGULATOR_MT6373_H +#define __LINUX_REGULATOR_MT6373_H + +/* Register */ +#define MT6373_BUCK_TOP_KEY_PROT_LO 0x142a +#define MT6373_TOP_CFG_ELR5 0x147 +#define MT6373_TOP_CFG_ELR5_SHUTDOWN BIT(0) + +#define MT6373_PMIC_RG_BUCK0_EN_ADDR 0x240 +#define MT6373_PMIC_RG_BUCK_VBUCK0_EN_BIT 0 +#define MT6373_PMIC_RG_BUCK_VBUCK1_EN_BIT 1 +#define MT6373_PMIC_RG_BUCK_VBUCK2_EN_BIT 2 +#define MT6373_PMIC_RG_BUCK_VBUCK3_EN_BIT 3 +#define MT6373_PMIC_RG_BUCK_VBUCK4_EN_BIT 4 +#define MT6373_PMIC_RG_BUCK_VBUCK5_EN_BIT 5 +#define MT6373_PMIC_RG_BUCK_VBUCK6_EN_BIT 6 +#define MT6373_PMIC_RG_BUCK_VBUCK7_EN_BIT 7 + +#define MT6373_PMIC_RG_BUCK1_EN_ADDR 0x243 +#define MT6373_PMIC_RG_BUCK_VBUCK8_EN_BIT 0 +#define MT6373_PMIC_RG_BUCK_VBUCK9_EN_BIT 1 + +#define MT6373_PMIC_RG_BUCK0_LP_ADDR 0x246 +#define MT6373_PMIC_RG_BUCK_VBUCK0_LP_BIT 0 +#define MT6373_PMIC_RG_BUCK_VBUCK1_LP_BIT 1 +#define MT6373_PMIC_RG_BUCK_VBUCK2_LP_BIT 2 +#define MT6373_PMIC_RG_BUCK_VBUCK3_LP_BIT 3 +#define MT6373_PMIC_RG_BUCK_VBUCK4_LP_BIT 4 +#define MT6373_PMIC_RG_BUCK_VBUCK5_LP_BIT 5 +#define MT6373_PMIC_RG_BUCK_VBUCK6_LP_BIT 6 +#define MT6373_PMIC_RG_BUCK_VBUCK7_LP_BIT 7 + +#define MT6373_PMIC_RG_BUCK1_LP_ADDR 0x249 +#define MT6373_PMIC_RG_BUCK_VBUCK8_LP_BIT 0 +#define MT6373_PMIC_RG_BUCK_VBUCK9_LP_BIT 1 + +#define MT6373_PMIC_RG_BUCK_VBUCK0_VOSEL_ADDR 0x24c +#define MT6373_PMIC_RG_BUCK_VBUCK1_VOSEL_ADDR 0x24d +#define MT6373_PMIC_RG_BUCK_VBUCK2_VOSEL_ADDR 0x24e +#define MT6373_PMIC_RG_BUCK_VBUCK3_VOSEL_ADDR 0x24f +#define MT6373_PMIC_RG_BUCK_VBUCK4_VOSEL_ADDR 0x250 +#define MT6373_PMIC_RG_BUCK_VBUCK5_VOSEL_ADDR 0x251 +#define MT6373_PMIC_RG_BUCK_VBUCK6_VOSEL_ADDR 0x252 +#define MT6373_PMIC_RG_BUCK_VBUCK7_VOSEL_ADDR 0x253 +#define MT6373_PMIC_RG_BUCK_VBUCK8_VOSEL_ADDR 0x254 +#define MT6373_PMIC_RG_BUCK_VBUCK9_VOSEL_ADDR 0x255 +#define MT6373_PMIC_RG_BUCK_VOSEL_MASK GENMASK(8, 0) + +#define MT6373_PLG_CFG_ELR1 0x3ab +#define MT6373_ELR_VARIANT_MASK GENMASK(3, 2) +#define MT6373_ELR_VARIANT_MT6373CW 1 +#define MT6373_RG_RSV_SWREG_H 0xa09 +#define MT6373_RG_RSV_SWREG_VBUCK4_HW_CTRL BIT(0) + +#define MT6373_PMIC_RG_BUCK1_FCCM_ADDR 0x199d +#define MT6373_PMIC_RG_VBUCK8_FCCM_BIT 6 +#define MT6373_PMIC_RG_VBUCK9_FCCM_BIT 7 + +#define MT6373_PMIC_RG_BUCK0_FCCM_ADDR 0x1a32 +#define MT6373_PMIC_RG_VBUCK0_FCCM_BIT 0 +#define MT6373_PMIC_RG_VBUCK1_FCCM_BIT 1 +#define MT6373_PMIC_RG_VBUCK2_FCCM_BIT 2 +#define MT6373_PMIC_RG_VBUCK3_FCCM_BIT 3 + +#define MT6373_PMIC_RG_BUCK0_1_FCCM_ADDR 0x1ab2 +#define MT6373_PMIC_RG_VBUCK4_FCCM_BIT 0 +#define MT6373_PMIC_RG_VBUCK5_FCCM_BIT 1 +#define MT6373_PMIC_RG_VBUCK6_FCCM_BIT 2 +#define MT6373_PMIC_RG_VBUCK7_FCCM_BIT 3 + +#define MT6373_PMIC_RG_LDO_VSRAM_DIGRF_AIF_VOSEL_ADDR 0x1b39 +#define MT6373_PMIC_RG_LDO_VSRAM_DIGRF_AIF_VOSEL_MASK GENMASK(6, 0) + +#define MT6373_PMIC_RG_LDO_VAUD18_ADDR 0x1b87 +#define MT6373_PMIC_RG_LDO_VUSB_ADDR 0x1b95 +#define MT6373_PMIC_RG_LDO_VAUX18_ADDR 0x1ba3 +#define MT6373_PMIC_RG_LDO_VRF13_AIF_ADDR 0x1bb1 +#define MT6373_PMIC_RG_LDO_VRF18_AIF_ADDR 0x1bbf +#define MT6373_PMIC_RG_LDO_VRFIO18_AIF_ADDR 0x1bcd +#define MT6373_PMIC_RG_LDO_VCN33_1_ADDR 0x1c07 +#define MT6373_PMIC_RG_LDO_VCN33_2_ADDR 0x1c15 +#define MT6373_PMIC_RG_LDO_VCN33_3_ADDR 0x1c23 +#define MT6373_PMIC_RG_LDO_VCN18IO_ADDR 0x1c31 +#define MT6373_PMIC_RG_LDO_VRF09_AIF_ADDR 0x1c3f +#define MT6373_PMIC_RG_LDO_VRF12_AIF_ADDR 0x1c4d +#define MT6373_PMIC_RG_LDO_VANT18_ADDR 0x1c87 +#define MT6373_PMIC_RG_LDO_VEFUSE_ADDR 0x1ca3 +#define MT6373_PMIC_RG_LDO_VMCH_ADDR 0x1cb1 +#define MT6373_LDO_VMCH_EINT 0x1cbf +#define MT6373_PMIC_RG_LDO_VMCH_EINT_POL_BIT BIT(2) +#define MT6373_PMIC_RG_LDO_VMC_ADDR 0x1cc0 +#define MT6373_PMIC_RG_LDO_VIBR_ADDR 0x1cce +#define MT6373_PMIC_RG_LDO_VIO28_ADDR 0x1d07 +#define MT6373_PMIC_RG_LDO_VFP_ADDR 0x1d15 +#define MT6373_PMIC_RG_LDO_VTP_ADDR 0x1d23 +#define MT6373_PMIC_RG_LDO_VSIM1_ADDR 0x1d31 +#define MT6373_PMIC_RG_LDO_VSIM2_ADDR 0x1d40 +#define MT6373_PMIC_RG_LDO_VSIM2_LP_ADDR 0x1d40 +#define MT6373_PMIC_RG_LDO_VSRAM_DIGRF_AIF_ADDR 0x1d87 +#define MT6373_PMIC_RG_VAUX18_VOCAL_ADDR 0x1e08 +#define MT6373_PMIC_RG_VAUX18_VOSEL_ADDR 0x1e09 +#define MT6373_PMIC_RG_VUSB_VOCAL_ADDR 0x1e0c +#define MT6373_PMIC_RG_VUSB_VOSEL_ADDR 0x1e0d +#define MT6373_PMIC_RG_VCN33_1_VOCAL_ADDR 0x1e10 +#define MT6373_PMIC_RG_VCN33_1_VOSEL_ADDR 0x1e11 +#define MT6373_PMIC_RG_VCN33_2_VOCAL_ADDR 0x1e14 +#define MT6373_PMIC_RG_VCN33_2_VOSEL_ADDR 0x1e15 +#define MT6373_PMIC_RG_VCN33_3_VOCAL_ADDR 0x1e18 +#define MT6373_PMIC_RG_VCN33_3_VOSEL_ADDR 0x1e19 +#define MT6373_PMIC_RG_VMCH_VOCAL_ADDR 0x1e1c +#define MT6373_PMIC_RG_VMCH_VOSEL_ADDR 0x1e1d +#define MT6373_PMIC_RG_VEFUSE_VOCAL_ADDR 0x1e20 +#define MT6373_PMIC_RG_VEFUSE_VOSEL_ADDR 0x1e21 +#define MT6373_PMIC_RG_VMC_VOCAL_ADDR 0x1e24 +#define MT6373_PMIC_RG_VMC_VOSEL_ADDR 0x1e25 +#define MT6373_PMIC_RG_VIBR_VOCAL_ADDR 0x1e28 +#define MT6373_PMIC_RG_VIBR_VOSEL_ADDR 0x1e29 +#define MT6373_PMIC_RG_VIO28_VOCAL_ADDR 0x1e2c +#define MT6373_PMIC_RG_VIO28_VOSEL_ADDR 0x1e2d +#define MT6373_PMIC_RG_VFP_VOCAL_ADDR 0x1e30 +#define MT6373_PMIC_RG_VFP_VOSEL_ADDR 0x1e31 +#define MT6373_PMIC_RG_VTP_VOCAL_ADDR 0x1e34 +#define MT6373_PMIC_RG_VTP_VOSEL_ADDR 0x1e35 +#define MT6373_PMIC_RG_VSIM1_VOCAL_ADDR 0x1e38 +#define MT6373_PMIC_RG_VSIM1_VOSEL_ADDR 0x1e39 +#define MT6373_PMIC_RG_VSIM2_VOCAL_ADDR 0x1e3c +#define MT6373_PMIC_RG_VSIM2_VOSEL_ADDR 0x1e3d +#define MT6373_PMIC_RG_VAUD18_VOCAL_ADDR 0x1e88 +#define MT6373_PMIC_RG_VAUD18_VOSEL_ADDR 0x1e89 +#define MT6373_PMIC_RG_VRF18_AIF_VOCAL_ADDR 0x1e8c +#define MT6373_PMIC_RG_VRF18_AIF_VOSEL_ADDR 0x1e8d +#define MT6373_PMIC_RG_VCN18IO_VOCAL_ADDR 0x1e90 +#define MT6373_PMIC_RG_VCN18IO_VOSEL_ADDR 0x1e91 +#define MT6373_PMIC_RG_VRFIO18_AIF_VOCAL_ADDR 0x1e94 +#define MT6373_PMIC_RG_VRFIO18_AIF_VOSEL_ADDR 0x1e95 +#define MT6373_PMIC_RG_VANT18_VOCAL_ADDR 0x1e98 +#define MT6373_PMIC_RG_VANT18_VOSEL_ADDR 0x1e99 +#define MT6373_PMIC_RG_VRF13_AIF_VOCAL_ADDR 0x1f08 +#define MT6373_PMIC_RG_VRF13_AIF_VOSEL_ADDR 0x1f09 +#define MT6373_PMIC_RG_VRF12_AIF_VOCAL_ADDR 0x1f0c +#define MT6373_PMIC_RG_VRF12_AIF_VOSEL_ADDR 0x1f0d +#define MT6373_PMIC_RG_VRF09_AIF_VOCAL_ADDR 0x1f88 +#define MT6373_PMIC_RG_VRF09_AIF_VOSEL_ADDR 0x1f89 +#define MT6373_PMIC_RG_LDO_VT_VOCALSEL_MASK GENMASK(7, 0) + +#endif /* __LINUX_REGULATOR_MT6363_H */ --=20 2.49.0 From nobody Wed Oct 8 05:19:37 2025 Received: from bali.collaboradmins.com (bali.collaboradmins.com [148.251.105.195]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 243AF2BEC31; Mon, 7 Jul 2025 13:45:08 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=148.251.105.195 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895911; cv=none; b=ZmOQ6fuP4NQZ4gt6ygwKWoo1KdqA2OP/KHognFWoxLh5sLv5Jm9+TOcW0BFGjLklGYRqQ0K5cFB2V/ZV/rLK8oznTY4Nk8I9VPBfbPlPtgu0mxx3vp5xmmZIXDuFEX4IJtImhx1HsJ8xeI2LJGzQiAxOl32DTJ1baBu7x9Tmkng= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895911; c=relaxed/simple; bh=uF2AKEB66mbucdHZm59kAVoaRsS9wpNJ/B8bilV0bZI=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=m5IbFSEUuz45Kg3LMgv0MiFv3l1mPG8Kh6da6llo5riEwIP6I0u00shMoILdcGPE7AH/MQRMce8Zh6y2GwX+/nAPAMvBIojKuxHAgSuvoDSzV5grKlasZ42HzgCMu/MmGiAaJyAO2oVwHeg1SSENXgy2Oi9qkKkigjwfvGWUYic= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=J85/qWgH; arc=none smtp.client-ip=148.251.105.195 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="J85/qWgH" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1751895907; bh=uF2AKEB66mbucdHZm59kAVoaRsS9wpNJ/B8bilV0bZI=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=J85/qWgH5t4wZoP/UwKy1PoCDcUruo/vUTf0pTyfLMPg516CyYgqchhaJ4+KYrlJT Kc0wy/iWcrrE4zNGfGChUv+Xg+PuqaWCWNxDsz66iU+BrD3BrCYkf+z8t/l4rrOZai 57mfzyd7sb60CthKwYh6CiQZoLyipn8bAJGep+VXZ8YICAqMXiAMSmCFhw5spOBCpA eBHOqpSDM7F345SahqK2h2Oh1tEIwTUzbIexCsoeWcz98FHewzHh5mSoY62yXr57Z1 I21IN6NyWVTg8OvynRYj3yX158kTWvi/EN6kae6cJBBCwERP3vkLOq49Rpb8xqc+hS nZuGz6Vjk75fg== Received: from IcarusMOD.eternityproject.eu (2-237-20-237.ip236.fastwebnet.it [2.237.20.237]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by bali.collaboradmins.com (Postfix) with ESMTPSA id AD05317E0657; Mon, 7 Jul 2025 15:45:06 +0200 (CEST) From: AngeloGioacchino Del Regno To: linux-mediatek@lists.infradead.org Cc: lee@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, kernel@collabora.com, =?UTF-8?q?N=C3=ADcolas=20F=2E=20R=2E=20A=2E=20Prado?= Subject: [PATCH v2 7/8] dt-bindings: mfd: Add binding for MediaTek MT6363 series SPMI PMIC Date: Mon, 7 Jul 2025 15:44:50 +0200 Message-ID: <20250707134451.154346-8-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.49.0 In-Reply-To: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> References: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Add a binding for the MediaTek MT6363/6373 (and similar) multi function PMICs connected over SPMI. These PMICs are found on board designs using newer MediaTek SoCs, such as the Dimensity 9400 Smartphone chip, or the Chromebook MT8196 chip. Reviewed-by: N=C3=ADcolas F. R. A. Prado Link: https://lore.kernel.org/r/20250623120038.108891-2-angelogioacchino.de= lregno@collabora.com Signed-off-by: AngeloGioacchino Del Regno --- .../bindings/mfd/mediatek,mt6363.yaml | 115 ++++++++++++++++++ 1 file changed, 115 insertions(+) create mode 100644 Documentation/devicetree/bindings/mfd/mediatek,mt6363.y= aml diff --git a/Documentation/devicetree/bindings/mfd/mediatek,mt6363.yaml b/D= ocumentation/devicetree/bindings/mfd/mediatek,mt6363.yaml new file mode 100644 index 000000000000..0d1078e92232 --- /dev/null +++ b/Documentation/devicetree/bindings/mfd/mediatek,mt6363.yaml @@ -0,0 +1,115 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/mfd/mediatek,mt6363.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: MediaTek MT6363 series SPMI PMICs multi-function device + +maintainers: + - AngeloGioacchino Del Regno + +description: | + Some MediaTek Power Management ICs (PMICs) found in board designs with + the Helio, Dimensity and/or Kompanio series of SoCs are interfaced to + the chip via the System Power Management Interface (SPMI) bus. + + These PMICs are multi-function devices with various sub modules. + For example, those may include one, or more of the following: + - Auxiliary ADC Controller + - Clock Controller + - eFuses + - GPIO Controller + - Interrupt Controller + - Keys + - LEDs Controller + - Regulators + - RTC + +properties: + compatible: + enum: + - mediatek,mt6363 + - mediatek,mt6373 + + reg: + maxItems: 1 + + '#address-cells': + const: 0 + + '#size-cells': + const: 0 + + interrupts: + maxItems: 1 + + interrupt-controller: true + + "#interrupt-cells": + const: 3 + + adc: + type: object + $ref: /schemas/iio/adc/mediatek,mt6359-auxadc.yaml# + unevaluatedProperties: false + + regulators: + type: object + additionalProperties: true + +required: + - compatible + - reg + - '#address-cells' + +allOf: + - if: + properties: + compatible: + contains: + const: mediatek,mt6363-regulator + then: + properties: + regulators: + $ref: /schemas/regulator/mediatek,mt6363-regulator.yaml# + + - if: + properties: + compatible: + contains: + const: mediatek,mt6373-regulator + then: + properties: + regulators: + $ref: /schemas/regulator/mediatek,mt6373-regulator.yaml# + +additionalProperties: false + +examples: + - | + #include + #include + + spmi { + #address-cells =3D <2>; + #size-cells =3D <0>; + + pmic@4 { + compatible =3D "mediatek,mt6363"; + reg =3D <0x4 SPMI_USID>; + interrupts =3D <4 64 IRQ_TYPE_LEVEL_HIGH>; + interrupt-controller; + #address-cells =3D <0>; + #interrupt-cells =3D <3>; + + adc { + compatible =3D "mediatek,mt6363-auxadc"; + #io-channel-cells =3D <1>; + }; + + regulators { + compatible =3D "mediatek,mt6363-regulator"; + }; + }; + }; --=20 2.49.0 From nobody Wed Oct 8 05:19:37 2025 Received: from bali.collaboradmins.com (bali.collaboradmins.com [148.251.105.195]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 292072BEFFA; Mon, 7 Jul 2025 13:45:09 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=148.251.105.195 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895913; cv=none; b=dth5E3vycA8xBUe7cmOpGM24btnK5DfFfzbEDvo25m7Sb2zMc/2X5PKrVj7Ypl03s6enRMV7j+zq6u9wD/jeYvF6Wp7U6NHbhBkPyTqPiHZTStCimV/xGwTHakn+mYQRZ2euvx4/4h1HfXeRODpnWE2naoeaMGcCXNYDFElc9M4= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751895913; c=relaxed/simple; bh=74pV1zsJZw7aCkhTz+G9pJ1g3E+yzWYiPiY8ovpDOCU=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=sGGGR6jRWAGpT1QQry561wc0fF8kBfNDT6MLqX/FaBUXqhIZT30Q2E0Hv4lduz8UU1WFipVOL3KUpb2M7ue646SRj3niVZLj+kliDTAgVsGvi67PYXtOHk9KRPRbE86MgaaMjDnDeYqe6oguOxDtcRqKPh/3+TpqgKC0FonjIl4= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=Vjsj4gdO; arc=none smtp.client-ip=148.251.105.195 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="Vjsj4gdO" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1751895908; bh=74pV1zsJZw7aCkhTz+G9pJ1g3E+yzWYiPiY8ovpDOCU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Vjsj4gdO65I/cbGP6zop4WnnSesm42UoEZJeVgBvuNFYAHRr6ZhZPAAbET2/Mf7bi WCvtPkP0XoBdASzCDV1MQ3cxuN37cZbLJ3wywBMvXtN0bVWUuOq091RHaWdNJCIfjm EXCq9SJ8dMRlkKpLB1V80fZlCXfdAitYf4SQBR1fwPYiF30Jwell79ACFVRYujbptu A6BEp3bptzewUiDRMkCfFoMQSzs5aoD6Nh+FeFBgt6IJoc3oM8mbtnkgLtmthZvl3P Nq1qvwGUrduqUFJZDQQxqiBevFxNmHuivy++fffqtkRDwPtNfRncJxwRCBzj4aBCcf fEkgkY4+g5yUA== Received: from IcarusMOD.eternityproject.eu (2-237-20-237.ip236.fastwebnet.it [2.237.20.237]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by bali.collaboradmins.com (Postfix) with ESMTPSA id A177317E1112; Mon, 7 Jul 2025 15:45:07 +0200 (CEST) From: AngeloGioacchino Del Regno To: linux-mediatek@lists.infradead.org Cc: lee@kernel.org, robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, kernel@collabora.com, =?UTF-8?q?N=C3=ADcolas=20F=2E=20R=2E=20A=2E=20Prado?= Subject: [PATCH v2 8/8] drivers: mfd: Add support for MediaTek SPMI PMICs and MT6363/73 Date: Mon, 7 Jul 2025 15:44:51 +0200 Message-ID: <20250707134451.154346-9-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.49.0 In-Reply-To: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> References: <20250707134451.154346-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable This driver adds support for the MediaTek SPMI PMICs and their interrupt controller (which is present in 95% of the cases). Other than probing all of the sub-devices of a SPMI PMIC, this sets up a regmap from the relevant SPMI bus and initializes an interrupt controller with its irq domain and irqchip to handle chained interrupts, with the SPMI bus itself being its parent irq controller, and the PMIC being the outmost device. This driver hence holds all of the information about a specific PMIC's interrupts and will properly handle them, calling the ISR for any subdevice that requested an interrupt. As for the interrupt spec, this driver wants 3 interrupt cells, but ignores the first one: this is because of how this first revision of the MediaTek SPMI 2.0 Controller works, which does not hold irq number information in its register, but delegates that to the SPMI device - it's possible that this will change in the future with a newer revision of the controller IP, and this is the main reason for that. To make use of this implementation, this driver also adds the required bits to support MediaTek MT6363 and MT6373 SPMI PMICs. Reviewed-by: N=C3=ADcolas F. R. A. Prado Link: https://lore.kernel.org/r/20250623120038.108891-3-angelogioacchino.de= lregno@collabora.com Signed-off-by: AngeloGioacchino Del Regno --- drivers/mfd/Kconfig | 17 ++ drivers/mfd/Makefile | 1 + drivers/mfd/mtk-spmi-pmic.c | 410 ++++++++++++++++++++++++++++++++++++ include/linux/mfd/mt6363.h | 26 +++ include/linux/mfd/mt6373.h | 21 ++ 5 files changed, 475 insertions(+) create mode 100644 drivers/mfd/mtk-spmi-pmic.c create mode 100644 include/linux/mfd/mt6363.h create mode 100644 include/linux/mfd/mt6373.h diff --git a/drivers/mfd/Kconfig b/drivers/mfd/Kconfig index 6fb3768e3d71..5119f58ba175 100644 --- a/drivers/mfd/Kconfig +++ b/drivers/mfd/Kconfig @@ -1063,6 +1063,23 @@ config MFD_MT6397 accessing the device; additional drivers must be enabled in order to use the functionality of the device. =20 +config MFD_MTK_SPMI_PMIC + tristate "MediaTek SPMI PMICs" + depends on ARCH_MEDIATEK || COMPILE_TEST + depends on OF + depends on SPMI + select REGMAP_SPMI + default y if ARCH_MEDIATEK + help + Say yes here to enable support for MediaTek's SPMI PMICs. + These PMICs made their first appearance in board designs using the + MediaTek Dimensity 9400 series of SoCs. + Note that this will only be useful paired with descriptions of the + independent functions as children nodes in the device tree. + + Say M here if you want to include support for the MediaTek SPMI + PMICs as a module. The module will be called "mtk-spmi-pmic". + config MFD_MENF21BMC tristate "MEN 14F021P00 Board Management Controller Support" depends on I2C diff --git a/drivers/mfd/Makefile b/drivers/mfd/Makefile index 79495f9f3457..6f5af4921d9d 100644 --- a/drivers/mfd/Makefile +++ b/drivers/mfd/Makefile @@ -183,6 +183,7 @@ obj-$(CONFIG_MFD_MT6360) +=3D mt6360-core.o obj-$(CONFIG_MFD_MT6370) +=3D mt6370.o mt6397-objs :=3D mt6397-core.o mt6397-irq.o mt6358-irq.o obj-$(CONFIG_MFD_MT6397) +=3D mt6397.o +obj-$(CONFIG_MFD_MTK_SPMI_PMIC) +=3D mtk-spmi-pmic.o =20 obj-$(CONFIG_RZ_MTU3) +=3D rz-mtu3.o obj-$(CONFIG_ABX500_CORE) +=3D abx500-core.o diff --git a/drivers/mfd/mtk-spmi-pmic.c b/drivers/mfd/mtk-spmi-pmic.c new file mode 100644 index 000000000000..512b53bdb0d1 --- /dev/null +++ b/drivers/mfd/mtk-spmi-pmic.c @@ -0,0 +1,410 @@ +// SPDX-License-Identifier: GPL-2.0-only +/* + * Copyright (c) 2024 MediaTek Inc. + * Copyright (c) 2025 Collabora Ltd + * AngeloGioacchino Del Regno + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#define MTK_SPMI_PMIC_VAL_BITS 8 +#define MTK_SPMI_PMIC_CHIP_ID_REG_M 0xb +#define MTK_SPMI_PMIC_RCS_IRQ_DONE 0x41b + +/** + * mtk_spmi_pmic_irq_group - Group of interrupts in SPMI PMIC + * @num_int_regs: Number of registers for this group of interrupts + * @con_reg: PMIC Interrupt Group Control 0 register + * @sta_reg: PMIC Interrupt Group Status 0 register + * @group_num: PMIC Interrupt Group number - also corresponds to the + * status bit in the global IRQ Control register + */ +struct mtk_spmi_pmic_irq_grp { + u8 hwirq_base; + u8 num_int_regs; + u16 con_reg; + u16 sta_reg; + u8 group_num; +}; + +/** + * mtk_spmi_pmic_pdata - SPMI PMIC Platform Data + * @pmic_irq: Group of interrupts in SPMI PMIC + * @num_groups: Number of groups of interrupts + * @con_reg_sz: Size of Control registers, depends on existence + * of SET and CLR registers in the layout + * @top_irq_reg: Global interrupt status register, explains which + * group needs attention because of a group irq + * @chip_id_reg: Chip ID Register + */ +struct mtk_spmi_pmic_pdata { + const struct mtk_spmi_pmic_irq_grp *pmic_irq; + u8 num_groups; + u8 con_reg_sz; + u8 top_irq_reg; + u8 chip_id_reg; +}; + +/** + * mtk_spmi_pmic - Main driver structure + * @pdata: SPMI PMIC Platform data + * @dev: Handle to SPMI Device + * @dom: IRQ Domain of the PMIC's interrupt controller + * @regmap: Handle to PMIC regmap + * @irq_lock: Lock for the PMIC's irqchip + * @irq: PMIC chained interrupt + */ +struct mtk_spmi_pmic { + const struct mtk_spmi_pmic_pdata *pdata; + struct device *dev; + struct irq_domain *dom; + struct regmap *regmap; + struct mutex irq_lock; + int irq; +}; + +static void mtk_spmi_pmic_irq_set_unmasking(struct irq_data *d, bool unmas= k) +{ + struct mtk_spmi_pmic *pmic =3D irq_data_get_irq_chip_data(d); + const struct mtk_spmi_pmic_pdata *pdata =3D pmic->pdata; + struct regmap *regmap =3D pmic->regmap; + irq_hw_number_t hwirq =3D irqd_to_hwirq(d); + unsigned short i; + + for (i =3D 0; i < pdata->num_groups; i++) { + const struct mtk_spmi_pmic_irq_grp *irq_grp =3D &pdata->pmic_irq[i]; + u32 con_reg; + u8 irq_en_bit; + + if (hwirq < irq_grp->hwirq_base) + continue; + + con_reg =3D irq_grp->con_reg + (pdata->con_reg_sz * i); + irq_en_bit =3D hwirq - irq_grp->hwirq_base; + + regmap_assign_bits(regmap, con_reg, BIT(irq_en_bit), unmask); + + break; + } +} + +static void mtk_spmi_pmic_irq_mask(struct irq_data *d) +{ + mtk_spmi_pmic_irq_set_unmasking(d, false); +} + +static void mtk_spmi_pmic_irq_unmask(struct irq_data *d) +{ + mtk_spmi_pmic_irq_set_unmasking(d, true); +} + +static void mtk_spmi_pmic_irq_lock(struct irq_data *d) +{ + struct mtk_spmi_pmic *pmic =3D irq_data_get_irq_chip_data(d); + + mutex_lock(&pmic->irq_lock); +} + +static void mtk_spmi_pmic_irq_sync_unlock(struct irq_data *d) +{ + struct mtk_spmi_pmic *pmic =3D irq_data_get_irq_chip_data(d); + + mutex_unlock(&pmic->irq_lock); +} + +static struct irq_chip mtk_spmi_pmic_irq_chip =3D { + .name =3D "mtk-spmi-pmic", + .irq_mask =3D mtk_spmi_pmic_irq_mask, + .irq_unmask =3D mtk_spmi_pmic_irq_unmask, + .irq_bus_lock =3D mtk_spmi_pmic_irq_lock, + .irq_bus_sync_unlock =3D mtk_spmi_pmic_irq_sync_unlock, + .flags =3D IRQCHIP_SKIP_SET_WAKE, +}; + +static int mtk_spmi_pmic_irq_domain_map(struct irq_domain *d, unsigned int= virq, + irq_hw_number_t hwirq) +{ + struct mtk_spmi_pmic *pmic =3D d->host_data; + + irq_set_chip_data(virq, pmic); + irq_set_chip_and_handler(virq, &mtk_spmi_pmic_irq_chip, handle_level_irq); + + return 0; +} + +static int mtk_spmi_pmic_irq_xlate(struct irq_domain *d, struct device_nod= e *ctrlr, + const u32 *intspec, unsigned int intsize, + unsigned long *out_hwirq, unsigned int *out_type) +{ + struct mtk_spmi_pmic *pmic =3D d->host_data; + struct device *dev =3D pmic->dev; + struct irq_fwspec fwspec; + + of_phandle_args_to_fwspec(ctrlr, intspec, intsize, &fwspec); + if (WARN_ON(fwspec.param_count < 3)) + return -EINVAL; + + /* + * The IRQ number in intspec[0] is ignored on purpose here! + * + * This is because of how at least the first revision of the SPMI 2.0 + * controller works in MediaTek SoCs: the controller will raise an + * interrupt for each SID (but doesn't know the details!), and the + * specific IRQ number that got raised must be read from the PMIC or + * its sub-device driver. + * It's possible that this will change in the future with a newer + * revision of the SPMI controller, and this is why the devicetree + * holds the full intspec. + */ + *out_hwirq =3D intspec[1]; + *out_type =3D intspec[2] & IRQ_TYPE_SENSE_MASK; + + dev_dbg(dev, "Found device IRQ %u chained from SPMI IRQ %x (map: 0x%lx)\n= ", + intspec[1], intspec[0], *out_hwirq); + + return 0; +} + +static const struct irq_domain_ops mtk_spmi_pmic_irq_domain_ops =3D { + .map =3D mtk_spmi_pmic_irq_domain_map, + .xlate =3D mtk_spmi_pmic_irq_xlate, +}; + +static int mtk_spmi_pmic_handle_group_irq(struct mtk_spmi_pmic *pmic, int = group) +{ + const struct mtk_spmi_pmic_irq_grp *irq_grp =3D &pmic->pdata->pmic_irq[gr= oup]; + struct regmap *regmap =3D pmic->regmap; + struct device *dev =3D pmic->dev; + int i, ret; + + for (i =3D 0; i < irq_grp->num_int_regs; i++) { + u32 status, saved_status; + + ret =3D regmap_read(regmap, irq_grp->sta_reg + i, &status); + if (ret) { + dev_err(dev, "Could not read IRQ status register: %d", ret); + return ret; + } + + if (status =3D=3D 0) + continue; + + saved_status =3D status; + do { + irq_hw_number_t hwirq; + u8 bit =3D __ffs(status); + + /* Each reg has 8 bits: this is the first irq of this group */ + hwirq =3D MTK_SPMI_PMIC_VAL_BITS * i; + + /* Offset by this group's start interrupt */ + hwirq +=3D irq_grp->hwirq_base; + + /* Finally, offset by the fired irq's bit number */ + hwirq +=3D bit; + + status &=3D ~BIT(bit); + + generic_handle_domain_irq(pmic->dom, hwirq); + } while (status); + + /* Clear the interrupts by writing the previous status */ + regmap_write(regmap, irq_grp->sta_reg + i, saved_status); + } + + return 0; +} + +static void mtk_spmi_pmic_handle_chained_irq(struct irq_desc *desc) +{ + struct mtk_spmi_pmic *pmic =3D irq_desc_get_handler_data(desc); + const struct mtk_spmi_pmic_pdata *pdata =3D pmic->pdata; + struct irq_chip *chip =3D irq_desc_get_chip(desc); + struct regmap *regmap =3D pmic->regmap; + bool irq_handled =3D false; + int i, ret; + u32 val; + + chained_irq_enter(chip, desc); + + ret =3D regmap_read(regmap, pdata->top_irq_reg, &val); + if (ret) + handle_bad_irq(desc); + + dev_dbg(pmic->dev, "PMIC IRQ Status: %x\n", val); + + /* This is very unlikely to happen */ + if (val =3D=3D 0) { + chained_irq_exit(chip, desc); + return; + } + + for (i =3D 0; i < pdata->num_groups; i++) { + const struct mtk_spmi_pmic_irq_grp *irq_grp =3D &pdata->pmic_irq[i]; + u8 group_bit =3D BIT(irq_grp[i].group_num); + + if (val & group_bit) { + ret =3D mtk_spmi_pmic_handle_group_irq(pmic, i); + if (ret =3D=3D 0) + irq_handled =3D true; + } + } + + /* The RCS flag has to be cleared even if the IRQ was not handled. */ + ret =3D regmap_write(regmap, MTK_SPMI_PMIC_RCS_IRQ_DONE, 1); + if (ret) + dev_warn(pmic->dev, "Could not clear RCS flag!\n"); + + if (!irq_handled) + handle_bad_irq(desc); + + chained_irq_exit(chip, desc); +} + +static void mtk_spmi_pmic_irq_remove(void *data) +{ + struct mtk_spmi_pmic *pmic =3D (struct mtk_spmi_pmic *)data; + + irq_set_chained_handler_and_data(pmic->irq, NULL, NULL); + irq_domain_remove(pmic->dom); +} + +static int mtk_spmi_pmic_irq_init(struct spmi_device *sdev, struct regmap = *regmap, + const struct mtk_spmi_pmic_pdata *pdata) +{ + struct mtk_spmi_pmic *pmic; + int ret; + + pmic =3D devm_kzalloc(&sdev->dev, sizeof(*pmic), GFP_KERNEL); + if (!pmic) + return -ENOMEM; + + pmic->irq =3D of_irq_get(sdev->dev.of_node, 0); + if (pmic->irq < 0) + return dev_err_probe(&sdev->dev, pmic->irq, "Cannot get IRQ\n"); + + pmic->dev =3D &sdev->dev; + pmic->regmap =3D regmap; + pmic->pdata =3D pdata; + mutex_init(&pmic->irq_lock); + + pmic->dom =3D irq_domain_add_tree(sdev->dev.of_node, + &mtk_spmi_pmic_irq_domain_ops, pmic); + if (!pmic->dom) + return dev_err_probe(&sdev->dev, -ENOMEM, "Cannot create IRQ domain\n"); + + ret =3D devm_add_action_or_reset(&sdev->dev, mtk_spmi_pmic_irq_remove, pm= ic); + if (ret) { + irq_domain_remove(pmic->dom); + return ret; + } + + irq_set_chained_handler_and_data(pmic->irq, mtk_spmi_pmic_handle_chained_= irq, pmic); + + return 0; +} + +#define MTK_SPMI_PMIC_IRQ_GROUP(pmic, grp, gnum, first_irq, last_irq) \ +{ \ + .hwirq_base =3D first_irq, \ + .num_int_regs =3D ((last_irq - first_irq) / \ + MTK_SPMI_PMIC_VAL_BITS) + 1, \ + .con_reg =3D pmic##_##grp##_TOP_INT_CON0, \ + .sta_reg =3D pmic##_##grp##_TOP_INT_STATUS0, \ + .group_num =3D gnum, \ +} + +static const struct mtk_spmi_pmic_irq_grp mt6363_irq_groups[] =3D { + MTK_SPMI_PMIC_IRQ_GROUP(MT6363, BUCK, 0, 0, 9), + MTK_SPMI_PMIC_IRQ_GROUP(MT6363, LDO, 1, 16, 40), + MTK_SPMI_PMIC_IRQ_GROUP(MT6363, PSC, 2, 48, 57), + MTK_SPMI_PMIC_IRQ_GROUP(MT6363, MISC, 3, 64, 79), + MTK_SPMI_PMIC_IRQ_GROUP(MT6363, HK, 4, 80, 87), + MTK_SPMI_PMIC_IRQ_GROUP(MT6363, BM, 6, 88, 107) +}; + +static const struct mtk_spmi_pmic_irq_grp mt6373_irq_groups[] =3D { + MTK_SPMI_PMIC_IRQ_GROUP(MT6373, BUCK, 0, 0, 9), + MTK_SPMI_PMIC_IRQ_GROUP(MT6373, LDO, 1, 16, 39), + MTK_SPMI_PMIC_IRQ_GROUP(MT6373, MISC, 3, 56, 71), +}; + +static const struct mtk_spmi_pmic_pdata mt6363_pdata =3D { + .pmic_irq =3D mt6363_irq_groups, + .num_groups =3D ARRAY_SIZE(mt6363_irq_groups), + .con_reg_sz =3D 3, + .top_irq_reg =3D MT6363_TOP_INT_STATUS1, + .chip_id_reg =3D MTK_SPMI_PMIC_CHIP_ID_REG_M, +}; + +static const struct mtk_spmi_pmic_pdata mt6373_pdata =3D { + .pmic_irq =3D mt6373_irq_groups, + .num_groups =3D ARRAY_SIZE(mt6373_irq_groups), + .con_reg_sz =3D 3, + .top_irq_reg =3D MT6373_TOP_INT_STATUS1, + .chip_id_reg =3D MTK_SPMI_PMIC_CHIP_ID_REG_M, +}; + +static const struct regmap_config mtk_spmi_regmap_config =3D { + .reg_bits =3D 16, + .val_bits =3D MTK_SPMI_PMIC_VAL_BITS, + .max_register =3D 0xffff, + .fast_io =3D true, +}; + +static int mtk_spmi_pmic_probe(struct spmi_device *sdev) +{ + const struct mtk_spmi_pmic_pdata *pdata; + struct device *dev =3D &sdev->dev; + struct regmap *regmap; + int ret; + + regmap =3D devm_regmap_init_spmi_ext(sdev, &mtk_spmi_regmap_config); + if (IS_ERR(regmap)) + return PTR_ERR(regmap); + + pdata =3D (const struct mtk_spmi_pmic_pdata *)device_get_match_data(&sdev= ->dev); + if (pdata && pdata->num_groups) { + ret =3D mtk_spmi_pmic_irq_init(sdev, regmap, pdata); + if (ret) + return ret; + } + + return devm_of_platform_populate(dev); +} + +static const struct of_device_id mtk_pmic_spmi_id_table[] =3D { + { .compatible =3D "mediatek,mt6363", .data =3D &mt6363_pdata }, + { .compatible =3D "mediatek,mt6373", .data =3D &mt6373_pdata }, + { /* sentinel */ } +}; +MODULE_DEVICE_TABLE(of, mtk_pmic_spmi_id_table); + +static struct spmi_driver mtk_spmi_pmic_driver =3D { + .probe =3D mtk_spmi_pmic_probe, + .driver =3D { + .name =3D "mtk-spmi-pmic", + .of_match_table =3D mtk_pmic_spmi_id_table, + }, +}; +module_spmi_driver(mtk_spmi_pmic_driver); + +MODULE_AUTHOR("AngeloGioacchino Del Regno "); +MODULE_DESCRIPTION("MediaTek SPMI PMIC driver"); +MODULE_LICENSE("GPL"); diff --git a/include/linux/mfd/mt6363.h b/include/linux/mfd/mt6363.h new file mode 100644 index 000000000000..2e13398f5af5 --- /dev/null +++ b/include/linux/mfd/mt6363.h @@ -0,0 +1,26 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* + * Copyright (c) 2021 MediaTek Inc. + * Copyright (c) 2025 Collabora Ltd + * AngeloGioacchino Del Regno + */ + +#ifndef __MFD_MT6363_H__ +#define __MFD_MT6363_H__ + +/* PMIC Registers */ +#define MT6363_MISC_TOP_INT_CON0 0x37 +#define MT6363_MISC_TOP_INT_STATUS0 0x43 +#define MT6363_TOP_INT_STATUS1 0x4e +#define MT6363_PSC_TOP_INT_CON0 0x90f +#define MT6363_PSC_TOP_INT_STATUS0 0x91b +#define MT6363_BM_TOP_INT_CON0 0xc24 +#define MT6363_BM_TOP_INT_STATUS0 0xc36 +#define MT6363_HK_TOP_INT_CON0 0xf92 +#define MT6363_HK_TOP_INT_STATUS0 0xf9e +#define MT6363_BUCK_TOP_INT_CON0 0x1411 +#define MT6363_BUCK_TOP_INT_STATUS0 0x141d +#define MT6363_LDO_TOP_INT_CON0 0x1b11 +#define MT6363_LDO_TOP_INT_STATUS0 0x1b29 + +#endif /* __MFD_MT6363_H__ */ diff --git a/include/linux/mfd/mt6373.h b/include/linux/mfd/mt6373.h new file mode 100644 index 000000000000..3509e46447bd --- /dev/null +++ b/include/linux/mfd/mt6373.h @@ -0,0 +1,21 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* + * Copyright (c) 2021 MediaTek Inc. + * Copyright (c) 2025 Collabora Ltd + * AngeloGioacchino Del Regno + */ + +#ifndef __MFD_MT6373_H__ +#define __MFD_MT6373_H__ + +/* PMIC Registers */ +#define MT6373_MISC_TOP_INT_CON0 0x3c +#define MT6373_MISC_TOP_INT_STATUS0 0x48 +#define MT6373_TOP_INT_MASK_CON0 0x4c +#define MT6373_TOP_INT_STATUS1 0x53 +#define MT6373_BUCK_TOP_INT_CON0 0x1411 +#define MT6373_BUCK_TOP_INT_STATUS0 0x141d +#define MT6373_LDO_TOP_INT_CON0 0x1b10 +#define MT6373_LDO_TOP_INT_STATUS0 0x1b22 + +#endif /* __MFD_MT6373_H__ */ --=20 2.49.0