From nobody Wed Oct 8 00:25:47 2025 Received: from mail-pl1-f179.google.com (mail-pl1-f179.google.com [209.85.214.179]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id D7F2C2BDC35 for ; Thu, 3 Jul 2025 21:53:23 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.214.179 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751579605; cv=none; b=A2uiFGRKv2KFhDjSMogw00GdKFzpFbq+rcGrpKF8qtgYfYOL2b+Mx9CUb87cXa1kMmbKjVe9ELIYcIGrcJwQIhQ/YAXHX7WaUdk89yb3y/kwDGFSLZuPW1U+9Is8qOfeqsztvT89ws60ZK4hLn2CZgdpkaB0gYmZxHRrrB03fps= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751579605; c=relaxed/simple; bh=7vPWxC3i0T1lMmsOVAXtGjJ/XmqPhC1ujaQsBuT5zmA=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version; b=ZDTshA7XuWu60W/7sATaM707jiG0Qe1I8phP+NxGGd+PduldrLP1bJgQ62v1N1vbVo00IcAjqz3bHphRscX1ACBTiEWCsO0UeZG/WmVU5a3bfbQeqtp71KtRcyx8mjXU7vM4mETN7nbqGJBdO7lEeBxj3NTnxj7G4mzkxtWf1CY= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=broadcom.com; spf=fail smtp.mailfrom=broadcom.com; dkim=pass (1024-bit key) header.d=broadcom.com header.i=@broadcom.com header.b=iO6YMO/V; arc=none smtp.client-ip=209.85.214.179 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=broadcom.com Authentication-Results: smtp.subspace.kernel.org; spf=fail smtp.mailfrom=broadcom.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=broadcom.com header.i=@broadcom.com header.b="iO6YMO/V" Received: by mail-pl1-f179.google.com with SMTP id d9443c01a7336-235f9ea8d08so4235765ad.1 for ; Thu, 03 Jul 2025 14:53:23 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=broadcom.com; s=google; t=1751579603; x=1752184403; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=Wgwhd4uxfgsiFGznM9R+p5/1NcCXs+lUXw56p7CBPbs=; b=iO6YMO/VpXHtTIJQJKElUl5DZtymEdqWQADOU+DKNNaY22/RAe65NP4yVzvfKjtMPL 3N7Y8dBMKTh+hOWn30hNWyclmtGnfbrPptDWzPAPTqao90BA6f6hqMT1SHvvWdmDGJQs iaMNEqYtPp6QkiG115T4GZ/qQDXwbNkqh4M58= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1751579603; x=1752184403; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=Wgwhd4uxfgsiFGznM9R+p5/1NcCXs+lUXw56p7CBPbs=; b=YDOoEhwZQYlkEqJDHRAYTqI9IxuK1RBdL2gyM7F+OpKSoKtvrX4s7uwksb2Qtq1dHw QPfvZlHG5hBUQiirPfr5dEya7vHTeIqFKiRLwJ3q5VY0cC25ZpjmTDVcHIUmBNIQeNQx KCDE6p+etFaFL5ZB1EW0aFAyYMbD0HN7G7PvhnhW71unQOLsXGevtB47LbdLxMhfunYO 9pV+0I8j0JLWe4oB7qHMmMVKUERelQrWfrlEN8Q7xUL7WAMMNfNnN0BtUL5sV32o3uv2 NQbXFKBaGpqSs/XL5+hCvbA4WBfMbk3syWNi5OV1yFs2UYrtpz669ov24HBJNqrQ+j8U qtzg== X-Forwarded-Encrypted: i=1; AJvYcCXXBJ08J9wfkoWvOOl9ZALcxI86vAzhCGOW07S6MojRZLoABw6joF5NsGzh9UZZCe36usUpDMAKx5W6Byg=@vger.kernel.org X-Gm-Message-State: AOJu0Yxf+JGR8vqbYWNhdm0JpXhlS/kXdZyDCzDqAXNs2XJp8z6Em6UJ qMmyfumAg9H+JgkfHZwiYgpFLgqLLHvnyuEo3o4GqdDT9JdyrPk6nKgLntwNdyXyxA== X-Gm-Gg: ASbGncvLnq5mZ/V4peJpgzopCuJQQhf2KIbVXJGAzQwG5b3LWRt8ZXOztODQ+5jB01k BXCCxtfz2zfuA6XP51Jjkf3Plv7wdBN7xvlUtXVub/2jok5BYdFxos4Aol+lTsCr4hVD0RJmBA2 uw7DfHZ0iDIhBIddS2gtXpaYUNfjz7zGp0uljvqJzl947uR56oQi025stz3IW1smFJ+iDYDXirQ s3ptitmXQQ8iUXaj2jctCNhMEbzhEMRQBm6ZNDJIIGUi7uY8ZOtkxbx84MQ/jzsv0lQdl0F8LY9 HYMmJFhFV5woqvzp8MowEFXXuKE0Drn4Cd5Pd1sP50cSJsEdpa13LzXbGVxrSUZhnC9Ne/IW1+6 eVFE5uiUXabosNv8cklI3d4c5a+0jXbNvbIaLeQCtfg== X-Google-Smtp-Source: AGHT+IHxUkT3T1XrdvXj6lsZasXIIR1QuejltuaVBvB0AUtVnJ6flgqLggHU2VFll3S8pZy4clu9dA== X-Received: by 2002:a17:903:2d2:b0:235:2e0:ab8 with SMTP id d9443c01a7336-23c8606721cmr3661665ad.6.1751579603171; Thu, 03 Jul 2025 14:53:23 -0700 (PDT) Received: from stband-bld-1.and.broadcom.net ([192.19.144.250]) by smtp.gmail.com with ESMTPSA id d9443c01a7336-23c8459b3a0sm4249645ad.219.2025.07.03.14.53.20 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 03 Jul 2025 14:53:22 -0700 (PDT) From: Jim Quinlan To: linux-pci@vger.kernel.org, Nicolas Saenz Julienne , Bjorn Helgaas , Lorenzo Pieralisi , Cyril Brulebois , bcm-kernel-feedback-list@broadcom.com, jim2101024@gmail.com, james.quinlan@broadcom.com Cc: Florian Fainelli , Lorenzo Pieralisi , =?UTF-8?q?Krzysztof=20Wilczy=C5=84ski?= , Manivannan Sadhasivam , Rob Herring , Krzysztof Kozlowski , Conor Dooley , linux-arm-kernel@lists.infradead.org (moderated list:BROADCOM BCM7XXX ARM ARCHITECTURE), linux-rpi-kernel@lists.infradead.org (moderated list:BROADCOM BCM2711/BCM2835 ARM ARCHITECTURE), devicetree@vger.kernel.org (open list:OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS), linux-kernel@vger.kernel.org (open list) Subject: [PATCH 1/3] dt-bindings: PCI: brcm,stb-pcie: Add 74110 SoC Date: Thu, 3 Jul 2025 17:53:11 -0400 Message-Id: <20250703215314.3971473-2-james.quinlan@broadcom.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250703215314.3971473-1-james.quinlan@broadcom.com> References: <20250703215314.3971473-1-james.quinlan@broadcom.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Adds BCM74110, a Broadcom SetTop box ARM64 based SoC. Its inbound window may be set to any size, unlike previous STB SoCs whose inbound window size must be a power of two. Signed-off-by: Jim Quinlan Acked-by: Rob Herring (Arm) Reviewed-by: Florian Fainelli --- Documentation/devicetree/bindings/pci/brcm,stb-pcie.yaml | 1 + 1 file changed, 1 insertion(+) diff --git a/Documentation/devicetree/bindings/pci/brcm,stb-pcie.yaml b/Doc= umentation/devicetree/bindings/pci/brcm,stb-pcie.yaml index 5a7b0ed9464d..36bebc290b42 100644 --- a/Documentation/devicetree/bindings/pci/brcm,stb-pcie.yaml +++ b/Documentation/devicetree/bindings/pci/brcm,stb-pcie.yaml @@ -27,6 +27,7 @@ properties: - brcm,bcm7445-pcie # Broadcom 7445 Arm - brcm,bcm7712-pcie # Broadcom STB sibling of Rpi 5 - brcm,bcm33940-pcie # Broadcom DOCSIS 4.0 CM w/ 64b ARM + - brcm,bcm74110-pcie # Broadcom STB, Arm64 =20 reg: maxItems: 1 --=20 2.34.1 From nobody Wed Oct 8 00:25:47 2025 Received: from mail-pl1-f171.google.com (mail-pl1-f171.google.com [209.85.214.171]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 16A562BFC7F for ; Thu, 3 Jul 2025 21:53:26 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.214.171 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751579608; cv=none; b=HSOdr5CRx03szG4OuvCqAzFSnbSC0+7LNDCiqFSoMfCNzBo/qFe3gGajFKbh6oAR7INbHz60C1/JNxzpGXAO6atN0lwqhlg7inprLieKra5/zGqF9uCDOXz3sylZopXxik9/h7MoGaqIr0hmDAUDxxtI0j4CAnBcl9ZVps1mhCs= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751579608; c=relaxed/simple; bh=+4mWhPKns0RSEJTdCXraQDLnv9KiyINud1kAAW+E3Qk=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version; b=X62j6YcYpCFA5G6oGYWHBWvVmEDF+j1e9PYvb1fiqj8y/XWjyVX1FiRVhoLJuko8Ubd3NRVde1JtF9KlfxJmyyLWw2KSoIVNUuVmbvReAytGdoZ3yGb3jRKRBsHpNpl7BTdxITg1oJdwxXQohyd7cySf+dcL99XTe+hFek3/kXo= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=broadcom.com; spf=fail smtp.mailfrom=broadcom.com; dkim=pass (1024-bit key) header.d=broadcom.com header.i=@broadcom.com header.b=ETbzGj0E; arc=none smtp.client-ip=209.85.214.171 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=broadcom.com Authentication-Results: smtp.subspace.kernel.org; spf=fail smtp.mailfrom=broadcom.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=broadcom.com header.i=@broadcom.com header.b="ETbzGj0E" Received: by mail-pl1-f171.google.com with SMTP id d9443c01a7336-23508d30142so5432605ad.0 for ; Thu, 03 Jul 2025 14:53:26 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=broadcom.com; s=google; t=1751579606; x=1752184406; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=ibqJ1qfXyj8EfT7QyMpwHVnExe5FA06OoPBrLNd9L70=; b=ETbzGj0EresgGiS8eBVPdmc3lEN4nQVDw/e9lnYTKCjIiCxss3HWtAJ7aBapejgTwW NmV/ODZE+3FsUfQSGKPL2BG55FyCEL3VT/eaABnVqFg8eKFilv+/Mdkb321hgVP8OPWd 9dKs8T8PIOn+0FAkRpU0x88VWrz15A5WpK8og= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1751579606; x=1752184406; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=ibqJ1qfXyj8EfT7QyMpwHVnExe5FA06OoPBrLNd9L70=; b=KiZiqzCo93XOCWtsAM/hldxO07HnCS7zAfbSgwZzaJIqQXhISAAhDRhMatSh3h6ZDk j13f3/+94GxBoWeJqYhQmMQGYubkehLqNTt/NzHdDMPSO/eUesnB1n3TMMTcKeCGOIkt Xi4tvrEmWr1xwuwUHkxgGunFYCqTvScCBs2zcwwbkbbFS72OjITNaebHrKcec+Xuke+5 4pOZC6rDTknREyqydknp/ghxIUeHAhGUyUt0+irYUTH7b7OvHR5LqDMjdsB+SFvyIwhq CnvuvT25dqsDNNwWaoUjHlWjmAWXCi1L1Zd8nCou6epSX1uChxvw48a9IcSAOWmySOfl Wo3A== X-Forwarded-Encrypted: i=1; AJvYcCUIMS6IZFilk5em2zvwHDugiO6tyCwjO5drvhwFgfzYdJujywz1rcvLVqJocngndDkT+nmuUm+4ib47hTw=@vger.kernel.org X-Gm-Message-State: AOJu0YzjNLuMU9ON8JnABpAS9g28cCDqMnST5/+xfge5WXI9GhPN0tyF suk/B8KgPq+X5k+PYV4UIOkVSwJ4A0KddyeJrA0A5JIrUmjcPlO61AkkkoQ6+B6nlQ== X-Gm-Gg: ASbGncsNSsYnPNDUjUTe3RiHe/irqKy+GcxqSXPU36t1JLNnzFGJEJYByn4Ut1iRmxB pQcqXYVuex1+R1zsYeWo3YmzAqTMQ4FPpTZebGvvpR9Bd/hNT9QTwHmnkqEyNEiSdUNh7EkyTrL VIithNIJxUD4xDNxvRiFzvGjksFMUXVp8aEL7Znx9/m+Wy93Fu47lGQRePcRizKH+u5J4NRfXcx rDvGJbNm8dTpuJroqRw3b5HoWvPajetxjeLz+Fg2Noe5AsLRAkvmnJ60cBs9+jVdF6+ngn8G5le XUWPTpHlYM3LFRY28NpWhdyszFWhXjpY1U8SGGCDBn5iTDiKk/m20Vi5K0iZqO6QUq3h22pNGdO Bv6HJCWfutXrlhdpJByzv9lpeOdxORCeVuLR96iaIyju0OAxGaXlL X-Google-Smtp-Source: AGHT+IG43raFFh4Sga/+BHu1LSaZfdBpoQXF3HpuWwfM1okK6fDZ+ygvWWjun6fbVM2HU0P90x4sUg== X-Received: by 2002:a17:903:1a03:b0:234:a139:11fa with SMTP id d9443c01a7336-23c85d9e22emr5623665ad.3.1751579606352; Thu, 03 Jul 2025 14:53:26 -0700 (PDT) Received: from stband-bld-1.and.broadcom.net ([192.19.144.250]) by smtp.gmail.com with ESMTPSA id d9443c01a7336-23c8459b3a0sm4249645ad.219.2025.07.03.14.53.23 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 03 Jul 2025 14:53:25 -0700 (PDT) From: Jim Quinlan To: linux-pci@vger.kernel.org, Nicolas Saenz Julienne , Bjorn Helgaas , Lorenzo Pieralisi , Cyril Brulebois , bcm-kernel-feedback-list@broadcom.com, jim2101024@gmail.com, james.quinlan@broadcom.com Cc: Florian Fainelli , Lorenzo Pieralisi , =?UTF-8?q?Krzysztof=20Wilczy=C5=84ski?= , Manivannan Sadhasivam , Rob Herring , linux-rpi-kernel@lists.infradead.org (moderated list:BROADCOM BCM2711/BCM2835 ARM ARCHITECTURE), linux-arm-kernel@lists.infradead.org (moderated list:BROADCOM BCM2711/BCM2835 ARM ARCHITECTURE), linux-kernel@vger.kernel.org (open list) Subject: [PATCH 2/3] PCI: brcmstb: Acommodate newer SOCs with next-gen PCIe inbound mapping Date: Thu, 3 Jul 2025 17:53:12 -0400 Message-Id: <20250703215314.3971473-3-james.quinlan@broadcom.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250703215314.3971473-1-james.quinlan@broadcom.com> References: <20250703215314.3971473-1-james.quinlan@broadcom.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" New SoCs are coming that are not encumbered with a baroque internal memory mapping scheme or power-of-two restrictions on the sizes of inbound regsions. Enable the driver to use these SoCs. Signed-off-by: Jim Quinlan Reviewed-by: Florian Fainelli --- drivers/pci/controller/pcie-brcmstb.c | 61 ++++++++++++++++++++++++++- 1 file changed, 60 insertions(+), 1 deletion(-) diff --git a/drivers/pci/controller/pcie-brcmstb.c b/drivers/pci/controller= /pcie-brcmstb.c index 5c8aa5e36338..362ac083e112 100644 --- a/drivers/pci/controller/pcie-brcmstb.c +++ b/drivers/pci/controller/pcie-brcmstb.c @@ -152,6 +152,8 @@ =20 #define PCIE_MSI_INTR2_BASE 0x4500 =20 +#define PCIE_MISC2_BAR1_CONFIG_SIZE 0x4700 + /* Offsets from INTR2_CPU and MSI_INTR2 BASE offsets */ #define MSI_INT_STATUS 0x0 #define MSI_INT_CLR 0x8 @@ -282,6 +284,15 @@ enum pcie_soc_base { */ #define IS_CM_SOC(t) ((t) =3D=3D BCM3162 || (t) =3D=3D BCM33940 || (t) =3D= =3D BCM3392) =20 +/* + * Newer chips (NG is "Next Generation") have simplified the design of how + * inbound regions are mapped to system memory as compared to previous STB + * designs. In addition, the inbound window size is not restricted to be a + * power of two. Such systems may or may not have an IOMMU between the RC + * and memory. + */ +#define IS_NG_PCI_SOC(t) (0) + struct inbound_win { u64 size; u64 pci_offset; @@ -1008,7 +1019,8 @@ static int brcm_pcie_get_inbound_wins(struct brcm_pci= e *pcie, * memory. That being said, each window's size must still * be a power of two. */ - if (pcie->cfg->soc_base =3D=3D BCM7712 || IS_CM_SOC(pcie->cfg->soc_base)) + if (pcie->cfg->soc_base =3D=3D BCM7712 || IS_CM_SOC(pcie->cfg->soc_base) + || IS_NG_PCI_SOC(pcie->cfg->soc_base)) add_inbound_win(b++, &n, size, cpu_start, pcie_start); =20 if (n > pcie->cfg->num_inbound_wins) @@ -1020,6 +1032,22 @@ static int brcm_pcie_get_inbound_wins(struct brcm_pc= ie *pcie, return -EINVAL; } =20 + if (IS_NG_PCI_SOC(pcie->cfg->soc_base)) { + /* + * STB NG SoCs may still be limited with three inbound + * windows, and if so, the last one should be disabled. + */ + if (pcie->cfg->num_inbound_wins =3D=3D 3) { + n =3D 2; + add_inbound_win(b++, &n, 0, 0, 0); + } + /* + * NG SoCs do not have internal mapping system that enables + * multiple memory controllers, so return now. + */ + return n; + } + /* * 7712, CM, and newer chips do not have an internal memory * mapping system that enables multiple memory controllers. As @@ -1120,6 +1148,17 @@ static u32 brcm_ubus_reg_offset(int bar) return PCIE_MISC_UBUS_BAR4_CONFIG_REMAP + 8 * (bar - 4); } =20 +/* + * NG SoCs have configurable inbound region size registers (as opposed to + * having to set them to a power of two). There are multiple contiguous + * registers, one for each inbound window. This function provides the + * register offset for a specific window. + */ +static unsigned int brcm_calc_config_size_reg_offset(int bar) +{ + return PCIE_MISC2_BAR1_CONFIG_SIZE + (bar - 1) * 4; +} + static void set_inbound_win_registers(struct brcm_pcie *pcie, const struct inbound_win *inbound_wins, u8 num_inbound_wins) @@ -1134,6 +1173,24 @@ static void set_inbound_win_registers(struct brcm_pc= ie *pcie, u32 reg_offset =3D brcm_bar_reg_offset(i); u32 tmp =3D lower_32_bits(pci_offset); =20 + if (IS_NG_PCI_SOC(pcie->cfg->soc_base)) { + /* PCIe address */ + writel(lower_32_bits(pci_offset), base + reg_offset); + writel(upper_32_bits(pci_offset), base + reg_offset + 4); + + /* Size of region */ + reg_offset =3D brcm_calc_config_size_reg_offset(i); + /* Register value has granularity of 4k units */ + writel(size >> 12, base + reg_offset); + + /* CPU address */ + reg_offset =3D brcm_ubus_reg_offset(i); + writel(lower_32_bits(cpu_addr), base + reg_offset); + writel(upper_32_bits(cpu_addr), base + reg_offset + 4); + + continue; + } + u32p_replace_bits(&tmp, brcm_pcie_encode_ibar_size(size), PCIE_MISC_RC_BAR1_CONFIG_LO_SIZE_MASK); =20 @@ -1264,6 +1321,8 @@ static int brcm_pcie_setup(struct brcm_pcie *pcie) */ if (IS_CM_SOC(pcie->cfg->soc_base)) pcie->msi_target_addr =3D BRCM_MSI_TARGET_ADDR_FOR_CM; + else if (IS_NG_PCI_SOC(pcie->cfg->soc_base)) + pcie->msi_target_addr =3D BRCM_MSI_TARGET_ADDR_GT_4GB; else if (inbound_wins[2].pci_offset >=3D SZ_4G || (inbound_wins[2].size + inbound_wins[2].pci_offset) < SZ_4G) pcie->msi_target_addr =3D BRCM_MSI_TARGET_ADDR_LT_4GB; --=20 2.34.1 From nobody Wed Oct 8 00:25:47 2025 Received: from mail-pl1-f169.google.com (mail-pl1-f169.google.com [209.85.214.169]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 41144275845 for ; Thu, 3 Jul 2025 21:53:29 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.214.169 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751579611; cv=none; b=J7sxV3pmdnitCZ2QmrChX4LrzqKWemREfn6J2QUtJawizxQz107VJcFNrwNfFhy/yeUgBjA3DzloWW5IgPqmqWq16cJs+Ky+XKMw74SDcBlFDBXpW280BCnBsVh5tk2G0Y8/n7+7K8v9i6SZdcqC/shXYSIXJNKAFOn5ncchs3U= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1751579611; c=relaxed/simple; bh=gReumBugAMPkL+f0s/yNu2rliKIaTFJgDBbHJ0cCnSo=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version; b=lDSGaV1UcqqH4y8v49TZHO1I32lzxm+iAvoe2RyZiQ6ix8L1NL6qVrmQKO3lljzGbfDKxHccKRr2Zm2z7CcbZH83hr4VRLq+lCCA+lQVEwL5sCuPJpYJCE4hxpH/zF6IStICbmjMhIJWQV5wpsYUtMxqhdV6aJaufDza/b3E784= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=broadcom.com; spf=fail smtp.mailfrom=broadcom.com; dkim=pass (1024-bit key) header.d=broadcom.com header.i=@broadcom.com header.b=gt4BOjmB; arc=none smtp.client-ip=209.85.214.169 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=broadcom.com Authentication-Results: smtp.subspace.kernel.org; spf=fail smtp.mailfrom=broadcom.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=broadcom.com header.i=@broadcom.com header.b="gt4BOjmB" Received: by mail-pl1-f169.google.com with SMTP id d9443c01a7336-235e1d710d8so5539245ad.1 for ; Thu, 03 Jul 2025 14:53:29 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=broadcom.com; s=google; t=1751579609; x=1752184409; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=nxuuX3SmTe/KHiGqxZf5tezD/Xp394VdI3B/HTH6SAc=; b=gt4BOjmB9j30Xk/N0Ky0uhOdLnXfGS0+HGtDmv65evo7hofyZRLS8N2LTVP0MyHCvQ 8G9E4aK/nFfffWHNSLvvyHC98nSLJLNSQ2DD14UHoipoGQe8+DQ+Xkn5aVE/vM9XlHwH n7hI8zF94jukkut36XOlFytjL0gBGPsQwOnzY= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1751579609; x=1752184409; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=nxuuX3SmTe/KHiGqxZf5tezD/Xp394VdI3B/HTH6SAc=; b=rcMiz3TtKY0R5xV1SSqDnXulfHbV0nEouNVffUgsCClIU1mFNOHd9YD1mE5I9xuAT6 9rzqZkJLzIgJHAOsCkrjGXRNmr9ve7I82Iweck8BuAt/88TFkAnIorfeu0k+U/Ex74MW Ied1kOdpBsHZdy+HUPhYYBnMTdVkp4F3/fAjyYVzK8OxqjO7owzIjzpP5s0YwfVOoyFe 95iRLupJ0UH+STwyJgW3OOfUgi6R0fBmpUKFI7ABVP11GaTYczlfBW+2xC3DfvhIc8uY lUJI+mY1bK+ev5PuFTra8vPhZilO72RNiylYnZmFR1eWubyyN9rZ66gxGw+KK7oJx2up +fRg== X-Forwarded-Encrypted: i=1; AJvYcCX1CZmv3Rna7YiHFpLPrbLim+NV9GMnfEXWaE3O/Ebt5vgUG0AMW96oINAfMikdch7AwTBVxUiVtutaFlc=@vger.kernel.org X-Gm-Message-State: AOJu0Yx51tu12GCJRvYL1scu2f0FV9KAViCJuwYMpm5hkl28De4ui7ET wj/MGSNbzw1MJjW6F+lu4bYm5/ApY/k2oyJbXW9/wu4Sm+dFZnRgH/KCWZvh/K0LNQ== X-Gm-Gg: ASbGncsWoA2U8N6cuDsmOdXdr3c6hn+GE5UuQJoWU+OT9dujElb9Lu5xiPKXH5Oa4wK U2/wr4gZb7PquX1Y3ovNCtMoZLHzT8WgnhXf4hZfWWFTi0ivuThIpvtCcWI8AAkVQePAp8EM1od c6BStDRVCGOm4TVvuOqwgX+zNd+5cndTtuDcJwfXEO2yVay/yV0ZvpvRyeHEyUWS9dQjnmvm/sE SwhPmHpsrigXzNh3KGBifFR4+xkD+CBaU4acDKF0nhAxelZPrxXm3xPO11+HBB9u7MhoztfYQFy JVpcd+JyUCBuZWGbHjAUBMDwVCrHFLTz7enU+onymBbYTdh3mqbFOxmWg9n2u10vMneiu7UHRuj 9BGMyAfiO9dITN+bb8c/iYWJWfV6aFm6u2s7Bx2M+/A== X-Google-Smtp-Source: AGHT+IFglctMK4Y0kmMgoX4O2sEYz7+usWw4Ox+ioQ0YNjPdTo5gPJOnupN4TRKyDCVpucZphxoS0w== X-Received: by 2002:a17:902:f684:b0:210:f706:dc4b with SMTP id d9443c01a7336-23c86064c7amr4212915ad.13.1751579609484; Thu, 03 Jul 2025 14:53:29 -0700 (PDT) Received: from stband-bld-1.and.broadcom.net ([192.19.144.250]) by smtp.gmail.com with ESMTPSA id d9443c01a7336-23c8459b3a0sm4249645ad.219.2025.07.03.14.53.26 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 03 Jul 2025 14:53:28 -0700 (PDT) From: Jim Quinlan To: linux-pci@vger.kernel.org, Nicolas Saenz Julienne , Bjorn Helgaas , Lorenzo Pieralisi , Cyril Brulebois , bcm-kernel-feedback-list@broadcom.com, jim2101024@gmail.com, james.quinlan@broadcom.com Cc: Florian Fainelli , Lorenzo Pieralisi , =?UTF-8?q?Krzysztof=20Wilczy=C5=84ski?= , Manivannan Sadhasivam , Rob Herring , linux-rpi-kernel@lists.infradead.org (moderated list:BROADCOM BCM2711/BCM2835 ARM ARCHITECTURE), linux-arm-kernel@lists.infradead.org (moderated list:BROADCOM BCM2711/BCM2835 ARM ARCHITECTURE), linux-kernel@vger.kernel.org (open list) Subject: [PATCH 3/3] PCI: brcmstb: Add 74110a0 SoC configuration details Date: Thu, 3 Jul 2025 17:53:13 -0400 Message-Id: <20250703215314.3971473-4-james.quinlan@broadcom.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20250703215314.3971473-1-james.quinlan@broadcom.com> References: <20250703215314.3971473-1-james.quinlan@broadcom.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Enable PCIe for 74110a0 SoC. This chip uses a simple mechanism to map inbound memory regions. Both the "ranges" and "dma-ranges" are identity-mapped to PCIe space. Signed-off-by: Jim Quinlan Reviewed-by: Florian Fainelli --- drivers/pci/controller/pcie-brcmstb.c | 21 ++++++++++++++++++++- 1 file changed, 20 insertions(+), 1 deletion(-) diff --git a/drivers/pci/controller/pcie-brcmstb.c b/drivers/pci/controller= /pcie-brcmstb.c index 362ac083e112..bfedab15a162 100644 --- a/drivers/pci/controller/pcie-brcmstb.c +++ b/drivers/pci/controller/pcie-brcmstb.c @@ -276,6 +276,7 @@ enum pcie_soc_base { BCM7435, BCM7712, BCM33940, + BCM74110, }; =20 /* @@ -291,7 +292,7 @@ enum pcie_soc_base { * power of two. Such systems may or may not have an IOMMU between the RC * and memory. */ -#define IS_NG_PCI_SOC(t) (0) +#define IS_NG_PCI_SOC(t) ((t) =3D=3D BCM74110) =20 struct inbound_win { u64 size; @@ -2046,6 +2047,14 @@ static const int pcie_offsets_bcm7712[] =3D { [PCIE_INTR2_CPU_BASE] =3D 0x4400, }; =20 +static const int pcie_offset_bcm74110[] =3D { + [RGR1_SW_INIT_1] =3D 0xc010, + [EXT_CFG_INDEX] =3D 0x9000, + [EXT_CFG_DATA] =3D 0x8000, + [PCIE_HARD_DEBUG] =3D 0x4204, + [PCIE_INTR2_CPU_BASE] =3D 0x4300, +}; + static const int pcie_offset_bcm33940[] =3D { [RGR1_SW_INIT_1] =3D 0x9210, [EXT_CFG_INDEX] =3D 0x9000, @@ -2162,6 +2171,15 @@ static const struct pcie_cfg_data bcm33940_cfg =3D { .num_inbound_wins =3D 10, }; =20 +static const struct pcie_cfg_data bcm74110_cfg =3D { + .offsets =3D pcie_offset_bcm74110, + .soc_base =3D BCM74110, + .perst_set =3D brcm_pcie_perst_set_7278, + .bridge_sw_init_set =3D brcm_pcie_bridge_sw_init_set_generic, + .has_phy =3D true, + .has_err_report =3D true, +}; + static const struct of_device_id brcm_pcie_match[] =3D { { .compatible =3D "brcm,bcm2711-pcie", .data =3D &bcm2711_cfg }, { .compatible =3D "brcm,bcm2712-pcie", .data =3D &bcm2712_cfg }, @@ -2177,6 +2195,7 @@ static const struct of_device_id brcm_pcie_match[] = =3D { { .compatible =3D "brcm,bcm7445-pcie", .data =3D &generic_cfg }, { .compatible =3D "brcm,bcm7712-pcie", .data =3D &bcm7712_cfg }, { .compatible =3D "brcm,bcm33940-pcie", .data =3D &bcm33940_cfg }, + { .compatible =3D "brcm,bcm74110-pcie", .data =3D &bcm74110_cfg }, {}, }; =20 --=20 2.34.1