From nobody Fri Dec 19 04:19:24 2025 Received: from mail-ej1-f53.google.com (mail-ej1-f53.google.com [209.85.218.53]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 51B51237194; Sat, 31 May 2025 08:12:19 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.218.53 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1748679142; cv=none; b=C7ftAGMV8MeutAE1K3/CSJGm8lqYwWfP9mdtoG4lTIJIZNOLa/odHGh3tXKzP1dRrkAnS3h0AyC0iKS2C+BS1yTzphyIHeM0ir7aq4a6+DAawO4Q76txqrs6meyqBoNSm4XidRe+Y7DTeOFtZSNolX73lVP/Tggg73IK/dskv7M= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1748679142; c=relaxed/simple; bh=iayMRQ98qGrlv+ohmpwc93OMUZ+eFmNV8TLVa1jLUV0=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=JQLM3hbaXfEyUDskiAXoRQ3IF3gezkFcO55SGwh/DbUj2mhk2G82Q/WSXj3InotDMci63kQoVK5OnXzgm3j/ye1Qpx4TqOIrTRaE++RkD1htzBnSvLXUzp6Tvr2zzBPGtEFSzGKNrdk5G+IdwdELkY/HjacrKXF1MUqflkTZIHY= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=QJ6qHbQ6; arc=none smtp.client-ip=209.85.218.53 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="QJ6qHbQ6" Received: by mail-ej1-f53.google.com with SMTP id a640c23a62f3a-acacb8743a7so485396266b.1; Sat, 31 May 2025 01:12:18 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1748679137; x=1749283937; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=mhJev685Fr0kXE+aWbeZYAHB5uEBBNEX54M1joDMg6k=; b=QJ6qHbQ6Iz/AICutFiVwq9qswlQY15OEykv5GfQlso1QJgjMQf4VuNlPKdm15+4678 U4xU15+FeTr4TjVi5dRkiG1KdVuOwstXjRMzdwwXoRSi0Qry+OlfsI1PIeTbrQo3dBWJ D/MFbkoDrbW9Za/fB8B5HuXyckefUzX0GutEPg1TZtODLUHbh00jrB9AxEzt4dgyBgrd 4X/N918MuzNt4twSrbYbhc/tFIlpyYb7ylQRd6b8Bdm9OPquNpyFqXUSzhzd0oFcxL/M DCDEJLWivi317PoCmROe0XIn6D0B/MY3RnvtGYLVP3lwb9BbZGFoXSMBUfiq5eHHEYuv Mtzg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1748679137; x=1749283937; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=mhJev685Fr0kXE+aWbeZYAHB5uEBBNEX54M1joDMg6k=; b=tshfe5+LVKXSfbR7twYfgmJvvWs9dHCtOxBvuMl9BQy839x4aZIiyAtxB5C9P03XHe 8YTUrC+ToZshINXuWYuQsd//It1N98Nqgfo+VICYLxrskvfkF1bJ0wfFuPoZHFuy84kM DRVopiW4kRg/+7Qwbyqy1pQC0kXIpyP/vuWaTD9hqCpn35O4zP+oQQRotHJIICs002bv 4RcmhYT1dmjtg2rQbbfdBeKXB+G7vpTJFogtQV1dbHwbd7dJChuhDydxnzwaE7wBCR4E V4VIbHmkYYS4vV/tWMfa989dESA8hS8NpkBNRhDJDaevTgs/IfN4Uxdslx/FD0EKbU7Q Ca0A== X-Forwarded-Encrypted: i=1; AJvYcCXkYKtcYBIlcrKbPDP1K+Nc1HmAuCd159TbNL75Y5f53+hsEmBWXsYei78FeOl9Dg+mU60AR+rMDw2c@vger.kernel.org X-Gm-Message-State: AOJu0YwfUX+FZbVzz97lG2ZzY9Q5k4M/44+D4f2LyOsUbL8NFjWtBCxj CrzEZMI4l2JQIq3O3bt6wvo+vWoR4U/dqhOL2hY8+jEezraNEsbjN6whGm23WR23 X-Gm-Gg: ASbGnctcmpGVXbls9OweTSqskozLivaoYQrqMvFfg8Ou3UNmsVXATrmzVcyDXoRKSV8 0PXoU9fXJ/K+yn5fmxpyA/xu/mrK3nO+fbGRo0KvLAHyDL+yRIgFAQw+pj0z+UpaWxcSsBaPKyD 1ofF09/6ysyPEAGnb255Bb88DgulShvcVmobFOgGs2oODtRKqe+TQ8MEWglrDmyKkhTkeEfbl/s K3HMsf5BpJseNR+x/EdC0BUdnP7o5khO3tcUnf0ycejP4JIdQ+97mlVDZDaXSM31LbFHx4UZrVc eklUvsseBNsHugYPCKWqQZI3BAJBEIUj9uYbsnoGXKm9tHWlsg1/gW4GfjVaUQc/jTq/MvfQV/p dolX/osme9ButjjbhxofjAOtr X-Google-Smtp-Source: AGHT+IGOr7L8a0oC+fGl279R6OI5GNPUvEzkCGzPfxDx509AZxOzjlBjT9czz5jOm3IxJ6gFa1hVrQ== X-Received: by 2002:a17:906:c10e:b0:ad5:6258:996f with SMTP id a640c23a62f3a-ad8b0e38931mr853764466b.19.1748679137065; Sat, 31 May 2025 01:12:17 -0700 (PDT) Received: from masalkhi.. (ip-109-43-114-141.web.vodafone.de. [109.43.114.141]) by smtp.gmail.com with ESMTPSA id a640c23a62f3a-ada5e2bf05csm451352766b.113.2025.05.31.01.12.15 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sat, 31 May 2025 01:12:16 -0700 (PDT) From: Abd-Alrhman Masalkhi To: linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Cc: robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, arnd@arndb.de, gregkh@linuxfoundation.org, abd.masalkhi@gmail.com Subject: [PATCH 1/3] dt-bindings: misc: Add binding for ST M24LR control interface Date: Sat, 31 May 2025 08:11:57 +0000 Message-ID: <20250531081159.2007319-2-abd.masalkhi@gmail.com> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20250531081159.2007319-1-abd.masalkhi@gmail.com> References: <20250531081159.2007319-1-abd.masalkhi@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add a Device Tree binding for the STMicroelectronics M24LR series RFID/NFC EEPROM chips (e.g., M24LR04E-R), which support a separate I2C interface for control and configuration. This binding documents the control interface that is managed by a dedicated driver exposing sysfs attributes. The EEPROM memory interface is handled by the standard 'at24' driver and is represented as a child node in the Device Tree. Signed-off-by: Abd-Alrhman Masalkhi --- .../devicetree/bindings/misc/st,m24lr.yaml | 70 +++++++++++++++++++ 1 file changed, 70 insertions(+) create mode 100644 Documentation/devicetree/bindings/misc/st,m24lr.yaml diff --git a/Documentation/devicetree/bindings/misc/st,m24lr.yaml b/Documen= tation/devicetree/bindings/misc/st,m24lr.yaml new file mode 100644 index 000000000000..5a8f5aef13ec --- /dev/null +++ b/Documentation/devicetree/bindings/misc/st,m24lr.yaml @@ -0,0 +1,70 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/misc/st,m24lr.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: STMicroelectronics M24LR Series NFC/RFID EEPROM Control Interface + +maintainers: + - name: Abd-Alrhman Masalkhi + email: abd.masalkhi@gmail.com + +description: | + This binding describes the control interface for STMicroelectronics + M24LR series RFID/NFC EEPROM chips (e.g., M24LR04E-R, M24LR16E-R). + This driver provides sysfs access to device-specific control registers + (authentication, UID, etc.) over the I2C interface. It act as a + I2C gate for the EEPROM. Therefore, The EEPROM is represented as a + child node under a port and is accessed through a separate driver + (the standard 'at24' driver). This implementation is possible because + the M24LR chips uses two I2C addresses: one for accessing the + system parameter sector and another for the EEPROM. + +allOf: + - $ref: "i2c-mux.yaml#" + +properties: + compatible: + enum: + - st,m24lr04e-r + - st,m24lr16e-r + - st,m24lr64e-r + + reg: + maxItems: 1 + description: I2C address of the device. + + pagesize: + $ref: /schemas/types.yaml#/definitions/uint32 + description: > + Maximum number of bytes that can be written in a single I2C + transaction. the default is 1. + +required: + - compatible + - reg + +additionalProperties: false + +examples: + - | + i2c { + m24lr@57 { + compatible =3D "st,m24lr04e-r"; + reg =3D <0x57>; + + i2c-gate { + #address-cells =3D <1>; + #size-cells =3D <0>; + + m24lr_eeprom@53 { + compatible =3D "atmel,24c04"; + reg =3D <0x53>; + address-width =3D <16>; + pagesize =3D <4>; + }; + }; + }; + }; +... \ No newline at end of file --=20 2.43.0 From nobody Fri Dec 19 04:19:24 2025 Received: from mail-ej1-f53.google.com (mail-ej1-f53.google.com [209.85.218.53]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id EE7002376E6; Sat, 31 May 2025 08:12:22 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.218.53 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1748679145; cv=none; b=X2UDis7phpKXIgg3h7CdOBul80QvNwvnzp4TU7f+u6PmQi/0neLGxGHj+9VHnjy+TaIBpvWn9WDng8366eAwy3BpiFmUPVFV7AeNK0v28kZJdG4MrWD0S63NvCDJRu2R9c4QpgNzBo6CkzuU3xTPqbd20SxrJkaSF/MDZgcKFFY= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1748679145; c=relaxed/simple; bh=Px3AdHY4Oljx0M5cjt9rpo75brdaDSUJdOjoIQv2P0Y=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=G0MH93dt+9pvSXTuNth+vkcryTXvewKpNONWkJJ56dvYv16trPPZTmUIjdhnlYULy6YOoSMYIQuKG6Fn148bOt3e74AhPIPtNX+KI5Q7KNnVI34g73dEeNfMK+uhRbpSqvGdVB/xU3K5omvZdszXhNu3mETTdLDKnrHVA8pqvj8= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=QpZoBaWK; arc=none smtp.client-ip=209.85.218.53 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="QpZoBaWK" Received: by mail-ej1-f53.google.com with SMTP id a640c23a62f3a-ad89c32a7b5so426220566b.2; Sat, 31 May 2025 01:12:22 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1748679141; x=1749283941; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=gxx5lgYrQ2Rpv6lmsUL4cEQO9FRoKo7wBRmhQPNxd5E=; b=QpZoBaWKYuzanfB/SCKQ+TfLhiNePyKVqCZBFcIoAAWNu9/V2SJhcf7RA/2Ya60ZBy PkicfCTXbuvoB5lhN9ZM7GiKTg4lQQK2Ypy6OgPajW8bJhH/7O0ZOpuBFHud+XIUuXGD fSWKldOVN3x7TQlxBWrO/PpnYlQjdEAUXlS2Peb3xIY2pMMvedTAxWhBDPfBS5XfM+ER 9v+W5MCdHvgVxg6x2CQUmGLC8jUX4AhwgADjPuHhK0QDbKBKU+Auq8m90bol+2AWiyDL B+9RM/F6SYoSX7T7KmQzX55j3OGwtbLDJjI4m0i2zNmDuhqBGYEjYdfPHkBBCjpU9SVo JA7w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1748679141; x=1749283941; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=gxx5lgYrQ2Rpv6lmsUL4cEQO9FRoKo7wBRmhQPNxd5E=; b=PJZi3V6FQ7wDhFfr9f6PEyqYddONNZ5/pOMxsY1v39XJnvcIEFK69H35O4XZDJDOKx xYZTlw5UCQ+CTl0z6+yP1TpYiBY1169mZf2x6J//EUkPogUG+CSzbj+ze6oTovhZUQAY FIPoHFC3P+HYntlqm+mpXUcsBy4CUL89OJ3liqpqZVCl6eZxcbuEiYUzOKhhhoZGLrSx Io0UquyOVfEOUjDHJwLkH2G56g0gZnTMYu8hGYB3rHtkOs/rPP47XoanJJf/llEzyktW 5KRXSrASKCd0ZXO2w45sx1R6cSb9qE2dzOBNsR3WclPml8wcKcVDd6dUuWTatk++biPL iAjg== X-Forwarded-Encrypted: i=1; AJvYcCXyxJKaticgkF1nVCSvei55KIuK7qpn8uqswZL8Jdy+hCzWR1oJNNzYY0jYq0ke0AocY6Z/7yWe16SP@vger.kernel.org X-Gm-Message-State: AOJu0Yxa5RjyRBryuuuMfer7BBFCX1u1uWRyiZOqODtFy7VL8/7K5EYx k/S3tQ90z6WCXBrwcKzqG/fmJVf/13yLTu3h0VIv0Kku2Y0EQPbMCOS5M/gyFJ0J X-Gm-Gg: ASbGncs6dYGVGls0ddX5A0Y5zGF8RYdoLmj6AfL1ETEOo7bwZcSVRau6k+U5u1zd8iO DO6QgqYBJHmNJtrgFVl/UIUXaSQg3IKoz5TyiL/HOUrYq+/p6vzfHfvNrHv5oiBtujqMSgO2NRT nhrVYLf5X/mvlI6QH1Xqj1PgJbTwAVpxG5cdMytszUJ+MElQW/XGSeqTqsLrpTCmLul7Z7tRCro yKQgQXQAEzQ9mLM8Ppng8gZ+ahZUPs0sF5DCuKXU0IOxuF9sF+9L/wqykFwtfOvfw2YeCuG+f26 nS77r4A+Pfkz52KYigq6/rMohLaBaMiRfuuYEqh6bVTpsE89gA19AJ50d1lj7PkA534tS3D2dx2 /wzSCCNarUHs/zfUc5fqJ21bJ X-Google-Smtp-Source: AGHT+IF4oGZfaYVDsm8Csuf4PRXaD81NJlFaPy9RDajkVHznaE0Vqc+nrnk+Xl5amuxn7cfzFwARgw== X-Received: by 2002:a17:906:99c2:b0:ad6:53a8:32ad with SMTP id a640c23a62f3a-adb32598a6fmr583559166b.57.1748679140613; Sat, 31 May 2025 01:12:20 -0700 (PDT) Received: from masalkhi.. (ip-109-43-114-141.web.vodafone.de. [109.43.114.141]) by smtp.gmail.com with ESMTPSA id a640c23a62f3a-ada5e2bf05csm451352766b.113.2025.05.31.01.12.19 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sat, 31 May 2025 01:12:20 -0700 (PDT) From: Abd-Alrhman Masalkhi To: linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Cc: robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, arnd@arndb.de, gregkh@linuxfoundation.org, abd.masalkhi@gmail.com Subject: [PATCH 2/3] misc: add sysfs control driver for ST M24LR series RFID/NFC chips Date: Sat, 31 May 2025 08:11:58 +0000 Message-ID: <20250531081159.2007319-3-abd.masalkhi@gmail.com> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20250531081159.2007319-1-abd.masalkhi@gmail.com> References: <20250531081159.2007319-1-abd.masalkhi@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add a sysfs-based control driver for the STMicroelectronics M24LR series RFID/NFC EEPROM chips, such as the M24LR04E-R. It enables access to control registers for features such as password authentication, memory access, and device configuration. It also synchronize access to the device. (The EEPROM uses a separate driver; see the note below for details.) This driver provides only the control interface for M24LR chips. It also acts as an I2C mux (gate) for the EEPROM. Therefore, the EEPROM is represented as a child node in the Device Tree and is accessed through a separate driver (the standard 'at24' driver). This setup is possible because M24LR chips use two I2C addresses: one for accessing the system parameter sector, and another for accessing the EEPROM. Signed-off-by: Abd-Alrhman Masalkhi --- drivers/misc/Kconfig | 15 + drivers/misc/Makefile | 1 + drivers/misc/m24lr_ctl.c | 677 +++++++++++++++++++++++++++++++++++++++ 3 files changed, 693 insertions(+) create mode 100644 drivers/misc/m24lr_ctl.c diff --git a/drivers/misc/Kconfig b/drivers/misc/Kconfig index c161546d728f..c4152f03695f 100644 --- a/drivers/misc/Kconfig +++ b/drivers/misc/Kconfig @@ -644,6 +644,21 @@ config MCHP_LAN966X_PCI - lan966x-miim (MDIO_MSCC_MIIM) - lan966x-switch (LAN966X_SWITCH) =20 +config M24LR_CTL + tristate "M24LR I2C RFID/NFC Control Interface driver" + depends on I2C_MUX && SYSFS + select REGMAP_I2C + help + This driver provides support for the control interface of M24LR I2C + RFID/NFC chips. + + Note This driver does not handle the EEPROM on the device. For EEPROM + access, use the standard 'at24' driver (drivers/misc/eeprom/at24.c), + which supports I2C-based EEPROMs. + + To compile this driver as a module, choose M here: the + module will be called m24lr_ctl. + source "drivers/misc/c2port/Kconfig" source "drivers/misc/eeprom/Kconfig" source "drivers/misc/cb710/Kconfig" diff --git a/drivers/misc/Makefile b/drivers/misc/Makefile index 054cee9b08a4..5ae54112ad7e 100644 --- a/drivers/misc/Makefile +++ b/drivers/misc/Makefile @@ -75,3 +75,4 @@ lan966x-pci-objs :=3D lan966x_pci.o lan966x-pci-objs +=3D lan966x_pci.dtbo.o obj-$(CONFIG_MCHP_LAN966X_PCI) +=3D lan966x-pci.o obj-y +=3D keba/ +obj-$(CONFIG_M24LR_CTL) +=3D m24lr_ctl.o diff --git a/drivers/misc/m24lr_ctl.c b/drivers/misc/m24lr_ctl.c new file mode 100644 index 000000000000..c854ccc49811 --- /dev/null +++ b/drivers/misc/m24lr_ctl.c @@ -0,0 +1,677 @@ +// SPDX-License-Identifier: GPL-2.0-or-later +/* + * m24lr_ctl.c - Sysfs control interface for ST M24LR series RFID/NFC chips + * + * Copyright (c) 2025 Abd-Alrhman Masalkhi + * + * This driver implements a sysfs-based control interface for interacting = with + * STMicroelectronics M24LR series chips (e.g., M24LR04E-R). It enables ac= cess + * to control registers for features such as password authentication, memo= ry + * access, and device configuration. It also synchronize access to the dev= ice + * (the EEPROM uses a separate driver, see the note below for details) + * + * NOTE: + * This driver provides only the control interface for M24LR chips. It acts + * as an I2C mux (gate) for the EEPROM. Therefore, the EEPROM is represent= ed + * as a child node in the Device Tree and is accessed through a separate d= river + * (the standard 'at24' driver). This setup is possible because M24LR chip= s use + * two I2C addresses: one for accessing the system parameter sector, and a= nother + * for accessing the EEPROM. + */ + +#include +#include +#include +#include +#include +#include +#include + +#define M24LR_CTL_PAGESIZE_DEFAULT 1u + +/* + * Limits the number of I/O control bytes to 64 to prevent holding the + * I2C bus for too long, especially important when operating at low I2C + * frequencies + */ +#define M24LR_CTL_PAGESIZE_LIMIT 64u +#define M24LR_CTL_WRITE_TIMEOUT 25u +#define M24LR_CTL_READ_TIMEOUT (M24LR_CTL_WRITE_TIMEOUT) + +#define to_sys_entry(attrp) container_of(attrp, struct m24lr_sys_entry, = attr) + +/** + * struct m24lr_sys_entry - describes a sysfs entry for M24LR device access + * @reg_addr: register address in the M24LR device + * @reg_size: size of the register in bytes + * @attr: sysfs attribute used for exposing register access to usersp= ace + * + * Used to define readable/writable register entries through sysfs. + */ +struct m24lr_sys_entry { + unsigned int reg_addr; + unsigned int reg_size; + struct device_attribute attr; +}; + +/** + * struct m24lr_ctl_chip - describes chip-specific sysfs layout + * @entries: array of sysfs entries specific to the chip variant + * @n_entries: number of entries in the array + * @n_sss_entries: number of sss entries required for the chip + * + * Supports multiple M24LR chip variants (e.g., M24LRxx) by allowing each + * to define its own set of sysfs attributes, depending on its available + * registers and features. + */ +struct m24lr_ctl_chip { + const struct m24lr_sys_entry *entries; + unsigned int n_entries; + unsigned int n_sss_entries; +}; + +/** + * struct m24lr_ctl - core driver data for M24LR chip control + * @page_size: chip-specific limit on the maximum number of bytes allo= wed + * in a single write operation. + * @muxc: mux core struct as the driver act as a gate for the eep= rom + * @regmap: regmap interface for accessing chip registers + * @gate_lock: mutex to synchronize operations to the device from this + * driver and the eeprom driver + * @sss_entries: array of sssc sysfs entries specific to the chip variant + * @n_sss_entries: number of entries in the sss entries array + * + * Central data structure holding the state and resources used by the + * M24LR device driver. + */ +struct m24lr_ctl { + unsigned int page_size; + struct regmap *regmap; + struct i2c_mux_core *muxc; + struct mutex gate_lock; /* synchronize operations to the device */ + struct m24lr_sys_entry *sss_entries; + unsigned int n_sss_entries; +}; + +static ssize_t m24lr_ctl_show(struct device *dev, + struct device_attribute *attr, char *buf); +static ssize_t m24lr_ctl_store(struct device *dev, struct device_attribute= *attr, + const char *buf, size_t count); +static ssize_t m24lr04e_r_ctl_unlock_store(struct device *dev, + struct device_attribute *attr, + const char *buf, size_t count); +static ssize_t m24lr04e_r_ctl_newpass_store(struct device *dev, + struct device_attribute *attr, + const char *buf, size_t count); + +static const struct regmap_range m24lr_ctl_vo_ranges[] =3D { + regmap_reg_range(0, 63), +}; + +static const struct regmap_access_table m24lr_ctl_vo_table =3D { + .yes_ranges =3D m24lr_ctl_vo_ranges, + .n_yes_ranges =3D ARRAY_SIZE(m24lr_ctl_vo_ranges), +}; + +static const struct regmap_config m24lr_ctl_regmap_conf =3D { + .name =3D "m24lr_ctl", + .reg_stride =3D 1, + .reg_bits =3D 16, + .val_bits =3D 8, + .disable_locking =3D false, + .cache_type =3D REGCACHE_RBTREE,/* Flat can't be used, there's huge gap */ + .volatile_table =3D &m24lr_ctl_vo_table, +}; + +/* define the default sysfs entries specific to the M24LR */ +static const struct m24lr_sys_entry m24lr_ctl_sys_entry_default_table[] = =3D { + {.attr =3D __ATTR(unlock, 0200, NULL, m24lr04e_r_ctl_unlock_store)}, + {.attr =3D __ATTR(new_pass, 0200, NULL, m24lr04e_r_ctl_newpass_store)}, + {.reg_addr =3D 2324, .reg_size =3D 8, + .attr =3D __ATTR(uid, 0444, m24lr_ctl_show, NULL)}, + {.reg_addr =3D 2334, .reg_size =3D 1, + .attr =3D __ATTR(mem_size, 0400, m24lr_ctl_show, NULL)}, +}; + +/* Chip descriptor for M24LR04E-R variant */ +static const struct m24lr_ctl_chip m24lr04e_r_chip =3D { + .entries =3D m24lr_ctl_sys_entry_default_table, + .n_entries =3D ARRAY_SIZE(m24lr_ctl_sys_entry_default_table), + .n_sss_entries =3D 4, +}; + +/* Chip descriptor for M24LR16E-R variant */ +static const struct m24lr_ctl_chip m24lr16e_r_chip =3D { + .entries =3D m24lr_ctl_sys_entry_default_table, + .n_entries =3D ARRAY_SIZE(m24lr_ctl_sys_entry_default_table), + .n_sss_entries =3D 16, +}; + +/* Chip descriptor for M24LR64E-R variant */ +static const struct m24lr_ctl_chip m24lr64e_r_chip =3D { + .entries =3D m24lr_ctl_sys_entry_default_table, + .n_entries =3D ARRAY_SIZE(m24lr_ctl_sys_entry_default_table), + .n_sss_entries =3D 64, +}; + +static const struct i2c_device_id m24lr_ctl_ids[] =3D { + { "m24lr04e-r", (kernel_ulong_t)&m24lr04e_r_chip}, + { "m24lr16e-r", (kernel_ulong_t)&m24lr16e_r_chip}, + { "m24lr64e-r", (kernel_ulong_t)&m24lr64e_r_chip}, + { } +}; +MODULE_DEVICE_TABLE(i2c, m24lr_ctl_ids); + +static const struct of_device_id m24lr_ctl_of_match[] =3D { + { .compatible =3D "st,m24lr04e-r", .data =3D &m24lr04e_r_chip}, + { .compatible =3D "st,m24lr16e-r", .data =3D &m24lr16e_r_chip}, + { .compatible =3D "st,m24lr64e-r", .data =3D &m24lr64e_r_chip}, + { } +}; +MODULE_DEVICE_TABLE(of, m24lr_ctl_of_match); + +static int m24lr_ctl_gate_select(struct i2c_mux_core *muxc, + unsigned int chan_id) +{ + struct m24lr_ctl *ctl =3D i2c_mux_priv(muxc); + + mutex_lock(&ctl->gate_lock); + + return 0; +} + +static int m24lr_ctl_gate_deselect(struct i2c_mux_core *muxc, + unsigned int chan_id) +{ + struct m24lr_ctl *ctl =3D i2c_mux_priv(muxc); + + mutex_unlock(&ctl->gate_lock); + + return 0; +} + +/** + * m24lr_parse_le_value - Parse hex string and convert to little-endian bi= nary + * @buf: Input string buffer (hex format) + * @reg_size: Size of the register in bytes (must be 1, 2, 4, or 8) + * @output: Output buffer to store the value in little-endian format + * + * Converts a hexadecimal string to a numeric value of the given register = size + * and writes it in little-endian byte order into the provided buffer. + * + * Return: 0 on success, or negative error code on failure + */ +static int m24lr_parse_le_value(const char *buf, u32 reg_size, u8 *output) +{ + int err; + + switch (reg_size) { + case 1: { + u8 tmp; + + err =3D kstrtou8(buf, 16, &tmp); + if (!err) + *output =3D tmp; + break; + } + case 2: { + u16 tmp; + + err =3D kstrtou16(buf, 16, &tmp); + if (!err) + *(__le16 *)output =3D cpu_to_le16(tmp); + break; + } + case 4: { + u32 tmp; + + err =3D kstrtou32(buf, 16, &tmp); + if (!err) + *(__le32 *)output =3D cpu_to_le32(tmp); + break; + } + case 8: { + u64 tmp; + + err =3D kstrtou64(buf, 16, &tmp); + if (!err) + *(__le64 *)output =3D cpu_to_le64(tmp); + break; + } + default: + err =3D -EINVAL; + } + + return err; +} + +/** + * m24lr_ctl_regmap_read - read data using regmap with retry on failure + * @regmap: regmap instance for the device + * @buf: buffer to store the read data + * @size: number of bytes to read + * @offset: starting register address + * + * Attempts to read a block of data from the device with retries and timeo= ut. + * Some M24LR chips may transiently NACK reads (e.g., during internal write + * cycles), so this function retries with a short sleep until the timeout + * expires. + * + * Returns: + * Number of bytes read on success, + * -ETIMEDOUT if the read fails within the timeout window. + */ +static ssize_t m24lr_ctl_regmap_read(struct regmap *regmap, u8 *buf, + size_t size, unsigned int offset) +{ + int err; + unsigned long timeout, read_time; + ssize_t ret =3D -ETIMEDOUT; + + timeout =3D jiffies + msecs_to_jiffies(M24LR_CTL_READ_TIMEOUT); + do { + read_time =3D jiffies; + + err =3D regmap_bulk_read(regmap, offset, buf, size); + if (!err) { + ret =3D size; + break; + } + + usleep_range(1000, 2000); + } while (time_before(read_time, timeout)); + + return ret; +} + +/** + * m24lr_ctl_regmap_write - write data using regmap with retry on failure + * @regmap: regmap instance for the device + * @buf: buffer containing the data to write + * @size: number of bytes to write + * @offset: starting register address + * + * Attempts to write a block of data to the device with retries and a time= out. + * Some M24LR devices may NACK I2C writes while an internal write operation + * is in progress. This function retries the write operation with a short = delay + * until it succeeds or the timeout is reached. + * + * Returns: + * Number of bytes written on success, + * -ETIMEDOUT if the write fails within the timeout window. + */ +static ssize_t m24lr_ctl_regmap_write(struct regmap *regmap, const u8 *buf, + size_t size, unsigned int offset) +{ + int err; + unsigned long timeout, write_time; + ssize_t ret =3D -ETIMEDOUT; + + timeout =3D jiffies + msecs_to_jiffies(M24LR_CTL_WRITE_TIMEOUT); + + do { + write_time =3D jiffies; + + err =3D regmap_bulk_write(regmap, offset, buf, size); + if (!err) { + ret =3D size; + break; + } + + usleep_range(1000, 2000); + } while (time_before(write_time, timeout)); + + return ret; +} + +static ssize_t m24lr_ctl_read(struct m24lr_ctl *ctl, u8 *buf, + size_t size, unsigned int offset) +{ + int ret =3D 0; + struct regmap *regmap =3D ctl->regmap; + + if (unlikely(!size)) + return ret; + + m24lr_ctl_gate_select(ctl->muxc, 0); + ret =3D m24lr_ctl_regmap_read(regmap, buf, size, offset); + m24lr_ctl_gate_deselect(ctl->muxc, 0); + + return ret; +} + +/** + * m24lr_ctl_write - write buffer to M24LR device with page alignment hand= ling + * @ctl: pointer to driver context + * @buf: data buffer to write + * @size: number of bytes to write + * @offset: target register address in the device + * + * Writes data to the M24LR device using regmap, split into chunks no larg= er + * than page_size to respect device-specific write limitations (e.g., page + * size or I2C hold-time concerns). Each chunk is aligned to the page boun= dary + * defined by page_size. + * + * Returns: + * Total number of bytes written on success, + * A negative error code if any write fails. + */ +static ssize_t m24lr_ctl_write(struct m24lr_ctl *ctl, const u8 *buf, + size_t size, unsigned int offset) +{ + unsigned int n, next_sector; + struct regmap *regmap =3D ctl->regmap; + int err; + ssize_t ret =3D 0; + + if (unlikely(!size)) + return ret; + + n =3D min(size, ctl->page_size); + next_sector =3D roundup(offset + 1, ctl->page_size); + if (offset + n > next_sector) + n =3D next_sector - offset; + + m24lr_ctl_gate_select(ctl->muxc, 0); + while (n) { + err =3D m24lr_ctl_regmap_write(regmap, buf, n, offset); + if (IS_ERR_VALUE(err)) { + m24lr_ctl_gate_deselect(ctl->muxc, 0); + if (ret) + return ret; + else + return err; + } + + offset +=3D n; + size -=3D n; + ret +=3D n; + n =3D min(size, ctl->page_size); + } + m24lr_ctl_gate_deselect(ctl->muxc, 0); + + return ret; +} + +/** + * m24lr04e_r_ctl_write_pass - Write password to M24LR043-R using secure f= ormat + * @ctl: Pointer to device control structure + * @buf: Input buffer containing hex-encoded password + * @count: Number of bytes in @buf + * @code: Operation code to embed between password copies + * + * This function parses a 4-byte password, encodes it in big-endian forma= t, + * and constructs a 9-byte sequence of the form: + * + * [BE(password), code, BE(password)] + * + * The result is written to register 0x0900 (2304), which is the password + * register in M24LR04E-R chip. + * + * Return: Number of bytes written on success, or negative error code on f= ailure + */ +static ssize_t m24lr04e_r_ctl_write_pass(struct m24lr_ctl *ctl, const char= *buf, + size_t count, u8 code) +{ + int ret; + u32 pass; + __be32 be_pass; + u8 output[9]; + + ret =3D kstrtou32(buf, 16, &pass); + if (ret) + return ret; + + be_pass =3D cpu_to_be32(pass); + + memcpy(output, &be_pass, sizeof(be_pass)); + output[4] =3D code; + memcpy(output + 5, &be_pass, sizeof(be_pass)); + + m24lr_ctl_gate_select(ctl->muxc, 0); + ret =3D m24lr_ctl_regmap_write(ctl->regmap, output, 9, 2304); + m24lr_ctl_gate_deselect(ctl->muxc, 0); + + return ret; +} + +static ssize_t m24lr04e_r_ctl_newpass_store(struct device *dev, + struct device_attribute *attr, + const char *buf, size_t count) +{ + struct m24lr_ctl *ctl =3D i2c_get_clientdata(to_i2c_client(dev)); + + return m24lr04e_r_ctl_write_pass(ctl, buf, count, 7); +} + +static ssize_t m24lr04e_r_ctl_unlock_store(struct device *dev, + struct device_attribute *attr, + const char *buf, size_t count) +{ + struct m24lr_ctl *ctl =3D i2c_get_clientdata(to_i2c_client(dev)); + + return m24lr04e_r_ctl_write_pass(ctl, buf, count, 9); +} + +static ssize_t m24lr_ctl_store(struct device *dev, struct device_attribute= *attr, + const char *buf, size_t count) +{ + struct m24lr_ctl *ctl =3D i2c_get_clientdata(to_i2c_client(dev)); + struct m24lr_sys_entry *entry =3D to_sys_entry(attr); + unsigned int reg_size =3D entry->reg_size; + unsigned int reg_addr =3D entry->reg_addr; + u8 output[8]; + int err =3D 0; + + if (unlikely(!is_power_of_2(reg_size) || reg_size > 8)) { + dev_err(dev, + "Invalid register size: must be a power of 2 and <=3D 8 bytes (%u)\n", + reg_size); + return -EIO; + } + + err =3D m24lr_parse_le_value(buf, reg_size, output); + if (err) + return err; + + return m24lr_ctl_write(ctl, (u8 *)&output, reg_size, reg_addr); +} + +static ssize_t m24lr_ctl_show(struct device *dev, struct device_attribute = *attr, + char *buf) +{ + int ret; + u64 val; + __le64 input =3D 0; + struct m24lr_ctl *ctl =3D i2c_get_clientdata(to_i2c_client(dev)); + struct m24lr_sys_entry *entry =3D to_sys_entry(attr); + unsigned int reg_addr =3D entry->reg_addr; + unsigned int reg_size =3D entry->reg_size; + + if (unlikely(!is_power_of_2(reg_size) || reg_size > 8)) { + dev_dbg(dev, + "Invalid register size: must be a power of 2 and <=3D 8 bytes (%u)\n", + reg_size); + return -EIO; + } + + ret =3D m24lr_ctl_read(ctl, (u8 *)&input, reg_size, reg_addr); + if (IS_ERR_VALUE(ret)) + return ret; + + if (ret !=3D reg_size) + return -EIO; + + switch (reg_size) { + case 1: + val =3D *(u8 *)&input; + break; + case 2: + val =3D le16_to_cpu((__le16)input); + break; + case 4: + val =3D le32_to_cpu((__le32)input); + break; + case 8: + val =3D le64_to_cpu((__le64)input); + break; + }; + + return scnprintf(buf, PAGE_SIZE, "%llx\n", val); +} + +static const struct m24lr_ctl_chip *m24lr_ctl_get_chip(struct device *dev) +{ + const struct m24lr_ctl_chip *ret; + const struct i2c_device_id *id; + + id =3D i2c_match_id(m24lr_ctl_ids, to_i2c_client(dev)); + + if (dev->of_node && of_match_device(m24lr_ctl_of_match, dev)) + ret =3D of_device_get_match_data(dev); + else if (id) + ret =3D (void *)id->driver_data; + else + ret =3D acpi_device_get_match_data(dev); + + return ret; +} + +static int m24lr_ctl_probe(struct i2c_client *client, + const struct i2c_device_id *id) +{ + struct regmap *regmap; + struct m24lr_ctl *ctl; + struct i2c_mux_core *muxc; + const struct m24lr_ctl_chip *chip; + struct m24lr_sys_entry *sss =3D NULL; + unsigned int page_size; + unsigned int n_sss; + int i, err; + u8 test; + struct device *dev =3D &client->dev; + + if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C)) + return -EOPNOTSUPP; + + chip =3D m24lr_ctl_get_chip(dev); + if (!chip) + return -ENODEV; + + ctl =3D devm_kzalloc(dev, sizeof(struct m24lr_ctl), GFP_KERNEL); + if (!ctl) + return -ENOMEM; + + err =3D device_property_read_u32(dev, "pagesize", &page_size); + if (!err) { + if (!is_power_of_2(page_size)) { + dev_warn(dev, + "Invalid pagesize lenngth %d (not power of 2); using default %d byte\= n", + page_size, M24LR_CTL_PAGESIZE_DEFAULT); + page_size =3D M24LR_CTL_PAGESIZE_DEFAULT; + } + if (page_size > M24LR_CTL_PAGESIZE_LIMIT) { + dev_info(dev, + "pagesize %d exceeds limit; rounded down to %d\n", + page_size, M24LR_CTL_PAGESIZE_LIMIT); + page_size =3D M24LR_CTL_PAGESIZE_LIMIT; + } + } else { /* use the default */ + page_size =3D M24LR_CTL_PAGESIZE_DEFAULT; + } + + for (i =3D 0; i < chip->n_entries; i++) { + const struct device_attribute *attr =3D &chip->entries[i].attr; + + err =3D device_create_file(dev, attr); + if (err) + dev_warn(dev, + "Failed to create sysfs entry '%s'\n", + attr->attr.name, err); + } + + n_sss =3D chip->n_sss_entries; + if (n_sss) { + sss =3D devm_kzalloc(dev, n_sss * sizeof(struct m24lr_sys_entry), + GFP_KERNEL); + if (!sss) + return -ENOMEM; + + for (i =3D 0; i < n_sss; i++) { + char *name =3D kasprintf(GFP_KERNEL, "sss%02d", i); + + sss[i].reg_size =3D 1; + sss[i].reg_addr =3D i; + sss[i].attr.attr.name =3D name; + sss[i].attr.attr.mode =3D 0600; + sss[i].attr.show =3D m24lr_ctl_show; + sss[i].attr.store =3D m24lr_ctl_store; + + err =3D device_create_file(dev, &sss[i].attr); + if (err) + dev_warn(dev, + "Failed to create sysfs entry '%s'\n", + name, err); + } + } + + regmap =3D devm_regmap_init_i2c(client, &m24lr_ctl_regmap_conf); + if (IS_ERR(regmap)) { + err =3D PTR_ERR(regmap); + dev_err(dev, "Failed to init regmap (error: %d)\n", err); + return err; + } + + muxc =3D i2c_mux_alloc(client->adapter, &client->dev, 1, 0, I2C_MUX_GATE, + m24lr_ctl_gate_select, m24lr_ctl_gate_deselect); + if (!muxc) + return -ENOMEM; + + muxc->priv =3D ctl; + + mutex_init(&ctl->gate_lock); + ctl->page_size =3D page_size; + ctl->regmap =3D regmap; + ctl->muxc =3D muxc; + ctl->n_sss_entries =3D n_sss; + ctl->sss_entries =3D sss; + + i2c_set_clientdata(client, ctl); + + err =3D m24lr_ctl_read(ctl, &test, 1, 0); + if (IS_ERR_VALUE(err)) + return -ENODEV; + + err =3D i2c_mux_add_adapter(muxc, 0, 0, 0); + if (err) + return err; + + dev_info(&client->dev, "control interface initialized for %s\n", + client->name); + + return 0; +} + +static int remove(struct i2c_client *client) +{ + struct m24lr_ctl *ctl =3D i2c_get_clientdata(client); + + i2c_mux_del_adapters(ctl->muxc); + + return 0; +} + +static struct i2c_driver m24lr_ctl_driver =3D { + .driver =3D { + .name =3D "m24lr_ctl", + .of_match_table =3D m24lr_ctl_of_match, + }, + .probe =3D m24lr_ctl_probe, + .remove =3D remove, + .id_table =3D m24lr_ctl_ids, +}; +module_i2c_driver(m24lr_ctl_driver); + +MODULE_AUTHOR("Abd-Alrhman Masalkhi"); +MODULE_DESCRIPTION("st m24lr control driver"); +MODULE_LICENSE("GPL"); --=20 2.43.0 From nobody Fri Dec 19 04:19:24 2025 Received: from mail-ej1-f42.google.com (mail-ej1-f42.google.com [209.85.218.42]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 34D4B236A9C; Sat, 31 May 2025 08:12:25 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.218.42 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1748679147; cv=none; b=mN65GPE0gwtsYbnqPssFroZ3ZzqStSumB1dbw4xk42Xv59RLtta3IJDO4vh/+ZV6Oh+qj7OkWIkWOSHQzIHzb8wzcbNIVMaGSoSVDUaFc9mHMDEC0ktd5wV2n5fCSEVG4M99cUXUzZ7U9+HgbNboHWj5UebYrbHlLZsIRTtSBOw= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1748679147; c=relaxed/simple; bh=8HwClmr2xVr+CmAlR/0BETSpOdsTD5SUPbqo4egfRO8=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=HTLvZn4PAK5RS4eClhD0rNNrn3uhaB1VPNMgeNQalSSyGB88kp8Mj2UZHusMZ8UY9sy0u3hCfLNS2EMOMaCss0dSurOLnyrNKIH/Qi7YJHNnmg3H0PlarGFowGSkYxo0GbjcjOVfmFSRoVljg5ojTKrBfgvFrNAX3K17wsQrFkE= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=A0JkRh8J; arc=none smtp.client-ip=209.85.218.42 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="A0JkRh8J" Received: by mail-ej1-f42.google.com with SMTP id a640c23a62f3a-ad89333d603so512662566b.2; Sat, 31 May 2025 01:12:25 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1748679144; x=1749283944; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=BLmUijDcOQlZSQu4QReLwYm78Nqw60uUPGdDyhjoijs=; b=A0JkRh8Jb1KpaGd75vGh2JBrIgMAQJmrfoB1V/8h8FrbHyTjx11r8ALqtHgaGKnTFB oJ+ybMbokzj19VqiImjJDxoUhAzy3Y1dlRhAAojaZPkd6mtVEJZQe4fHfFZ0Sc5EBfFY 4QmchyZyuJYvERj5MtVZnmHWHgs61T4yKM7YgG7W+0/2mjxdN3K4qidZ+iJSXA1ky4IE 2ZCnqxf02k2i5gn1x76vLce0+ODgA884bRO/LS9P0ukvV7RzWekxHSY6sivSnJzAGVPk iD2c3z85MZbiP0KP3CRptsptyi53bKSMhnllAMlkwLHhe0w5sZWQ78KsM3rk9Wp/4pMR zYxw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1748679144; x=1749283944; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=BLmUijDcOQlZSQu4QReLwYm78Nqw60uUPGdDyhjoijs=; b=c/zFZdXLrzGbsGBJOOqp4pLZfmWYTXc9la3DDzJPEuotln0bXaXlg3lyi90fMNoIr0 2jvvgm2X2kSSdzKAbgApKEdd5KlFNU72as1RvXW1kR1fel9rEIF5BD81SQKcBlk9ve0o BJ1tP42u7uirXGLnkjYcqgEWEf74NftQR8mcZSpjrThroMC1F9A5ybtXgctJMJgUSPbb EnKI+mKNNBkfyubuqZATqF3wkbSDiSB/zO1PY9MZvxKVGE/rg63YXglcEIZSSazQiISo 5/azw92ydo4T+5N3sx7Ds0b2Pc37QH1DjzHe6cZ/EH5WU/+CvIaklFrujmVziHmnfMjb oFZg== X-Forwarded-Encrypted: i=1; AJvYcCXlvBxZt+x+cy3lhsFisijljgEImPbf11O5SpjxjxkfVauMWWElbIDqR7VyR9H/pWMMmCES3Gwj9DL+@vger.kernel.org X-Gm-Message-State: AOJu0YwvVlgJIKgXBG9z/CRwzs4oijZtb2PAlekyKVbDS7nLap4msHTr Y1Jqw4Dxg0AgwLIugn3mAGEuht93syxS+Q2ngkMpn35avlAHR4fy1z0KYz8HKn9Y X-Gm-Gg: ASbGncv1qWbpHw31RIL6fRoDbP8nhcF8SJ4Mg8GjIKXWYm2LV82PwDUWQaVKAPDjY4X eKgBdsChZFF/qNMyL52BxVylF8gVUOiKQqvyQ0JJK27UgXXr8UiliLg/A41E8Gdhrrti278tRHw BcN/KPvyGFDSEvBI98OeMuEgmnJXPiK005bkL7MCfilM1De8SOo73ggM1C9j7ryWTg17YiW+E5v rFQxWnas2wOrU6+djTe0wl9vOm6HSgVZuBfk3aWjhmp8NKk1MtI0KZcRLCAUusO2qHVMTCGf0Pe Sl/O0CQlPo/zcxnchdlWXyLA+VsFmCqjLb8zjYnAwoSMMgAqpWsx0Ylkj6vdGbvN8rhfVcT+IrQ Zjh4WCrTjWhZYnx9kCE9CvM5E99TEm6grMrY= X-Google-Smtp-Source: AGHT+IFd3hUrqJwk5ZcKpsNdJCVoow7Qh+Yu4NNlytx4myRDGgV3XmKKhbk2CzvDlF84MpiOqZNunQ== X-Received: by 2002:a17:907:7206:b0:ad8:8529:4f73 with SMTP id a640c23a62f3a-adb3243a979mr552944366b.49.1748679144154; Sat, 31 May 2025 01:12:24 -0700 (PDT) Received: from masalkhi.. (ip-109-43-114-141.web.vodafone.de. [109.43.114.141]) by smtp.gmail.com with ESMTPSA id a640c23a62f3a-ada5e2bf05csm451352766b.113.2025.05.31.01.12.23 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sat, 31 May 2025 01:12:23 -0700 (PDT) From: Abd-Alrhman Masalkhi To: linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Cc: robh@kernel.org, krzk+dt@kernel.org, conor+dt@kernel.org, arnd@arndb.de, gregkh@linuxfoundation.org, abd.masalkhi@gmail.com Subject: [PATCH 3/3] MAINTAINERS: Add entry for ST M24LR control driver Date: Sat, 31 May 2025 08:11:59 +0000 Message-ID: <20250531081159.2007319-4-abd.masalkhi@gmail.com> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20250531081159.2007319-1-abd.masalkhi@gmail.com> References: <20250531081159.2007319-1-abd.masalkhi@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add a MAINTAINERS entry for the newly introduced sysfs control driver supporting STMicroelectronics M24LR series RFID/NFC EEPROM chips. This entry includes the driver source, Device Tree binding, and assigns maintainership to the original contributor. Signed-off-by: Abd-Alrhman Masalkhi --- MAINTAINERS | 8 ++++++++ 1 file changed, 8 insertions(+) diff --git a/MAINTAINERS b/MAINTAINERS index eb11c6f57500..f08975ac4d9f 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -23017,6 +23017,14 @@ W: http://www.st.com/ F: Documentation/devicetree/bindings/iio/imu/st,lsm6dsx.yaml F: drivers/iio/imu/st_lsm6dsx/ =20 +ST M24LR CONTROL DRIVER +M: Abd-Alrhman Masalkhi +L: linux-kernel@vger.kernel.org +L: devicetree@vger.kernel.org +S: Maintained +F: Documentation/devicetree/bindings/misc/st,m24lr.yaml +F: drivers/misc/m24lr_ctl.c + ST MIPID02 CSI-2 TO PARALLEL BRIDGE DRIVER M: Benjamin Mugnier M: Sylvain Petinot --=20 2.43.0