From nobody Wed Dec 17 10:44:32 2025 Received: from mail-wm1-f65.google.com (mail-wm1-f65.google.com [209.85.128.65]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id CFA1328F933 for ; Thu, 22 May 2025 14:53:03 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.128.65 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1747925586; cv=none; b=qJXQN3hDRLRH85ZmvZJuO6q0sUdoRzgoopvbNs3agdLp3mUSOcS2dc9nG3pVMAMTdSlaGoyEDly6ZQrH/XN4JfkxWsrVB+fBcIFE8262/ebqty8VB53bZ2k1I4N+lIvjlPkQvl9AW3X0XUTngRBeC4np7qrvXb4hyQlUeq86nN8= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1747925586; c=relaxed/simple; bh=voHIdnek2rVWq11x4dHxBsrRBa2u2uSDVw8eZR/HomA=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=d2OV8wa1XJhQpB38NxIsJzM5sZVo02MlwrB4OGWJSpdwT8Ny4LlzcM/UexS0LTJzPVTCMNMqdDFEucAVj067sdkigZfl04fdve4A9FdzUcIaZZLYUO2OcUJairQZTKFWpBKCOXW1YRfWkYqBl0nS6420pXFeNYs3+EA9NKbWGMA= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org; spf=pass smtp.mailfrom=linaro.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b=D5ajLTTK; arc=none smtp.client-ip=209.85.128.65 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linaro.org Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="D5ajLTTK" Received: by mail-wm1-f65.google.com with SMTP id 5b1f17b1804b1-442f5b3c710so67557355e9.1 for ; Thu, 22 May 2025 07:53:03 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1747925582; x=1748530382; darn=vger.kernel.org; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=WYaZ4ifiuCk5/DWThGzMkIsPWpqlx/A/4VaIeK3abLc=; b=D5ajLTTKu8QEqrtLRO6VOCD8MIN5KJau9dhvjrtmEMucEh1BMlinC1U5+KngRyZjNX vU6Y83X/9lCUN3Pi+K16aYjp8zS1Fd+taddD6iJn97SCIs1c8h7OfiQd/8LwWrD+id40 NiQTbaKJMx/r3UT3HxPimfac+ws3btuzcDDz4cMeiDS/J8lCIFnF5BArOIsgN0XUT8kM eDpf3UKp1tF/mbyz2GXOhTLCUvde12laoL8bC8TBEQvcMp+atNGpPEhF0jm3/CARVBnp 0gWXVzqe0YazQq9bRggpv6XSoqwacOXsb7+hQHapxyvizoWTV7tNaY+IROLAJ0KHAVpj YSbg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1747925582; x=1748530382; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=WYaZ4ifiuCk5/DWThGzMkIsPWpqlx/A/4VaIeK3abLc=; b=ltzY1mB97Am7Udt7/2Bau4wwUPqRlVKfdxC7JHDMJxDRgQVrZLvWfGSy85OeE7l/WH 0PNgU+Se+4RtRtb7lBUSyq8DMqOzbm05niah0o073zPngvUGSZVhtRCJSr0y00oa0nW4 Hu/BW83zdiBL6aueBrVFO3crHuBSHcLzpZmdC8YnW6iLTYL5W+w7jroi8VZGZMXyUBZ6 Vtb+jFZTJAqb+Ex8yxulPaL8uUVNmFc7FDCYBqHyIL50t7rT3NTpT1fzu0pI49SfpCxN XAU9T7lcBMJHkiDYjGVzJKwx6/hI0oBAwuTdGl85CY7sEsZJcGkxrfzpvZUX/z1EyQPm I1qQ== X-Forwarded-Encrypted: i=1; AJvYcCVSq3hZRDCeyzxDF+72TdsgAWC7mEYIj1nt/0WvK2L6cUzKMVmRMolYKDJEaeZ7810kNOvcwnEOCjVLhP0=@vger.kernel.org X-Gm-Message-State: AOJu0YwdhkQDIYuJlavpJX3CfgqQtMhjYfS3kMWHIsTPgRdA1uk7mgzA 8/Six48gA0k6PYuoCuH+/6mz31cAXe66UylhPp4FDBqtI1TIobHoNMZU1DjOecqrUIo= X-Gm-Gg: ASbGncvUHEh6wJiX5Pv2qYtGCbkQg2H0o7fz32EZ4wtLnL7N6nhIZcyBPoBzJbloAXf 4ZDsAo2tJ8LEnX9ArbWbR1+robUGvw8GZqVoGrh7Ezjpmsu5j4xc7VxqeEfP2uP6QgZKR9n7rfK hIC6p5ds6JuX7htlKtQ1TaOYybeZYbzmuuKg315Yr0XZiFSSNPWtZDEz3/cEiPTW+OT0YhI8zYK X24JCF7hIysY8GtmlFx2h8XSr7Bj514+dlG59iJuuLwQgidKp33bYEPuVaaSDCM2MMFVfX9nlxt ftBcXCD8NXna+zf6WMMQOyM6An09EwLjBICUqwPfXQ2WwM7QQ1CMqxQ1EIw1 X-Google-Smtp-Source: AGHT+IHCGO08iUjDoKaqKd1XsFoF23FK31du7ZihSX97aKyIlXUv+uhNYjl/lS+O32YNy8OUI/RSbg== X-Received: by 2002:a05:600c:4f42:b0:442:f4d4:522 with SMTP id 5b1f17b1804b1-442fd60a5bemr233790665e9.5.1747925582001; Thu, 22 May 2025 07:53:02 -0700 (PDT) Received: from ho-tower-lan.lan ([37.18.136.128]) by smtp.gmail.com with ESMTPSA id 5b1f17b1804b1-447f78aeb56sm104965555e9.27.2025.05.22.07.53.00 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 22 May 2025 07:53:01 -0700 (PDT) From: James Clark Date: Thu, 22 May 2025 15:51:43 +0100 Subject: [PATCH v2 14/14] arm64: dts: Add DSPI entries for S32G platforms Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20250522-james-nxp-spi-v2-14-bea884630cfb@linaro.org> References: <20250522-james-nxp-spi-v2-0-bea884630cfb@linaro.org> In-Reply-To: <20250522-james-nxp-spi-v2-0-bea884630cfb@linaro.org> To: Vladimir Oltean , Mark Brown , Rob Herring , Krzysztof Kozlowski , Matti Vaittinen Cc: Conor Dooley , Frank Li , Chester Lin , Matthias Brugger , Ghennadi Procopciuc , NXP S32 Linux Team , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , Chao Fu , Xiubo Li , Lukasz Majewski , linux-spi@vger.kernel.org, imx@lists.linux.dev, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, Vladimir Oltean , Dan Carpenter , Larisa Grigore , "Radu Pirea (NXP OSS)" , Larisa Grigore , James Clark X-Mailer: b4 0.14.0 From: Larisa Grigore S32G3 and S32G2 have the same 6 SPI devices, add the DT entries. Devices are all the same except spi0 has 8 chip selects instead of 5. Clock settings for the chip rely on ATF Firmware [1]. [1]: https://github.com/nxp-auto-linux/arm-trusted-firmware Co-developed-by: Radu Pirea (NXP OSS) Signed-off-by: Radu Pirea (NXP OSS) Signed-off-by: Larisa Grigore Signed-off-by: James Clark --- arch/arm64/boot/dts/freescale/s32g2.dtsi | 78 +++++++++++++++++++++= ++ arch/arm64/boot/dts/freescale/s32g3.dtsi | 78 +++++++++++++++++++++= ++ arch/arm64/boot/dts/freescale/s32gxxxa-evb.dtsi | 83 +++++++++++++++++++++= ++++ arch/arm64/boot/dts/freescale/s32gxxxa-rdb.dtsi | 83 +++++++++++++++++++++= ++++ 4 files changed, 322 insertions(+) diff --git a/arch/arm64/boot/dts/freescale/s32g2.dtsi b/arch/arm64/boot/dts= /freescale/s32g2.dtsi index ea1456d361a3..68848575bf81 100644 --- a/arch/arm64/boot/dts/freescale/s32g2.dtsi +++ b/arch/arm64/boot/dts/freescale/s32g2.dtsi @@ -376,6 +376,45 @@ uart1: serial@401cc000 { status =3D "disabled"; }; =20 + spi0: spi@401d4000 { + compatible =3D "nxp,s32g2-dspi"; + reg =3D <0x401d4000 0x1000>; + interrupts =3D ; + clocks =3D <&clks 26>; + clock-names =3D "dspi"; + spi-num-chipselects =3D <8>; + bus-num =3D <0>; + dmas =3D <&edma0 0 7>, <&edma0 0 8>; + dma-names =3D "tx", "rx"; + status =3D "disabled"; + }; + + spi1: spi@401d8000 { + compatible =3D "nxp,s32g2-dspi"; + reg =3D <0x401d8000 0x1000>; + interrupts =3D ; + clocks =3D <&clks 26>; + clock-names =3D "dspi"; + spi-num-chipselects =3D <5>; + bus-num =3D <1>; + dmas =3D <&edma0 0 10>, <&edma0 0 11>; + dma-names =3D "tx", "rx"; + status =3D "disabled"; + }; + + spi2: spi@401dc000 { + compatible =3D "nxp,s32g2-dspi"; + reg =3D <0x401dc000 0x1000>; + interrupts =3D ; + clocks =3D <&clks 26>; + clock-names =3D "dspi"; + spi-num-chipselects =3D <5>; + bus-num =3D <2>; + dmas =3D <&edma0 0 13>, <&edma0 0 14>; + dma-names =3D "tx", "rx"; + status =3D "disabled"; + }; + i2c0: i2c@401e4000 { compatible =3D "nxp,s32g2-i2c"; reg =3D <0x401e4000 0x1000>; @@ -460,6 +499,45 @@ uart2: serial@402bc000 { status =3D "disabled"; }; =20 + spi3: spi@402c8000 { + compatible =3D "nxp,s32g2-dspi"; + reg =3D <0x402c8000 0x1000>; + interrupts =3D ; + clocks =3D <&clks 26>; + clock-names =3D "dspi"; + spi-num-chipselects =3D <5>; + bus-num =3D <3>; + dmas =3D <&edma0 1 7>, <&edma0 1 8>; + dma-names =3D "tx", "rx"; + status =3D "disabled"; + }; + + spi4: spi@402cc000 { + compatible =3D "nxp,s32g2-dspi"; + reg =3D <0x402cc000 0x1000>; + interrupts =3D ; + clocks =3D <&clks 26>; + clock-names =3D "dspi"; + spi-num-chipselects =3D <5>; + bus-num =3D <4>; + dmas =3D <&edma0 1 10>, <&edma0 1 11>; + dma-names =3D "tx", "rx"; + status =3D "disabled"; + }; + + spi5: spi@402d0000 { + compatible =3D "nxp,s32g2-dspi"; + reg =3D <0x402d0000 0x1000>; + interrupts =3D ; + clocks =3D <&clks 26>; + clock-names =3D "dspi"; + spi-num-chipselects =3D <5>; + bus-num =3D <5>; + dmas =3D <&edma0 1 13>, <&edma0 1 14>; + dma-names =3D "tx", "rx"; + status =3D "disabled"; + }; + i2c3: i2c@402d8000 { compatible =3D "nxp,s32g2-i2c"; reg =3D <0x402d8000 0x1000>; diff --git a/arch/arm64/boot/dts/freescale/s32g3.dtsi b/arch/arm64/boot/dts= /freescale/s32g3.dtsi index 991dbfbfa203..4f883b1a50ad 100644 --- a/arch/arm64/boot/dts/freescale/s32g3.dtsi +++ b/arch/arm64/boot/dts/freescale/s32g3.dtsi @@ -435,6 +435,45 @@ uart1: serial@401cc000 { status =3D "disabled"; }; =20 + spi0: spi@401d4000 { + compatible =3D "nxp,s32g3-dspi", "nxp,s32g2-dspi"; + reg =3D <0x401d4000 0x1000>; + interrupts =3D ; + clocks =3D <&clks 26>; + clock-names =3D "dspi"; + spi-num-chipselects =3D <8>; + bus-num =3D <0>; + dmas =3D <&edma0 0 7>, <&edma0 0 8>; + dma-names =3D "tx", "rx"; + status =3D "disabled"; + }; + + spi1: spi@401d8000 { + compatible =3D "nxp,s32g3-dspi", "nxp,s32g2-dspi"; + reg =3D <0x401d8000 0x1000>; + interrupts =3D ; + clocks =3D <&clks 26>; + clock-names =3D "dspi"; + spi-num-chipselects =3D <5>; + bus-num =3D <1>; + dmas =3D <&edma0 0 10>, <&edma0 0 11>; + dma-names =3D "tx", "rx"; + status =3D "disabled"; + }; + + spi2: spi@401dc000 { + compatible =3D "nxp,s32g3-dspi", "nxp,s32g2-dspi"; + reg =3D <0x401dc000 0x1000>; + interrupts =3D ; + clocks =3D <&clks 26>; + clock-names =3D "dspi"; + spi-num-chipselects =3D <5>; + bus-num =3D <2>; + dmas =3D <&edma0 0 13>, <&edma0 0 14>; + dma-names =3D "tx", "rx"; + status =3D "disabled"; + }; + i2c0: i2c@401e4000 { compatible =3D "nxp,s32g3-i2c", "nxp,s32g2-i2c"; @@ -524,6 +563,45 @@ uart2: serial@402bc000 { status =3D "disabled"; }; =20 + spi3: spi@402c8000 { + compatible =3D "nxp,s32g3-dspi", "nxp,s32g2-dspi"; + reg =3D <0x402c8000 0x1000>; + interrupts =3D ; + clocks =3D <&clks 26>; + clock-names =3D "dspi"; + spi-num-chipselects =3D <5>; + bus-num =3D <3>; + dmas =3D <&edma0 1 7>, <&edma0 1 8>; + dma-names =3D "tx", "rx"; + status =3D "disabled"; + }; + + spi4: spi@402cc000 { + compatible =3D "nxp,s32g3-dspi", "nxp,s32g2-dspi"; + reg =3D <0x402cc000 0x1000>; + interrupts =3D ; + clocks =3D <&clks 26>; + clock-names =3D "dspi"; + spi-num-chipselects =3D <5>; + bus-num =3D <4>; + dmas =3D <&edma0 1 10>, <&edma0 1 11>; + dma-names =3D "tx", "rx"; + status =3D "disabled"; + }; + + spi5: spi@402d0000 { + compatible =3D "nxp,s32g3-dspi", "nxp,s32g2-dspi"; + reg =3D <0x402d0000 0x1000>; + interrupts =3D ; + clocks =3D <&clks 26>; + clock-names =3D "dspi"; + spi-num-chipselects =3D <5>; + bus-num =3D <5>; + dmas =3D <&edma0 1 13>, <&edma0 1 14>; + dma-names =3D "tx", "rx"; + status =3D "disabled"; + }; + i2c3: i2c@402d8000 { compatible =3D "nxp,s32g3-i2c", "nxp,s32g2-i2c"; diff --git a/arch/arm64/boot/dts/freescale/s32gxxxa-evb.dtsi b/arch/arm64/b= oot/dts/freescale/s32gxxxa-evb.dtsi index d26af0fb8be7..d8bf734aa267 100644 --- a/arch/arm64/boot/dts/freescale/s32gxxxa-evb.dtsi +++ b/arch/arm64/boot/dts/freescale/s32gxxxa-evb.dtsi @@ -173,6 +173,77 @@ i2c4-gpio-grp1 { pinmux =3D <0x2d40>, <0x2d30>; }; }; + + dspi1_pins: dspi1-pins { + dspi1-grp0 { + pinmux =3D <0x72>; + output-enable; + input-enable; + slew-rate =3D <150>; + bias-pull-up; + }; + + dspi1-grp1 { + pinmux =3D <0x62>; + output-enable; + slew-rate =3D <150>; + }; + + dspi1-grp2 { + pinmux =3D <0x83>; + output-enable; + input-enable; + slew-rate =3D <150>; + }; + + dspi1-grp3 { + pinmux =3D <0x5F0>; + input-enable; + slew-rate =3D <150>; + bias-pull-up; + }; + + dspi1-grp4 { + pinmux =3D <0x3D92>, + <0x3DA2>, + <0x3DB2>; + }; + }; + + dspi5_pins: dspi5-pins { + dspi5-grp0 { + pinmux =3D <0x93>; + output-enable; + input-enable; + slew-rate =3D <150>; + }; + + dspi5-grp1 { + pinmux =3D <0xA0>; + input-enable; + slew-rate =3D <150>; + bias-pull-up; + }; + + dspi5-grp2 { + pinmux =3D <0x3ED2>, + <0x3EE2>, + <0x3EF2>; + }; + + dspi5-grp3 { + pinmux =3D <0xB3>; + output-enable; + slew-rate =3D <150>; + }; + dspi5-grp4 { + pinmux =3D <0xC3>; + output-enable; + input-enable; + slew-rate =3D <150>; + bias-pull-up; + }; + }; }; =20 &can0 { @@ -220,3 +291,15 @@ &i2c4 { pinctrl-1 =3D <&i2c4_gpio_pins>; status =3D "okay"; }; + +&spi1 { + pinctrl-0 =3D <&dspi1_pins>; + pinctrl-names =3D "default"; + status =3D "okay"; +}; + +&spi5 { + pinctrl-0 =3D <&dspi5_pins>; + pinctrl-names =3D "default"; + status =3D "okay"; +}; diff --git a/arch/arm64/boot/dts/freescale/s32gxxxa-rdb.dtsi b/arch/arm64/b= oot/dts/freescale/s32gxxxa-rdb.dtsi index ba53ec622f0b..b0a21e4468da 100644 --- a/arch/arm64/boot/dts/freescale/s32gxxxa-rdb.dtsi +++ b/arch/arm64/boot/dts/freescale/s32gxxxa-rdb.dtsi @@ -127,6 +127,77 @@ i2c4-gpio-grp1 { pinmux =3D <0x2d40>, <0x2d30>; }; }; + + dspi1_pins: dspi1-pins { + dspi1-grp0 { + pinmux =3D <0x72>; + output-enable; + input-enable; + slew-rate =3D <150>; + bias-pull-up; + }; + + dspi1-grp1 { + pinmux =3D <0x62>; + output-enable; + slew-rate =3D <150>; + }; + + dspi1-grp2 { + pinmux =3D <0x83>; + output-enable; + input-enable; + slew-rate =3D <150>; + }; + + dspi1-grp3 { + pinmux =3D <0x5F0>; + input-enable; + slew-rate =3D <150>; + bias-pull-up; + }; + + dspi1-grp4 { + pinmux =3D <0x3D92>, + <0x3DA2>, + <0x3DB2>; + }; + }; + + dspi5_pins: dspi5-pins { + dspi5-grp0 { + pinmux =3D <0x93>; + output-enable; + input-enable; + slew-rate =3D <150>; + }; + + dspi5-grp1 { + pinmux =3D <0xA0>; + input-enable; + slew-rate =3D <150>; + bias-pull-up; + }; + + dspi5-grp2 { + pinmux =3D <0x3ED2>, + <0x3EE2>, + <0x3EF2>; + }; + + dspi5-grp3 { + pinmux =3D <0xB3>; + output-enable; + slew-rate =3D <150>; + }; + dspi5-grp4 { + pinmux =3D <0xC3>; + output-enable; + input-enable; + slew-rate =3D <150>; + bias-pull-up; + }; + }; }; =20 &can0 { @@ -155,6 +226,18 @@ pcal6524: gpio-expander@22 { }; }; =20 +&spi1 { + pinctrl-0 =3D <&dspi1_pins>; + pinctrl-names =3D "default"; + status =3D "okay"; +}; + +&spi5 { + pinctrl-0 =3D <&dspi5_pins>; + pinctrl-names =3D "default"; + status =3D "okay"; +}; + &i2c2 { pinctrl-names =3D "default", "gpio"; pinctrl-0 =3D <&i2c2_pins>; --=20 2.34.1