From nobody Mon Feb 9 21:23:18 2026 Received: from mail-wr1-f52.google.com (mail-wr1-f52.google.com [209.85.221.52]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 71EED20E6 for ; Sun, 30 Mar 2025 19:31:15 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.221.52 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1743363078; cv=none; b=RtbU0ywzftcb2AnMzAFOYCc3v7Ky7UeEjmOl9eJ6lfMcQD/ROO8vnErDCn4fxgiUI4K+SzN7Ch0EH9VmzEYsVl2Qeuldu3trrj6Cps89LGiMfOUackTsiPaUPoNN/TOiNLKZnERgZVY3EN9RzVrIZTftXwE1fDxPMgNF7SaWSPY= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1743363078; c=relaxed/simple; bh=y9ZXPnZNCRtYwGG7/6ABbS9xCKqc+s/sSflTPA+Th+k=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:To:Cc; b=NNNy8w1/Xg3zyeV1t/N1dTPtxm9gE/3ZIHh1VIz7U0zb7xvAvQF8+GwdW+I4nd037ehcm/i0rNAu8waF2HYzO6QtEUupDMd1gDOPXh6KvkgDP7Vt58gU8s5tPXlNniW+Ys1wyZgDqGiq28lCg+sUwnmEm6+OVQ3u5a/zUVFIPS0= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org; spf=pass smtp.mailfrom=linaro.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b=vm5MM3kR; arc=none smtp.client-ip=209.85.221.52 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linaro.org Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="vm5MM3kR" Received: by mail-wr1-f52.google.com with SMTP id ffacd0b85a97d-3997205e43eso3259279f8f.0 for ; Sun, 30 Mar 2025 12:31:15 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1743363074; x=1743967874; darn=vger.kernel.org; h=cc:to:message-id:content-transfer-encoding:mime-version:subject :date:from:from:to:cc:subject:date:message-id:reply-to; bh=SDqK019yeshO+8g7PhIq3wTEpbXJRza7Dz3IGb5loNQ=; b=vm5MM3kRkcyqdNB9mGwt/EqL6mbwVcVnSbkL8qKJVbVb0ubJhf8oRUKcm4pctFlqzS oKAvDMxqIgABrVXx1APmQv4LdKk4bXvlOsH8JAlq28+jHYJHy8RCJPVyOGO89eRIMsRb t/4eaDCqDV//wyLVBhx4mExOo5swd4cuY3FVInwlR9Zoyo1e3dqI4y1Hy5UZZ40bNPVi M5Ta8cV+ZNZq7n9IkT2Smdm4HXQb//BOtbS+tQE+9dMyFC83PQREHOn+F9gUBd1J70Vc xHXt7d1WOoJAAZonZT5qC7zKm/FocgoEMjFrXNmIlQjMrHxJ5Feo+lAdJyeelwxCJozG kkzA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1743363074; x=1743967874; h=cc:to:message-id:content-transfer-encoding:mime-version:subject :date:from:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=SDqK019yeshO+8g7PhIq3wTEpbXJRza7Dz3IGb5loNQ=; b=YeNmHeSTMDF59gGWeEInT2Rtm0vxz878N+NY9s5oLTzNpqjojHzdZSEzrMk0VqvXSl DBgEuWiL9Dj5nrlyuGgOGtlFnnKlXSybsWXoLnFHAKdx9ygvnBRBEmxk+DrnHXU1orUX ura3u38w4NFKft+EhXymXZKJ14TdWPZcUcjzcEkQZ2Fyo2dYf9S2UcGz1yXwKlmP2g/E dICz2wMPg3m9dhh2r+A1400TGu17rvOE8Jyf5McAeQgK0J7y0d+KVjV/cLVgaSCgIqkr UmnfDn26j6/enzurq1N122WkwDTB/ICCTqstv15ljcmLHvX2N09bSo2O+io2Cm27U2k2 bCQA== X-Forwarded-Encrypted: i=1; AJvYcCWvjwG9qq1wQs0DTB6tqpPryhHU/584rmzcSl6S1a1Wsvj5v9l8NoaOLP8EYco/qxPgR3kSK7xHs6HZlWs=@vger.kernel.org X-Gm-Message-State: AOJu0YyYV7IwgYFyH4ho5iQqPr90cmrZR1Q575g+YBhhHHAdLpYX6hUZ a7BZ/yFpQlM77Scc3aBrnvMHz8B2xFxP4us3wntRuKsTH8GhtjhFWylNLgYVGx4= X-Gm-Gg: ASbGnctxuMB9qDnaybOyR/GzA4ou1XsW8Lc3GIMYV4yaR+qL0NcKbtxolQJbJSY2ESl YqUAH5FBPIlemxBYZjpHKeozlO85Yqq2DoON5ft2JwEg5SVu9GCHYJZGGRo/lfKJNnWSxveu9MH wU9eU36vxZzg/gbJTFJFkhB96LLOuz5kGXiB3Lm48ZhOOjBcpsyTZnQJgIrcDP8pHv5j55rgVlY T237UCwrXF5WPIgrkCLC1zzti4i7mFs27nXuXFRe6lyWGWeOJ+6rtdmT87BGyad935bilVN0Lcg LrP1r6n8hsRsG5AtrFVm8rkl/+N82ugSNkq7/6byyM289MhTQLFowpSb X-Google-Smtp-Source: AGHT+IEFCAqGYO03jhjz7bazgYv3ZrmHLvxsn+N8ZhYEwcdY3fyeGZHkmjQ/AqQTGIDhm5Ps9g+yYw== X-Received: by 2002:a5d:47ca:0:b0:391:158f:3d59 with SMTP id ffacd0b85a97d-39c120de81dmr3921619f8f.15.1743363073700; Sun, 30 Mar 2025 12:31:13 -0700 (PDT) Received: from localhost ([2a00:23c8:b70a:ae01:9cf7:b69:fc50:980f]) by smtp.gmail.com with UTF8SMTPSA id ffacd0b85a97d-39c0b79e37bsm9390988f8f.61.2025.03.30.12.31.13 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 30 Mar 2025 12:31:13 -0700 (PDT) From: Christopher Obbard Date: Sun, 30 Mar 2025 20:31:07 +0100 Subject: [PATCH v6] drm/dp: clamp PWM bit count to advertised MIN and MAX capabilities Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20250330-wip-obbardc-qcom-t14s-oled-panel-brightness-v6-1-84ad1cd1078a@linaro.org> X-B4-Tracking: v=1; b=H4sIAPqb6WcC/6XOTW7DIBCG4atErDvVAAbjrnqPKgt+xjaSa1ywn FaR716cVaus2iy/kXherqxQjlTYy+nKMm2xxDTXoZ9OzI92HghiqJsJFAqlaOESF0jO2Rw8fPj 0DitvCqSJAix2pglcjsO4zlQKNCjQaOW0MsiquGTq4+et9naue4xlTfnrFt/Ecf1fZxPAgevgJ RGiaPXrFGeb03PKAztCm/yBS/wbLg9caYM8dK019g5vHsCbihtFPXYdd6E3d7h6AFcVr++MrB+ Xove/8H3fvwFwRMqx/gEAAA== X-Change-ID: 20250327-wip-obbardc-qcom-t14s-oled-panel-brightness-4020865b6580 To: Maarten Lankhorst , Maxime Ripard , Thomas Zimmermann , David Airlie , Simona Vetter , Dmitry Baryshkov Cc: dri-devel@lists.freedesktop.org, linux-kernel@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, Johan Hovold , Rui Miguel Silva , Abel Vesa , Christopher Obbard X-Mailer: b4 0.14.2 X-Developer-Signature: v=1; a=openpgp-sha256; l=5745; i=christopher.obbard@linaro.org; h=from:subject:message-id; bh=y9ZXPnZNCRtYwGG7/6ABbS9xCKqc+s/sSflTPA+Th+k=; b=owEBbQKS/ZANAwAKAWNNxPBocEb4AcsmYgBn6Zv9FhSpe7gB2hlAOaUeSB1159NZxRInsmKev cHFg9qAMqGJAjMEAAEKAB0WIQTxi9yLbCX5CqI9UXRjTcTwaHBG+AUCZ+mb/QAKCRBjTcTwaHBG +L0xEACQlxoKHyeZCqq+REXM1r6N0hjgfYATr4AZ6ns43FB01Y5PhPRAP3FI5QcwD1PtfR0NHO9 L03+vCM8mAb+7rL4VqFY4J1YOzOeCmJc/ZbmxF0OIQo5X3tZiinq9cT723LTjGdiMHNe21bnJMO Nv//c7anS7BJ/pMeq+ZJQyc59HEfSurCQ+UV3PPmpGY3b4q0FKQpk+pfabSY5puVtB+pftGKsFg biYjQVGx9xQt8QUB866AAjWLQ4hEt/0PmVEv0Rto0JPavk+J2FDODBAUytBLULFwuNnEPt4Ehkh x5wi1drjBPM45cHxy5z0VagJLJP37Wrd6nbVzJCYcTgEMIq0nIZ6PdPa85BemDvYWdR+SLiJ970 vr031UsuwvbO/ylCVcX1OtoklN29v6Mu6Bdumk0TEOWA5/JzqLgyOSw68on49IHUY1/vsJb4bJ1 43VaMlkb5iwiV23ETjO8OgFWbsOyCSbijEdAW5y/2/DMqMdui1JBhx+L/jU0Izg7isQESylPR2Q wZZPNnpTOUkNrIx731r8FXNeF0UqF8qOMWR8JMg8zGRB3x7HmTo8855IjmIUMBMSCSkjzByWwJl Bf0h76zMQaLUTCrvAsSLjGH2eSmh+ZyTyIAg2K1P+9RCA5ZYaLC5YA8DZyLoPPFYP1EzuM6ZtAg 4IB3Y3zpTA/xSjA== X-Developer-Key: i=christopher.obbard@linaro.org; a=openpgp; fpr=F18BDC8B6C25F90AA23D5174634DC4F0687046F8 According to the eDP specification (VESA Embedded DisplayPort Standard v1.4b, Section 3.3.10.2), if the value of DP_EDP_PWMGEN_BIT_COUNT is less than DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN, the sink is required to use the MIN value as the effective PWM bit count. This commit updates the logic to clamp the reported DP_EDP_PWMGEN_BIT_COUNT to the range defined by _CAP_MIN and _CAP_MAX. As part of this change, the behavior is modified such that reading both _CAP_MIN and _CAP_MAX registers is now required to succeed, otherwise bl->max value could end up being not set although drm_edp_backlight_probe_max() returned success. This ensures correct handling of eDP panels that report a zero PWM bit count but still provide valid non-zero MIN and MAX capability values. Without this clamping, brightness values may be interpreted incorrectly, leading to a dim or non-functional backlight. For example, the Samsung ATNA40YK20 OLED panel used in the Lenovo ThinkPad T14s Gen6 (Snapdragon) reports a PWM bit count of 0, but supports AUX backlight control and declares a valid 11-bit range. Clamping ensures brightness scaling works as intended on such panels. Co-developed-by: Rui Miguel Silva Signed-off-by: Rui Miguel Silva Signed-off-by: Christopher Obbard Reviewed-by: Dmitry Baryshkov Reviewed-by: Johan Hovold Tested-by: Johan Hovold --- Changes in v6: - Update commit message around chaning reading PWMGEN_BIT_COUNT_CAP_MIN and _CAP_MAX to be required. - Link to v5: https://lore.kernel.org/r/20250330-wip-obbardc-qcom-t14s-oled= -panel-brightness-v5-1-25083d9732fc@linaro.org Changes in v5: - Correctly check return value when reading PWMGEN_BIT_COUNT_CAP_MIN and _CAP_MAX. - Link to v4: https://lore.kernel.org/r/20250330-wip-obbardc-qcom-t14s-oled= -panel-brightness-v4-1-85ef0991bdf8@linaro.org Changes in v4: - Remove unrelated whitespace changes. - Remove unrelated commit change. - Add note to commit message about changing read of PWMGEN_BIT_COUNT_CAP_MIN and _CAP__MAX from optional to required. - Link to v3: https://lore.kernel.org/r/20250330-wip-obbardc-qcom-t14s-oled= -panel-brightness-v3-1-156801d97a8a@linaro.org Changes in v3: - Properly rebase patch on top of latest version of drm-misc-next. - Make patch more generic by clamping PWM bit count to advertised MIN and MAX capabilities (suggested by Dmitry). - Link to v2: https://lore.kernel.org/r/20250327-wip-obbardc-qcom-t14s-oled= -panel-brightness-v2-1-16dc3ee00276@linaro.org Changes in v2: - Split backlight brightness patch from T14s OLED enablement series. - Use PWMGEN_CAP_MIN rather than MAX (Dmitry). - Rework commit message to reference eDP spec. - Rebase on drm-misc-next. - Link to v1: https://lore.kernel.org/all/20250325-wip-obbardc-qcom-t14s-ol= ed-panel-v2-4-e9bc7c9d30cc@linaro.org/ --- drivers/gpu/drm/display/drm_dp_helper.c | 42 +++++++++++++++++++++--------= ---- 1 file changed, 27 insertions(+), 15 deletions(-) diff --git a/drivers/gpu/drm/display/drm_dp_helper.c b/drivers/gpu/drm/disp= lay/drm_dp_helper.c index e2439c8a7fefe116b04aaa689b557e2387b05540..5550c40310c55ee275b3ebec08a= 7500cab38ae78 100644 --- a/drivers/gpu/drm/display/drm_dp_helper.c +++ b/drivers/gpu/drm/display/drm_dp_helper.c @@ -28,6 +28,7 @@ #include #include #include +#include #include #include #include @@ -4035,6 +4036,32 @@ drm_edp_backlight_probe_max(struct drm_dp_aux *aux, = struct drm_edp_backlight_inf } =20 pn &=3D DP_EDP_PWMGEN_BIT_COUNT_MASK; + + ret =3D drm_dp_dpcd_read_byte(aux, DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN, &pn_m= in); + if (ret < 0) { + drm_dbg_kms(aux->drm_dev, "%s: Failed to read pwmgen bit count cap min: = %d\n", + aux->name, ret); + return -ENODEV; + } + pn_min &=3D DP_EDP_PWMGEN_BIT_COUNT_MASK; + + ret =3D drm_dp_dpcd_read_byte(aux, DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX, &pn_m= ax); + if (ret < 0) { + drm_dbg_kms(aux->drm_dev, "%s: Failed to read pwmgen bit count cap max: = %d\n", + aux->name, ret); + return -ENODEV; + } + pn_max &=3D DP_EDP_PWMGEN_BIT_COUNT_MASK; + + /* + * Per VESA eDP Spec v1.4b, section 3.3.10.2: + * If DP_EDP_PWMGEN_BIT_COUNT is less than DP_EDP_PWMGEN_BIT_COUNT_CAP_MI= N, + * the sink must use the MIN value as the effective PWM bit count. + * Clamp the reported value to the [MIN, MAX] capability range to ensure + * correct brightness scaling on compliant eDP panels. + */ + pn =3D clamp(pn, pn_min, pn_max); + bl->max =3D (1 << pn) - 1; if (!driver_pwm_freq_hz) return 0; @@ -4061,21 +4088,6 @@ drm_edp_backlight_probe_max(struct drm_dp_aux *aux, = struct drm_edp_backlight_inf * - FxP is within 25% of desired value. * Note: 25% is arbitrary value and may need some tweak. */ - ret =3D drm_dp_dpcd_read_byte(aux, DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN, &pn_m= in); - if (ret < 0) { - drm_dbg_kms(aux->drm_dev, "%s: Failed to read pwmgen bit count cap min: = %d\n", - aux->name, ret); - return 0; - } - ret =3D drm_dp_dpcd_read_byte(aux, DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX, &pn_m= ax); - if (ret < 0) { - drm_dbg_kms(aux->drm_dev, "%s: Failed to read pwmgen bit count cap max: = %d\n", - aux->name, ret); - return 0; - } - pn_min &=3D DP_EDP_PWMGEN_BIT_COUNT_MASK; - pn_max &=3D DP_EDP_PWMGEN_BIT_COUNT_MASK; - /* Ensure frequency is within 25% of desired value */ fxp_min =3D DIV_ROUND_CLOSEST(fxp * 3, 4); fxp_max =3D DIV_ROUND_CLOSEST(fxp * 5, 4); --- base-commit: 4c4d9b7b6c6e676eca22585139aba5f03de74b90 change-id: 20250327-wip-obbardc-qcom-t14s-oled-panel-brightness-4020865b6580 Best regards, --=20 Christopher Obbard