From nobody Sun Nov 24 07:23:11 2024 Received: from mail-wr1-f41.google.com (mail-wr1-f41.google.com [209.85.221.41]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 7EECE1CB30B for ; Thu, 21 Nov 2024 08:53:22 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.221.41 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1732179208; cv=none; b=cL/T9kNVDLAW9btBLDVqqMb0V/cmVk7Dt1819ftI17LPGaWaB2Xz81QqNAfUX2h4vFNZyOIz85BkbJufUZPADACPcGFQ35pDUwdyDMX3CCOMZ5RQ6RjKCT1bvfOMZoZHU+GOz0UIUQO1XjrXPKDkxNQgz+6EOS4C85LXX+sHdQw= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1732179208; c=relaxed/simple; bh=6n+S86RoAdZIZuJDPBq9B3e25CXEVJL86rH0qyqrJnI=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=cAxGQsH+xL6yVGl7Zk1pgEzqaJVq9VezLpvFmrnHzYIVCjBojm7/9BmjfDYCMdnjYczH0tImF/GlKhstODJ0uL5ba3IEjLoyGJpXaHMAu3g2pRuwpo+OUgfs/izBq9/hNKYvgfs3HVfLenmkwak+mRV/QXS0F9LFYWv6wXdflGw= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=baylibre.com; spf=pass smtp.mailfrom=baylibre.com; dkim=pass (2048-bit key) header.d=baylibre-com.20230601.gappssmtp.com header.i=@baylibre-com.20230601.gappssmtp.com header.b=QiPgBBRQ; arc=none smtp.client-ip=209.85.221.41 Authentication-Results: smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=baylibre.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=baylibre.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=baylibre-com.20230601.gappssmtp.com header.i=@baylibre-com.20230601.gappssmtp.com header.b="QiPgBBRQ" Received: by mail-wr1-f41.google.com with SMTP id ffacd0b85a97d-382325b0508so448326f8f.3 for ; Thu, 21 Nov 2024 00:53:22 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20230601.gappssmtp.com; s=20230601; t=1732179201; x=1732784001; darn=vger.kernel.org; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=0OSbfoYQsoE2dZGYChQCk9jjihU6c6NuuyWsfj1aseQ=; b=QiPgBBRQOBFtiYATENPRxgwAoKmtSw/+FlZpuTdWkvXxvOLSr3J6hGQNaz25HWgFpS Ygj7rmynul8gziWPiKOVFPP1Q6g4LNKEthzmJpGpsCDNyau1zlLHA2A1gHRiSh1tDtaH NBiXXlVf8duOejSDx+FXQHm6nWZ+cjtXMpd0aIL3cgz7uUlN9MS9Q5Qom/HOrjtVF9EE gnWjSlfzJ2NXI3XVa3C7iSbURYaG1sEePq8IX0D/Ynt/6lmQOkykHee8q6DnChpBaV0X UzIRj5gxw2Bo1lDMAm3gPnWflXVoJDCdRY6krZHv/CTVMBFHVb3bPJMV1ZoxWgoFKwFp DP8Q== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1732179201; x=1732784001; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=0OSbfoYQsoE2dZGYChQCk9jjihU6c6NuuyWsfj1aseQ=; b=MvBayIa5VY3mXyr4uYApNGBgB+Xr+iCNOFNb15O8tt97IB//Qkbc7Ydbb4W38TAg7f mQlTQNubOvuqAETeXTQ9PZCYVcl5qebTKVxL3APF4QsRt9zNNaN48M+2XtLZnd3yBX3X P5XjWvlmeLCkrdoq5/HmWlJFK2T1XhTTBxfMbNNV2C3GR36KZ1YJAADjq3Nivn/pzKOb wrQjJ9gSk5EtU8diDn9NsyQRaNYoL0mItojBYS/oQbyNX0hTxnZGreYGq+En5VxU0ilz d36ZN3AZTw6NK6hsYp6ITAzICGhBaTSBBU9OvEdjJvVDa4lsVjSQD1Zo31dNi9oXzNJF IrrA== X-Forwarded-Encrypted: i=1; AJvYcCX05xRxw8A5HEDgbpc7yifzM9OiOtBo/J394TqswCLJ3xhP/BSJ8rM0LfI6nhJFQUliSOeCDwbY/RkyS5A=@vger.kernel.org X-Gm-Message-State: AOJu0YwB7KgOi5W9jac6FNSuRVTllsLoSwGE0irj2L9WoNh2DP81KaOL YrqecPPobu87ODIi4YqFvyhjEgTy1/SSCZJUzdA4NEbN+cYhRibdpuC4gO7HhAs= X-Google-Smtp-Source: AGHT+IEcAv3GRZwseuzL0YCWZg0w8k962U2tdmxbozyTY4fRwzpVpwqF+C9HcEjnZKWef7e7goJWmg== X-Received: by 2002:a05:6000:1787:b0:382:588d:90ae with SMTP id ffacd0b85a97d-382588d9382mr2659960f8f.15.1732179200377; Thu, 21 Nov 2024 00:53:20 -0800 (PST) Received: from [192.168.42.0] (2a02-842a-d52e-6101-6fd0-06c4-5d68-f0a5.rev.sfr.net. [2a02:842a:d52e:6101:6fd0:6c4:5d68:f0a5]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-382549111fdsm4219900f8f.58.2024.11.21.00.53.19 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 21 Nov 2024 00:53:20 -0800 (PST) From: Julien Stephan Date: Thu, 21 Nov 2024 09:53:18 +0100 Subject: [PATCH v7 4/5] media: platform: mediatek: isp: add mediatek ISP3.0 camsv Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20241121-add-mtk-isp-3-0-support-v7-4-b04dc9610619@baylibre.com> References: <20241121-add-mtk-isp-3-0-support-v7-0-b04dc9610619@baylibre.com> In-Reply-To: <20241121-add-mtk-isp-3-0-support-v7-0-b04dc9610619@baylibre.com> To: Laurent Pinchart , Andy Hsieh , Mauro Carvalho Chehab , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Matthias Brugger , AngeloGioacchino Del Regno Cc: linux-media@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org, Julien Stephan , Phi-bang Nguyen , Florian Sylvestre , Paul Elder X-Mailer: b4 0.14.2 From: Phi-bang Nguyen This driver provides a path to bypass the SoC ISP so that image data coming from the SENINF can go directly into memory without any image processing. This allows the use of an external ISP. Signed-off-by: Phi-bang Nguyen Signed-off-by: Florian Sylvestre [Paul Elder fix irq locking] Signed-off-by: Paul Elder Co-developed-by: Laurent Pinchart Signed-off-by: Laurent Pinchart Co-developed-by: Julien Stephan Signed-off-by: Julien Stephan --- drivers/media/platform/mediatek/isp/Kconfig | 18 + drivers/media/platform/mediatek/isp/Makefile | 5 + drivers/media/platform/mediatek/isp/mtk_camsv.c | 275 ++++++++ drivers/media/platform/mediatek/isp/mtk_camsv.h | 170 +++++ .../media/platform/mediatek/isp/mtk_camsv30_hw.c | 539 ++++++++++++++++ .../media/platform/mediatek/isp/mtk_camsv_video.c | 701 +++++++++++++++++= ++++ 6 files changed, 1708 insertions(+) diff --git a/drivers/media/platform/mediatek/isp/Kconfig b/drivers/media/pl= atform/mediatek/isp/Kconfig index 2a3cef81d15aa12633ade2f3be0bba36b9af62e1..2b89efc7ba9aa6b85f850bb8ec9= 38cde581f31a2 100644 --- a/drivers/media/platform/mediatek/isp/Kconfig +++ b/drivers/media/platform/mediatek/isp/Kconfig @@ -1,4 +1,22 @@ # SPDX-License-Identifier: GPL-2.0-only +config MTK_CAMSV30 + tristate "MediaTek ISP3.0 CAMSV driver" + depends on ARCH_MEDIATEK || COMPILE_TEST + depends on OF + depends on PM + select MEDIA_CONTROLLER + select MTK_SENINF30 + select VIDEO_V4L2_SUBDEV_API + select VIDEOBUF2_DMA_CONTIG + select VIDEOBUF2_VMALLOC + default n + help + This driver provides a path to bypass the SoC ISP so that + image data come from the SENINF can go directly into memory + without any image processing. + To compile this driver as a module, choose M here: the + module will be called mtk-camsv30. + config MTK_SENINF30 tristate "MediaTek ISP3.0 SENINF driver" depends on ARCH_MEDIATEK || COMPILE_TEST diff --git a/drivers/media/platform/mediatek/isp/Makefile b/drivers/media/p= latform/mediatek/isp/Makefile index 375d720f9ed75e2197bb723bdce9bc0472e62842..e7205759fe9bc27bd5146c490b9= 3db72deb3767f 100644 --- a/drivers/media/platform/mediatek/isp/Makefile +++ b/drivers/media/platform/mediatek/isp/Makefile @@ -1,4 +1,9 @@ # SPDX-License-Identifier: GPL-2.0 =20 +mtk-camsv30-objs +=3D mtk_camsv.o +mtk-camsv30-objs +=3D mtk_camsv30_hw.o +mtk-camsv30-objs +=3D mtk_camsv_video.o +obj-$(CONFIG_MTK_CAMSV30) +=3D mtk-camsv30.o + mtk-seninf-objs +=3D mtk_seninf.o obj-$(CONFIG_MTK_SENINF30) +=3D mtk-seninf.o diff --git a/drivers/media/platform/mediatek/isp/mtk_camsv.c b/drivers/medi= a/platform/mediatek/isp/mtk_camsv.c new file mode 100644 index 0000000000000000000000000000000000000000..a02a1c226ee6164db08d18d6927= d35ac86eaa8cc --- /dev/null +++ b/drivers/media/platform/mediatek/isp/mtk_camsv.c @@ -0,0 +1,275 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (c) 2020 BayLibre + * Copyright (c) 2022 MediaTek Inc. + */ + +#include +#include + +#include "mtk_camsv.h" + +static inline struct mtk_cam_dev *to_mtk_cam_dev(struct v4l2_subdev *sd) +{ + return container_of(sd, struct mtk_cam_dev, subdev); +} + +static const u32 mtk_cam_mbus_formats[] =3D { + MEDIA_BUS_FMT_SBGGR8_1X8, + MEDIA_BUS_FMT_SGBRG8_1X8, + MEDIA_BUS_FMT_SGRBG8_1X8, + MEDIA_BUS_FMT_SRGGB8_1X8, + MEDIA_BUS_FMT_SBGGR10_1X10, + MEDIA_BUS_FMT_SGBRG10_1X10, + MEDIA_BUS_FMT_SGRBG10_1X10, + MEDIA_BUS_FMT_SRGGB10_1X10, + MEDIA_BUS_FMT_SBGGR12_1X12, + MEDIA_BUS_FMT_SGBRG12_1X12, + MEDIA_BUS_FMT_SGRBG12_1X12, + MEDIA_BUS_FMT_SRGGB12_1X12, + MEDIA_BUS_FMT_UYVY8_1X16, + MEDIA_BUS_FMT_VYUY8_1X16, + MEDIA_BUS_FMT_YUYV8_1X16, + MEDIA_BUS_FMT_YVYU8_1X16, +}; + +/* -----------------------------------------------------------------------= ------ + * V4L2 Subdev Operations + */ + +static int mtk_cam_init_state(struct v4l2_subdev *sd, + struct v4l2_subdev_state *sd_state) +{ + static const struct v4l2_mbus_framefmt def_format =3D { + .code =3D MEDIA_BUS_FMT_SGRBG10_1X10, + .width =3D IMG_MAX_WIDTH, + .height =3D IMG_MAX_HEIGHT, + .field =3D V4L2_FIELD_NONE, + .colorspace =3D V4L2_COLORSPACE_SRGB, + .xfer_func =3D V4L2_XFER_FUNC_DEFAULT, + .ycbcr_enc =3D V4L2_YCBCR_ENC_DEFAULT, + .quantization =3D V4L2_QUANTIZATION_DEFAULT, + }; + struct v4l2_mbus_framefmt *format; + unsigned int i; + + for (i =3D 0; i < sd->entity.num_pads; i++) { + format =3D v4l2_subdev_state_get_format(sd_state, i); + *format =3D def_format; + } + + return 0; +} + +static int mtk_cam_enum_mbus_code(struct v4l2_subdev *sd, + struct v4l2_subdev_state *sd_state, + struct v4l2_subdev_mbus_code_enum *code) +{ + if (code->index >=3D ARRAY_SIZE(mtk_cam_mbus_formats)) + return -EINVAL; + + code->code =3D mtk_cam_mbus_formats[code->index]; + + return 0; +} + +static int mtk_cam_set_fmt(struct v4l2_subdev *sd, + struct v4l2_subdev_state *sd_state, + struct v4l2_subdev_format *fmt) +{ + struct v4l2_mbus_framefmt *format; + unsigned int i; + + /* + * We only support pass-through mode, the format on source pads can't + * be modified. + */ + if (fmt->pad !=3D MTK_CAM_CIO_PAD_SENINF) + return -EINVAL; + + for (i =3D 0; i < ARRAY_SIZE(mtk_cam_mbus_formats); ++i) { + if (mtk_cam_mbus_formats[i] =3D=3D fmt->format.code) + break; + } + + if (i =3D=3D ARRAY_SIZE(mtk_cam_mbus_formats)) + fmt->format.code =3D mtk_cam_mbus_formats[0]; + + format =3D v4l2_subdev_state_get_format(sd_state, fmt->pad); + format->width =3D clamp_t(u32, fmt->format.width, + IMG_MIN_WIDTH, IMG_MAX_WIDTH); + format->height =3D clamp_t(u32, fmt->format.height, + IMG_MIN_HEIGHT, IMG_MAX_HEIGHT); + format->code =3D fmt->format.code; + + fmt->format =3D *format; + + /* Propagate the format to the source pad. */ + format =3D v4l2_subdev_state_get_format(sd_state, MTK_CAM_CIO_PAD_VIDEO); + format->width =3D fmt->format.width; + format->height =3D fmt->format.height; + format->code =3D fmt->format.code; + + return 0; +} + +static int mtk_cam_subdev_registered(struct v4l2_subdev *sd) +{ + struct mtk_cam_dev *cam =3D to_mtk_cam_dev(sd); + + /* Create the video device and link. */ + return mtk_cam_video_register(cam); +} + +static int camsv_enable_streams(struct v4l2_subdev *sd, + struct v4l2_subdev_state *state, u32 pad, + u64 streams_mask) +{ + struct mtk_cam_dev *cam =3D to_mtk_cam_dev(sd); + struct v4l2_subdev *seninf; + int ret; + + if (!cam->seninf) { + cam->seninf =3D media_pad_remote_pad_first(&cam->subdev_pads[MTK_CAM_CIO= _PAD_SENINF]); + if (!cam->seninf) { + dev_err(cam->dev, "No SENINF connected\n"); + return -ENOLINK; + } + } + + seninf =3D media_entity_to_v4l2_subdev(cam->seninf->entity); + + /* Seninf must stream on first */ + ret =3D v4l2_subdev_enable_streams(seninf, cam->seninf->index, BIT(0)); + if (ret) { + dev_err(cam->dev, "failed to stream on %s:%d\n", + seninf->entity.name, ret); + return ret; + } + + return 0; +} + +static int camsv_disable_streams(struct v4l2_subdev *sd, + struct v4l2_subdev_state *state, u32 pad, + u64 streams_mask) +{ + struct mtk_cam_dev *cam =3D to_mtk_cam_dev(sd); + struct v4l2_subdev *seninf; + int ret; + + if (cam->seninf) { + seninf =3D media_entity_to_v4l2_subdev(cam->seninf->entity); + ret =3D v4l2_subdev_disable_streams(seninf, cam->seninf->index, + BIT(0)); + if (ret) { + dev_err(cam->dev, "failed to stream off %s:%d\n", + sd->entity.name, ret); + return ret; + } + } + + return 0; +} + +static const struct v4l2_subdev_pad_ops mtk_cam_subdev_pad_ops =3D { + .enum_mbus_code =3D mtk_cam_enum_mbus_code, + .set_fmt =3D mtk_cam_set_fmt, + .get_fmt =3D v4l2_subdev_get_fmt, + .link_validate =3D v4l2_subdev_link_validate_default, + .enable_streams =3D camsv_enable_streams, + .disable_streams =3D camsv_disable_streams, +}; + +static const struct v4l2_subdev_ops mtk_cam_subdev_ops =3D { + .pad =3D &mtk_cam_subdev_pad_ops, +}; + +static const struct v4l2_subdev_internal_ops mtk_cam_internal_ops =3D { + .init_state =3D mtk_cam_init_state, + .registered =3D mtk_cam_subdev_registered, +}; + +/* -----------------------------------------------------------------------= ------ + * Media Entity Operations + */ + +static const struct media_entity_operations mtk_cam_media_entity_ops =3D { + .link_validate =3D v4l2_subdev_link_validate, + .get_fwnode_pad =3D v4l2_subdev_get_fwnode_pad_1_to_1, +}; + +/* -----------------------------------------------------------------------= ------ + * Init & Cleanup + */ + +static int mtk_cam_v4l2_register(struct mtk_cam_dev *cam) +{ + struct device *dev =3D cam->dev; + int ret; + + cam->subdev_pads[MTK_CAM_CIO_PAD_SENINF].flags =3D MEDIA_PAD_FL_SINK; + cam->subdev_pads[MTK_CAM_CIO_PAD_VIDEO].flags =3D MEDIA_PAD_FL_SOURCE; + + /* Initialize subdev pads */ + ret =3D media_entity_pads_init(&cam->subdev.entity, + ARRAY_SIZE(cam->subdev_pads), + cam->subdev_pads); + if (ret) { + dev_err(dev, "failed to initialize media pads:%d\n", ret); + return ret; + } + + /* Initialize subdev */ + v4l2_subdev_init(&cam->subdev, &mtk_cam_subdev_ops); + + cam->subdev.dev =3D dev; + cam->subdev.entity.function =3D MEDIA_ENT_F_PROC_VIDEO_PIXEL_FORMATTER; + cam->subdev.entity.ops =3D &mtk_cam_media_entity_ops; + cam->subdev.internal_ops =3D &mtk_cam_internal_ops; + cam->subdev.flags =3D V4L2_SUBDEV_FL_HAS_DEVNODE; + strscpy(cam->subdev.name, dev_name(dev), sizeof(cam->subdev.name)); + v4l2_set_subdevdata(&cam->subdev, cam); + + v4l2_subdev_init_finalize(&cam->subdev); + + ret =3D v4l2_async_register_subdev(&cam->subdev); + if (ret) { + dev_err(dev, "failed to initialize subdev:%d\n", ret); + media_entity_cleanup(&cam->subdev.entity); + return ret; + } + + return 0; +} + +static void mtk_cam_v4l2_unregister(struct mtk_cam_dev *cam) +{ + mtk_cam_video_unregister(&cam->vdev); + + media_entity_cleanup(&cam->subdev.entity); + v4l2_async_unregister_subdev(&cam->subdev); + v4l2_subdev_cleanup(&cam->subdev); +} + +int mtk_cam_dev_init(struct mtk_cam_dev *cam_dev) +{ + int ret; + + mutex_init(&cam_dev->op_lock); + + /* v4l2 sub-device registration */ + ret =3D mtk_cam_v4l2_register(cam_dev); + if (ret) { + mutex_destroy(&cam_dev->op_lock); + return ret; + } + + return 0; +} + +void mtk_cam_dev_cleanup(struct mtk_cam_dev *cam) +{ + mtk_cam_v4l2_unregister(cam); + mutex_destroy(&cam->op_lock); +} diff --git a/drivers/media/platform/mediatek/isp/mtk_camsv.h b/drivers/medi= a/platform/mediatek/isp/mtk_camsv.h new file mode 100644 index 0000000000000000000000000000000000000000..de928662c75778ffeae708a7bda= c27943af75d94 --- /dev/null +++ b/drivers/media/platform/mediatek/isp/mtk_camsv.h @@ -0,0 +1,170 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* + * Copyright (c) 2020 BayLibre + * Copyright (c) 2022 MediaTek Inc. + */ + +#ifndef __MTK_CAMSV_H__ +#define __MTK_CAMSV_H__ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#define IMG_MAX_WIDTH 5376U +#define IMG_MAX_HEIGHT 4032U +#define IMG_MIN_WIDTH 80U +#define IMG_MIN_HEIGHT 60U + +#define MTK_CAM_CIO_PAD_SENINF 0U +#define MTK_CAM_CIO_PAD_VIDEO 1U +#define MTK_CAM_CIO_NUM_PADS 2U + +struct mtk_cam_format_info { + u32 code; + u32 fourcc; + u8 bpp; +}; + +struct mtk_cam_dev_buffer { + struct vb2_v4l2_buffer v4l2_buf; + struct list_head list; + dma_addr_t daddr; + void *vaddr; +}; + +struct mtk_cam_sparams { + u32 w_factor; + u32 module_en_pak; + u32 fmt_sel; + u32 pak; + u32 imgo_stride; +}; + +/** + * struct mtk_cam_vdev_desc - MTK camera device descriptor + * @num_fmts: the number of supported node formats + * @fmts: supported format + * @frmsizes: supported V4L2 frame size number + */ +struct mtk_cam_vdev_desc { + u8 num_fmts; + const u32 *fmts; + const struct v4l2_frmsizeenum *frmsizes; +}; + +/** + * struct mtk_cam_video_device - MediaTek video device structure + * @desc: The node description of video device + * @vdev_pad: The media pad graph object of video device + * @vdev: The video device instance + * @vbq: A videobuf queue of video device + * @vdev_lock: Serializes vb2 queue and video device operations + * @format: The V4L2 format of video device + * @fmtinfo: Information about the current format + */ +struct mtk_cam_video_device { + const struct mtk_cam_vdev_desc *desc; + + struct media_pad vdev_pad; + struct video_device vdev; + struct vb2_queue vbq; + + /* Serializes vb2 queue and video device operations */ + struct mutex vdev_lock; + + struct v4l2_pix_format_mplane format; + const struct mtk_cam_format_info *fmtinfo; +}; + +/** + * struct mtk_cam_dev - MediaTek camera device structure. + * @dev: Pointer to device. + * @regs: Base address of CAMSV. + * @regs_img0: Base address of CAMSV IMG0. + * @regs_tg: Base address of CAMSV TG. + * @num_clks: Number of clocks. + * @clks: The clocks. + * @irq: Irq fired when buffer is ready. + * @conf: soc specific driver data. + * @pipeline: Media pipeline information. + * @subdev: The V4L2 sub-device instance. + * @subdev_pads: Media pads of this sub-device. + * @vdev: The video device node. + * @seninf: Pointer to the seninf pad. + * @stream_count: Number of streaming video nodes. + * @sequence: Buffer sequence number. + * @op_lock: Serializes driver's VB2 callback operations. + * @buf_list_lock: Protects the buffer list. + * @buf_list: List head for the buffer list. + * @hw_functions: Hardware specific functions. + */ +struct mtk_cam_dev { + struct device *dev; + void __iomem *regs; + void __iomem *regs_img0; + void __iomem *regs_tg; + + unsigned int num_clks; + struct clk_bulk_data *clks; + unsigned int irq; + const struct mtk_cam_conf *conf; + + struct media_pipeline pipeline; + struct v4l2_subdev subdev; + struct media_pad subdev_pads[MTK_CAM_CIO_NUM_PADS]; + struct mtk_cam_video_device vdev; + struct media_pad *seninf; + unsigned int stream_count; + unsigned int sequence; + + struct mutex op_lock; + spinlock_t buf_list_lock; + + struct list_head buf_list; + + const struct mtk_cam_hw_functions *hw_functions; + +}; + +/** + * struct mtk_cam_conf - MediaTek camera configuration structure + * @tg_sen_mode: TG sensor mode + * @module_en: module enable + * @imgo_con: dma control register + * @imgo_con2: dma control register 2 + */ +struct mtk_cam_conf { + u32 tg_sen_mode; + u32 module_en; + u32 imgo_con; + u32 imgo_con2; +}; + +struct mtk_cam_hw_functions { + void (*mtk_cam_setup)(struct mtk_cam_dev *cam_dev, u32 width, + u32 height, u32 bpl, u32 mbus_fmt); + void (*mtk_cam_update_buffers_add)(struct mtk_cam_dev *cam_dev, + struct mtk_cam_dev_buffer *buf); + void (*mtk_cam_cmos_vf_hw_enable)(struct mtk_cam_dev *cam_dev); + void (*mtk_cam_cmos_vf_hw_disable)(struct mtk_cam_dev *cam_dev); + void (*mtk_cam_fbc_init)(struct mtk_cam_dev *cam_dev, + unsigned int num_buffers); + void (*mtk_cam_fbc_inc)(struct mtk_cam_dev *cam_dev); +}; + +int mtk_cam_dev_init(struct mtk_cam_dev *cam_dev); +void mtk_cam_dev_cleanup(struct mtk_cam_dev *cam_dev); +int mtk_cam_video_register(struct mtk_cam_dev *cam_dev); +void mtk_cam_video_unregister(struct mtk_cam_video_device *vdev); + +#endif /* __MTK_CAMSV_H__ */ diff --git a/drivers/media/platform/mediatek/isp/mtk_camsv30_hw.c b/drivers= /media/platform/mediatek/isp/mtk_camsv30_hw.c new file mode 100644 index 0000000000000000000000000000000000000000..56c3686770901da9d355f36ee86= a9aa7f71aeb1f --- /dev/null +++ b/drivers/media/platform/mediatek/isp/mtk_camsv30_hw.c @@ -0,0 +1,539 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (c) 2020 BayLibre + * Copyright (c) 2022 MediaTek Inc. + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include "mtk_camsv.h" + +/* CAMSV */ +#define CAMSV_MODULE_EN 0x0000 +#define CAMSV_MODULE_EN_IMGO_EN BIT(4) +#define CAMSV_FMT_SEL 0x0004 +#define CAMSV_INT_EN 0x0008 +#define CAMSV_INT_STATUS 0x000c +#define CAMSV_SW_CTL 0x0010 +#define CAMSV_IMGO_FBC 0x001C +#define CAMSV_CLK_EN 0x0020 +#define CAMSV_PAK 0x003c + +/* CAMSV_TG */ +#define CAMSV_TG_SEN_MODE 0x0010 +#define CAMSV_TG_VF_CON 0x0014 +#define CAMSV_TG_SEN_GRAB_PXL 0x0018 +#define CAMSV_TG_SEN_GRAB_LIN 0x001c +#define CAMSV_TG_PATH_CFG 0x0020 + +/* CAMSV_IMG0 */ +#define CAMSV_IMGO_SV_BASE_ADDR 0x0000 +#define CAMSV_IMGO_SV_XSIZE 0x0008 +#define CAMSV_IMGO_SV_YSIZE 0x000c +#define CAMSV_IMGO_SV_STRIDE 0x0010 +#define CAMSV_IMGO_SV_CON 0x0014 +#define CAMSV_IMGO_SV_CON2 0x0018 + +#define CAMSV_TG_SEN_MODE_CMOS_EN BIT(0) +#define CAMSV_TG_VF_CON_VFDATA_EN BIT(0) + +/* CAMSV_CLK_EN bits */ +#define CAMSV_TG_DP_CLK_EN BIT(0) +#define CAMSV_PAK_DP_CLK_EN BIT(2) +#define CAMSV_DMA_DP_CLK_EN BIT(15) + +/* CAMSV_SW_CTL bits */ +#define CAMSV_IMGO_RST_TRIG BIT(0) +#define CAMSV_IMGO_RST_ST BIT(1) +#define CAMSV_SW_RST BIT(2) + +/* IRQ BITS */ +#define CAMSV_IRQ_TG_ERR BIT(4) +#define CAMSV_IRQ_TG_GBERR BIT(5) +#define CAMSV_IRQ_PASS1_DON BIT(10) +#define CAMSV_IRQ_IMGO_ERR BIT(16) + +/* FBC bits */ +#define CAMSV_IMGO_FBC_RCNT_INC BIT(11) +#define CAMSV_IMGO_FBC_EN BIT(14) +#define CAMSV_IMGO_FBC_LOCK_EN BIT(15) +#define CAMSV_IMGO_FBC_FB_NUM GENMASK(19, 16) + +#define INT_ST_MASK_CAMSV (CAMSV_IRQ_PASS1_DON) + +#define INT_ST_MASK_CAMSV_ERR \ + (CAMSV_IRQ_TG_ERR | CAMSV_IRQ_TG_GBERR | CAMSV_IRQ_IMGO_ERR) + +#define MTK_CAMSV30_AUTOSUSPEND_DELAY_MS 100 + +static const struct mtk_cam_conf camsv30_conf =3D { + .tg_sen_mode =3D 0x00010002U, /* TIME_STP_EN =3D 1. DBL_DATA_BUS =3D 1 */ + .module_en =3D 0x40000001U, /* enable double buffer and TG */ + .imgo_con =3D 0x80000080U, /* DMA FIFO depth and burst */ + .imgo_con2 =3D 0x00020002U, /* DMA priority */ +}; + +static void fmt_to_sparams(u32 mbus_fmt, struct mtk_cam_sparams *sparams) +{ + switch (mbus_fmt) { + case MEDIA_BUS_FMT_SBGGR12_1X12: + case MEDIA_BUS_FMT_SGBRG12_1X12: + case MEDIA_BUS_FMT_SGRBG12_1X12: + case MEDIA_BUS_FMT_SRGGB12_1X12: + sparams->w_factor =3D 1; + sparams->module_en_pak =3D 0x4; + sparams->fmt_sel =3D 0x2; + sparams->pak =3D 0x5; + sparams->imgo_stride =3D 0X000b0000; + break; + case MEDIA_BUS_FMT_SBGGR10_1X10: + case MEDIA_BUS_FMT_SGBRG10_1X10: + case MEDIA_BUS_FMT_SGRBG10_1X10: + case MEDIA_BUS_FMT_SRGGB10_1X10: + sparams->w_factor =3D 1; + sparams->module_en_pak =3D 0x4; + sparams->fmt_sel =3D 0x1; + sparams->pak =3D 0x6; + sparams->imgo_stride =3D 0X000b0000; + break; + case MEDIA_BUS_FMT_SBGGR8_1X8: + case MEDIA_BUS_FMT_SGBRG8_1X8: + case MEDIA_BUS_FMT_SGRBG8_1X8: + case MEDIA_BUS_FMT_SRGGB8_1X8: + sparams->w_factor =3D 1; + sparams->module_en_pak =3D 0x4; + sparams->fmt_sel =3D 0x0; + sparams->pak =3D 0x7; + sparams->imgo_stride =3D 0X000b0000; + break; + case MEDIA_BUS_FMT_UYVY8_1X16: + case MEDIA_BUS_FMT_VYUY8_1X16: + case MEDIA_BUS_FMT_YUYV8_1X16: + case MEDIA_BUS_FMT_YVYU8_1X16: + sparams->w_factor =3D 2; + sparams->module_en_pak =3D 0x8; + sparams->fmt_sel =3D 0x1000003; + sparams->pak =3D 0x0; + sparams->imgo_stride =3D 0x00090000; + break; + default: + break; + } +} + +static u32 mtk_camsv30_read(struct mtk_cam_dev *priv, u32 reg) +{ + return readl(priv->regs + reg); +} + +static void mtk_camsv30_write(struct mtk_cam_dev *priv, u32 reg, u32 value) +{ + writel(value, priv->regs + reg); +} + +static void mtk_camsv30_img0_write(struct mtk_cam_dev *priv, u32 reg, u32 = value) +{ + writel(value, priv->regs_img0 + reg); +} + +static u32 mtk_camsv30_tg_read(struct mtk_cam_dev *priv, u32 reg) +{ + return readl(priv->regs_tg + reg); +} + +static void mtk_camsv30_tg_write(struct mtk_cam_dev *priv, u32 reg, u32 va= lue) +{ + writel(value, priv->regs_tg + reg); +} + +static void mtk_camsv30_update_buffers_add(struct mtk_cam_dev *cam_dev, + struct mtk_cam_dev_buffer *buf) +{ + mtk_camsv30_img0_write(cam_dev, CAMSV_IMGO_SV_BASE_ADDR, buf->daddr); +} + +static void mtk_camsv30_cmos_vf_hw_enable(struct mtk_cam_dev *cam_dev) +{ + unsigned int fbc_val; + u32 clk_en =3D CAMSV_TG_DP_CLK_EN | CAMSV_DMA_DP_CLK_EN | + CAMSV_PAK_DP_CLK_EN; + + fbc_val =3D mtk_camsv30_read(cam_dev, CAMSV_IMGO_FBC); + fbc_val |=3D CAMSV_IMGO_FBC_EN; + mtk_camsv30_write(cam_dev, CAMSV_IMGO_FBC, fbc_val); + + mtk_camsv30_write(cam_dev, CAMSV_CLK_EN, clk_en); + mtk_camsv30_tg_write(cam_dev, CAMSV_TG_SEN_MODE, + mtk_camsv30_tg_read(cam_dev, CAMSV_TG_SEN_MODE) | + CAMSV_TG_SEN_MODE_CMOS_EN); + mtk_camsv30_tg_write(cam_dev, CAMSV_TG_VF_CON, + mtk_camsv30_tg_read(cam_dev, CAMSV_TG_VF_CON) | + CAMSV_TG_VF_CON_VFDATA_EN); +} + +static void mtk_camsv30_cmos_vf_hw_disable(struct mtk_cam_dev *cam_dev) +{ + unsigned int fbc_val; + + mtk_camsv30_tg_write(cam_dev, CAMSV_TG_SEN_MODE, + mtk_camsv30_tg_read(cam_dev, CAMSV_TG_SEN_MODE) & + ~CAMSV_TG_SEN_MODE_CMOS_EN); + mtk_camsv30_tg_write(cam_dev, CAMSV_TG_VF_CON, + mtk_camsv30_tg_read(cam_dev, CAMSV_TG_VF_CON) & + ~CAMSV_TG_VF_CON_VFDATA_EN); + fbc_val =3D mtk_camsv30_read(cam_dev, CAMSV_IMGO_FBC); + fbc_val &=3D ~CAMSV_IMGO_FBC_EN; + mtk_camsv30_write(cam_dev, CAMSV_IMGO_FBC, fbc_val); +} + +static void mtk_camsv30_fbc_init(struct mtk_cam_dev *cam_dev, + unsigned int num_buffers) +{ + unsigned int fbc_val; + + if (pm_runtime_resume_and_get(cam_dev->dev) < 0) { + dev_err(cam_dev->dev, "failed to get pm_runtime\n"); + return; + } + + fbc_val =3D mtk_camsv30_read(cam_dev, CAMSV_IMGO_FBC); + fbc_val &=3D ~CAMSV_IMGO_FBC_FB_NUM; + fbc_val |=3D CAMSV_IMGO_FBC_EN; + fbc_val |=3D FIELD_PREP(CAMSV_IMGO_FBC_FB_NUM, num_buffers); + mtk_camsv30_write(cam_dev, CAMSV_IMGO_FBC, fbc_val); + + pm_runtime_put_autosuspend(cam_dev->dev); +} + +static void mtk_camsv30_fbc_inc(struct mtk_cam_dev *cam_dev) +{ + unsigned int fbc_val; + + if (pm_runtime_resume_and_get(cam_dev->dev) < 0) { + dev_err(cam_dev->dev, "failed to get pm_runtime\n"); + return; + } + + fbc_val =3D mtk_camsv30_read(cam_dev, CAMSV_IMGO_FBC); + fbc_val |=3D CAMSV_IMGO_FBC_RCNT_INC; + mtk_camsv30_write(cam_dev, CAMSV_IMGO_FBC, fbc_val); + fbc_val &=3D ~CAMSV_IMGO_FBC_RCNT_INC; + mtk_camsv30_write(cam_dev, CAMSV_IMGO_FBC, fbc_val); + + pm_runtime_put_autosuspend(cam_dev->dev); +} + +static void mtk_camsv30_setup(struct mtk_cam_dev *cam_dev, u32 w, u32 h, + u32 bpl, u32 mbus_fmt) +{ + const struct mtk_cam_conf *conf =3D cam_dev->conf; + u32 tmp; + struct mtk_cam_sparams sparams; + + fmt_to_sparams(mbus_fmt, &sparams); + + if (pm_runtime_resume_and_get(cam_dev->dev) < 0) { + dev_err(cam_dev->dev, "failed to get pm_runtime\n"); + return; + } + + mtk_camsv30_tg_write(cam_dev, CAMSV_TG_SEN_MODE, conf->tg_sen_mode); + + mtk_camsv30_tg_write(cam_dev, CAMSV_TG_SEN_GRAB_PXL, + (w * sparams.w_factor) << 16U); + + mtk_camsv30_tg_write(cam_dev, CAMSV_TG_SEN_GRAB_LIN, h << 16U); + + /* YUV_U2S_DIS: disable YUV sensor unsigned to signed */ + mtk_camsv30_tg_write(cam_dev, CAMSV_TG_PATH_CFG, 0x1000U); + + /* Reset cam */ + mtk_camsv30_write(cam_dev, CAMSV_SW_CTL, CAMSV_SW_RST); + mtk_camsv30_write(cam_dev, CAMSV_SW_CTL, 0x0U); + mtk_camsv30_write(cam_dev, CAMSV_SW_CTL, CAMSV_IMGO_RST_TRIG); + + readl_poll_timeout_atomic(cam_dev->regs + CAMSV_SW_CTL, tmp, + (tmp =3D=3D (CAMSV_IMGO_RST_TRIG | + CAMSV_IMGO_RST_ST)), 10, 200); + + mtk_camsv30_write(cam_dev, CAMSV_SW_CTL, 0x0U); + + mtk_camsv30_write(cam_dev, CAMSV_INT_EN, INT_ST_MASK_CAMSV); + + mtk_camsv30_write(cam_dev, CAMSV_MODULE_EN, + conf->module_en | sparams.module_en_pak); + mtk_camsv30_write(cam_dev, CAMSV_FMT_SEL, sparams.fmt_sel); + mtk_camsv30_write(cam_dev, CAMSV_PAK, sparams.pak); + + mtk_camsv30_img0_write(cam_dev, CAMSV_IMGO_SV_XSIZE, bpl - 1U); + mtk_camsv30_img0_write(cam_dev, CAMSV_IMGO_SV_YSIZE, h - 1U); + + mtk_camsv30_img0_write(cam_dev, CAMSV_IMGO_SV_STRIDE, + sparams.imgo_stride | bpl); + + mtk_camsv30_img0_write(cam_dev, CAMSV_IMGO_SV_CON, conf->imgo_con); + mtk_camsv30_img0_write(cam_dev, CAMSV_IMGO_SV_CON2, conf->imgo_con2); + + /* CMOS_EN first */ + mtk_camsv30_tg_write(cam_dev, CAMSV_TG_SEN_MODE, + mtk_camsv30_tg_read(cam_dev, CAMSV_TG_SEN_MODE) | + CAMSV_TG_SEN_MODE_CMOS_EN); + + /* finally, CAMSV_MODULE_EN : IMGO_EN */ + mtk_camsv30_write(cam_dev, CAMSV_MODULE_EN, + mtk_camsv30_read(cam_dev, CAMSV_MODULE_EN) | + CAMSV_MODULE_EN_IMGO_EN); + + pm_runtime_put_autosuspend(cam_dev->dev); +} + +static irqreturn_t isp_irq_camsv30(int irq, void *data) +{ + struct mtk_cam_dev *cam_dev =3D (struct mtk_cam_dev *)data; + struct mtk_cam_dev_buffer *buf; + unsigned int irq_status; + + spin_lock(&cam_dev->buf_list_lock); + + irq_status =3D mtk_camsv30_read(cam_dev, CAMSV_INT_STATUS); + + if (irq_status & INT_ST_MASK_CAMSV_ERR) + dev_err(cam_dev->dev, "irq error 0x%lx\n", + irq_status & INT_ST_MASK_CAMSV_ERR); + + /* De-queue frame */ + if (irq_status & CAMSV_IRQ_PASS1_DON) { + cam_dev->sequence++; + + buf =3D list_first_entry_or_null(&cam_dev->buf_list, + struct mtk_cam_dev_buffer, + list); + if (buf) { + buf->v4l2_buf.sequence =3D cam_dev->sequence; + buf->v4l2_buf.vb2_buf.timestamp =3D + ktime_get_ns(); + vb2_buffer_done(&buf->v4l2_buf.vb2_buf, + VB2_BUF_STATE_DONE); + list_del(&buf->list); + } + + buf =3D list_first_entry_or_null(&cam_dev->buf_list, + struct mtk_cam_dev_buffer, + list); + if (buf) + mtk_camsv30_update_buffers_add(cam_dev, buf); + } + + spin_unlock(&cam_dev->buf_list_lock); + + return IRQ_HANDLED; +} + +static int mtk_camsv30_runtime_suspend(struct device *dev) +{ + struct mtk_cam_dev *cam_dev =3D dev_get_drvdata(dev); + struct vb2_queue *vbq =3D &cam_dev->vdev.vbq; + + if (vb2_is_streaming(vbq)) { + mutex_lock(&cam_dev->op_lock); + v4l2_subdev_disable_streams(&cam_dev->subdev, + cam_dev->subdev_pads[MTK_CAM_CIO_PAD_VIDEO].index, + BIT(0)); + mutex_unlock(&cam_dev->op_lock); + } + + clk_bulk_disable_unprepare(cam_dev->num_clks, cam_dev->clks); + + return 0; +} + +static int mtk_camsv30_runtime_resume(struct device *dev) +{ + struct mtk_cam_dev *cam_dev =3D dev_get_drvdata(dev); + struct mtk_cam_video_device *vdev =3D &cam_dev->vdev; + const struct v4l2_pix_format_mplane *fmt =3D &vdev->format; + struct vb2_queue *vbq =3D &vdev->vbq; + struct mtk_cam_dev_buffer *buf, *buf_prev; + int ret; + unsigned long flags =3D 0; + + ret =3D clk_bulk_prepare_enable(cam_dev->num_clks, cam_dev->clks); + if (ret) { + dev_err(dev, "failed to enable clock:%d\n", ret); + return ret; + } + + if (vb2_is_streaming(vbq)) { + mtk_camsv30_setup(cam_dev, fmt->width, fmt->height, + fmt->plane_fmt[0].bytesperline, + vdev->fmtinfo->code); + + spin_lock_irqsave(&cam_dev->buf_list_lock, flags); + buf =3D list_first_entry_or_null(&cam_dev->buf_list, + struct mtk_cam_dev_buffer, + list); + if (buf) + mtk_camsv30_update_buffers_add(cam_dev, buf); + + spin_unlock_irqrestore(&cam_dev->buf_list_lock, flags); + mtk_camsv30_cmos_vf_hw_enable(cam_dev); + + + /* Stream on the sub-device */ + mutex_lock(&cam_dev->op_lock); + ret =3D v4l2_subdev_enable_streams(&cam_dev->subdev, + cam_dev->subdev_pads[MTK_CAM_CIO_PAD_VIDEO].index, + BIT(0)); + + if (ret) { + cam_dev->stream_count--; + if (cam_dev->stream_count =3D=3D 0) + media_pipeline_stop(vdev->vdev.entity.pads); + } + mutex_unlock(&cam_dev->op_lock); + + if (ret) + goto fail_no_stream; + } + + return 0; + +fail_no_stream: + spin_lock_irqsave(&cam_dev->buf_list_lock, flags); + list_for_each_entry_safe(buf, buf_prev, &cam_dev->buf_list, list) { + buf->daddr =3D 0ULL; + list_del(&buf->list); + vb2_buffer_done(&buf->v4l2_buf.vb2_buf, VB2_BUF_STATE_ERROR); + } + spin_unlock_irqrestore(&cam_dev->buf_list_lock, flags); + return ret; +} + +static const struct mtk_cam_hw_functions mtk_camsv30_hw_functions =3D { + .mtk_cam_setup =3D mtk_camsv30_setup, + .mtk_cam_update_buffers_add =3D mtk_camsv30_update_buffers_add, + .mtk_cam_cmos_vf_hw_enable =3D mtk_camsv30_cmos_vf_hw_enable, + .mtk_cam_cmos_vf_hw_disable =3D mtk_camsv30_cmos_vf_hw_disable, + .mtk_cam_fbc_init =3D mtk_camsv30_fbc_init, + .mtk_cam_fbc_inc =3D mtk_camsv30_fbc_inc, +}; + +static int mtk_camsv30_probe(struct platform_device *pdev) +{ + static const char * const clk_names[] =3D { "cam", "camtg", "camsv"}; + + struct mtk_cam_dev *cam_dev; + struct device *dev =3D &pdev->dev; + unsigned int i; + int ret; + + if (!iommu_present(&platform_bus_type)) + return -EPROBE_DEFER; + + cam_dev =3D devm_kzalloc(dev, sizeof(*cam_dev), GFP_KERNEL); + if (!cam_dev) + return -ENOMEM; + + cam_dev->conf =3D device_get_match_data(dev); + if (!cam_dev->conf) + return -ENODEV; + + cam_dev->dev =3D dev; + dev_set_drvdata(dev, cam_dev); + + cam_dev->regs =3D devm_platform_ioremap_resource(pdev, 0); + if (IS_ERR(cam_dev->regs)) + return dev_err_probe(dev, PTR_ERR(cam_dev->regs), + "failed to map register base\n"); + + cam_dev->regs_img0 =3D devm_platform_ioremap_resource(pdev, 1); + if (IS_ERR(cam_dev->regs_img0)) + return dev_err_probe(dev, PTR_ERR(cam_dev->regs_img0), + "failed to map img0 register base\n"); + + cam_dev->regs_tg =3D devm_platform_ioremap_resource(pdev, 2); + if (IS_ERR(cam_dev->regs_tg)) + return dev_err_probe(dev, PTR_ERR(cam_dev->regs_tg), + "failed to map TG register base\n"); + + cam_dev->num_clks =3D ARRAY_SIZE(clk_names); + cam_dev->clks =3D devm_kcalloc(dev, cam_dev->num_clks, + sizeof(*cam_dev->clks), GFP_KERNEL); + if (!cam_dev->clks) + return -ENOMEM; + + for (i =3D 0; i < cam_dev->num_clks; ++i) + cam_dev->clks[i].id =3D clk_names[i]; + + ret =3D devm_clk_bulk_get(dev, cam_dev->num_clks, cam_dev->clks); + if (ret) + return dev_err_probe(dev, ret, "failed to get clocks: %i\n", + ret); + + cam_dev->irq =3D platform_get_irq(pdev, 0); + ret =3D devm_request_irq(dev, cam_dev->irq, isp_irq_camsv30, 0, + dev_name(dev), cam_dev); + if (ret !=3D 0) + return dev_err_probe(dev, -ENODEV, "failed to request irq=3D%d\n", + cam_dev->irq); + + cam_dev->hw_functions =3D &mtk_camsv30_hw_functions; + + spin_lock_init(&cam_dev->buf_list_lock); + + /* initialise runtime power management */ + pm_runtime_set_autosuspend_delay(dev, MTK_CAMSV30_AUTOSUSPEND_DELAY_MS); + pm_runtime_use_autosuspend(dev); + pm_runtime_set_suspended(dev); + devm_pm_runtime_enable(dev); + + /* Initialize the v4l2 common part */ + return mtk_cam_dev_init(cam_dev); +} + +static void mtk_camsv30_remove(struct platform_device *pdev) +{ + struct device *dev =3D &pdev->dev; + struct mtk_cam_dev *cam_dev =3D dev_get_drvdata(dev); + + mtk_cam_dev_cleanup(cam_dev); + pm_runtime_put_autosuspend(dev); +} + +static const struct dev_pm_ops mtk_camsv30_pm_ops =3D { + SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, + pm_runtime_force_resume) + SET_RUNTIME_PM_OPS(mtk_camsv30_runtime_suspend, + mtk_camsv30_runtime_resume, NULL) +}; + +static const struct of_device_id mtk_camsv30_of_ids[] =3D { + { .compatible =3D "mediatek,mt8365-camsv", .data =3D &camsv30_conf }, + { /* sentinel */ } +}; +MODULE_DEVICE_TABLE(of, mtk_camsv30_of_ids); + +static struct platform_driver mtk_camsv30_driver =3D { + .probe =3D mtk_camsv30_probe, + .remove =3D mtk_camsv30_remove, + .driver =3D { + .name =3D "mtk-camsv-isp30", + .of_match_table =3D mtk_camsv30_of_ids, + .pm =3D &mtk_camsv30_pm_ops, + } +}; + +module_platform_driver(mtk_camsv30_driver); + +MODULE_DESCRIPTION("MediaTek CAMSV ISP3.0 driver"); +MODULE_AUTHOR("Florian Sylvestre "); +MODULE_LICENSE("GPL"); diff --git a/drivers/media/platform/mediatek/isp/mtk_camsv_video.c b/driver= s/media/platform/mediatek/isp/mtk_camsv_video.c new file mode 100644 index 0000000000000000000000000000000000000000..4a5f3431a14563d5ed133270a99= 07773e8626f9c --- /dev/null +++ b/drivers/media/platform/mediatek/isp/mtk_camsv_video.c @@ -0,0 +1,701 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * mtk_camsv_video.c - V4L2 video node support + * + * Copyright (c) 2020 BayLibre + * Copyright (c) 2022 MediaTek Inc. + */ + +#include +#include +#include +#include +#include + +#include "mtk_camsv.h" + +static inline struct mtk_cam_video_device * +file_to_mtk_cam_video_device(struct file *__file) +{ + return container_of(video_devdata(__file), + struct mtk_cam_video_device, vdev); +} + +static inline struct mtk_cam_video_device * +vb2_queue_to_mtk_cam_video_device(struct vb2_queue *vq) +{ + return container_of(vq, struct mtk_cam_video_device, vbq); +} + +static inline struct mtk_cam_dev_buffer * +to_mtk_cam_dev_buffer(struct vb2_buffer *buf) +{ + return container_of(buf, struct mtk_cam_dev_buffer, v4l2_buf.vb2_buf); +} + +/* -----------------------------------------------------------------------= ------ + * Format Information + */ + +static const struct mtk_cam_format_info mtk_cam_format_info[] =3D { + { + .fourcc =3D V4L2_PIX_FMT_SBGGR8, + .code =3D MEDIA_BUS_FMT_SBGGR8_1X8, + .bpp =3D 8, + }, { + .fourcc =3D V4L2_PIX_FMT_SGBRG8, + .code =3D MEDIA_BUS_FMT_SGBRG8_1X8, + .bpp =3D 8, + }, { + .fourcc =3D V4L2_PIX_FMT_SGRBG8, + .code =3D MEDIA_BUS_FMT_SGRBG8_1X8, + .bpp =3D 8, + }, { + .fourcc =3D V4L2_PIX_FMT_SRGGB8, + .code =3D MEDIA_BUS_FMT_SRGGB8_1X8, + .bpp =3D 8, + }, { + .fourcc =3D V4L2_PIX_FMT_YUYV, + .code =3D MEDIA_BUS_FMT_YUYV8_1X16, + .bpp =3D 16, + }, { + .fourcc =3D V4L2_PIX_FMT_YVYU, + .code =3D MEDIA_BUS_FMT_YVYU8_1X16, + .bpp =3D 16, + }, { + .fourcc =3D V4L2_PIX_FMT_UYVY, + .code =3D MEDIA_BUS_FMT_UYVY8_1X16, + .bpp =3D 16, + }, { + .fourcc =3D V4L2_PIX_FMT_VYUY, + .code =3D MEDIA_BUS_FMT_VYUY8_1X16, + .bpp =3D 16, + }, +}; + +static const struct mtk_cam_format_info * +mtk_cam_format_info_by_fourcc(u32 fourcc) +{ + unsigned int i; + + for (i =3D 0; i < ARRAY_SIZE(mtk_cam_format_info); ++i) { + const struct mtk_cam_format_info *info =3D + &mtk_cam_format_info[i]; + + if (info->fourcc =3D=3D fourcc) + return info; + } + + return NULL; +} + +static const struct mtk_cam_format_info * +mtk_cam_format_info_by_code(u32 code) +{ + unsigned int i; + + for (i =3D 0; i < ARRAY_SIZE(mtk_cam_format_info); ++i) { + const struct mtk_cam_format_info *info =3D + &mtk_cam_format_info[i]; + + if (info->code =3D=3D code) + return info; + } + + return NULL; +} + +static bool mtk_cam_dev_find_fmt(const struct mtk_cam_vdev_desc *desc, + u32 format) +{ + unsigned int i; + + for (i =3D 0; i < desc->num_fmts; i++) { + if (desc->fmts[i] =3D=3D format) + return true; + } + + return false; +} + +static void calc_bpl_size_pix_mp(const struct mtk_cam_format_info *fmtinfo, + struct v4l2_pix_format_mplane *pix_mp) +{ + unsigned int bpl; + unsigned int i; + + bpl =3D ALIGN(DIV_ROUND_UP(pix_mp->width * fmtinfo->bpp, 8), 2); + + for (i =3D 0; i < pix_mp->num_planes; ++i) { + pix_mp->plane_fmt[i].bytesperline =3D bpl; + pix_mp->plane_fmt[i].sizeimage =3D bpl * pix_mp->height; + } +} + +static void mtk_cam_dev_load_default_fmt(struct mtk_cam_dev *cam) +{ + struct mtk_cam_video_device *vdev =3D &cam->vdev; + struct v4l2_pix_format_mplane *fmt =3D &vdev->format; + + fmt->num_planes =3D 1; + fmt->pixelformat =3D vdev->desc->fmts[0]; + fmt->width =3D IMG_MAX_WIDTH; + fmt->height =3D IMG_MAX_HEIGHT; + + fmt->colorspace =3D V4L2_COLORSPACE_SRGB; + fmt->field =3D V4L2_FIELD_NONE; + fmt->ycbcr_enc =3D V4L2_YCBCR_ENC_DEFAULT; + fmt->quantization =3D V4L2_QUANTIZATION_DEFAULT; + fmt->xfer_func =3D V4L2_XFER_FUNC_DEFAULT; + + vdev->fmtinfo =3D mtk_cam_format_info_by_fourcc(fmt->pixelformat); + + calc_bpl_size_pix_mp(vdev->fmtinfo, fmt); +} + +/* -----------------------------------------------------------------------= ------ + * VB2 Queue Operations + */ + +static int mtk_cam_vb2_queue_setup(struct vb2_queue *vq, + unsigned int *num_buffers, + unsigned int *num_planes, + unsigned int sizes[], + struct device *alloc_devs[]) +{ + struct mtk_cam_video_device *vdev =3D + vb2_queue_to_mtk_cam_video_device(vq); + struct mtk_cam_dev *cam =3D vb2_get_drv_priv(vq); + const struct v4l2_pix_format_mplane *fmt =3D &vdev->format; + unsigned int size, default_num_planes, i; + + size =3D fmt->plane_fmt[0].sizeimage; + + default_num_planes =3D 1; + + if (*num_planes =3D=3D 0) { + *num_planes =3D default_num_planes; + for (i =3D 0; i < *num_planes; ++i) + sizes[i] =3D size; + } else if (*num_planes !=3D default_num_planes || sizes[0] < size) { + return -EINVAL; + } + + (*cam->hw_functions->mtk_cam_fbc_init)(cam, *num_buffers); + + return 0; +} + +static int mtk_cam_vb2_buf_prepare(struct vb2_buffer *vb) +{ + struct mtk_cam_video_device *vdev =3D + vb2_queue_to_mtk_cam_video_device(vb->vb2_queue); + struct mtk_cam_dev *cam =3D vb2_get_drv_priv(vb->vb2_queue); + struct mtk_cam_dev_buffer *buf =3D to_mtk_cam_dev_buffer(vb); + const struct v4l2_pix_format_mplane *fmt =3D &vdev->format; + u32 size; + int i; + + for (i =3D 0; i < vb->num_planes; i++) { + size =3D fmt->plane_fmt[i].sizeimage; + if (vb2_plane_size(vb, i) < size) { + dev_err(cam->dev, "plane size is too small:%lu<%u\n", + vb2_plane_size(vb, i), size); + return -EINVAL; + } + } + + buf->v4l2_buf.field =3D V4L2_FIELD_NONE; + + for (i =3D 0; i < vb->num_planes; i++) { + size =3D fmt->plane_fmt[i].sizeimage; + vb2_set_plane_payload(vb, i, size); + } + + if (!buf->daddr) + buf->daddr =3D vb2_dma_contig_plane_dma_addr(vb, 0); + + return 0; +} + +static void mtk_cam_vb2_buf_queue(struct vb2_buffer *vb) +{ + struct mtk_cam_dev *cam =3D vb2_get_drv_priv(vb->vb2_queue); + struct mtk_cam_dev_buffer *buf =3D to_mtk_cam_dev_buffer(vb); + unsigned long flags; + + /* Add the buffer into the tracking list */ + spin_lock_irqsave(&cam->buf_list_lock, flags); + if (list_empty(&cam->buf_list)) + (*cam->hw_functions->mtk_cam_update_buffers_add)(cam, buf); + + list_add_tail(&buf->list, &cam->buf_list); + (*cam->hw_functions->mtk_cam_fbc_inc)(cam); + spin_unlock_irqrestore(&cam->buf_list_lock, flags); +} + +static void mtk_cam_vb2_return_all_buffers(struct mtk_cam_dev *cam, + enum vb2_buffer_state state) +{ + struct mtk_cam_dev_buffer *buf, *buf_prev; + unsigned long flags; + + spin_lock_irqsave(&cam->buf_list_lock, flags); + list_for_each_entry_safe(buf, buf_prev, &cam->buf_list, list) { + buf->daddr =3D 0ULL; + list_del(&buf->list); + vb2_buffer_done(&buf->v4l2_buf.vb2_buf, state); + } + spin_unlock_irqrestore(&cam->buf_list_lock, flags); +} + +static void mtk_cam_cmos_vf_enable(struct mtk_cam_dev *cam_dev, + bool enable, bool pak_en) +{ + if (enable) + cam_dev->hw_functions->mtk_cam_cmos_vf_hw_enable(cam_dev); + else + cam_dev->hw_functions->mtk_cam_cmos_vf_hw_disable(cam_dev); +} + +static int mtk_cam_verify_format(struct mtk_cam_dev *cam) +{ + struct mtk_cam_video_device *vdev =3D &cam->vdev; + struct v4l2_subdev_format fmt =3D { + .which =3D V4L2_SUBDEV_FORMAT_ACTIVE, + .pad =3D MTK_CAM_CIO_PAD_VIDEO, + }; + int ret; + + ret =3D v4l2_subdev_call(&cam->subdev, pad, get_fmt, NULL, &fmt); + if (ret < 0) + return ret =3D=3D -ENOIOCTLCMD ? -EINVAL : ret; + + if (vdev->fmtinfo->code !=3D fmt.format.code || + vdev->format.height !=3D fmt.format.height || + vdev->format.width !=3D fmt.format.width) + return -EINVAL; + + return 0; +} + +static int mtk_cam_vb2_start_streaming(struct vb2_queue *vq, + unsigned int count) +{ + struct mtk_cam_dev *cam =3D vb2_get_drv_priv(vq); + struct mtk_cam_dev_buffer *buf; + struct mtk_cam_video_device *vdev =3D + vb2_queue_to_mtk_cam_video_device(vq); + struct device *dev =3D cam->dev; + const struct v4l2_pix_format_mplane *fmt =3D &vdev->format; + int ret; + unsigned long flags; + + ret =3D pm_runtime_resume_and_get(dev); + if (ret) { + dev_err(dev, "failed to get pm_runtime\n"); + return ret; + } + + (*cam->hw_functions->mtk_cam_setup)(cam, fmt->width, fmt->height, + fmt->plane_fmt[0].bytesperline, vdev->fmtinfo->code); + + /* Enable CMOS and VF */ + mtk_cam_cmos_vf_enable(cam, true, true); + + mutex_lock(&cam->op_lock); + + ret =3D mtk_cam_verify_format(cam); + if (ret < 0) + goto fail_unlock; + + /* Start streaming of the whole pipeline now*/ + if (!cam->pipeline.start_count) { + ret =3D media_pipeline_start(vdev->vdev.entity.pads, + &cam->pipeline); + if (ret) { + dev_err(dev, "failed to start pipeline:%d\n", ret); + goto fail_unlock; + } + } + + /* Media links are fixed after media_pipeline_start */ + cam->stream_count++; + + cam->sequence =3D (unsigned int)-1; + + /* Stream on the sub-device */ + ret =3D v4l2_subdev_enable_streams(&cam->subdev, + cam->subdev_pads[MTK_CAM_CIO_PAD_VIDEO].index, + BIT(0)); + if (ret) + goto fail_no_stream; + + mutex_unlock(&cam->op_lock); + + /* Adding the buffer into the tracking list */ + spin_lock_irqsave(&cam->buf_list_lock, flags); + buf =3D list_first_entry_or_null(&cam->buf_list, + struct mtk_cam_dev_buffer, + list); + if (buf) + (*cam->hw_functions->mtk_cam_update_buffers_add)(cam, buf); + spin_unlock_irqrestore(&cam->buf_list_lock, flags); + + return 0; + +fail_no_stream: + cam->stream_count--; + if (cam->stream_count =3D=3D 0) + media_pipeline_stop(vdev->vdev.entity.pads); +fail_unlock: + mutex_unlock(&cam->op_lock); + mtk_cam_vb2_return_all_buffers(cam, VB2_BUF_STATE_QUEUED); + + return ret; +} + +static void mtk_cam_vb2_stop_streaming(struct vb2_queue *vq) +{ + struct mtk_cam_dev *cam =3D vb2_get_drv_priv(vq); + struct mtk_cam_video_device *vdev =3D + vb2_queue_to_mtk_cam_video_device(vq); + + /* Disable CMOS and VF */ + mtk_cam_cmos_vf_enable(cam, false, false); + + mutex_lock(&cam->op_lock); + + v4l2_subdev_disable_streams(&cam->subdev, + cam->subdev_pads[MTK_CAM_CIO_PAD_VIDEO].index, + BIT(0)); + + mtk_cam_vb2_return_all_buffers(cam, VB2_BUF_STATE_ERROR); + cam->stream_count--; + if (cam->stream_count) { + mutex_unlock(&cam->op_lock); + return; + } + + mutex_unlock(&cam->op_lock); + + media_pipeline_stop(vdev->vdev.entity.pads); +} + +static const struct vb2_ops mtk_cam_vb2_ops =3D { + .queue_setup =3D mtk_cam_vb2_queue_setup, + .buf_prepare =3D mtk_cam_vb2_buf_prepare, + .buf_queue =3D mtk_cam_vb2_buf_queue, + .start_streaming =3D mtk_cam_vb2_start_streaming, + .stop_streaming =3D mtk_cam_vb2_stop_streaming, + .wait_prepare =3D vb2_ops_wait_prepare, + .wait_finish =3D vb2_ops_wait_finish, +}; + +/* -----------------------------------------------------------------------= ------ + * V4L2 Video IOCTLs + */ + +static int mtk_cam_vidioc_querycap(struct file *file, void *fh, + struct v4l2_capability *cap) +{ + struct mtk_cam_dev *cam =3D video_drvdata(file); + + strscpy(cap->driver, dev_driver_string(cam->dev), sizeof(cap->driver)); + strscpy(cap->card, dev_driver_string(cam->dev), sizeof(cap->card)); + + return 0; +} + +static int mtk_cam_vidioc_enum_fmt(struct file *file, void *fh, + struct v4l2_fmtdesc *f) +{ + struct mtk_cam_video_device *vdev =3D file_to_mtk_cam_video_device(file); + const struct mtk_cam_format_info *fmtinfo; + unsigned int i; + + /* If mbus_code is not set enumerate all supported formats. */ + if (!f->mbus_code) { + if (f->index >=3D vdev->desc->num_fmts) + return -EINVAL; + + /* f->description is filled in v4l_fill_fmtdesc function */ + f->pixelformat =3D vdev->desc->fmts[f->index]; + f->flags =3D 0; + + return 0; + } + + /* + * Otherwise only enumerate supported pixel formats corresponding to + * that bus code. + */ + if (f->index) + return -EINVAL; + + fmtinfo =3D mtk_cam_format_info_by_code(f->mbus_code); + if (!fmtinfo) + return -EINVAL; + + for (i =3D 0; i < vdev->desc->num_fmts; ++i) { + if (vdev->desc->fmts[i] =3D=3D fmtinfo->fourcc) { + f->pixelformat =3D fmtinfo->fourcc; + f->flags =3D 0; + return 0; + } + } + + return -EINVAL; +} + +static int mtk_cam_vidioc_g_fmt(struct file *file, void *fh, + struct v4l2_format *f) +{ + struct mtk_cam_video_device *vdev =3D file_to_mtk_cam_video_device(file); + + f->fmt.pix_mp =3D vdev->format; + + return 0; +} + +static int mtk_cam_vidioc_try_fmt(struct file *file, void *fh, + struct v4l2_format *f) +{ + struct mtk_cam_video_device *vdev =3D file_to_mtk_cam_video_device(file); + struct v4l2_pix_format_mplane *pix_mp =3D &f->fmt.pix_mp; + const struct mtk_cam_format_info *fmtinfo; + + /* Validate pixelformat */ + if (!mtk_cam_dev_find_fmt(vdev->desc, pix_mp->pixelformat)) + pix_mp->pixelformat =3D vdev->desc->fmts[0]; + + pix_mp->width =3D clamp_val(pix_mp->width, IMG_MIN_WIDTH, IMG_MAX_WIDTH); + pix_mp->height =3D clamp_val(pix_mp->height, IMG_MIN_HEIGHT, + IMG_MAX_HEIGHT); + + pix_mp->num_planes =3D 1; + + fmtinfo =3D mtk_cam_format_info_by_fourcc(pix_mp->pixelformat); + calc_bpl_size_pix_mp(fmtinfo, pix_mp); + + /* Constant format fields */ + pix_mp->colorspace =3D V4L2_COLORSPACE_SRGB; + pix_mp->field =3D V4L2_FIELD_NONE; + pix_mp->ycbcr_enc =3D V4L2_YCBCR_ENC_DEFAULT; + pix_mp->quantization =3D V4L2_QUANTIZATION_DEFAULT; + pix_mp->xfer_func =3D V4L2_XFER_FUNC_DEFAULT; + + return 0; +} + +static int mtk_cam_vidioc_s_fmt(struct file *file, void *fh, + struct v4l2_format *f) +{ + struct mtk_cam_video_device *vdev =3D file_to_mtk_cam_video_device(file); + int ret; + + if (vb2_is_busy(vdev->vdev.queue)) + return -EBUSY; + + ret =3D mtk_cam_vidioc_try_fmt(file, fh, f); + if (ret) + return ret; + + /* Configure to video device */ + vdev->format =3D f->fmt.pix_mp; + vdev->fmtinfo =3D + mtk_cam_format_info_by_fourcc(f->fmt.pix_mp.pixelformat); + + return 0; +} + +static int mtk_cam_vidioc_enum_framesizes(struct file *file, void *priv, + struct v4l2_frmsizeenum *sizes) +{ + struct mtk_cam_video_device *vdev =3D file_to_mtk_cam_video_device(file); + + if (sizes->index) + return -EINVAL; + + if (!mtk_cam_dev_find_fmt(vdev->desc, sizes->pixel_format)) + return -EINVAL; + + sizes->type =3D vdev->desc->frmsizes->type; + memcpy(&sizes->stepwise, &vdev->desc->frmsizes->stepwise, + sizeof(sizes->stepwise)); + + return 0; +} + +static const struct v4l2_ioctl_ops mtk_cam_v4l2_vcap_ioctl_ops =3D { + .vidioc_querycap =3D mtk_cam_vidioc_querycap, + .vidioc_enum_framesizes =3D mtk_cam_vidioc_enum_framesizes, + .vidioc_enum_fmt_vid_cap =3D mtk_cam_vidioc_enum_fmt, + .vidioc_g_fmt_vid_cap_mplane =3D mtk_cam_vidioc_g_fmt, + .vidioc_s_fmt_vid_cap_mplane =3D mtk_cam_vidioc_s_fmt, + .vidioc_try_fmt_vid_cap_mplane =3D mtk_cam_vidioc_try_fmt, + .vidioc_reqbufs =3D vb2_ioctl_reqbufs, + .vidioc_create_bufs =3D vb2_ioctl_create_bufs, + .vidioc_prepare_buf =3D vb2_ioctl_prepare_buf, + .vidioc_querybuf =3D vb2_ioctl_querybuf, + .vidioc_qbuf =3D vb2_ioctl_qbuf, + .vidioc_dqbuf =3D vb2_ioctl_dqbuf, + .vidioc_streamon =3D vb2_ioctl_streamon, + .vidioc_streamoff =3D vb2_ioctl_streamoff, + .vidioc_expbuf =3D vb2_ioctl_expbuf, + .vidioc_subscribe_event =3D v4l2_ctrl_subscribe_event, + .vidioc_unsubscribe_event =3D v4l2_event_unsubscribe, +}; + +static const struct v4l2_file_operations mtk_cam_v4l2_fops =3D { + .unlocked_ioctl =3D video_ioctl2, + .open =3D v4l2_fh_open, + .release =3D vb2_fop_release, + .poll =3D vb2_fop_poll, + .mmap =3D vb2_fop_mmap, +#ifdef CONFIG_COMPAT + .compat_ioctl32 =3D v4l2_compat_ioctl32, +#endif +}; + +/* -----------------------------------------------------------------------= ------ + * Init & Cleanup + */ + +static const u32 stream_out_fmts[] =3D { + /* The 1st entry is the default image format */ + V4L2_PIX_FMT_SBGGR8, + V4L2_PIX_FMT_SGBRG8, + V4L2_PIX_FMT_SGRBG8, + V4L2_PIX_FMT_SRGGB8, + V4L2_PIX_FMT_UYVY, + V4L2_PIX_FMT_VYUY, + V4L2_PIX_FMT_YUYV, + V4L2_PIX_FMT_YVYU, +}; + +static const struct mtk_cam_vdev_desc video_stream =3D { + .fmts =3D stream_out_fmts, + .num_fmts =3D ARRAY_SIZE(stream_out_fmts), + .frmsizes =3D + &(struct v4l2_frmsizeenum){ + .index =3D 0, + .type =3D V4L2_FRMSIZE_TYPE_CONTINUOUS, + .stepwise =3D { + .max_width =3D IMG_MAX_WIDTH, + .min_width =3D IMG_MIN_WIDTH, + .max_height =3D IMG_MAX_HEIGHT, + .min_height =3D IMG_MIN_HEIGHT, + .step_height =3D 1, + .step_width =3D 1, + }, + }, +}; + +int mtk_cam_video_register(struct mtk_cam_dev *cam) +{ + struct device *dev =3D cam->dev; + struct mtk_cam_video_device *cam_vdev =3D &cam->vdev; + struct video_device *vdev =3D &cam_vdev->vdev; + struct vb2_queue *vbq =3D &cam_vdev->vbq; + int ret; + + vb2_dma_contig_set_max_seg_size(cam->dev, DMA_BIT_MASK(32)); + + cam_vdev->desc =3D &video_stream; + + /* Initialize mtk_cam_video_device */ + mtk_cam_dev_load_default_fmt(cam); + + cam_vdev->vdev_pad.flags =3D MEDIA_PAD_FL_SOURCE; + + /* Initialize media entities */ + ret =3D media_entity_pads_init(&vdev->entity, 1, &cam_vdev->vdev_pad); + if (ret) { + dev_err(dev, "failed to initialize media pad:%d\n", ret); + return ret; + } + cam_vdev->vdev_pad.flags =3D MEDIA_PAD_FL_SINK; + + vbq->type =3D V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE; + vbq->io_modes =3D VB2_MMAP | VB2_DMABUF; + vbq->dev =3D dev; + vbq->ops =3D &mtk_cam_vb2_ops; + vbq->mem_ops =3D &vb2_dma_contig_memops; + vbq->buf_struct_size =3D sizeof(struct mtk_cam_dev_buffer); + /* + * TODO: The hardware supports SOF interrupts, switch to a SOF + * timestamp source would give better accuracy, but first requires + * extending the V4L2 API to support it. + */ + vbq->timestamp_flags =3D V4L2_BUF_FLAG_TIMESTAMP_MONOTONIC + | V4L2_BUF_FLAG_TSTAMP_SRC_EOF; + + /* No minimum buffers limitation */ + vbq->min_queued_buffers =3D 0; + vbq->drv_priv =3D cam; + + vbq->lock =3D &cam_vdev->vdev_lock; + ret =3D vb2_queue_init(vbq); + if (ret) { + dev_err(dev, "failed to init. vb2 queue:%d\n", ret); + goto fail_media_clean; + } + + /* Initialize vdev */ + snprintf(vdev->name, sizeof(vdev->name), "%s video stream", + dev_name(dev)); + + /* Set cap/type/ioctl_ops of the video device */ + vdev->device_caps =3D V4L2_CAP_VIDEO_CAPTURE_MPLANE | V4L2_CAP_STREAMING + | V4L2_CAP_IO_MC; + vdev->ioctl_ops =3D &mtk_cam_v4l2_vcap_ioctl_ops; + vdev->fops =3D &mtk_cam_v4l2_fops; + vdev->release =3D video_device_release_empty; + vdev->lock =3D &cam_vdev->vdev_lock; + vdev->v4l2_dev =3D cam->subdev.v4l2_dev; + vdev->queue =3D &cam_vdev->vbq; + vdev->vfl_dir =3D VFL_DIR_RX; + vdev->entity.function =3D MEDIA_ENT_F_IO_V4L; + video_set_drvdata(vdev, cam); + + /* Initialize miscellaneous variables */ + mutex_init(&cam_vdev->vdev_lock); + INIT_LIST_HEAD(&cam->buf_list); + + ret =3D video_register_device(vdev, VFL_TYPE_VIDEO, -1); + if (ret) { + dev_err(dev, "failed to register vde:%d\n", ret); + goto fail_vb2_rel; + } + + /* Create link between the video pad and the subdev pad. */ + ret =3D media_create_pad_link(&cam->subdev.entity, + MTK_CAM_CIO_PAD_VIDEO, + &vdev->entity, 0, + MEDIA_LNK_FL_IMMUTABLE + | MEDIA_LNK_FL_ENABLED); + if (ret) + goto fail_vdev_ureg; + + return 0; + +fail_vdev_ureg: + video_unregister_device(vdev); +fail_vb2_rel: + mutex_destroy(&cam_vdev->vdev_lock); + vb2_queue_release(vbq); +fail_media_clean: + media_entity_cleanup(&vdev->entity); + + return ret; +} + +void mtk_cam_video_unregister(struct mtk_cam_video_device *vdev) +{ + video_unregister_device(&vdev->vdev); + vb2_queue_release(&vdev->vbq); + media_entity_cleanup(&vdev->vdev.entity); + mutex_destroy(&vdev->vdev_lock); + vb2_dma_contig_clear_max_seg_size(&vdev->vdev.dev); +} --=20 2.47.0