From nobody Mon Nov 25 12:38:38 2024 Received: from mx0a-00128a01.pphosted.com (mx0a-00128a01.pphosted.com [148.163.135.77]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id C618518E03A; Mon, 28 Oct 2024 12:37:10 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=148.163.135.77 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1730119035; cv=none; b=O0tJopQ+NlkI6cafrgMRl3PDyOTCnWSu2LLLmU9EU7T2+EPW41CerXf7z9ZPSfDBIeTeYXI8TlsvSErSckE4YZ0b+rg/t+Se9O4yVdQX843Unt8Q4vi1f9YLWAeZiVNhv/NdbZZpD2ATf+Ih942cphwhJ0SwouJBt/KGqBi6IE0= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1730119035; c=relaxed/simple; bh=GommgZQpk3cuzvuAFLderGRZeaUPVRYngCjCLE2eb1Q=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=Y0wflhAqpJI8VZ+/iJQVb6jNAe3M6P6mFlJ6WtvUY5C8tMcYO+9OCiT+olRumQb0M2PTJhoe7Q6WKY+5K5c/JZLCevlKQbpc55QP0KIXl75iY2Gtf0MnIKz01lfNX7zox6OO7D9rRLphlECepLUxmJsTr5+CWiMK5gJrMuxMRT8= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=analog.com; spf=pass smtp.mailfrom=analog.com; dkim=pass (2048-bit key) header.d=analog.com header.i=@analog.com header.b=o2SJnMP0; arc=none smtp.client-ip=148.163.135.77 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=analog.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=analog.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=analog.com header.i=@analog.com header.b="o2SJnMP0" Received: from pps.filterd (m0167089.ppops.net [127.0.0.1]) by mx0a-00128a01.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 49SAdGuB026333; Mon, 28 Oct 2024 08:36:55 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=analog.com; h=cc :content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=DKIM; bh=Ty8X8 EO+mWpbPiNJRNzWOVa+ORd6XbV4xkydWQr5qnQ=; b=o2SJnMP05ODsQblvdoa+6 9+ssNTeO41kuMZ/j1/CWrZV7h7T+CTBPC+jM3amBzcFpnHhHVNMR0kjW7vhw8nJA R0LD9kSPk8EXEpW9mGfA8oeuZOlwL13fxNzx07nm4xG6A8YkRg5roH6htFgTu0bt BiXfT/scn4msoYyqfKfk3Yh7XgzDRK090a9EcfWldcm607Do2BNRGph49Cwatect 4Om14PDH4ZPYfcotqrSRTpmuBbnYgAiQ+h14HCzMb/fGGl4N3pLcliUpcbosYR7y Vu0ynFMbFXkwQYD5Gbr7g9io1NjuNr/IrQ5Y/s9gghxuoKUzvHVjgcKHKaDqOO0y Q== Received: from nwd2mta3.analog.com ([137.71.173.56]) by mx0a-00128a01.pphosted.com (PPS) with ESMTPS id 42gwb2g0a5-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Mon, 28 Oct 2024 08:36:54 -0400 (EDT) Received: from ASHBMBX8.ad.analog.com (ASHBMBX8.ad.analog.com [10.64.17.5]) by nwd2mta3.analog.com (8.14.7/8.14.7) with ESMTP id 49SCartZ025474 (version=TLSv1/SSLv3 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=FAIL); Mon, 28 Oct 2024 08:36:53 -0400 Received: from ASHBMBX9.ad.analog.com (10.64.17.10) by ASHBMBX8.ad.analog.com (10.64.17.5) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.14; Mon, 28 Oct 2024 08:36:53 -0400 Received: from zeus.spd.analog.com (10.66.68.11) by ashbmbx9.ad.analog.com (10.64.17.10) with Microsoft SMTP Server id 15.2.986.14 via Frontend Transport; Mon, 28 Oct 2024 08:36:53 -0400 Received: from dell-precision-robert.ad.analog.com ([10.48.65.123]) by zeus.spd.analog.com (8.15.1/8.15.1) with ESMTP id 49SCZxiC026416; Mon, 28 Oct 2024 08:36:43 -0400 From: Robert Budai To: Nuno Sa , Ramona Gradinariu , Antoniu Miclaus , Lars-Peter Clausen , Michael Hennerich , Jonathan Cameron , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Jonathan Corbet , Robert Budai , Jagath Jog J , , , , CC: Subject: [PATCH 4/5] iio: imu: adis16550: add adis16550 support Date: Mon, 28 Oct 2024 14:35:44 +0200 Message-ID: <20241028123550.9128-3-robert.budai@analog.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20241028123550.9128-1-robert.budai@analog.com> References: <20241028123550.9128-1-robert.budai@analog.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable X-ADIRuleOP-NewSCL: Rule Triggered X-Proofpoint-ORIG-GUID: lNGVmhvt0R9ZZU39ENbX_Uby7gEMW89Z X-Proofpoint-GUID: lNGVmhvt0R9ZZU39ENbX_Uby7gEMW89Z X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1039,Hydra:6.0.680,FMLib:17.12.60.29 definitions=2024-09-06_09,2024-09-06_01,2024-09-02_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 impostorscore=0 spamscore=0 priorityscore=1501 mlxlogscore=999 adultscore=0 suspectscore=0 mlxscore=0 lowpriorityscore=0 bulkscore=0 clxscore=1015 malwarescore=0 phishscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.19.0-2409260000 definitions=main-2410280102 From: Nuno S=C3=A1 The ADIS16550 is a complete inertial system that includes a triaxis gyroscope and a triaxis accelerometer. Each inertial sensor in the ADIS16550 combines industry leading MEMS only technology with signal conditioning that optimizes dynamic performance. The factory calibration characterizes each sensor for sensitivity, bias, and alignment. As a result, each sensor has its own dynamic com- pensation formulas that provide accurate sensor measurements Co-developed-by: Ramona Gradinariu Signed-off-by: Ramona Gradinariu Co-developed-by: Antoniu Miclaus Signed-off-by: Antoniu Miclaus Co-developed-by: Robert Budai Signed-off-by: Robert Budai Signed-off-by: Nuno S=C3=A1 --- MAINTAINERS | 1 + drivers/iio/imu/Kconfig | 13 + drivers/iio/imu/Makefile | 1 + drivers/iio/imu/adis16550.c | 1228 +++++++++++++++++++++++++++++++++++ 4 files changed, 1243 insertions(+) create mode 100644 drivers/iio/imu/adis16550.c diff --git a/MAINTAINERS b/MAINTAINERS index 4f45478d271a..26ca239d8ce6 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -1419,6 +1419,7 @@ L: linux-iio@vger.kernel.org S: Supported W: https://ez.analog.com/linux-software-drivers F: Documentation/devicetree/bindings/iio/imu/adi,adis16550.yaml +F: drivers/iio/imu/adis16550.c =20 ANALOG DEVICES INC ADM1177 DRIVER M: Michael Hennerich diff --git a/drivers/iio/imu/Kconfig b/drivers/iio/imu/Kconfig index 782fb80e44c2..1b80f7e488c4 100644 --- a/drivers/iio/imu/Kconfig +++ b/drivers/iio/imu/Kconfig @@ -52,6 +52,19 @@ config ADIS16480 Say yes here to build support for Analog Devices ADIS16375, ADIS16480, ADIS16485, ADIS16488 inertial sensors. =20 +config ADIS16550 + tristate "Analog Devices ADIS16550 and similar IMU driver" + depends on SPI + select IIO_ADIS_LIB + select IIO_ADIS_LIB_BUFFER if IIO_BUFFER + select CRC32 + help + Say yes here to build support for Analog Devices ADIS16550 inertial + sensor. + + To compile this driver as a module, choose M here: the module will be + called adis16550. + source "drivers/iio/imu/bmi160/Kconfig" source "drivers/iio/imu/bmi323/Kconfig" source "drivers/iio/imu/bno055/Kconfig" diff --git a/drivers/iio/imu/Makefile b/drivers/iio/imu/Makefile index 7e2d7d5c3b7b..006fa5b71d12 100644 --- a/drivers/iio/imu/Makefile +++ b/drivers/iio/imu/Makefile @@ -8,6 +8,7 @@ obj-$(CONFIG_ADIS16400) +=3D adis16400.o obj-$(CONFIG_ADIS16460) +=3D adis16460.o obj-$(CONFIG_ADIS16475) +=3D adis16475.o obj-$(CONFIG_ADIS16480) +=3D adis16480.o +obj-$(CONFIG_ADIS16550) +=3D adis16550.o =20 adis_lib-y +=3D adis.o adis_lib-$(CONFIG_IIO_ADIS_LIB_BUFFER) +=3D adis_trigger.o diff --git a/drivers/iio/imu/adis16550.c b/drivers/iio/imu/adis16550.c new file mode 100644 index 000000000000..204d72c9f442 --- /dev/null +++ b/drivers/iio/imu/adis16550.c @@ -0,0 +1,1228 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * ADIS16550 IMU driver + * + * Copyright 2024 Analog Devices Inc. + */ +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#include + +#define ADIS16550_REG_BURST_GYRO_ACCEL 0x0a +#define ADIS16550_REG_BURST_DELTA_ANG_VEL 0x0b +#define ADIS16550_BURST_DATA_GYRO_ACCEL_MASK GENMASK(5, 0) +#define ADIS16550_BURST_DATA_DELTA_ANG_VEL_MASK GENMASK(12, 7) + +#define ADIS16550_REG_STATUS 0x0e +#define ADIS16550_REG_TEMP 0x10 +#define ADIS16550_REG_X_GYRO 0x12 +#define ADIS16550_REG_Y_GYRO 0x14 +#define ADIS16550_REG_Z_GYRO 0x16 +#define ADIS16550_REG_X_ACCEL 0x18 +#define ADIS16550_REG_Y_ACCEL 0x1a +#define ADIS16550_REG_Z_ACCEL 0x1c +#define ADIS16550_REG_X_DELTANG_L 0x1E +#define ADIS16550_REG_Y_DELTANG_L 0x20 +#define ADIS16550_REG_Z_DELTANG_L 0x22 +#define ADIS16550_REG_X_DELTVEL_L 0x24 +#define ADIS16550_REG_Y_DELTVEL_L 0x26 +#define ADIS16550_REG_Z_DELTVEL_L 0x28 +#define ADIS16550_REG_X_GYRO_SCALE 0x30 +#define ADIS16550_REG_Y_GYRO_SCALE 0x32 +#define ADIS16550_REG_Z_GYRO_SCALE 0x34 +#define ADIS16550_REG_X_ACCEL_SCALE 0x36 +#define ADIS16550_REG_Y_ACCEL_SCALE 0x38 +#define ADIS16550_REG_Z_ACCEL_SCALE 0x3a +#define ADIS16550_REG_X_GYRO_BIAS 0x40 +#define ADIS16550_REG_Y_GYRO_BIAS 0x42 +#define ADIS16550_REG_Z_GYRO_BIAS 0x44 +#define ADIS16550_REG_X_ACCEL_BIAS 0x46 +#define ADIS16550_REG_Y_ACCEL_BIAS 0x48 +#define ADIS16550_REG_Z_ACCEL_BIAS 0x4a +#define ADIS16550_REG_COMMAND 0x50 +#define ADIS16550_REG_CONFIG 0x52 +#define ADIS16550_GYRO_FIR_EN_MASK BIT(3) +#define ADIS16550_ACCL_FIR_EN_MASK BIT(2) +#define ADIS16550_SYNC_MASK \ + (ADIS16550_SYNC_EN_MASK | ADIS16550_SYNC_MODE_MASK) +#define ADIS16550_SYNC_MODE_MASK BIT(1) +#define ADIS16550_SYNC_EN_MASK BIT(0) +/* max of 4000 SPS in scale sync */ +#define ADIS16550_SYNC_SCALE_MAX_RATE (4000 * 1000) +#define ADIS16550_REG_DEC_RATE 0x54 +#define ADIS16550_REG_SYNC_SCALE 0x56 +#define ADIS16550_REG_SERIAL_NUM 0x76 +#define ADIS16550_REG_FW_REV 0x7A +#define ADIS16550_REG_FW_DATE 0x7C +#define ADIS16550_REG_PROD_ID 0x7E +#define ADIS16550_REG_FLASH_CNT 0x72 +/* spi protocol*/ +#define ADIS16550_SPI_DATA_MASK GENMASK(31, 16) +#define ADIS16550_SPI_REG_MASK GENMASK(14, 8) +#define ADIS16550_SPI_R_W_MASK BIT(7) +#define ADIS16550_SPI_CRC_MASK GENMASK(3, 0) +#define ADIS16550_SPI_SV_MASK GENMASK(7, 6) +/* burst read */ +#define ADIS16550_BURST_N_ELEM 12 +#define ADIS16550_BURST_DATA_LEN (ADIS16550_BURST_N_ELEM * 4) +#define ADIS16550_MAX_SCAN_DATA 12 + +struct adis16550_sync { + u16 sync_mode; + u16 min_rate; + u16 max_rate; +}; + +struct adis16550_chip_info { + const struct iio_chan_spec *channels; + const struct adis16550_sync *sync_mode; + char *name; + u32 num_channels; + u32 gyro_max_val; + u32 gyro_max_scale; + u32 accel_max_val; + u32 accel_max_scale; + u32 temp_scale; + u32 deltang_max_val; + u32 deltvel_max_val; + u32 int_clk; + u16 max_dec; + u16 num_sync; +}; + +struct adis16550 { + const struct adis16550_chip_info *info; + struct adis adis; + unsigned long clk_freq; + u32 sync_mode; +}; + +enum { + ADIS16550_SV_INIT, + ADIS16550_SV_OK, + ADIS16550_SV_NOK, + ADIS16550_SV_SPI_ERROR, +}; + +/* + * This is a simplified implementation of lib/crc4.c. It could not be used + * directly since the polynomial used is different from the one used by the + * 16550 which is 0b10001 + */ +static u8 spi_crc4(const u32 val) +{ + int i; + const int bits =3D 28; + u8 crc =3D 0xa; + /* ignore 4lsb */ + const u32 __val =3D val >> 4; + + /* Calculate crc4 over four-bit nibbles, starting at the MSbit */ + for (i =3D bits - 4; i >=3D 0; i -=3D 4) + crc =3D crc ^ ((__val >> i) & 0xf); + + return crc; +} + +static int adis16550_spi_validate(const struct adis *adis, __be32 dout, + u16 *data) +{ + u32 __dout; + u8 crc, crc_rcv, sv; + + __dout =3D be32_to_cpu(dout); + + /* validate received message */ + crc_rcv =3D FIELD_GET(ADIS16550_SPI_CRC_MASK, __dout); + crc =3D spi_crc4(__dout); + if (crc_rcv !=3D crc) { + dev_err(&adis->spi->dev, + "Invalid crc, rcv: 0x%02x, calc: 0x%02x!\n", + crc_rcv, crc); + return -EIO; + } + sv =3D FIELD_GET(ADIS16550_SPI_SV_MASK, __dout); + if (sv >=3D ADIS16550_SV_NOK) { + dev_err(&adis->spi->dev, + "State vector error detected: %02X", sv); + return -EIO; + } + *data =3D FIELD_GET(ADIS16550_SPI_DATA_MASK, __dout); + + return 0; +} + +static void adis16550_spi_msg_prepare(const u32 reg, const bool write, + const u16 data, __be32 *din) +{ + u8 crc; + u32 __din; + + __din =3D FIELD_PREP(ADIS16550_SPI_REG_MASK, reg); + + if (write) { + __din |=3D FIELD_PREP(ADIS16550_SPI_R_W_MASK, true); + __din |=3D FIELD_PREP(ADIS16550_SPI_DATA_MASK, data); + } + + crc =3D spi_crc4(__din); + __din |=3D FIELD_PREP(ADIS16550_SPI_CRC_MASK, crc); + + *din =3D cpu_to_be32(__din); +} + +static int adis16550_spi_xfer(const struct adis *adis, u32 reg, u32 len, + u32 *readval, u32 writeval) +{ + struct spi_device *spi =3D adis->spi; + __be32 __din[2], __dout[2]; + u16 data =3D 0; + int ret; + bool wr =3D readval ? false : true; + struct spi_message msg; + struct spi_transfer xfers[] =3D { + { + .tx_buf =3D &__din[0], + .len =3D 4, + .cs_change =3D 1, + }, { + .tx_buf =3D &__din[1], + .len =3D 4, + .cs_change =3D 1, + .rx_buf =3D __dout, + }, { + .tx_buf =3D &__din[1], + .rx_buf =3D &__dout[1], + .len =3D 4, + }, + }; + + spi_message_init(&msg); + + switch (len) { + case 4: + adis16550_spi_msg_prepare(reg + 1, wr, writeval >> 16, + &__din[0]); + spi_message_add_tail(&xfers[0], &msg); + fallthrough; + case 2: + adis16550_spi_msg_prepare(reg, wr, writeval, &__din[1]); + spi_message_add_tail(&xfers[1], &msg); + spi_message_add_tail(&xfers[2], &msg); + break; + default: + return -EINVAL; + } + + ret =3D spi_sync(spi, &msg); + if (ret) { + dev_err(&spi->dev, "Spi failure %d\n", ret); + return ret; + } + /* + * When writing a register, the device will reply with a readback on the + * transfer so that we can validate if our data was actually written.. + */ + switch (len) { + case 4: + ret =3D adis16550_spi_validate(adis, __dout[0], &data); + if (ret) + return ret; + + if (readval) { + *readval =3D data << 16; + } else if ((writeval >> 16) !=3D data && reg !=3D ADIS16550_REG_COMMAND)= { + dev_err(&spi->dev, + "Data not written: wr: 0x%04X, rcv: 0x%04X\n", + writeval >> 16, data); + return -EIO; + } + + fallthrough; + case 2: + ret =3D adis16550_spi_validate(adis, __dout[1], &data); + if (ret) + return ret; + + if (readval) { + *readval =3D (*readval & GENMASK(31, 16)) | data; + } else if ((writeval & GENMASK(15, 0)) !=3D data && reg !=3D ADIS16550_R= EG_COMMAND) { + dev_err(&spi->dev, + "Data not written: wr: 0x%04X, rcv: 0x%04X\n", + (u16)writeval, data); + return -EIO; + } + } + + return 0; +} + +static int adis16550_spi_read(struct adis *adis, const u32 reg, + u32 *value, const u32 len) +{ + return adis16550_spi_xfer(adis, reg, len, value, 0); +} + +static int adis16550_spi_write(struct adis *adis, const u32 reg, + const u32 value, const u32 len) +{ + return adis16550_spi_xfer(adis, reg, len, NULL, value); +} + +static ssize_t adis16550_show_firmware_revision(struct file *file, + char __user *userbuf, + size_t count, loff_t *ppos) +{ + struct adis16550 *st =3D file->private_data; + char buf[7]; + size_t len; + u16 rev; + int ret; + + ret =3D adis_read_reg_16(&st->adis, ADIS16550_REG_FW_REV, &rev); + if (ret) + return ret; + + len =3D scnprintf(buf, sizeof(buf), "%x.%x\n", rev >> 8, rev & 0xff); + + return simple_read_from_buffer(userbuf, count, ppos, buf, len); +} + +static const struct file_operations adis16550_firmware_revision_fops =3D { + .open =3D simple_open, + .read =3D adis16550_show_firmware_revision, + .llseek =3D default_llseek, + .owner =3D THIS_MODULE, +}; + +static ssize_t adis16550_show_firmware_date(struct file *file, + char __user *userbuf, + size_t count, loff_t *ppos) +{ + struct adis16550 *st =3D file->private_data; + u32 date; + char buf[12]; + size_t len; + int ret; + + ret =3D adis_read_reg_32(&st->adis, ADIS16550_REG_FW_DATE, &date); + if (ret) + return ret; + + len =3D snprintf(buf, sizeof(buf), "%.2x-%.2x-%.4x\n", date & 0xff, + (date >> 8) & 0xff, date >> 16); + + return simple_read_from_buffer(userbuf, count, ppos, buf, len); +} + +static const struct file_operations adis16550_firmware_date_fops =3D { + .open =3D simple_open, + .read =3D adis16550_show_firmware_date, + .llseek =3D default_llseek, + .owner =3D THIS_MODULE, +}; + +static int adis16550_show_serial_number(void *arg, u64 *val) +{ + struct adis16550 *st =3D arg; + u32 serial; + int ret; + + ret =3D adis_read_reg_32(&st->adis, ADIS16550_REG_SERIAL_NUM, &serial); + if (ret) + return ret; + + *val =3D serial; + + return 0; +} +DEFINE_DEBUGFS_ATTRIBUTE(adis16550_serial_number_fops, + adis16550_show_serial_number, NULL, "0x%.8llx\n"); + +static int adis16550_show_product_id(void *arg, u64 *val) +{ + struct adis16550 *st =3D arg; + u16 prod_id; + int ret; + + ret =3D adis_read_reg_16(&st->adis, ADIS16550_REG_PROD_ID, &prod_id); + if (ret) + return ret; + + *val =3D prod_id; + + return 0; +} +DEFINE_DEBUGFS_ATTRIBUTE(adis16550_product_id_fops, + adis16550_show_product_id, NULL, "%llu\n"); + +static int adis16550_show_flash_count(void *arg, u64 *val) +{ + struct adis16550 *st =3D arg; + u16 flash_count; + int ret; + + ret =3D adis_read_reg_16(&st->adis, ADIS16550_REG_FLASH_CNT, &flash_count= ); + if (ret) + return ret; + + *val =3D flash_count; + + return 0; +} +DEFINE_DEBUGFS_ATTRIBUTE(adis16550_flash_count_fops, + adis16550_show_flash_count, NULL, "%lld\n"); + +static void adis16550_debugfs_init(struct iio_dev *indio_dev) +{ + struct adis16550 *st =3D iio_priv(indio_dev); + struct dentry *d =3D iio_get_debugfs_dentry(indio_dev); + + if (!IS_ENABLED(CONFIG_DEBUG_FS)) + return; + + debugfs_create_file_unsafe("serial_number", 0400, + d, st, &adis16550_serial_number_fops); + debugfs_create_file_unsafe("product_id", 0400, + d, st, &adis16550_product_id_fops); + debugfs_create_file("firmware_revision", 0400, + d, st, &adis16550_firmware_revision_fops); + debugfs_create_file("firmware_date", 0400, d, + st, &adis16550_firmware_date_fops); + debugfs_create_file_unsafe("flash_count", 0400, + d, st, &adis16550_flash_count_fops); +} + +enum { + ADIS16550_SYNC_MODE_DIRECT, + ADIS16550_SYNC_MODE_SCALED, +}; + +static int adis16550_get_freq(struct adis16550 *st, u32 *freq) +{ + int ret; + u16 dec =3D 0; + u32 sample_rate =3D st->clk_freq; + + adis_dev_lock(&st->adis); + + if (st->sync_mode =3D=3D ADIS16550_SYNC_MODE_SCALED) { + u16 sync_scale; + + ret =3D __adis_read_reg_16(&st->adis, ADIS16550_REG_SYNC_SCALE, &sync_sc= ale); + if (ret) + goto error; + + sample_rate =3D st->clk_freq * sync_scale; + } + + ret =3D __adis_read_reg_16(&st->adis, ADIS16550_REG_DEC_RATE, &dec); + if (ret) + return -EINVAL; + + adis_dev_unlock(&st->adis); + + *freq =3D DIV_ROUND_CLOSEST(sample_rate, dec + 1); + + return 0; + +error: + adis_dev_unlock(&st->adis); + + return ret; +} + +static int adis16550_set_freq(struct adis16550 *st, u32 freq) +{ + u16 dec; + int ret; + u32 sample_rate =3D st->clk_freq; + /* + * The optimal sample rate for the supported IMUs is between + * int_clk - 1000 and int_clk + 500. + */ + u32 max_sample_rate =3D st->info->int_clk * 1000 + 500000; + u32 min_sample_rate =3D st->info->int_clk * 1000 - 1000000; + + if (!freq) + return -EINVAL; + + adis_dev_lock(&st->adis); + + if (st->sync_mode =3D=3D ADIS16550_SYNC_MODE_SCALED) { + unsigned long scaled_rate =3D lcm(st->clk_freq, freq); + int sync_scale; + + if (scaled_rate > max_sample_rate) + scaled_rate =3D max_sample_rate / st->clk_freq * st->clk_freq; + else + scaled_rate =3D max_sample_rate / scaled_rate * scaled_rate; + + if (scaled_rate < min_sample_rate) + scaled_rate =3D roundup(min_sample_rate, st->clk_freq); + + sync_scale =3D scaled_rate / st->clk_freq; + ret =3D __adis_write_reg_16(&st->adis, ADIS16550_REG_SYNC_SCALE, + sync_scale); + if (ret) + goto error; + + sample_rate =3D scaled_rate; + } + + dec =3D DIV_ROUND_CLOSEST(sample_rate, freq); + + if (dec) + dec--; + + if (dec > st->info->max_dec) + dec =3D st->info->max_dec; + + ret =3D __adis_write_reg_16(&st->adis, ADIS16550_REG_DEC_RATE, dec); + if (ret) + goto error; + + adis_dev_unlock(&st->adis); + + return 0; + +error: + adis_dev_unlock(&st->adis); + return ret; +} + +static int adis16550_get_accl_filter_freq(struct adis16550 *st, int *freq) +{ + int ret; + u16 config =3D 0; + + ret =3D adis_read_reg_16(&st->adis, ADIS16550_REG_CONFIG, &config); + if (ret) + return -EINVAL; + + if (FIELD_GET(ADIS16550_ACCL_FIR_EN_MASK, config)) + *freq =3D 100; + else + *freq =3D 0; + + return 0; +} + +static int adis16550_set_accl_filter_freq(struct adis16550 *st, int freq) +{ + bool en =3D false; + + if (freq) + en =3D true; + + return __adis_update_bits(&st->adis, ADIS16550_REG_CONFIG, + ADIS16550_ACCL_FIR_EN_MASK, + (u32)FIELD_PREP(ADIS16550_ACCL_FIR_EN_MASK, en)); +} + +static int adis16550_get_gyro_filter_freq(struct adis16550 *st, int *freq) +{ + int ret; + u16 config =3D 0; + + ret =3D adis_read_reg_16(&st->adis, ADIS16550_REG_CONFIG, &config); + if (ret) + return -EINVAL; + + if (FIELD_GET(ADIS16550_GYRO_FIR_EN_MASK, config)) + *freq =3D 100; + else + *freq =3D 0; + + return 0; +} + +static int adis16550_set_gyro_filter_freq(struct adis16550 *st, int freq) +{ + bool en =3D false; + + if (freq) + en =3D true; + + return __adis_update_bits(&st->adis, ADIS16550_REG_CONFIG, + ADIS16550_GYRO_FIR_EN_MASK, + (u32)FIELD_PREP(ADIS16550_GYRO_FIR_EN_MASK, en)); +} + +enum adis16550_variants { + ADIS16550, + ADIS16550W +}; + +enum { + ADIS16550_SCAN_GYRO_X, + ADIS16550_SCAN_GYRO_Y, + ADIS16550_SCAN_GYRO_Z, + ADIS16550_SCAN_ACCEL_X, + ADIS16550_SCAN_ACCEL_Y, + ADIS16550_SCAN_ACCEL_Z, + ADIS16550_SCAN_TEMP, + ADIS16550_SCAN_DELTANG_X, + ADIS16550_SCAN_DELTANG_Y, + ADIS16550_SCAN_DELTANG_Z, + ADIS16550_SCAN_DELTVEL_X, + ADIS16550_SCAN_DELTVEL_Y, + ADIS16550_SCAN_DELTVEL_Z, +}; + +static const u32 adis16550_calib_bias[] =3D { + [ADIS16550_SCAN_GYRO_X] =3D ADIS16550_REG_X_GYRO_BIAS, + [ADIS16550_SCAN_GYRO_Y] =3D ADIS16550_REG_Y_GYRO_BIAS, + [ADIS16550_SCAN_GYRO_Z] =3D ADIS16550_REG_Z_GYRO_BIAS, + [ADIS16550_SCAN_ACCEL_X] =3D ADIS16550_REG_X_ACCEL_BIAS, + [ADIS16550_SCAN_ACCEL_Y] =3D ADIS16550_REG_Y_ACCEL_BIAS, + [ADIS16550_SCAN_ACCEL_Z] =3D ADIS16550_REG_Z_ACCEL_BIAS, + +}; + +static const u32 adis16550_calib_scale[] =3D { + [ADIS16550_SCAN_GYRO_X] =3D ADIS16550_REG_X_GYRO_SCALE, + [ADIS16550_SCAN_GYRO_Y] =3D ADIS16550_REG_Y_GYRO_SCALE, + [ADIS16550_SCAN_GYRO_Z] =3D ADIS16550_REG_Z_GYRO_SCALE, + [ADIS16550_SCAN_ACCEL_X] =3D ADIS16550_REG_X_ACCEL_SCALE, + [ADIS16550_SCAN_ACCEL_Y] =3D ADIS16550_REG_Y_ACCEL_SCALE, + [ADIS16550_SCAN_ACCEL_Z] =3D ADIS16550_REG_Z_ACCEL_SCALE, +}; + +static int adis16550_read_raw(struct iio_dev *indio_dev, + const struct iio_chan_spec *chan, + int *val, int *val2, long info) +{ + struct adis16550 *st =3D iio_priv(indio_dev); + int ret; + const int idx =3D chan->scan_index; + u32 tmp; + u16 scale; + + switch (info) { + case IIO_CHAN_INFO_RAW: + return adis_single_conversion(indio_dev, chan, 0, val); + case IIO_CHAN_INFO_SCALE: + switch (chan->type) { + case IIO_ANGL_VEL: + *val =3D st->info->gyro_max_val; + *val2 =3D st->info->gyro_max_scale; + return IIO_VAL_FRACTIONAL; + case IIO_ACCEL: + *val =3D st->info->accel_max_val; + *val2 =3D st->info->accel_max_scale; + return IIO_VAL_FRACTIONAL; + case IIO_TEMP: + *val =3D st->info->temp_scale; + return IIO_VAL_INT; + case IIO_DELTA_ANGL: + *val =3D st->info->deltang_max_val; + *val2 =3D 31; + return IIO_VAL_FRACTIONAL_LOG2; + case IIO_DELTA_VELOCITY: + *val =3D st->info->deltvel_max_val; + *val2 =3D 31; + return IIO_VAL_FRACTIONAL_LOG2; + default: + return -EINVAL; + } + case IIO_CHAN_INFO_OFFSET: + /* temperature centered at 25=C2=B0C */ + *val =3D DIV_ROUND_CLOSEST(25000, st->info->temp_scale); + return IIO_VAL_INT; + case IIO_CHAN_INFO_CALIBBIAS: + ret =3D adis_read_reg_32(&st->adis, + adis16550_calib_bias[idx], val); + if (ret) + return ret; + + return IIO_VAL_INT; + case IIO_CHAN_INFO_CALIBSCALE: + ret =3D adis_read_reg_16(&st->adis, + adis16550_calib_scale[idx], &scale); + if (ret) + return ret; + + *val =3D scale; + return IIO_VAL_INT; + case IIO_CHAN_INFO_SAMP_FREQ: + ret =3D adis16550_get_freq(st, &tmp); + if (ret) + return ret; + + *val =3D tmp / 1000; + *val2 =3D (tmp % 1000) * 1000; + return IIO_VAL_INT_PLUS_MICRO; + case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY: + switch (chan->type) { + case IIO_ANGL_VEL: + ret =3D adis16550_get_accl_filter_freq(st, val); + if (ret) + return ret; + return IIO_VAL_INT; + case IIO_ACCEL: + ret =3D adis16550_get_gyro_filter_freq(st, val); + if (ret) + return ret; + return IIO_VAL_INT; + default: + return -EINVAL; + } + default: + return -EINVAL; + } +} + +static int adis16550_write_raw(struct iio_dev *indio_dev, + const struct iio_chan_spec *chan, + int val, int val2, long info) +{ + struct adis16550 *st =3D iio_priv(indio_dev); + u32 tmp; + const int idx =3D chan->scan_index; + + switch (info) { + case IIO_CHAN_INFO_SAMP_FREQ: + tmp =3D val * 1000 + val2 / 1000; + return adis16550_set_freq(st, tmp); + case IIO_CHAN_INFO_CALIBBIAS: + return adis_write_reg_32(&st->adis, adis16550_calib_bias[idx], + val); + case IIO_CHAN_INFO_CALIBSCALE: + return adis_write_reg_16(&st->adis, adis16550_calib_scale[idx], + val); + case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY: + switch (chan->type) { + case IIO_ANGL_VEL: + return adis16550_set_accl_filter_freq(st, val); + case IIO_ACCEL: + return adis16550_set_gyro_filter_freq(st, val); + default: + return -EINVAL; + } + default: + return -EINVAL; + } +} + +#define ADIS16550_MOD_CHAN(_type, _mod, _address, _si, _r_bits, _s_bits) \ + { \ + .type =3D (_type), \ + .modified =3D 1, \ + .channel2 =3D (_mod), \ + .info_mask_separate =3D BIT(IIO_CHAN_INFO_RAW) | \ + BIT(IIO_CHAN_INFO_CALIBBIAS) | \ + BIT(IIO_CHAN_INFO_CALIBSCALE), \ + .info_mask_shared_by_type =3D BIT(IIO_CHAN_INFO_SCALE) | \ + BIT(IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY), \ + .info_mask_shared_by_all =3D BIT(IIO_CHAN_INFO_SAMP_FREQ), \ + .address =3D (_address), \ + .scan_index =3D (_si), \ + .scan_type =3D { \ + .sign =3D 's', \ + .realbits =3D (_r_bits), \ + .storagebits =3D (_s_bits), \ + .endianness =3D IIO_BE, \ + }, \ + } + +#define ADIS16550_GYRO_CHANNEL(_mod) \ + ADIS16550_MOD_CHAN(IIO_ANGL_VEL, IIO_MOD_ ## _mod, \ + ADIS16550_REG_ ## _mod ## _GYRO, ADIS16550_SCAN_GYRO_ ## _mod, 32, \ + 32) + +#define ADIS16550_ACCEL_CHANNEL(_mod) \ + ADIS16550_MOD_CHAN(IIO_ACCEL, IIO_MOD_ ## _mod, \ + ADIS16550_REG_ ## _mod ## _ACCEL, ADIS16550_SCAN_ACCEL_ ## _mod, 32, \ + 32) + +#define ADIS16550_TEMP_CHANNEL() { \ + .type =3D IIO_TEMP, \ + .indexed =3D 1, \ + .channel =3D 0, \ + .info_mask_separate =3D BIT(IIO_CHAN_INFO_RAW) | \ + BIT(IIO_CHAN_INFO_SCALE) | BIT(IIO_CHAN_INFO_OFFSET), \ + .info_mask_shared_by_all =3D BIT(IIO_CHAN_INFO_SAMP_FREQ), \ + .address =3D ADIS16550_REG_TEMP, \ + .scan_index =3D ADIS16550_SCAN_TEMP, \ + .scan_type =3D { \ + .sign =3D 's', \ + .realbits =3D 16, \ + .storagebits =3D 32, \ + .endianness =3D IIO_BE, \ + }, \ + } + +#define ADIS16550_MOD_CHAN_DELTA(_type, _mod, _address, _si, _r_bits, _s_b= its) { \ + .type =3D (_type), \ + .modified =3D 1, \ + .channel2 =3D (_mod), \ + .info_mask_separate =3D BIT(IIO_CHAN_INFO_RAW), \ + .info_mask_shared_by_type =3D BIT(IIO_CHAN_INFO_SCALE), \ + .info_mask_shared_by_all =3D BIT(IIO_CHAN_INFO_SAMP_FREQ), \ + .address =3D (_address), \ + .scan_index =3D _si, \ + .scan_type =3D { \ + .sign =3D 's', \ + .realbits =3D (_r_bits), \ + .storagebits =3D (_s_bits), \ + .endianness =3D IIO_BE, \ + }, \ + } + +#define ADIS16550_DELTANG_CHAN(_mod) \ + ADIS16550_MOD_CHAN_DELTA(IIO_DELTA_ANGL, IIO_MOD_ ## _mod, \ + ADIS16550_REG_ ## _mod ## _DELTANG_L, ADIS16550_SCAN_DELTANG_ ## _mo= d, 32, 32) + +#define ADIS16550_DELTVEL_CHAN(_mod) \ + ADIS16550_MOD_CHAN_DELTA(IIO_DELTA_VELOCITY, IIO_MOD_ ## _mod, \ + ADIS16550_REG_ ## _mod ## _DELTVEL_L, ADIS16550_SCAN_DELTVEL_ ## _mo= d, 32, 32) + +#define ADIS16550_DELTANG_CHAN_NO_SCAN(_mod) \ + ADIS16550_MOD_CHAN_DELTA(IIO_DELTA_ANGL, IIO_MOD_ ## _mod, \ + ADIS16550_REG_ ## _mod ## _DELTANG_L, -1, 32, 32) + +#define ADIS16550_DELTVEL_CHAN_NO_SCAN(_mod) \ + ADIS16550_MOD_CHAN_DELTA(IIO_DELTA_VELOCITY, IIO_MOD_ ## _mod, \ + ADIS16550_REG_ ## _mod ## _DELTVEL_L, -1, 32, 32) + +static const struct iio_chan_spec adis16550_channels[] =3D { + ADIS16550_GYRO_CHANNEL(X), + ADIS16550_GYRO_CHANNEL(Y), + ADIS16550_GYRO_CHANNEL(Z), + ADIS16550_ACCEL_CHANNEL(X), + ADIS16550_ACCEL_CHANNEL(Y), + ADIS16550_ACCEL_CHANNEL(Z), + ADIS16550_TEMP_CHANNEL(), + ADIS16550_DELTANG_CHAN(X), + ADIS16550_DELTANG_CHAN(Y), + ADIS16550_DELTANG_CHAN(Z), + ADIS16550_DELTVEL_CHAN(X), + ADIS16550_DELTVEL_CHAN(Y), + ADIS16550_DELTVEL_CHAN(Z), + IIO_CHAN_SOFT_TIMESTAMP(13), +}; + +static const struct adis16550_sync adis16550_sync_modes[] =3D { + { ADIS16550_SYNC_MODE_DIRECT, 3000, 4500 }, + { ADIS16550_SYNC_MODE_SCALED, 1, 128 }, +}; + +#define ADIS16550_CHIP_INFO(_name) \ + { \ + .num_channels =3D ARRAY_SIZE(adis16550_channels), \ + .channels =3D adis16550_channels, \ + .name =3D # _name, \ + .gyro_max_val =3D 1, \ + .gyro_max_scale =3D IIO_RAD_TO_DEGREE(80 << 16), \ + .accel_max_val =3D 1, \ + .accel_max_scale =3D IIO_M_S_2_TO_G(102400000), \ + .temp_scale =3D 4, \ + .deltang_max_val =3D IIO_DEGREE_TO_RAD(720), \ + .deltvel_max_val =3D 125, \ + .int_clk =3D 4000, \ + .max_dec =3D 4095, \ + .sync_mode =3D adis16550_sync_modes, \ + .num_sync =3D ARRAY_SIZE(adis16550_sync_modes), \ + } + +static const struct adis16550_chip_info adis16550_chip_info[] =3D { + [ADIS16550] =3D + ADIS16550_CHIP_INFO(adis16550), + [ADIS16550W] =3D + ADIS16550_CHIP_INFO(adis16550w), +}; + +static u32 adis16550_validate_crc(const u32 *buf, const u8 n_elem, + const u32 crc) +{ + u32 crc_calc; + u32 crc_buf[ADIS16550_BURST_N_ELEM - 2]; + int j; + /* + * The crc calculation of the data is done in little endian. Hence, we + * always swap the 32bit elements making sure that the data LSB is + * always on address 0... + */ + for (j =3D 0; j < n_elem; j++) + crc_buf[j] =3D swab32(buf[j]); + + crc_calc =3D crc32(~0, crc_buf, n_elem * 4); + crc_calc ^=3D ~0; + + return (crc_calc =3D=3D crc); +} + +static irqreturn_t adis16550_trigger_handler(int irq, void *p) +{ + struct iio_poll_func *pf =3D p; + struct iio_dev *indio_dev =3D pf->indio_dev; + struct adis *adis =3D iio_device_get_drvdata(indio_dev); + struct adis16550 *st =3D iio_priv(indio_dev); + __be32 *buffer =3D adis->buffer, data[ADIS16550_MAX_SCAN_DATA]; + u32 crc; + u16 dummy; + int ret, bit, i =3D 0; + u8 data_offset =3D 4; + u8 buff_offset =3D 0; + bool valid; + + ret =3D spi_sync(adis->spi, &adis->msg); + if (ret) + goto done; + /* + * Validate the header. The header is a normal spi reply with state + * vector and crc4. + */ + ret =3D adis16550_spi_validate(&st->adis, buffer[0], &dummy); + if (ret) + goto done; + + crc =3D be32_to_cpu(buffer[ADIS16550_BURST_N_ELEM - 1]); + /* the header is not included in the crc */ + valid =3D adis16550_validate_crc((u32 *)&buffer[1], + ADIS16550_BURST_N_ELEM - 2, crc); + if (!valid) { + dev_err(&adis->spi->dev, "Burst Invalid crc!\n"); + goto done; + } + + for_each_set_bit(bit, indio_dev->active_scan_mask, + indio_dev->masklength) { + switch (bit) { + case ADIS16550_SCAN_TEMP: + data[i++] =3D buffer[data_offset - 1]; + break; + case ADIS16550_SCAN_DELTANG_X ... ADIS16550_SCAN_DELTVEL_Z: + buff_offset =3D ADIS16550_SCAN_DELTANG_X; + fallthrough; + case ADIS16550_SCAN_GYRO_X ... ADIS16550_SCAN_ACCEL_Z: + data[i++] =3D buffer[bit + data_offset - buff_offset]; + break; + } + } + + iio_push_to_buffers_with_timestamp(indio_dev, data, pf->timestamp); +done: + iio_trigger_notify_done(indio_dev->trig); + return IRQ_HANDLED; +} + +static const unsigned long adis16550_channel_masks[] =3D { + ADIS16550_BURST_DATA_GYRO_ACCEL_MASK | BIT(ADIS16550_SCAN_TEMP) | BIT(13), + ADIS16550_BURST_DATA_DELTA_ANG_VEL_MASK | BIT(ADIS16550_SCAN_TEMP) | BIT(= 13), + 0, +}; + +static int adis16550_update_scan_mode(struct iio_dev *indio_dev, + const unsigned long *scan_mask) +{ + struct adis *adis =3D iio_device_get_drvdata(indio_dev); + u8 *tx; + u16 burst_length =3D ADIS16550_BURST_DATA_LEN; + u8 burst_cmd; + + if (*scan_mask & ADIS16550_BURST_DATA_GYRO_ACCEL_MASK) + burst_cmd =3D ADIS16550_REG_BURST_GYRO_ACCEL; + else + burst_cmd =3D ADIS16550_REG_BURST_DELTA_ANG_VEL; + + kfree(adis->xfer); + kfree(adis->buffer); + + adis->xfer =3D kcalloc(2, sizeof(*adis->xfer), GFP_KERNEL); + if (!adis->xfer) + return -ENOMEM; + + adis->buffer =3D kzalloc(burst_length + sizeof(u32), GFP_KERNEL); + if (!adis->buffer) { + kfree(adis->xfer); + adis->xfer =3D NULL; + return -ENOMEM; + } + + tx =3D adis->buffer + burst_length; + tx[0] =3D 0x00; + tx[1] =3D 0x00; + tx[2] =3D burst_cmd; + /* crc4 is 0 on burst command */ + tx[3] =3D spi_crc4(get_unaligned_le32(tx)); + + adis->xfer[0].tx_buf =3D tx; + adis->xfer[0].len =3D 4; + adis->xfer[0].cs_change =3D 1; + adis->xfer[0].delay.value =3D 8; + adis->xfer[0].delay.unit =3D SPI_DELAY_UNIT_USECS; + adis->xfer[1].rx_buf =3D adis->buffer; + adis->xfer[1].len =3D burst_length; + + spi_message_init_with_transfers(&adis->msg, adis->xfer, 2); + + return 0; +} + +static int adis16550_reset(struct adis *adis) +{ + return __adis_write_reg_16(adis, ADIS16550_REG_COMMAND, BIT(15)); +} + +static int adis16550_config_sync(struct adis16550 *st) +{ + int ret; + const struct adis16550_sync *sync; + struct device *dev =3D &st->adis.spi->dev; + u32 sync_mode; + struct clk *clk; + u16 mode; + + if (!device_property_present(dev, "adi,sync-mode")) { + st->clk_freq =3D st->info->int_clk * 1000; + return 0; + } + + if (!device_property_match_string(dev, "adi,sync-mode", "direct_sync")) + sync_mode =3D 0; + else if (!device_property_match_string(dev, "adi,sync-mode", "scaled_sync= ")) + sync_mode =3D 1; + else + return -EINVAL; + + sync =3D &st->info->sync_mode[sync_mode]; + st->sync_mode =3D sync->sync_mode; + + clk =3D devm_clk_get_enabled(dev, NULL); + if (IS_ERR(clk)) + return PTR_ERR(clk); + + st->clk_freq =3D clk_get_rate(clk); + if (st->clk_freq > sync->max_rate || st->clk_freq < sync->min_rate) + return dev_err_probe(dev, -EINVAL, + "Clk rate: %lu not in a valid range:[%u %u]\n", + st->clk_freq, sync->min_rate, sync->max_rate); + + if (sync->sync_mode =3D=3D ADIS16550_SYNC_MODE_SCALED) { + u16 sync_scale; + u32 scaled_freq =3D 0; + /* + * In pps scaled sync we must scale the input clock to a range + * of [3000 45000]. + */ + ret =3D device_property_read_u32(dev, "adi,scaled-output-hz", + &scaled_freq); + if (ret) + return dev_err_probe(dev, ret, + "adi,scaled-output-hz property not found"); + + if (scaled_freq < 3000 || scaled_freq > 4500) + return dev_err_probe(dev, -EINVAL, + "Invalid value:%u for adi,scaled-output-hz", + scaled_freq); + + sync_scale =3D DIV_ROUND_CLOSEST(scaled_freq, st->clk_freq); + + ret =3D adis_write_reg_16(&st->adis, ADIS16550_REG_SYNC_SCALE, + sync_scale); + if (ret) + return ret; + + st->clk_freq =3D scaled_freq; + } + + st->clk_freq *=3D 1000; + + /* set sync mode */ + mode =3D FIELD_PREP(ADIS16550_SYNC_MODE_MASK, sync->sync_mode); + mode |=3D FIELD_PREP(ADIS16550_SYNC_EN_MASK, true); + + return __adis_update_bits(&st->adis, ADIS16550_REG_CONFIG, + ADIS16550_SYNC_MASK, mode); +} + +static const struct iio_info adis16550_info =3D { + .read_raw =3D &adis16550_read_raw, + .write_raw =3D &adis16550_write_raw, + .update_scan_mode =3D adis16550_update_scan_mode, + .debugfs_reg_access =3D adis_debugfs_reg_access, +}; + +enum { + ADIS16550_STATUS_CRC_CODE, + ADIS16550_STATUS_CRC_CONFIG, + ADIS16550_STATUS_FLASH_UPDATE, + ADIS16550_STATUS_INERIAL, + ADIS16550_STATUS_SENSOR, + ADIS16550_STATUS_TEMPERATURE, + ADIS16550_STATUS_SPI, + ADIS16550_STATUS_PROCESSING, + ADIS16550_STATUS_POWER, + ADIS16550_STATUS_BOOT, + ADIS16550_STATUS_WATCHDOG =3D 15, + ADIS16550_STATUS_REGULATOR =3D 28, + ADIS16550_STATUS_SENSOR_SUPPLY, + ADIS16550_STATUS_CPU_SUPPLY, + ADIS16550_STATUS_5V_SUPPLY +}; + +static const char * const adis16550_status_error_msgs[] =3D { + [ADIS16550_STATUS_CRC_CODE] =3D "Code CRC Error", + [ADIS16550_STATUS_CRC_CONFIG] =3D "Configuration/Calibration CRC Error", + [ADIS16550_STATUS_FLASH_UPDATE] =3D "Flash Update Error", + [ADIS16550_STATUS_INERIAL] =3D "Overrange for Inertial Signals", + [ADIS16550_STATUS_SENSOR] =3D "Sensor failure", + [ADIS16550_STATUS_TEMPERATURE] =3D "Temperature Error", + [ADIS16550_STATUS_SPI] =3D "SPI Communication Error", + [ADIS16550_STATUS_PROCESSING] =3D "Processing Overrun Error", + [ADIS16550_STATUS_POWER] =3D "Power Supply Failure", + [ADIS16550_STATUS_BOOT] =3D "Boot Memory Failure", + [ADIS16550_STATUS_WATCHDOG] =3D "Watchdog timer flag", + [ADIS16550_STATUS_REGULATOR] =3D "Internal Regulator Error", + [ADIS16550_STATUS_SENSOR_SUPPLY] =3D "Internal Sensor Supply Error.", + [ADIS16550_STATUS_CPU_SUPPLY] =3D "Internal Processor Supply Error.", + [ADIS16550_STATUS_5V_SUPPLY] =3D "External 5V Supply Error", +}; + +static const struct adis_timeout adis16550_timeouts =3D { + .reset_ms =3D 1000, + .sw_reset_ms =3D 1000, + .self_test_ms =3D 1000, +}; + +static const struct adis_data adis16550_data =3D { + .diag_stat_reg =3D ADIS16550_REG_STATUS, + .diag_stat_size =3D 4, + .prod_id_reg =3D ADIS16550_REG_PROD_ID, + .prod_id =3D 16550, + .self_test_mask =3D BIT(1), + .self_test_reg =3D ADIS16550_REG_COMMAND, + .cs_change_delay =3D 5, + .unmasked_drdy =3D true, + .status_error_msgs =3D adis16550_status_error_msgs, + .status_error_mask =3D BIT(ADIS16550_STATUS_CRC_CODE) | + BIT(ADIS16550_STATUS_CRC_CONFIG) | + BIT(ADIS16550_STATUS_FLASH_UPDATE) | + BIT(ADIS16550_STATUS_INERIAL) | + BIT(ADIS16550_STATUS_SENSOR) | + BIT(ADIS16550_STATUS_TEMPERATURE) | + BIT(ADIS16550_STATUS_SPI) | + BIT(ADIS16550_STATUS_PROCESSING) | + BIT(ADIS16550_STATUS_POWER) | + BIT(ADIS16550_STATUS_BOOT) | + BIT(ADIS16550_STATUS_WATCHDOG) | + BIT(ADIS16550_STATUS_REGULATOR) | + BIT(ADIS16550_STATUS_SENSOR_SUPPLY) | + BIT(ADIS16550_STATUS_CPU_SUPPLY) | + BIT(ADIS16550_STATUS_5V_SUPPLY) | + BIT(ADIS16550_STATUS_CRC_CODE), + .timeouts =3D &adis16550_timeouts, +}; + +static const struct adis_ops adis16550_ops =3D { + .write =3D adis16550_spi_write, + .read =3D adis16550_spi_read, + .reset =3D adis16550_reset, +}; + +static int adis16550_probe(struct spi_device *spi) +{ + struct iio_dev *indio_dev; + struct adis16550 *st; + int ret; + + indio_dev =3D devm_iio_device_alloc(&spi->dev, sizeof(*st)); + if (!indio_dev) + return -ENOMEM; + + st =3D iio_priv(indio_dev); + + st->info =3D device_get_match_data(&spi->dev); + if (!st->info) + return -EINVAL; + + indio_dev->name =3D st->info->name; + indio_dev->channels =3D st->info->channels; + indio_dev->num_channels =3D st->info->num_channels; + indio_dev->available_scan_masks =3D adis16550_channel_masks; + indio_dev->info =3D &adis16550_info; + indio_dev->modes =3D INDIO_DIRECT_MODE; + + st->adis.ops =3D &adis16550_ops; + + ret =3D devm_regulator_get_enable(&spi->dev, "vdd"); + if (ret) + return dev_err_probe(&spi->dev, ret, + "Failed to get vdd regulator\n"); + + ret =3D adis_init(&st->adis, indio_dev, spi, &adis16550_data); + if (ret) + return ret; + + ret =3D __adis_initial_startup(&st->adis); + if (ret) + return ret; + + ret =3D adis16550_config_sync(st); + if (ret) + return ret; + + ret =3D devm_adis_setup_buffer_and_trigger(&st->adis, indio_dev, + adis16550_trigger_handler); + if (ret) + return ret; + + ret =3D devm_iio_device_register(&spi->dev, indio_dev); + if (ret) + return ret; + + adis16550_debugfs_init(indio_dev); + + return 0; +} + +static const struct spi_device_id adis16550_id[] =3D { + { "adis16550", (kernel_ulong_t)&adis16550_chip_info[ADIS16550] }, + { "adis16550w", (kernel_ulong_t)&adis16550_chip_info[ADIS16550W] }, + { } +}; +MODULE_DEVICE_TABLE(spi, adis16550_id); + +static const struct of_device_id adis16550_of_match[] =3D { + { .compatible =3D "adi,adis16550", .data =3D &adis16550_chip_info[ADIS165= 50]}, + { .compatible =3D "adi,adis16550w", .data =3D &adis16550_chip_info[ADIS16= 550W] }, + { } +}; +MODULE_DEVICE_TABLE(of, adis16550_of_match); + +static struct spi_driver adis16550_driver =3D { + .driver =3D { + .name =3D "adis16550", + .of_match_table =3D adis16550_of_match, + }, + .probe =3D adis16550_probe, + .id_table =3D adis16550_id, +}; +module_spi_driver(adis16550_driver); + +MODULE_AUTHOR("Nuno Sa "); +MODULE_AUTHOR("Ramona Gradinariu "); +MODULE_AUTHOR("Antoniu Miclaus "); +MODULE_DESCRIPTION("Analog Devices ADIS16550 IMU driver"); +MODULE_LICENSE("GPL"); +MODULE_IMPORT_NS(IIO_ADISLIB); --=20 2.34.1