From nobody Mon Nov 25 18:01:37 2024 Received: from frasgout.his.huawei.com (frasgout.his.huawei.com [185.176.79.56]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 5DAA3217455; Fri, 25 Oct 2024 17:14:55 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=185.176.79.56 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729876498; cv=none; b=Cu2g+pZTE3CXKDgQLhlBihXZjS25CsZU+zmhaLtr507mFE72gdERr0IqGC1gWx0LxG+4+fFhd5HvjWchLRCzRbSpgvPsCuYJPuvtb7p+g6ZwRJZzqyewudmGViEifzC9HaAoQmA/ymU7iwMlmqwGlg46s/mK02a4hERZTZM3WUE= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729876498; c=relaxed/simple; bh=/vW4avkL2CfAKHaocJVENsK1WnDDtacL9vgEGLuefXM=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=F+23PQZyGxcNG0Tjdens37Dw74k6ejAoczOi/KXqCOACgwq9lfvhHxC2orR03463d3OAt/LbJOL+iufupTq5ikoIYNg/BnYbiYJwn8HLzMhvm3cuFYNWjZCWjPAeI4wFeGg6k6bZ3b7ASnwpnZlynKi5EW8Jcv213UdC7wcp9EY= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=huawei.com; spf=pass smtp.mailfrom=huawei.com; arc=none smtp.client-ip=185.176.79.56 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=huawei.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=huawei.com Received: from mail.maildlp.com (unknown [172.18.186.231]) by frasgout.his.huawei.com (SkyGuard) with ESMTP id 4XZqBP28zxz6K5q5; Sat, 26 Oct 2024 01:13:49 +0800 (CST) Received: from frapeml500007.china.huawei.com (unknown [7.182.85.172]) by mail.maildlp.com (Postfix) with ESMTPS id 64379140B38; Sat, 26 Oct 2024 01:14:53 +0800 (CST) Received: from P_UKIT01-A7bmah.china.huawei.com (10.48.151.104) by frapeml500007.china.huawei.com (7.182.85.172) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.1.2507.39; Fri, 25 Oct 2024 19:14:51 +0200 From: To: , , , , CC: , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , , Subject: [PATCH v14 10/14] ras: mem: Add memory ACPI RAS2 driver Date: Fri, 25 Oct 2024 18:13:51 +0100 Message-ID: <20241025171356.1377-11-shiju.jose@huawei.com> X-Mailer: git-send-email 2.43.0.windows.1 In-Reply-To: <20241025171356.1377-1-shiju.jose@huawei.com> References: <20241025171356.1377-1-shiju.jose@huawei.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable X-ClientProxiedBy: lhrpeml500002.china.huawei.com (7.191.160.78) To frapeml500007.china.huawei.com (7.182.85.172) Content-Type: text/plain; charset="utf-8" From: Shiju Jose Memory ACPI RAS2 auxiliary driver binds to the auxiliary device add by the ACPI RAS2 table parser. Driver uses a PCC subspace for communicating with the ACPI compliant platform. Device with ACPI RAS2 scrub feature registers with EDAC device driver, which retrieves the scrub descriptor from EDAC scrub and exposes the scrub control attributes for RAS2 scrub instance to userspace in /sys/bus/edac/devices/acpi_ras_mem0/scrubX/. Co-developed-by: Jonathan Cameron Signed-off-by: Jonathan Cameron Signed-off-by: Shiju Jose --- Documentation/edac/edac-scrub.rst | 37 +++ drivers/ras/Kconfig | 10 + drivers/ras/Makefile | 1 + drivers/ras/acpi_ras2.c | 385 ++++++++++++++++++++++++++++++ 4 files changed, 433 insertions(+) create mode 100644 drivers/ras/acpi_ras2.c diff --git a/Documentation/edac/edac-scrub.rst b/Documentation/edac/edac-sc= rub.rst index 4aad4974b208..6cddcf738450 100644 --- a/Documentation/edac/edac-scrub.rst +++ b/Documentation/edac/edac-scrub.rst @@ -72,3 +72,40 @@ root@localhost:~# cat /sys/bus/edac/devices/cxl_region0/= scrub0/enable_background root@localhost:~# echo 0 > /sys/bus/edac/devices/cxl_region0/scrub0/enable= _background root@localhost:~# cat /sys/bus/edac/devices/cxl_region0/scrub0/enable_back= ground 0 + +2. RAS2 +2.1 On demand scrubbing for a specific memory region. +root@localhost:~# cat /sys/bus/edac/devices/acpi_ras_mem0/scrub0/min_cycle= _duration +3600 +root@localhost:~# cat /sys/bus/edac/devices/acpi_ras_mem0/scrub0/max_cycle= _duration +86400 +root@localhost:~# cat /sys/bus/edac/devices/acpi_ras_mem0/scrub0/current_c= ycle_duration +36000 +root@localhost:~# echo 54000 > /sys/bus/edac/devices/acpi_ras_mem0/scrub0/= current_cycle_duration +root@localhost:~# echo 0x150000 > /sys/bus/edac/devices/acpi_ras_mem0/scru= b0/size +# Write 'addr' starts demand scrubbing, please make sure other attributes = are set prior to that. +root@localhost:~# echo 0x120000 > /sys/bus/edac/devices/acpi_ras_mem0/scru= b0/addr +root@localhost:~# cat /sys/bus/edac/devices/acpi_ras_mem0/scrub0/current_c= ycle_duration +54000 +# Readback 'addr', non-zero - demand scrub is in progress, zero - scrub is= finished. +root@localhost:~# cat /sys/bus/edac/devices/acpi_ras_mem0/scrub0/addr +0x120000 +root@localhost:~# cat /sys/bus/edac/devices/acpi_ras_mem0/scrub0/addr +0 + +2.2 Background scrubbing the entire memory +root@localhost:~# cat /sys/bus/edac/devices/acpi_ras_mem0/scrub0/min_cycle= _duration +3600 +root@localhost:~# cat /sys/bus/edac/devices/acpi_ras_mem0/scrub0/max_cycle= _duration +86400 +root@localhost:~# cat /sys/bus/edac/devices/acpi_ras_mem0/scrub0/current_c= ycle_duration +36000 +root@localhost:~# cat /sys/bus/edac/devices/acpi_ras_mem0/scrub0/enable_ba= ckground +0 +root@localhost:~# echo 10800 > /sys/bus/edac/devices/acpi_ras_mem0/scrub0/= current_cycle_duration +root@localhost:~# echo 1 > /sys/bus/edac/devices/acpi_ras_mem0/scrub0/enab= le_background +root@localhost:~# cat /sys/bus/edac/devices/acpi_ras_mem0/scrub0/enable_ba= ckground +1 +root@localhost:~# cat /sys/bus/edac/devices/acpi_ras_mem0/scrub0/current_c= ycle_duration +10800 +root@localhost:~# echo 0 > /sys/bus/edac/devices/acpi_ras_mem0/scrub0/enab= le_background diff --git a/drivers/ras/Kconfig b/drivers/ras/Kconfig index fc4f4bb94a4c..b77790bdc73a 100644 --- a/drivers/ras/Kconfig +++ b/drivers/ras/Kconfig @@ -46,4 +46,14 @@ config RAS_FMPM Memory will be retired during boot time and run time depending on platform-specific policies. =20 +config MEM_ACPI_RAS2 + tristate "Memory ACPI RAS2 driver" + depends on ACPI_RAS2 + depends on EDAC + help + The driver binds to the platform device added by the ACPI RAS2 + table parser. Use a PCC channel subspace for communicating with + the ACPI compliant platform to provide control of memory scrub + parameters to the user via the EDAC scrub. + endif diff --git a/drivers/ras/Makefile b/drivers/ras/Makefile index 11f95d59d397..a0e6e903d6b0 100644 --- a/drivers/ras/Makefile +++ b/drivers/ras/Makefile @@ -2,6 +2,7 @@ obj-$(CONFIG_RAS) +=3D ras.o obj-$(CONFIG_DEBUG_FS) +=3D debugfs.o obj-$(CONFIG_RAS_CEC) +=3D cec.o +obj-$(CONFIG_MEM_ACPI_RAS2) +=3D acpi_ras2.o =20 obj-$(CONFIG_RAS_FMPM) +=3D amd/fmpm.o obj-y +=3D amd/atl/ diff --git a/drivers/ras/acpi_ras2.c b/drivers/ras/acpi_ras2.c new file mode 100644 index 000000000000..a73158e424a2 --- /dev/null +++ b/drivers/ras/acpi_ras2.c @@ -0,0 +1,385 @@ +// SPDX-License-Identifier: GPL-2.0-or-later +/* + * ACPI RAS2 memory driver + * + * Copyright (c) 2024 HiSilicon Limited. + * + */ + +#define pr_fmt(fmt) "MEMORY ACPI RAS2: " fmt + +#include +#include +#include +#include + +#define RAS2_DEV_NUM_RAS_FEATURES 1 + +#define RAS2_SUPPORT_HW_PARTOL_SCRUB BIT(0) +#define RAS2_TYPE_PATROL_SCRUB 0x0000 + +#define RAS2_GET_PATROL_PARAMETERS 0x01 +#define RAS2_START_PATROL_SCRUBBER 0x02 +#define RAS2_STOP_PATROL_SCRUBBER 0x03 + +#define RAS2_PATROL_SCRUB_SCHRS_IN_MASK GENMASK(15, 8) +#define RAS2_PATROL_SCRUB_EN_BACKGROUND BIT(0) +#define RAS2_PATROL_SCRUB_SCHRS_OUT_MASK GENMASK(7, 0) +#define RAS2_PATROL_SCRUB_MIN_SCHRS_OUT_MASK GENMASK(15, 8) +#define RAS2_PATROL_SCRUB_MAX_SCHRS_OUT_MASK GENMASK(23, 16) +#define RAS2_PATROL_SCRUB_FLAG_SCRUBBER_RUNNING BIT(0) + +#define RAS2_SCRUB_NAME_LEN 128 +#define RAS2_HOUR_IN_SECS 3600 + +struct acpi_ras2_ps_shared_mem { + struct acpi_ras2_shared_memory common; + struct acpi_ras2_patrol_scrub_parameter params; +}; + +static int ras2_is_patrol_scrub_support(struct ras2_mem_ctx *ras2_ctx) +{ + struct acpi_ras2_shared_memory __iomem *common =3D (void *) + ras2_ctx->pcc_comm_addr; + + guard(mutex)(&ras2_ctx->lock); + common->set_capabilities[0] =3D 0; + + return common->features[0] & RAS2_SUPPORT_HW_PARTOL_SCRUB; +} + +static int ras2_update_patrol_scrub_params_cache(struct ras2_mem_ctx *ras2= _ctx) +{ + struct acpi_ras2_ps_shared_mem __iomem *ps_sm =3D (void *) + ras2_ctx->pcc_comm_addr; + int ret; + + ps_sm->common.set_capabilities[0] =3D RAS2_SUPPORT_HW_PARTOL_SCRUB; + ps_sm->params.patrol_scrub_command =3D RAS2_GET_PATROL_PARAMETERS; + + ret =3D ras2_send_pcc_cmd(ras2_ctx, RAS2_PCC_CMD_EXEC); + if (ret) { + dev_err(ras2_ctx->dev, "failed to read parameters\n"); + return ret; + } + + ras2_ctx->min_scrub_cycle =3D FIELD_GET(RAS2_PATROL_SCRUB_MIN_SCHRS_OUT_M= ASK, + ps_sm->params.scrub_params_out); + ras2_ctx->max_scrub_cycle =3D FIELD_GET(RAS2_PATROL_SCRUB_MAX_SCHRS_OUT_M= ASK, + ps_sm->params.scrub_params_out); + if (!ras2_ctx->bg) { + ras2_ctx->base =3D ps_sm->params.actual_address_range[0]; + ras2_ctx->size =3D ps_sm->params.actual_address_range[1]; + } + ras2_ctx->scrub_cycle_hrs =3D FIELD_GET(RAS2_PATROL_SCRUB_SCHRS_OUT_MASK, + ps_sm->params.scrub_params_out); + + return 0; +} + +/* Context - lock must be held */ +static int ras2_get_patrol_scrub_running(struct ras2_mem_ctx *ras2_ctx, + bool *running) +{ + struct acpi_ras2_ps_shared_mem __iomem *ps_sm =3D (void *) + ras2_ctx->pcc_comm_addr; + int ret; + + ps_sm->common.set_capabilities[0] =3D RAS2_SUPPORT_HW_PARTOL_SCRUB; + ps_sm->params.patrol_scrub_command =3D RAS2_GET_PATROL_PARAMETERS; + + ret =3D ras2_send_pcc_cmd(ras2_ctx, RAS2_PCC_CMD_EXEC); + if (ret) { + dev_err(ras2_ctx->dev, "failed to read parameters\n"); + return ret; + } + + *running =3D ps_sm->params.flags & RAS2_PATROL_SCRUB_FLAG_SCRUBBER_RUNNIN= G; + + return 0; +} + +static int ras2_hw_scrub_read_min_scrub_cycle(struct device *dev, void *dr= v_data, + u32 *min) +{ + struct ras2_mem_ctx *ras2_ctx =3D drv_data; + + *min =3D ras2_ctx->min_scrub_cycle * RAS2_HOUR_IN_SECS; + + return 0; +} + +static int ras2_hw_scrub_read_max_scrub_cycle(struct device *dev, void *dr= v_data, + u32 *max) +{ + struct ras2_mem_ctx *ras2_ctx =3D drv_data; + + *max =3D ras2_ctx->max_scrub_cycle * RAS2_HOUR_IN_SECS; + + return 0; +} + +static int ras2_hw_scrub_cycle_read(struct device *dev, void *drv_data, + u32 *scrub_cycle_secs) +{ + struct ras2_mem_ctx *ras2_ctx =3D drv_data; + + *scrub_cycle_secs =3D ras2_ctx->scrub_cycle_hrs * RAS2_HOUR_IN_SECS; + + return 0; +} + +static int ras2_hw_scrub_cycle_write(struct device *dev, void *drv_data, + u32 scrub_cycle_secs) +{ + u8 scrub_cycle_hrs =3D scrub_cycle_secs / RAS2_HOUR_IN_SECS; + struct ras2_mem_ctx *ras2_ctx =3D drv_data; + bool running; + int ret; + + guard(mutex)(&ras2_ctx->lock); + ret =3D ras2_get_patrol_scrub_running(ras2_ctx, &running); + if (ret) + return ret; + + if (running) + return -EBUSY; + + if (scrub_cycle_hrs < ras2_ctx->min_scrub_cycle || + scrub_cycle_hrs > ras2_ctx->max_scrub_cycle) + return -EINVAL; + + ras2_ctx->scrub_cycle_hrs =3D scrub_cycle_hrs; + + return 0; +} + +static int ras2_hw_scrub_read_addr(struct device *dev, void *drv_data, u64= *base) +{ + struct ras2_mem_ctx *ras2_ctx =3D drv_data; + int ret; + + /* + * When BG scrubbing is enabled the actual address range is not valid. + * Return -EBUSY now unless find out a method to retrieve actual full PA = range. + */ + if (ras2_ctx->bg) + return -EBUSY; + + /* + * When demand scrubbing is finished firmware must reset actual + * address range to 0. Otherwise userspace assumes demand scrubbing + * is in progress. + */ + ret =3D ras2_update_patrol_scrub_params_cache(ras2_ctx); + if (ret) + return ret; + *base =3D ras2_ctx->base; + + return 0; +} + +static int ras2_hw_scrub_read_size(struct device *dev, void *drv_data, u64= *size) +{ + struct ras2_mem_ctx *ras2_ctx =3D drv_data; + int ret; + + if (ras2_ctx->bg) + return -EBUSY; + + ret =3D ras2_update_patrol_scrub_params_cache(ras2_ctx); + if (ret) + return ret; + *size =3D ras2_ctx->size; + + return 0; +} + +static int ras2_hw_scrub_write_addr(struct device *dev, void *drv_data, u6= 4 base) +{ + struct ras2_mem_ctx *ras2_ctx =3D drv_data; + struct acpi_ras2_ps_shared_mem __iomem *ps_sm =3D (void *) + ras2_ctx->pcc_comm_addr; + bool running; + int ret; + + guard(mutex)(&ras2_ctx->lock); + ps_sm->common.set_capabilities[0] =3D RAS2_SUPPORT_HW_PARTOL_SCRUB; + if (ras2_ctx->bg) + return -EBUSY; + + if (!base || !ras2_ctx->size) { + dev_warn(ras2_ctx->dev, + "%s: Invalid address range, base=3D0x%llx " + "size=3D0x%llx\n", __func__, + base, ras2_ctx->size); + return -ERANGE; + } + + ret =3D ras2_get_patrol_scrub_running(ras2_ctx, &running); + if (ret) + return ret; + + if (running) + return -EBUSY; + + ps_sm->params.scrub_params_in &=3D ~RAS2_PATROL_SCRUB_SCHRS_IN_MASK; + ps_sm->params.scrub_params_in |=3D FIELD_PREP(RAS2_PATROL_SCRUB_SCHRS_IN_= MASK, + ras2_ctx->scrub_cycle_hrs); + ps_sm->params.requested_address_range[0] =3D base; + ps_sm->params.requested_address_range[1] =3D ras2_ctx->size; + ps_sm->params.scrub_params_in &=3D ~RAS2_PATROL_SCRUB_EN_BACKGROUND; + ps_sm->params.patrol_scrub_command =3D RAS2_START_PATROL_SCRUBBER; + + ret =3D ras2_send_pcc_cmd(ras2_ctx, RAS2_PCC_CMD_EXEC); + if (ret) { + dev_err(ras2_ctx->dev, "Failed to start demand scrubbing\n"); + return ret; + } + + return ras2_update_patrol_scrub_params_cache(ras2_ctx); +} + +static int ras2_hw_scrub_write_size(struct device *dev, void *drv_data, u6= 4 size) +{ + struct ras2_mem_ctx *ras2_ctx =3D drv_data; + bool running; + int ret; + + guard(mutex)(&ras2_ctx->lock); + ret =3D ras2_get_patrol_scrub_running(ras2_ctx, &running); + if (ret) + return ret; + + if (running) + return -EBUSY; + + if (!size) { + dev_warn(dev, "%s: Invalid address range size=3D0x%llx\n", + __func__, size); + return -EINVAL; + } + + ras2_ctx->size =3D size; + + return 0; +} + +static int ras2_hw_scrub_set_enabled_bg(struct device *dev, void *drv_data= , bool enable) +{ + struct ras2_mem_ctx *ras2_ctx =3D drv_data; + struct acpi_ras2_ps_shared_mem __iomem *ps_sm =3D (void *) + ras2_ctx->pcc_comm_addr; + bool running; + int ret; + + guard(mutex)(&ras2_ctx->lock); + ps_sm->common.set_capabilities[0] =3D RAS2_SUPPORT_HW_PARTOL_SCRUB; + ret =3D ras2_get_patrol_scrub_running(ras2_ctx, &running); + if (ret) + return ret; + if (enable) { + if (ras2_ctx->bg || running) + return -EBUSY; + ps_sm->params.requested_address_range[0] =3D 0; + ps_sm->params.requested_address_range[1] =3D 0; + ps_sm->params.scrub_params_in &=3D ~RAS2_PATROL_SCRUB_SCHRS_IN_MASK; + ps_sm->params.scrub_params_in |=3D FIELD_PREP(RAS2_PATROL_SCRUB_SCHRS_IN= _MASK, + ras2_ctx->scrub_cycle_hrs); + ps_sm->params.patrol_scrub_command =3D RAS2_START_PATROL_SCRUBBER; + } else { + if (!ras2_ctx->bg) + return -EPERM; + if (!ras2_ctx->bg && running) + return -EBUSY; + ps_sm->params.patrol_scrub_command =3D RAS2_STOP_PATROL_SCRUBBER; + } + ps_sm->params.scrub_params_in &=3D ~RAS2_PATROL_SCRUB_EN_BACKGROUND; + ps_sm->params.scrub_params_in |=3D FIELD_PREP(RAS2_PATROL_SCRUB_EN_BACKGR= OUND, + enable); + ret =3D ras2_send_pcc_cmd(ras2_ctx, RAS2_PCC_CMD_EXEC); + if (ret) { + dev_err(ras2_ctx->dev, "Failed to %s background scrubbing\n", + enable ? "enable" : "disable"); + return ret; + } + if (enable) { + ras2_ctx->bg =3D true; + /* Update the cache to account for rounding of supplied parameters and s= imilar */ + ret =3D ras2_update_patrol_scrub_params_cache(ras2_ctx); + } else { + ret =3D ras2_update_patrol_scrub_params_cache(ras2_ctx); + ras2_ctx->bg =3D false; + } + + return ret; +} + +static int ras2_hw_scrub_get_enabled_bg(struct device *dev, void *drv_data= , bool *enabled) +{ + struct ras2_mem_ctx *ras2_ctx =3D drv_data; + + *enabled =3D ras2_ctx->bg; + + return 0; +} + +static const struct edac_scrub_ops ras2_scrub_ops =3D { + .read_addr =3D ras2_hw_scrub_read_addr, + .read_size =3D ras2_hw_scrub_read_size, + .write_addr =3D ras2_hw_scrub_write_addr, + .write_size =3D ras2_hw_scrub_write_size, + .get_enabled_bg =3D ras2_hw_scrub_get_enabled_bg, + .set_enabled_bg =3D ras2_hw_scrub_set_enabled_bg, + .get_min_cycle =3D ras2_hw_scrub_read_min_scrub_cycle, + .get_max_cycle =3D ras2_hw_scrub_read_max_scrub_cycle, + .get_cycle_duration =3D ras2_hw_scrub_cycle_read, + .set_cycle_duration =3D ras2_hw_scrub_cycle_write, +}; + +static int ras2_probe(struct auxiliary_device *auxdev, + const struct auxiliary_device_id *id) +{ + struct ras2_mem_ctx *ras2_ctx =3D container_of(auxdev, struct ras2_mem_ct= x, adev); + struct edac_dev_feature ras_features[RAS2_DEV_NUM_RAS_FEATURES]; + char scrub_name[RAS2_SCRUB_NAME_LEN]; + int num_ras_features =3D 0; + int ret; + + if (!ras2_is_patrol_scrub_support(ras2_ctx)) + return -EOPNOTSUPP; + + ret =3D ras2_update_patrol_scrub_params_cache(ras2_ctx); + if (ret) + return ret; + + snprintf(scrub_name, sizeof(scrub_name), "acpi_ras_mem%d", + ras2_ctx->id); + + ras_features[num_ras_features].ft_type =3D RAS_FEAT_SCRUB; + ras_features[num_ras_features].instance =3D ras2_ctx->instance; + ras_features[num_ras_features].scrub_ops =3D &ras2_scrub_ops; + ras_features[num_ras_features].ctx =3D ras2_ctx; + num_ras_features++; + + return edac_dev_register(&auxdev->dev, scrub_name, NULL, + num_ras_features, ras_features); +} + +static const struct auxiliary_device_id ras2_mem_dev_id_table[] =3D { + { .name =3D RAS2_AUX_DEV_NAME "." RAS2_MEM_DEV_ID_NAME, }, + { }, +}; + +MODULE_DEVICE_TABLE(auxiliary, ras2_mem_dev_id_table); + +static struct auxiliary_driver ras2_mem_driver =3D { + .name =3D RAS2_MEM_DEV_ID_NAME, + .probe =3D ras2_probe, + .id_table =3D ras2_mem_dev_id_table, +}; +module_auxiliary_driver(ras2_mem_driver); + +MODULE_IMPORT_NS(ACPI_RAS2); +MODULE_DESCRIPTION("ACPI RAS2 memory driver"); +MODULE_LICENSE("GPL"); --=20 2.34.1