From nobody Tue Nov 26 07:01:44 2024 Received: from mail-pf1-f173.google.com (mail-pf1-f173.google.com [209.85.210.173]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 15B29191F7E; Sun, 20 Oct 2024 12:10:51 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.210.173 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729426253; cv=none; b=nMOWuYuVSP20q6Cc3BepOD4SmymO6RYvdDNPqHAzE0lgnHUTKcte/ItrYjH2dSYWxFV2CAUE33WxyLNzH79H5s4Ov9C/W7Hg5y8A1fxCjgphuVNnmaMG79I0raOMM2YACgN1CFYHP7p96XzxAhXiMZIaJRxA9Ep5Zx1TUelYfe4= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729426253; c=relaxed/simple; bh=Lp4HSqJ6YWFFaJg32TPPyN3xtxBIYCPVwnRg7qOIRSQ=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=pkA9wNCICCeYX2nZQeOpSvyXnbWmt+kaHDt7fNbo6Y3RcUw1qloOSA044lXwmNYp/EUyJP308kBvyk/Pvgkvf4hKi4ubacVhTU9Xtyo9g1clr1MQvt+gHF5dwxjp/x975UNQqVUUDpvF0XXk0tFUmNYC8frLvvRA2jhyR0s31LA= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=XFPYPSqU; arc=none smtp.client-ip=209.85.210.173 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="XFPYPSqU" Received: by mail-pf1-f173.google.com with SMTP id d2e1a72fcca58-71e625b00bcso2683878b3a.3; Sun, 20 Oct 2024 05:10:51 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1729426251; x=1730031051; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=ESpVDdqvWArJZ/zn9KV45HICoQoUKaqzB0C6fhXH0e8=; b=XFPYPSqUWMfXvvbMoMfkvN/9wubn8cUJuh6WXaxdGr7dFq85TuhPAxbIKToRsBCzzI hPDKQ5YRSwEOarFF1AUzXh7SCMr+dw2kvl2VSysbAi9tyo4s8depN45eAWXgdvYtM6Am 2323PeIFcZTPcTqfXBumFQ/RLzprQBY2U2XcX8G8Jp/tN2TJp6z3Azwnrxlm3OQZ7P5o uMdmHTZz+3JYoA89P1y/4OFGr7PesZ6NMR/6J31cM+ilEwQz4UxaGMAUas//e9S8z9Ky bTGwcy6I+RzliJgpTrjcvNNzhqkX9dZt/4wk0eSHayfaLNZkTIn4NjWKlxoYEUIMl5PM Asfw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1729426251; x=1730031051; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=ESpVDdqvWArJZ/zn9KV45HICoQoUKaqzB0C6fhXH0e8=; b=hgW57EQ/4r8w1B712hFRF1zXC+M/Udtyo7cVg8wbcnMBNNjiOCPqMFwmGqG9O9OfRd pgjbro1j+04sH+7HNAVn5IsuiwkYsn2K1GrXu8IUfmt56Nk4tBbpRWUTH+dQrvWyFyEP lDEeL8M9BKmrqNmvJlsJXw+Csue3COE1HBkCCqxF9p8YEonHDtN4dEENO34Mi41tO7D8 7Wrx+U8WLR3x3RgOQVAgbwDnVvsJ3ab7CfbY+nN2hWOtJtQr6XyJ3ArsAmxa/DwDJ5Ml zIPQ7V47vjWCl1M9CDpt+77xOMs0zKDG7FIuXDBwjY9RGJoIDo7UxHCuTYjwSmr1hux4 FfoQ== X-Forwarded-Encrypted: i=1; AJvYcCViCdjgPso426FLeDOQG8TRvESJQJF9JeIctFyqD1JNMpgbE/9eFJaNZCcdyFuCfmkjKuov5+6FRVKQ@vger.kernel.org, AJvYcCXYdyhx6AyFZxgfxCe0vzhyWAh84UrPR1vlhx1/0He6HbPFd4sqUZ41QXyCm8wzxvXuzd9vIZ4JEJLPq0iJ@vger.kernel.org X-Gm-Message-State: AOJu0Ywm1T7EyxSSJkT/5q+IPIpWdNTGKTt08DbXYLWXmgzuBxoaA7fu VPFPbEZdo5xyj+fiI7mjyKlnEt3fbS8FAF/phD/7uB0uv/vHf46Z X-Google-Smtp-Source: AGHT+IFxdNKHpEyAEhs+OtgWVnS/3mbcUWbugIHe2isaXwnze/x4LhRIbxctqs3KZKUSftj8na/ugw== X-Received: by 2002:a05:6a00:21ce:b0:71e:8023:c718 with SMTP id d2e1a72fcca58-71ea31f627bmr10972565b3a.8.1729426251183; Sun, 20 Oct 2024 05:10:51 -0700 (PDT) Received: from localhost ([121.250.214.124]) by smtp.gmail.com with ESMTPSA id d2e1a72fcca58-71ec13eb08asm1097140b3a.173.2024.10.20.05.10.50 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 20 Oct 2024 05:10:50 -0700 (PDT) From: Inochi Amaoto To: Chen Wang , Thomas Gleixner , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Paul Walmsley , Palmer Dabbelt , Albert Ou , Peter Zijlstra , Inochi Amaoto , Guo Ren , Geert Uytterhoeven , Lad Prabhakar , Heikki Krogerus , Yangyu Chen , Hal Feng Cc: Yixun Lan , Inochi Amaoto , linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-riscv@lists.infradead.org, Conor Dooley Subject: [PATCH v3 1/3] dt-bindings: interrupt-controller: Add Sophgo SG2044 ACLINT SSWI Date: Sun, 20 Oct 2024 20:10:28 +0800 Message-ID: <20241020121030.1012572-2-inochiama@gmail.com> X-Mailer: git-send-email 2.47.0 In-Reply-To: <20241020121030.1012572-1-inochiama@gmail.com> References: <20241020121030.1012572-1-inochiama@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Sophgo SG2044 has a new version of T-HEAD C920, which implement a fully featured ACLINT device. This ACLINT has an extra SSWI field to support fast S-mode IPI. Add necessary compatible string for the T-HEAD ACLINT sswi device. Signed-off-by: Inochi Amaoto Reviewed-by: Conor Dooley --- .../thead,c900-aclint-sswi.yaml | 58 +++++++++++++++++++ 1 file changed, 58 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/= thead,c900-aclint-sswi.yaml diff --git a/Documentation/devicetree/bindings/interrupt-controller/thead,c= 900-aclint-sswi.yaml b/Documentation/devicetree/bindings/interrupt-controll= er/thead,c900-aclint-sswi.yaml new file mode 100644 index 000000000000..0106fbf3ea1f --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/thead,c900-acl= int-sswi.yaml @@ -0,0 +1,58 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/interrupt-controller/thead,c900-aclint-= sswi.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Sophgo sg2044 ACLINT Supervisor-level Software Interrupt Device + +maintainers: + - Inochi Amaoto + +description: + The SSWI device is a part of the riscv ACLINT device. It provides + supervisor-level IPI functionality for a set of HARTs on a RISC-V + platform. It provides a register to set an IPI (SETSSIP) for each + HART connected to the SSWI device. + +properties: + compatible: + items: + - enum: + - sophgo,sg2044-aclint-sswi + - const: thead,c900-aclint-sswi + + reg: + maxItems: 1 + + "#interrupt-cells": + const: 0 + + interrupt-controller: true + + interrupts-extended: + minItems: 1 + maxItems: 4095 + +additionalProperties: false + +required: + - compatible + - reg + - "#interrupt-cells" + - interrupt-controller + - interrupts-extended + +examples: + - | + interrupt-controller@94000000 { + compatible =3D "sophgo,sg2044-aclint-sswi", "thead,c900-aclint-sswi"; + reg =3D <0x94000000 0x00004000>; + #interrupt-cells =3D <0>; + interrupt-controller; + interrupts-extended =3D <&cpu1intc 1>, + <&cpu2intc 1>, + <&cpu3intc 1>, + <&cpu4intc 1>; + }; +... --=20 2.47.0 From nobody Tue Nov 26 07:01:44 2024 Received: from mail-pg1-f176.google.com (mail-pg1-f176.google.com [209.85.215.176]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 033C6192B89; Sun, 20 Oct 2024 12:10:53 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.215.176 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729426256; cv=none; b=Rygsbj+Zi6jz7IDSot1rhpvDgSvvN9bvjwMsBvU/qgdeAuyynVjP1+Mpv/gi+sME10gZqViegKFfDhtqcrc7Dm5KBMsZAMtosZaYhrOT4Ub/flNUQ+BtycdHJ6t0TFcG6C2RZfd/pl0Frn6v14hMV1S3COnWeZM9ZHppEDWq1SU= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729426256; c=relaxed/simple; bh=0Y8ZMR76jpC3fT/xNzXCif/585g6CqkC6wNPmXXSwfg=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=EbI2W6rRRYQAeJ5X5uwcCb8ZsaLLU5SsrYhGRC+Ajj6kkBa83PCXfiBL+UI4TxxgTmR+H/Yq+T6yX2J+xD0qLKrUGLAn4p67s4QzmB8unlXND+SEF5LIe2Qr4/wG6VIEtoo2YCx6jY1/P4y0v1WKKj+YH/PJyQmvrY2R6GQGAQM= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=Rg6sbQUk; arc=none smtp.client-ip=209.85.215.176 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="Rg6sbQUk" Received: by mail-pg1-f176.google.com with SMTP id 41be03b00d2f7-7ea8c4ce232so3103310a12.0; Sun, 20 Oct 2024 05:10:53 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1729426253; x=1730031053; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=WJUZDfPGMsPohetX3rHb/vzm82hr14fr71VUu/V5jEk=; b=Rg6sbQUkpugr2puQfieoOn68gDxNfybkgjEKaJQp3j3x1r1Vj7VtbsH6vhn9QxePBC 00dk4v/s4AGrI8u7tJBo4IOKLomRvWJ4Y51vdDfvRbkKgUM1DNiwEXdUpVN1qWaVFHC6 Uv5Hy+dhoVAs1CV2aZN0xuSksQvbQc7OTA8364fWOOjx8af7xm81io4QgwPgRQaNC76b yoxclcWrDI5AUSqUjgy/byRUAX0K74n/y07TtZYPsy5Gr7v31Q3MgE68jK0vlv6Fh5fd uqavPP6EjUGxKRfOQk88XMUeyOQHfrL1QpoYIA5FhKKJ8/NmdMvzG/bjM0etCnRsHJZQ aHmQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1729426253; x=1730031053; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=WJUZDfPGMsPohetX3rHb/vzm82hr14fr71VUu/V5jEk=; b=N42LL29bONC16v4PiZGmUxiXJIh+HtNBSXa90VPgfJDLM6sBaXsecJuNscitlGIm6F njNnUUelLUZRUDvJdBF7izaX6VvXPdkwcEcb/ZH50wPbh6kyFni5wRDy5hetTxUj6u65 UdPehm38IFPeKcja2sulvy6I2MS6GQ9AykmF7lhXl57FgFSAipg/ZNJg3us23/JGe2sV VK6oNGJYsiugC8Qk+NaeUoXLN0yNiKdbW0zoA5XvuZEHE7EvI5GugLfqGzzWz/rIHew6 /CQuxM69a7LgN3/aGjjVMNIPusBvDu5dUFeDhKL/nyK3dNekdoFj+kDtZHRYIlsFppED dIJA== X-Forwarded-Encrypted: i=1; AJvYcCU9SOkTGsOVv6YE1TLqlNfHCmYwej9vVv1ei//dUsTXoNVie3OL6pfEhS6Amu2G9PoVQSR1HDg/4cw1@vger.kernel.org, AJvYcCWHnW+j3J8QhDBAlOwEG5vSiZpo6RdtW3hmdNu3XbKkd5YyYUgjl//WA+e7Bv8ORg051mzqyGph/I8F7tVq@vger.kernel.org X-Gm-Message-State: AOJu0Yz0ywTkS1CKJ0nu+epADbjm7wQNTnHUBuRncmlLdpxgi4SPpuGp XEOS9GFmq8dtOKoXRlv5bBU9ASgqd9dqQvsB1KePR8VaWrgpqzHd X-Google-Smtp-Source: AGHT+IGKrfnANcHT/kKewWxFYZgp60q7EOuoSAUPn/SfSX6iLEYlxf5LTDRLpvNSxjnXvAXlLyrnrw== X-Received: by 2002:a05:6a20:b283:b0:1d9:3955:6e6a with SMTP id adf61e73a8af0-1d939556e8emr6699446637.22.1729426253127; Sun, 20 Oct 2024 05:10:53 -0700 (PDT) Received: from localhost ([121.250.214.124]) by smtp.gmail.com with ESMTPSA id d2e1a72fcca58-71ec13d760esm1065471b3a.108.2024.10.20.05.10.52 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 20 Oct 2024 05:10:52 -0700 (PDT) From: Inochi Amaoto To: Chen Wang , Thomas Gleixner , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Paul Walmsley , Palmer Dabbelt , Albert Ou , Peter Zijlstra , Inochi Amaoto , Guo Ren , Geert Uytterhoeven , Lad Prabhakar , Heikki Krogerus , Yangyu Chen , Hal Feng Cc: Yixun Lan , Inochi Amaoto , linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-riscv@lists.infradead.org Subject: [PATCH v3 2/3] irqchip: add T-HEAD C900 ACLINT SSWI driver Date: Sun, 20 Oct 2024 20:10:29 +0800 Message-ID: <20241020121030.1012572-3-inochiama@gmail.com> X-Mailer: git-send-email 2.47.0 In-Reply-To: <20241020121030.1012572-1-inochiama@gmail.com> References: <20241020121030.1012572-1-inochiama@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add a driver for the T-HEAD C900 ACLINT SSWI device, which is an enhanced implementation of the RISC-V ACLINT SSWI specification. This device allows the system to send ipi via fast device interface. Signed-off-by: Inochi Amaoto --- drivers/irqchip/Kconfig | 11 ++ drivers/irqchip/Makefile | 1 + drivers/irqchip/irq-thead-c900-aclint-sswi.c | 176 +++++++++++++++++++ include/linux/cpuhotplug.h | 1 + 4 files changed, 189 insertions(+) create mode 100644 drivers/irqchip/irq-thead-c900-aclint-sswi.c diff --git a/drivers/irqchip/Kconfig b/drivers/irqchip/Kconfig index 341cd9ca5a05..465c9607d0b0 100644 --- a/drivers/irqchip/Kconfig +++ b/drivers/irqchip/Kconfig @@ -611,6 +611,17 @@ config STARFIVE_JH8100_INTC =20 If you don't know what to do here, say Y. =20 +config THEAD_C900_ACLINT_SSWI + bool "THEAD C9XX ACLINT S-mode IPI Interrupt Controller" + depends on RISCV + select IRQ_DOMAIN_HIERARCHY + select GENERIC_IRQ_IPI_MUX + help + This enables support for T-HEAD specific ACLINT SSWI device + support. + + If you don't know what to do here, say Y. + config EXYNOS_IRQ_COMBINER bool "Samsung Exynos IRQ combiner support" if COMPILE_TEST depends on (ARCH_EXYNOS && ARM) || COMPILE_TEST diff --git a/drivers/irqchip/Makefile b/drivers/irqchip/Makefile index e3679ec2b9f7..583418261253 100644 --- a/drivers/irqchip/Makefile +++ b/drivers/irqchip/Makefile @@ -101,6 +101,7 @@ obj-$(CONFIG_RISCV_APLIC_MSI) +=3D irq-riscv-aplic-msi= .o obj-$(CONFIG_RISCV_IMSIC) +=3D irq-riscv-imsic-state.o irq-riscv-imsic-ea= rly.o irq-riscv-imsic-platform.o obj-$(CONFIG_SIFIVE_PLIC) +=3D irq-sifive-plic.o obj-$(CONFIG_STARFIVE_JH8100_INTC) +=3D irq-starfive-jh8100-intc.o +obj-$(CONFIG_THEAD_C900_ACLINT_SSWI) +=3D irq-thead-c900-aclint-sswi.o obj-$(CONFIG_IMX_IRQSTEER) +=3D irq-imx-irqsteer.o obj-$(CONFIG_IMX_INTMUX) +=3D irq-imx-intmux.o obj-$(CONFIG_IMX_MU_MSI) +=3D irq-imx-mu-msi.o diff --git a/drivers/irqchip/irq-thead-c900-aclint-sswi.c b/drivers/irqchip= /irq-thead-c900-aclint-sswi.c new file mode 100644 index 000000000000..e1051869a7ab --- /dev/null +++ b/drivers/irqchip/irq-thead-c900-aclint-sswi.c @@ -0,0 +1,176 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (C) 2024 Inochi Amaoto + */ + +#define pr_fmt(fmt) "thead-c900-aclint-sswi: " fmt +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +#define ACLINT_xSWI_REGISTER_SIZE 4 + +#define THEAD_C9XX_CSR_SXSTATUS 0x5c0 +#define THEAD_C9XX_SXSTATUS_CLINTEE BIT(17) + +static int sswi_ipi_virq __ro_after_init; +static DEFINE_PER_CPU(void __iomem *, sswi_cpu_regs); + +static void thead_aclint_sswi_ipi_send(unsigned int cpu) +{ + writel_relaxed(0x1, per_cpu(sswi_cpu_regs, cpu)); +} + +static void thead_aclint_sswi_ipi_clear(void) +{ + writel_relaxed(0x0, this_cpu_read(sswi_cpu_regs)); +} + +static void thead_aclint_sswi_ipi_handle(struct irq_desc *desc) +{ + struct irq_chip *chip =3D irq_desc_get_chip(desc); + + chained_irq_enter(chip, desc); + + csr_clear(CSR_IP, IE_SIE); + thead_aclint_sswi_ipi_clear(); + + ipi_mux_process(); + + chained_irq_exit(chip, desc); +} + +static int thead_aclint_sswi_starting_cpu(unsigned int cpu) +{ + enable_percpu_irq(sswi_ipi_virq, irq_get_trigger_type(sswi_ipi_virq)); + + return 0; +} + +static int thead_aclint_sswi_dying_cpu(unsigned int cpu) +{ + thead_aclint_sswi_ipi_clear(); + + disable_percpu_irq(sswi_ipi_virq); + + return 0; +} + +static int __init aclint_sswi_parse_irq(struct fwnode_handle *fwnode, + void __iomem *reg) +{ + struct of_phandle_args parent; + unsigned long hartid; + u32 contexts, i; + int rc, cpu; + + contexts =3D of_irq_count(to_of_node(fwnode)); + if (!(contexts)) { + pr_err("%pfwP: no ACLINT SSWI context available\n", fwnode); + return -EINVAL; + } + + for (i =3D 0; i < contexts; i++) { + rc =3D of_irq_parse_one(to_of_node(fwnode), i, &parent); + if (rc) + return rc; + + rc =3D riscv_of_parent_hartid(parent.np, &hartid); + if (rc) + return rc; + + if (parent.args[0] !=3D RV_IRQ_SOFT) + return -ENOTSUPP; + + cpu =3D riscv_hartid_to_cpuid(hartid); + + per_cpu(sswi_cpu_regs, cpu) =3D reg + i * ACLINT_xSWI_REGISTER_SIZE; + } + + pr_info("%pfwP: register %u CPU%s\n", fwnode, contexts, str_plural(contex= ts)); + + return 0; +} + +static int __init aclint_sswi_probe(struct fwnode_handle *fwnode) +{ + struct irq_domain *domain; + void __iomem *reg; + int virq, rc; + + /* If it is T-HEAD CPU, check whether SSWI is enabled */ + if (riscv_cached_mvendorid(0) =3D=3D THEAD_VENDOR_ID && + !(csr_read(THEAD_C9XX_CSR_SXSTATUS) & THEAD_C9XX_SXSTATUS_CLINTEE)) + return -ENOTSUPP; + + if (!is_of_node(fwnode)) + return -EINVAL; + + reg =3D of_iomap(to_of_node(fwnode), 0); + if (!reg) + return -ENOMEM; + + /* Parse SSWI setting */ + rc =3D aclint_sswi_parse_irq(fwnode, reg); + if (rc < 0) + return rc; + + /* If mulitple SSWI devices are present, do not register irq again */ + if (sswi_ipi_virq) + return 0; + + /* Find riscv intc domain and create IPI irq mapping */ + domain =3D irq_find_matching_fwnode(riscv_get_intc_hwnode(), DOMAIN_BUS_A= NY); + if (!domain) { + pr_err("%pfwP: Failed to find INTC domain\n", fwnode); + return -ENOENT; + } + + sswi_ipi_virq =3D irq_create_mapping(domain, RV_IRQ_SOFT); + if (!sswi_ipi_virq) { + pr_err("unable to create ACLINT SSWI IRQ mapping\n"); + return -ENOMEM; + } + + /* Register SSWI irq and handler */ + virq =3D ipi_mux_create(BITS_PER_BYTE, thead_aclint_sswi_ipi_send); + if (virq <=3D 0) { + pr_err("unable to create muxed IPIs\n"); + irq_dispose_mapping(sswi_ipi_virq); + return virq < 0 ? virq : -ENOMEM; + } + + irq_set_chained_handler(sswi_ipi_virq, thead_aclint_sswi_ipi_handle); + + cpuhp_setup_state(CPUHP_AP_IRQ_THEAD_ACLINT_SSWI_STARTING, + "irqchip/thead-aclint-sswi:starting", + thead_aclint_sswi_starting_cpu, + thead_aclint_sswi_dying_cpu); + + riscv_ipi_set_virq_range(virq, BITS_PER_BYTE); + + /* Announce that SSWI is providing IPIs */ + pr_info("providing IPIs using THEAD ACLINT SSWI\n"); + + return 0; +} + +static int __init aclint_sswi_early_probe(struct device_node *node, + struct device_node *parent) +{ + return aclint_sswi_probe(&node->fwnode); +} +IRQCHIP_DECLARE(thead_aclint_sswi, "thead,c900-aclint-sswi", aclint_sswi_e= arly_probe); diff --git a/include/linux/cpuhotplug.h b/include/linux/cpuhotplug.h index 2361ed4d2b15..799052249c7b 100644 --- a/include/linux/cpuhotplug.h +++ b/include/linux/cpuhotplug.h @@ -147,6 +147,7 @@ enum cpuhp_state { CPUHP_AP_IRQ_EIOINTC_STARTING, CPUHP_AP_IRQ_AVECINTC_STARTING, CPUHP_AP_IRQ_SIFIVE_PLIC_STARTING, + CPUHP_AP_IRQ_THEAD_ACLINT_SSWI_STARTING, CPUHP_AP_IRQ_RISCV_IMSIC_STARTING, CPUHP_AP_IRQ_RISCV_SBI_IPI_STARTING, CPUHP_AP_ARM_MVEBU_COHERENCY, --=20 2.47.0 From nobody Tue Nov 26 07:01:44 2024 Received: from mail-pf1-f172.google.com (mail-pf1-f172.google.com [209.85.210.172]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id B7869158218; Sun, 20 Oct 2024 12:10:55 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.210.172 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729426257; cv=none; b=UYq2X4olqQbGLM+BE3zkUOou7bCu9I7n/bGVvHJ9dsThmKVGFVkZ5hgUw8uAxLr+r4WW0bUynucLsFy8hH4C7e7KVXZnxwlxLwT3ql9X0BLWrGdpmwEm2vbo4b/Y0hOkEu/9uTbcunJXdQXd+sMO5MiqFRRiC+Hg4dntgE6SZvU= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729426257; c=relaxed/simple; bh=Q9CnyF7t//8HC8h6F6lh1zeH9rMHPCikrgtfjgJg+a8=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=h499ea2j8B0x1cxrTg+RHest+R24nZW4SOn4x0ba2X3iWVuW++3qH5Z75hhIhO1XCn1wKRDWZefvSU9za0aXSjh4joKoqz/aCzyi9+8QTNgjBQEO71sDUD41pTeaqu9J60Y6OZZRMSwt78yaVeKxFa2saPCBfU+XBnPhmZimcJU= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=S0wcJQG7; arc=none smtp.client-ip=209.85.210.172 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="S0wcJQG7" Received: by mail-pf1-f172.google.com with SMTP id d2e1a72fcca58-71e49ef3b2bso2567899b3a.2; Sun, 20 Oct 2024 05:10:55 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1729426255; x=1730031055; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=ncgmlyGfcrqHCYKyqt0DRpGIqa2UXUmRq5v7oAb7ZpU=; b=S0wcJQG7FzCRfd/pRNeGpNsyo3LWfYG8JZmpifDikovhu2YPqYxnyI2QxWtYFNPrLB BeYlXDR/sOm6bisPDP5aEEx/8++ToOLmcI9YruKd8Kxfo8JXcTV/TZYrkatzDwQrPU/R FkVHQE1SFdxauJhUMfZF/i4G9vV9hD041jzNgB/SxHU4Hv6KnocxMyP7sv8ffWTdoZ1G SKuVT+CE5XRr6YioH4czX1XSxTiPDx0QKx9+4Fa/WvB5QMSD0+Sl5d76U757O2TXacmW b5FL21WobzqHWJgOsKnf/8opOJQKFlhazKrL8Wc5tfsb1ZhbSkH4/1RlxvnLssVCS2VO s1Gg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1729426255; x=1730031055; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=ncgmlyGfcrqHCYKyqt0DRpGIqa2UXUmRq5v7oAb7ZpU=; b=hLFC3ntWWTCPE2x3/ExwfHEb18A8kXHk8Z2m71tIn1V4DS0N3gQxFE0+J05ynlASS8 BHBlw25sr+15LxVZa4CeLkd6wJDsZg+UWEQrc+mb43c+u3gFi9z3vdXKbiXk0Hqy9o72 hfmhutHWZRLmvGQU4E1hIwgjDMNuBBXXqxWynd8C+bfyZfSz4jA2ZX/xmckl5KCdKeZj +AS/IuRP6J+hIRVeRznVx9qEmXGtvYGLC7wSfCM/NsiQ7sp28OPNssBzj6yvsonKEDIJ 4wyGM3fn93oi/qXw0/YN/hggmkvTjvIaNMYeuhe9dKrBG3uKITaCrt9JZDD8oWX4XD2h Q69w== X-Forwarded-Encrypted: i=1; AJvYcCW19Ega1DDNoEoqHFjupJUg8535gCS3FQeEQtkFynp+F3+82FtQt074x7o+6sRe5WnlyYWg3NcZr5aF@vger.kernel.org, AJvYcCW38Ko7dFTJKjWAVdu5MFREnrJ0n8dbs6UlSY1Bon2U3U0mu4DFoiK7tiPJnLIl4iT0JSPPEI3HzoKN514y@vger.kernel.org X-Gm-Message-State: AOJu0YxHND+Jd4ClIy2j7zffgs2vE9Ju/nbbsvlHMVbqwBmy/2tXa5ad 5s7Lk7HUOUJaX5nbYHdrOg5nv4EOv/HlPEcrQWCrzOxbWMtjrX+b X-Google-Smtp-Source: AGHT+IGOJVHWCtfRuQCFLPUyWlsXcCpbQQtP89MiNUYKDIweHzBMKjNtJAWi17UYeCR7wCE0GUH+jw== X-Received: by 2002:a05:6a00:b52:b0:71e:74e0:e5fb with SMTP id d2e1a72fcca58-71ea3334772mr11429521b3a.23.1729426254891; Sun, 20 Oct 2024 05:10:54 -0700 (PDT) Received: from localhost ([121.250.214.124]) by smtp.gmail.com with ESMTPSA id d2e1a72fcca58-71ec1356780sm1100991b3a.90.2024.10.20.05.10.54 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 20 Oct 2024 05:10:54 -0700 (PDT) From: Inochi Amaoto To: Chen Wang , Thomas Gleixner , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Paul Walmsley , Palmer Dabbelt , Albert Ou , Peter Zijlstra , Inochi Amaoto , Guo Ren , Geert Uytterhoeven , Lad Prabhakar , Heikki Krogerus , Yangyu Chen , Hal Feng Cc: Yixun Lan , Inochi Amaoto , linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-riscv@lists.infradead.org Subject: [PATCH v3 3/3] riscv: defconfig: Enable T-HEAD C900 ACLINT SSWI drivers Date: Sun, 20 Oct 2024 20:10:30 +0800 Message-ID: <20241020121030.1012572-4-inochiama@gmail.com> X-Mailer: git-send-email 2.47.0 In-Reply-To: <20241020121030.1012572-1-inochiama@gmail.com> References: <20241020121030.1012572-1-inochiama@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add support for T-HEAD C900 ACLINT SSWI irqchip. Signed-off-by: Inochi Amaoto --- arch/riscv/configs/defconfig | 1 + 1 file changed, 1 insertion(+) diff --git a/arch/riscv/configs/defconfig b/arch/riscv/configs/defconfig index 2341393cfac1..5b1d6325df85 100644 --- a/arch/riscv/configs/defconfig +++ b/arch/riscv/configs/defconfig @@ -256,6 +256,7 @@ CONFIG_RPMSG_CTRL=3Dy CONFIG_RPMSG_VIRTIO=3Dy CONFIG_PM_DEVFREQ=3Dy CONFIG_IIO=3Dy +CONFIG_THEAD_C900_ACLINT_SSWI=3Dy CONFIG_PHY_SUN4I_USB=3Dm CONFIG_PHY_STARFIVE_JH7110_DPHY_RX=3Dm CONFIG_PHY_STARFIVE_JH7110_PCIE=3Dm --=20 2.47.0