From nobody Tue Nov 26 08:38:01 2024 Received: from mail-pj1-f44.google.com (mail-pj1-f44.google.com [209.85.216.44]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 3131E42C0B for ; Mon, 21 Oct 2024 02:36:58 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.216.44 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729478220; cv=none; b=pThOUklSxYK40coYsBomtY8Jati1BTKfz46+KuPZFIHpzZ4+y2d9RRrIhAFQZxMpHf7buy5ULq4fid2va4VTKEYyh8nsRHBU/+hvBANO66qXEqeANWz0WlnqmFK/Nb9zDU7ZPtSSXc/MLRvzCCh28ZKshvFa5oJCErKHq/SIPKc= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729478220; c=relaxed/simple; bh=ziQxpERQ6yPf2BjZVhM7f+mL+h4GEr5wPcEiwox9Ysg=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=IvfydGHapZ18AM+xgehKVMPFXdEoLnS6gmtOS842s7kg6vwduAkjZs76HyS3yCVARHEgzZePzuJ2gdyjwi8YGYNfW8IPgV/h+B/jgOj1jz0IqI30pH2DrfZ4Rqav9dPXW3ygJvFGnwmQbmVM8lfMvtz6cWC1WfW3gwEtyh3hcAg= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=tenstorrent.com; spf=pass smtp.mailfrom=tenstorrent.com; dkim=pass (2048-bit key) header.d=tenstorrent.com header.i=@tenstorrent.com header.b=g3KcvVg9; arc=none smtp.client-ip=209.85.216.44 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=tenstorrent.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=tenstorrent.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=tenstorrent.com header.i=@tenstorrent.com header.b="g3KcvVg9" Received: by mail-pj1-f44.google.com with SMTP id 98e67ed59e1d1-2e3010478e6so3210473a91.1 for ; Sun, 20 Oct 2024 19:36:58 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=tenstorrent.com; s=google; t=1729478217; x=1730083017; darn=vger.kernel.org; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=cpB4SGCIeSgOHi4GAfWFQLQaRfuQIHN8X6QFz6Ac0bA=; b=g3KcvVg9XnSKlv4/rWbo68nflIWwi1TXBs1PkuARGO6zupsaHEJWinijY2NFZtdvfM MiZlRh3h21QimJlKeplURzwEucBgwMdicz+4gHtaGNn+xKckxwZbmDGWlL/FCa7i04s5 J3/LLY9GvhY3RLJ/KS4mD67XBLVOxEEJpj/F40C8Rj7xo2uwDdKirULZC5xcuCKMeDdo mx14nPhkIrXerVG7d1QQrSEMuXqYgdVLL/WDohqHNxZpvsENf9eQlEcqEHM8AwcX8LkQ nz3PcjM1Z/dJS07y86neyk6DaVrd9Js75VAU+4NvwRy9T6RrJfePSiz4gaxr9kJ29n9m p99Q== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1729478217; x=1730083017; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=cpB4SGCIeSgOHi4GAfWFQLQaRfuQIHN8X6QFz6Ac0bA=; b=L/h0jpg3dLu/VhoNrjuQWhkBkPS1GPt5Ph2wJmdzV9nRMFVzhz1P/5hYTI1LWaOPl/ XMoe1YMvYNNZTegGDqZiNL/kAHeI9L2+5zBI8n2w9pe5xhkoa80KDlTlIxyAX8rpVKIa c+Zbr9fVDBB6Cad0kPmtfYTXYZkb2US4OSzLvqVQKhRocYNTaf2bC4wYf2OfDqj5aB2E C0SdgAAuRtGu+GSckuWqfOm+inphO0YFSI4BK540+y0WKe4JUBQIzHZeYI2OztjXp0qb xO4FJfiLBjttM8OETI2J0fiZSb80pNT/3Dcg7JYJu1zHvZWp8K8t+Fh0mNycja+yNa0m Ai+g== X-Forwarded-Encrypted: i=1; AJvYcCVzyw/FXINByrUfvg9exJMBDK3QShDt+31V8eU/SxIKdjUnO9kP8ZP5ObvNcaMU2xgnV2QB2oZ5ry/SVw8=@vger.kernel.org X-Gm-Message-State: AOJu0Ywv3ttR3eETh9xdGNMYVD+RNSBwz7JBAh87fK/a36zqvFRx1WPo s/fF4gus9ClZZeE8IQTnt3NTlXivbdMlQMof0zHyoQj4g0KwyxPZsjwUZdC4Ms8= X-Google-Smtp-Source: AGHT+IFGbydOXmGzIHn0XKTbAZLEsEq4quEoN7Z1OoyKNVLLVQfviwYejctpSw0y9SIN33Gglp8CQg== X-Received: by 2002:a17:90a:1157:b0:2e2:d87f:3cc with SMTP id 98e67ed59e1d1-2e5617571eamr13042332a91.23.1729478217290; Sun, 20 Oct 2024 19:36:57 -0700 (PDT) Received: from [127.0.1.1] (71-34-69-82.ptld.qwest.net. [71.34.69.82]) by smtp.gmail.com with ESMTPSA id 98e67ed59e1d1-2e5ad355bebsm2337008a91.7.2024.10.20.19.36.56 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 20 Oct 2024 19:36:56 -0700 (PDT) From: Drew Fustini Date: Sun, 20 Oct 2024 19:36:02 -0700 Subject: [PATCH net-next v4 3/3] riscv: dts: thead: Add TH1520 ethernet nodes Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20241020-th1520-dwmac-v4-3-c77acd33ccef@tenstorrent.com> References: <20241020-th1520-dwmac-v4-0-c77acd33ccef@tenstorrent.com> In-Reply-To: <20241020-th1520-dwmac-v4-0-c77acd33ccef@tenstorrent.com> To: Andrew Lunn , "David S. Miller" , Eric Dumazet , Jakub Kicinski , Paolo Abeni , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Alexandre Torgue , Giuseppe Cavallaro , Jose Abreu , Maxime Coquelin , Emil Renner Berthing , Jisheng Zhang , Guo Ren , Fu Wei , Paul Walmsley , Palmer Dabbelt , Albert Ou , Andrew Lunn , Drew Fustini Cc: netdev@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-riscv@lists.infradead.org, Drew Fustini , linux-stm32@st-md-mailman.stormreply.com X-Mailer: b4 0.14.1 From: Emil Renner Berthing Add gmac, mdio, and phy nodes to enable the gigabit Ethernet ports on the BeagleV Ahead and Sipeed Lichee Pi 4a boards. Signed-off-by: Emil Renner Berthing [drew: change apb registers from syscon to second reg of gmac node, add phy reset delay properties for beaglev ahead] Signed-off-by: Drew Fustini --- arch/riscv/boot/dts/thead/th1520-beaglev-ahead.dts | 91 ++++++++++++++++ .../boot/dts/thead/th1520-lichee-module-4a.dtsi | 119 +++++++++++++++++= ++++ arch/riscv/boot/dts/thead/th1520.dtsi | 50 +++++++++ 3 files changed, 260 insertions(+) diff --git a/arch/riscv/boot/dts/thead/th1520-beaglev-ahead.dts b/arch/risc= v/boot/dts/thead/th1520-beaglev-ahead.dts index 86feb3df02c8..21c33f165ba9 100644 --- a/arch/riscv/boot/dts/thead/th1520-beaglev-ahead.dts +++ b/arch/riscv/boot/dts/thead/th1520-beaglev-ahead.dts @@ -15,6 +15,7 @@ / { compatible =3D "beagle,beaglev-ahead", "thead,th1520"; =20 aliases { + ethernet0 =3D &gmac0; gpio0 =3D &gpio0; gpio1 =3D &gpio1; gpio2 =3D &gpio2; @@ -98,6 +99,25 @@ &emmc { status =3D "okay"; }; =20 +&gmac0 { + pinctrl-names =3D "default"; + pinctrl-0 =3D <&gmac0_pins>; + phy-handle =3D <&phy0>; + phy-mode =3D "rgmii-id"; + status =3D "okay"; +}; + +&mdio0 { + phy0: ethernet-phy@1 { + reg =3D <1>; + interrupt-parent =3D <&gpio3>; + interrupts =3D <22 IRQ_TYPE_LEVEL_LOW>; + reset-gpios =3D <&gpio3 21 GPIO_ACTIVE_LOW>; + reset-delay-us =3D <10000>; + reset-post-delay-us =3D <50000>; + }; +}; + &padctrl_aosys { led_pins: led-0 { led-pins { @@ -116,6 +136,77 @@ led-pins { }; =20 &padctrl0_apsys { + gmac0_pins: gmac0-0 { + tx-pins { + pins =3D "GMAC0_TX_CLK", + "GMAC0_TXEN", + "GMAC0_TXD0", + "GMAC0_TXD1", + "GMAC0_TXD2", + "GMAC0_TXD3"; + function =3D "gmac0"; + bias-disable; + drive-strength =3D <25>; + input-disable; + input-schmitt-disable; + slew-rate =3D <0>; + }; + + rx-pins { + pins =3D "GMAC0_RX_CLK", + "GMAC0_RXDV", + "GMAC0_RXD0", + "GMAC0_RXD1", + "GMAC0_RXD2", + "GMAC0_RXD3"; + function =3D "gmac0"; + bias-disable; + drive-strength =3D <1>; + input-enable; + input-schmitt-disable; + slew-rate =3D <0>; + }; + + mdc-pins { + pins =3D "GMAC0_MDC"; + function =3D "gmac0"; + bias-disable; + drive-strength =3D <13>; + input-disable; + input-schmitt-disable; + slew-rate =3D <0>; + }; + + mdio-pins { + pins =3D "GMAC0_MDIO"; + function =3D "gmac0"; + bias-disable; + drive-strength =3D <13>; + input-enable; + input-schmitt-enable; + slew-rate =3D <0>; + }; + + phy-reset-pins { + pins =3D "GMAC0_COL"; /* GPIO3_21 */ + bias-disable; + drive-strength =3D <3>; + input-disable; + input-schmitt-disable; + slew-rate =3D <0>; + }; + + phy-interrupt-pins { + pins =3D "GMAC0_CRS"; /* GPIO3_22 */ + function =3D "gpio"; + bias-pull-up; + drive-strength =3D <1>; + input-enable; + input-schmitt-enable; + slew-rate =3D <0>; + }; + }; + uart0_pins: uart0-0 { tx-pins { pins =3D "UART0_TXD"; diff --git a/arch/riscv/boot/dts/thead/th1520-lichee-module-4a.dtsi b/arch/= riscv/boot/dts/thead/th1520-lichee-module-4a.dtsi index 724d9645471d..8e76b63e0100 100644 --- a/arch/riscv/boot/dts/thead/th1520-lichee-module-4a.dtsi +++ b/arch/riscv/boot/dts/thead/th1520-lichee-module-4a.dtsi @@ -11,6 +11,11 @@ / { model =3D "Sipeed Lichee Module 4A"; compatible =3D "sipeed,lichee-module-4a", "thead,th1520"; =20 + aliases { + ethernet0 =3D &gmac0; + ethernet1 =3D &gmac1; + }; + memory@0 { device_type =3D "memory"; reg =3D <0x0 0x00000000 0x2 0x00000000>; @@ -45,6 +50,22 @@ &emmc { status =3D "okay"; }; =20 +&gmac0 { + pinctrl-names =3D "default"; + pinctrl-0 =3D <&gmac0_pins>, <&mdio0_pins>; + phy-handle =3D <&phy0>; + phy-mode =3D "rgmii-id"; + status =3D "okay"; +}; + +&gmac1 { + pinctrl-names =3D "default"; + pinctrl-0 =3D <&gmac1_pins>; + phy-handle =3D <&phy1>; + phy-mode =3D "rgmii-id"; + status =3D "okay"; +}; + &gpio0 { gpio-line-names =3D "", "", "", "", "", "", "", "", "", "", "", "", "", "", "", "", "", "", "", "", @@ -78,6 +99,104 @@ &gpio3 { "GPIO10"; }; =20 +&mdio0 { + phy0: ethernet-phy@1 { + reg =3D <1>; + }; + + phy1: ethernet-phy@2 { + reg =3D <2>; + }; +}; + +&padctrl0_apsys { + gmac0_pins: gmac0-0 { + tx-pins { + pins =3D "GMAC0_TX_CLK", + "GMAC0_TXEN", + "GMAC0_TXD0", + "GMAC0_TXD1", + "GMAC0_TXD2", + "GMAC0_TXD3"; + function =3D "gmac0"; + bias-disable; + drive-strength =3D <25>; + input-disable; + input-schmitt-disable; + slew-rate =3D <0>; + }; + + rx-pins { + pins =3D "GMAC0_RX_CLK", + "GMAC0_RXDV", + "GMAC0_RXD0", + "GMAC0_RXD1", + "GMAC0_RXD2", + "GMAC0_RXD3"; + function =3D "gmac0"; + bias-disable; + drive-strength =3D <1>; + input-enable; + input-schmitt-disable; + slew-rate =3D <0>; + }; + }; + + gmac1_pins: gmac1-0 { + tx-pins { + pins =3D "GPIO2_18", /* GMAC1_TX_CLK */ + "GPIO2_20", /* GMAC1_TXEN */ + "GPIO2_21", /* GMAC1_TXD0 */ + "GPIO2_22", /* GMAC1_TXD1 */ + "GPIO2_23", /* GMAC1_TXD2 */ + "GPIO2_24"; /* GMAC1_TXD3 */ + function =3D "gmac1"; + bias-disable; + drive-strength =3D <25>; + input-disable; + input-schmitt-disable; + slew-rate =3D <0>; + }; + + rx-pins { + pins =3D "GPIO2_19", /* GMAC1_RX_CLK */ + "GPIO2_25", /* GMAC1_RXDV */ + "GPIO2_30", /* GMAC1_RXD0 */ + "GPIO2_31", /* GMAC1_RXD1 */ + "GPIO3_0", /* GMAC1_RXD2 */ + "GPIO3_1"; /* GMAC1_RXD3 */ + function =3D "gmac1"; + bias-disable; + drive-strength =3D <1>; + input-enable; + input-schmitt-disable; + slew-rate =3D <0>; + }; + }; + + mdio0_pins: mdio0-0 { + mdc-pins { + pins =3D "GMAC0_MDC"; + function =3D "gmac0"; + bias-disable; + drive-strength =3D <13>; + input-disable; + input-schmitt-disable; + slew-rate =3D <0>; + }; + + mdio-pins { + pins =3D "GMAC0_MDIO"; + function =3D "gmac0"; + bias-disable; + drive-strength =3D <13>; + input-enable; + input-schmitt-enable; + slew-rate =3D <0>; + }; + }; +}; + &sdio0 { bus-width =3D <4>; max-frequency =3D <198000000>; diff --git a/arch/riscv/boot/dts/thead/th1520.dtsi b/arch/riscv/boot/dts/th= ead/th1520.dtsi index cd835aea07d2..acfe030e803a 100644 --- a/arch/riscv/boot/dts/thead/th1520.dtsi +++ b/arch/riscv/boot/dts/thead/th1520.dtsi @@ -223,6 +223,12 @@ aonsys_clk: clock-73728000 { #clock-cells =3D <0>; }; =20 + stmmac_axi_config: stmmac-axi-config { + snps,wr_osr_lmt =3D <15>; + snps,rd_osr_lmt =3D <15>; + snps,blen =3D <0 0 64 32 0 0 0>; + }; + soc { compatible =3D "simple-bus"; interrupt-parent =3D <&plic>; @@ -274,6 +280,50 @@ uart0: serial@ffe7014000 { status =3D "disabled"; }; =20 + gmac1: ethernet@ffe7060000 { + compatible =3D "thead,th1520-gmac", "snps,dwmac-3.70a"; + reg =3D <0xff 0xe7060000 0x0 0x2000>, <0xff 0xec004000 0x0 0x1000>; + reg-names =3D "dwmac", "apb"; + interrupts =3D <67 IRQ_TYPE_LEVEL_HIGH>; + interrupt-names =3D "macirq"; + clocks =3D <&clk CLK_GMAC_AXI>, <&clk CLK_GMAC1>; + clock-names =3D "stmmaceth", "pclk"; + snps,pbl =3D <32>; + snps,fixed-burst; + snps,multicast-filter-bins =3D <64>; + snps,perfect-filter-entries =3D <32>; + snps,axi-config =3D <&stmmac_axi_config>; + status =3D "disabled"; + + mdio1: mdio { + compatible =3D "snps,dwmac-mdio"; + #address-cells =3D <1>; + #size-cells =3D <0>; + }; + }; + + gmac0: ethernet@ffe7070000 { + compatible =3D "thead,th1520-gmac", "snps,dwmac-3.70a"; + reg =3D <0xff 0xe7070000 0x0 0x2000>, <0xff 0xec003000 0x0 0x1000>; + reg-names =3D "dwmac", "apb"; + interrupts =3D <66 IRQ_TYPE_LEVEL_HIGH>; + interrupt-names =3D "macirq"; + clocks =3D <&clk CLK_GMAC_AXI>, <&clk CLK_GMAC0>; + clock-names =3D "stmmaceth", "pclk"; + snps,pbl =3D <32>; + snps,fixed-burst; + snps,multicast-filter-bins =3D <64>; + snps,perfect-filter-entries =3D <32>; + snps,axi-config =3D <&stmmac_axi_config>; + status =3D "disabled"; + + mdio0: mdio { + compatible =3D "snps,dwmac-mdio"; + #address-cells =3D <1>; + #size-cells =3D <0>; + }; + }; + emmc: mmc@ffe7080000 { compatible =3D "thead,th1520-dwcmshc"; reg =3D <0xff 0xe7080000 0x0 0x10000>; --=20 2.34.1