From nobody Tue Nov 26 17:22:39 2024 Received: from mx07-00178001.pphosted.com (mx08-00178001.pphosted.com [91.207.212.93]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id DAEA5208D7B; Wed, 16 Oct 2024 12:43:15 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=91.207.212.93 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082597; cv=none; b=kICuf7n0Br3OjIEeInVnTzdEjgwcbrzdoF3+iwScNwWJW+bFwRt0pAOEUsEk42zi6neK3/oDb1ZEvXNvNilo/frPpxMXMAW4/m6kQHOrCORx+lnTyfjOlr8VMwq40p1GDM9/QB2S9j/AANfeXFpY1jse4UgSTjbKF+QGa6Zlkno= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082597; c=relaxed/simple; bh=dJQWkcrhwk0Vkj1AihIMxNRLDfQsHXxazUmkVVKOLlY=; h=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References: In-Reply-To:To:CC; b=FZcO5UwC+pz/axmv0VSJO+lG5KQWQUgF42g/ZD75scrx1fnizBAsw6Smdt6ME2K9SQIpOKSHpNLhxeelPSbuYAY4x64i10I1i2F9cnoAsVqsML81tlyIOgt4n3Tce+hcsLyJCdtBBMuQ5UbtAUNNjIqEdA1Oc7y6/070/mg02yw= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com; spf=pass smtp.mailfrom=foss.st.com; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b=ZBvnHLQO; arc=none smtp.client-ip=91.207.212.93 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=foss.st.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b="ZBvnHLQO" Received: from pps.filterd (m0046660.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 49G8rQLD011450; Wed, 16 Oct 2024 14:42:52 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=foss.st.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=selector1; bh= 1FmGrSANQn07iSNnWCRz9WCfIaMI09hSsfRbqu2gnOU=; b=ZBvnHLQOdIBA/1cO +xTlxzQr++yJVmlpcQI4iIXtMxaBSRmxPM3B7Zqn/C78swAWLsCCQofpcp9sB62j KHoCxAulsrtOyMuQgDsOImRW6wKLCOZQt6lLF2ECBRG00U5y+fSvAvUgHXvlNxCt wqJGmAY+o0pWGT/iTQ90ADJyVYmU4vMmKaRhSA6C3iVvZj6qc5CpAe+eqRrGWPzh X2UbWHi++yTJdbm9uBT6P99PXaWtqk9FkwveJkRxMUnm7YKkFbhJAu5ZibRHvmux K0dDfKwMKxfo8UqoEQp/3qA3wYlqkG/MilGQ3ZHQRel03LQ33NXSxYm05QVDChFl 4BIFKw== Received: from beta.dmz-ap.st.com (beta.dmz-ap.st.com [138.198.100.35]) by mx07-00178001.pphosted.com (PPS) with ESMTPS id 429qybdjc0-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 16 Oct 2024 14:42:52 +0200 (MEST) Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-ap.st.com (STMicroelectronics) with ESMTP id 36BCF4004C; Wed, 16 Oct 2024 14:41:23 +0200 (CEST) Received: from Webmail-eu.st.com (shfdag1node3.st.com [10.75.129.71]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id F1429239965; Wed, 16 Oct 2024 14:40:20 +0200 (CEST) Received: from localhost (10.252.17.239) by SHFDAG1NODE3.st.com (10.75.129.71) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.37; Wed, 16 Oct 2024 14:40:20 +0200 From: Amelie Delaunay Date: Wed, 16 Oct 2024 14:39:53 +0200 Subject: [PATCH v3 1/9] dt-bindings: dma: stm32-dma3: prevent packing/unpacking mode Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-ID: <20241016-dma3-mp25-updates-v3-1-8311fe6f228d@foss.st.com> References: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> In-Reply-To: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> To: Vinod Koul , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Maxime Coquelin , Alexandre Torgue CC: , , , , , Amelie Delaunay X-Mailer: b4 0.14.2 X-ClientProxiedBy: EQNCAS1NODE4.st.com (10.75.129.82) To SHFDAG1NODE3.st.com (10.75.129.71) X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1039,Hydra:6.0.680,FMLib:17.12.60.29 definitions=2024-09-06_09,2024-09-06_01,2024-09-02_01 When source data width/burst and destination data width/burst are different, data are packed or unpacked in DMA3 channel FIFO. Data are pushed out from DMA3 channel FIFO when the destination burst length (=3D data width * burst) is reached. If the channel is stopped before the transfer end, and if some bytes are packed/unpacked in the DMA3 channel FIFO, these bytes are lost. Indeed, DMA3 channel FIFO has no flush capability, only reset. To avoid potential bytes lost, pack/unpack must be prevented by setting memory data width/burst equal to peripheral data width/burst. Memory accesses will be penalized. But it is the only way to avoid bytes lost. Some devices (e.g. cyclic RX like UART) need this, so add the possibility to prevent pack/unpack feature, by setting bit 16 of the 'DMA transfer requirements' bit mask. Acked-by: Rob Herring (Arm) Signed-off-by: Amelie Delaunay --- Documentation/devicetree/bindings/dma/stm32/st,stm32-dma3.yaml | 3 +++ 1 file changed, 3 insertions(+) diff --git a/Documentation/devicetree/bindings/dma/stm32/st,stm32-dma3.yaml= b/Documentation/devicetree/bindings/dma/stm32/st,stm32-dma3.yaml index 7fdc44b2e6467928622a5bb25d9e0c74bb1790ae..5484848735f8ac3d2050104bbab= 1d986e82ba6a7 100644 --- a/Documentation/devicetree/bindings/dma/stm32/st,stm32-dma3.yaml +++ b/Documentation/devicetree/bindings/dma/stm32/st,stm32-dma3.yaml @@ -96,6 +96,9 @@ properties: including the update of the LLI if any 0x3: at channel level, the transfer complete event is generated = at the end of the last LLI + -bit 16: Prevent packing/unpacking mode + 0x0: pack/unpack enabled when source data width/burst !=3D desti= nation data width/burst + 0x1: memory data width/burst forced to peripheral data width/bur= st to prevent pack/unpack =20 required: - compatible --=20 2.25.1 From nobody Tue Nov 26 17:22:39 2024 Received: from mx08-00178001.pphosted.com (mx08-00178001.pphosted.com [91.207.212.93]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id AAE64208D74; Wed, 16 Oct 2024 12:43:14 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=91.207.212.93 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082598; cv=none; b=okatoObOB/ancUTcLqKxgJnHvGX6Im582B32RiQijz4NrmX4l9Jag2I+/9/3z6zKgXi3fUEWuTfCchwZMRD/nhHGvrjO2svYw26ueqrNKvgb49UNDQjVYJy77ixh7v2YmaZ3850HD35ih7u86k9yFEKAgP2VbqguscXXhSkeuO8= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082598; c=relaxed/simple; bh=wdD98dh8hUdD7Br13Zty15YgoaLIF2Za0M8sk3rkhD8=; h=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References: In-Reply-To:To:CC; b=Q8Hm7fAVsAeG8Bh6VXWmR3fO7gQHj6gFIEMxn9kYgxoUOBRnzwcWfnh3tNR41LSiRPRlwBOUi/lzCwnufylgBNziqhANhkFm4SMoCO9Dhq7DqdnOG+yhI/YlvjTyHbkd9+NfYmEKiRnHshFc7E1PbvIpWz9nBgJFOxUWDWLbGf8= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com; spf=pass smtp.mailfrom=foss.st.com; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b=0mYb0Qtp; arc=none smtp.client-ip=91.207.212.93 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=foss.st.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b="0mYb0Qtp" Received: from pps.filterd (m0369457.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 49G8W7qS018082; Wed, 16 Oct 2024 14:42:43 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=foss.st.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=selector1; bh= 20xEPx4JtIHJKB3XkmoT5ueiiLey/iQq4U2NsvYq/Ns=; b=0mYb0Qtp89eYZsjS 8P9hLaKhDEYW6x5m0TvkST/9fO7MremyFIvzU0TdWf2VvF7wEoqGnfXf3YdK0MZv NceTNJ3obTsNrfTz6D/eQLwrlLxljt9p1cmfzqGpK0bIXSuUb6cZVdJX8D0AG4jC SQnqImfwLXAJpkUY4VYh+M+IYd05Oh3ROWSgfg8fg3KacTfQDqRBpFrjbpySCgC9 mhfEV4OpuJM++5NkPH4/rnYefltYECBJEDD8Me7CK+6//cUUYv0bG16Sh1Kk6hVW NPptV0WrKNcpG3aX1y96Soy/cxv8ErMt5F+peQATPfnsJYtktrGP7KkSSnJrS4AC CgY6Fg== Received: from beta.dmz-ap.st.com (beta.dmz-ap.st.com [138.198.100.35]) by mx07-00178001.pphosted.com (PPS) with ESMTPS id 42842jfv50-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 16 Oct 2024 14:42:43 +0200 (MEST) Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-ap.st.com (STMicroelectronics) with ESMTP id 353D540048; Wed, 16 Oct 2024 14:41:23 +0200 (CEST) Received: from Webmail-eu.st.com (shfdag1node3.st.com [10.75.129.71]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id BFF2D23AA4B; Wed, 16 Oct 2024 14:40:21 +0200 (CEST) Received: from localhost (10.252.17.239) by SHFDAG1NODE3.st.com (10.75.129.71) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.37; Wed, 16 Oct 2024 14:40:21 +0200 From: Amelie Delaunay Date: Wed, 16 Oct 2024 14:39:54 +0200 Subject: [PATCH v3 2/9] dmaengine: stm32-dma3: prevent pack/unpack thanks to DT configuration Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-ID: <20241016-dma3-mp25-updates-v3-2-8311fe6f228d@foss.st.com> References: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> In-Reply-To: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> To: Vinod Koul , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Maxime Coquelin , Alexandre Torgue CC: , , , , , Amelie Delaunay X-Mailer: b4 0.14.2 X-ClientProxiedBy: EQNCAS1NODE4.st.com (10.75.129.82) To SHFDAG1NODE3.st.com (10.75.129.71) X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1039,Hydra:6.0.680,FMLib:17.12.60.29 definitions=2024-09-06_09,2024-09-06_01,2024-09-02_01 When source data width/burst and destination data width/burst are different, data are packed or unpacked in DMA3 channel FIFO, using CxTR1.PAM. Data are pushed out from DMA3 channel FIFO when the destination burst length (=3D data width * burst) is reached. If the transfer is stopped before CxBR1.BNDT =3D 0, and if some bytes are packed/unpacked in the DMA3 channel FIFO, these bytes are lost. Indeed, DMA3 channel FIFO has no flush capability, only reset. To avoid potential bytes lost, pack/unpack must be prevented by setting memory data width/burst equal to peripheral data width/burst. Memory accesses will be penalized. But it is the only way to avoid bytes lost. Prevent pack/unpack feature can be activated by setting bit 16 of DMA3 Transfer requirements bitfield (tr_conf) in device tree. Signed-off-by: Amelie Delaunay --- drivers/dma/stm32/stm32-dma3.c | 10 ++++++++++ 1 file changed, 10 insertions(+) diff --git a/drivers/dma/stm32/stm32-dma3.c b/drivers/dma/stm32/stm32-dma3.c index b9470f783f98940a99addaeef6d0a8bc07b5c54b..f793eecd2c27ca17cedd5cabbaa= 1b1beca202039 100644 --- a/drivers/dma/stm32/stm32-dma3.c +++ b/drivers/dma/stm32/stm32-dma3.c @@ -221,6 +221,7 @@ enum stm32_dma3_port_data_width { #define STM32_DMA3_DT_BREQ BIT(8) /* CTR2_BREQ */ #define STM32_DMA3_DT_PFREQ BIT(9) /* CTR2_PFREQ */ #define STM32_DMA3_DT_TCEM GENMASK(13, 12) /* CTR2_TCEM */ +#define STM32_DMA3_DT_NOPACK BIT(16) /* CTR1_PAM */ =20 /* struct stm32_dma3_chan .config_set bitfield */ #define STM32_DMA3_CFG_SET_DT BIT(0) @@ -622,6 +623,10 @@ static int stm32_dma3_chan_prep_hw(struct stm32_dma3_c= han *chan, enum dma_transf /* Set source (memory) data width and burst */ sdw =3D stm32_dma3_get_max_dw(chan->max_burst, sap_max_dw, len, src_addr= ); sbl_max =3D stm32_dma3_get_max_burst(len, sdw, chan->max_burst); + if (!!FIELD_GET(STM32_DMA3_DT_NOPACK, tr_conf)) { + sdw =3D ddw; + sbl_max =3D dbl_max; + } =20 _ctr1 |=3D FIELD_PREP(CTR1_SDW_LOG2, ilog2(sdw)); _ctr1 |=3D FIELD_PREP(CTR1_SBL_1, sbl_max - 1); @@ -652,6 +657,11 @@ static int stm32_dma3_chan_prep_hw(struct stm32_dma3_c= han *chan, enum dma_transf /* Set destination (memory) data width and burst */ ddw =3D stm32_dma3_get_max_dw(chan->max_burst, dap_max_dw, len, dst_addr= ); dbl_max =3D stm32_dma3_get_max_burst(len, ddw, chan->max_burst); + if (!!FIELD_GET(STM32_DMA3_DT_NOPACK, tr_conf) || + ((_ctr2 & CTR2_PFREQ) && ddw > sdw)) { /* Packing to wider ddw not s= upported */ + ddw =3D sdw; + dbl_max =3D sbl_max; + } =20 _ctr1 |=3D FIELD_PREP(CTR1_SDW_LOG2, ilog2(sdw)); _ctr1 |=3D FIELD_PREP(CTR1_SBL_1, sbl_max - 1); --=20 2.25.1 From nobody Tue Nov 26 17:22:39 2024 Received: from mx07-00178001.pphosted.com (mx08-00178001.pphosted.com [91.207.212.93]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 93DF341C69; Wed, 16 Oct 2024 12:43:14 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=91.207.212.93 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082596; cv=none; b=YXVUJ+bN58ghjPckIDdwZm/rlro+SS3bGj6uh2nCn+TXbLXI6wLWzM2Ni5n7DSLfGoK1ZTxc7PckhUoDjzU6MluoWN39iIUw1oUUqF2EDjPWtC5vqsNIOXxD82AL43R+d6dUAmhtzQU6u6rTQRn+Trgt0wWRvxRZzy9OUGK3mEY= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082596; c=relaxed/simple; bh=HgMME6IRDHpuIAaHCfRr6oI+t6HtahI4szIwGwlqa4g=; h=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References: In-Reply-To:To:CC; b=W4bTwNcVdv2Kb6CBF9vSEvcJ9hh2q+5eGDXzrzlg0g1UWtS05ahMvzRkvY7DOrEZr3Nf/5oeQY7AG8DtwC9zzgvT+yfTBwj/uaLUJ81FhyfybDK7fBQlJ5QBE5HCXACHSEYKbzfQYPJUuxS77zdMPG2gbfrc3BZKI+xs0sCPQKY= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com; spf=pass smtp.mailfrom=foss.st.com; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b=mXAy5qPF; arc=none smtp.client-ip=91.207.212.93 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=foss.st.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b="mXAy5qPF" Received: from pps.filterd (m0046661.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 49GAbVYW018447; Wed, 16 Oct 2024 14:42:43 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=foss.st.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=selector1; bh= SpHHpfjWYDyEBkQxP7SYNJ+CCTu5C3HJbtAasNlzTiE=; b=mXAy5qPFBplwXvun UaoYDu7gmw4G4J0nBn7H5IVzicdjnbk5Kta4nUG8PmCPgJmdrEGZupndLbnKmIiX RuI2zS+PtEVpSuS8n4nkDOQCfGp4qUHBSlF8k/3bKci9NPqKbcKMzWNHecE2u4Ow Ku+C3fONJj5hHR9V6I3KhLn72ADVS2z9OcHtPkxt6eilvZx8UYVHA80q2QA0hf4p bGYfa4/J9RcVrqfkSvenNwgupmJFApx8iA8fsbh9I7HZ5MrgxyydM22CLG7ZOBhj 2Rda7t0ROq37b4SVWCdP2IqVd2O/dgt7kEOfw/Ra5x+6krBFKUvBKbWx58c2dr+6 37u8gQ== Received: from beta.dmz-ap.st.com (beta.dmz-ap.st.com [138.198.100.35]) by mx07-00178001.pphosted.com (PPS) with ESMTPS id 42a8mv9uvv-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 16 Oct 2024 14:42:43 +0200 (MEST) Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-ap.st.com (STMicroelectronics) with ESMTP id 6A18040044; Wed, 16 Oct 2024 14:41:22 +0200 (CEST) Received: from Webmail-eu.st.com (shfdag1node3.st.com [10.75.129.71]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id 9349123CB3E; Wed, 16 Oct 2024 14:40:22 +0200 (CEST) Received: from localhost (10.252.17.239) by SHFDAG1NODE3.st.com (10.75.129.71) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.37; Wed, 16 Oct 2024 14:40:22 +0200 From: Amelie Delaunay Date: Wed, 16 Oct 2024 14:39:55 +0200 Subject: [PATCH v3 3/9] dmaengine: stm32-dma3: refactor HW linked-list to optimize memory accesses Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-ID: <20241016-dma3-mp25-updates-v3-3-8311fe6f228d@foss.st.com> References: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> In-Reply-To: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> To: Vinod Koul , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Maxime Coquelin , Alexandre Torgue CC: , , , , , Amelie Delaunay X-Mailer: b4 0.14.2 X-ClientProxiedBy: EQNCAS1NODE4.st.com (10.75.129.82) To SHFDAG1NODE3.st.com (10.75.129.71) X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1039,Hydra:6.0.680,FMLib:17.12.60.29 definitions=2024-09-06_09,2024-09-06_01,2024-09-02_01 Current behavior splits the buffer/sg in n * STM32_DMA3_MAX_BLOCK_SIZE + 1 for the remainder without optimization. New behavior splits the buffer/sg in n * STM32_DMA3_MAX_BLOCK_SIZE + 1 for (x * chan->max_burst) + 1 for the remainder. Depending on channel FIFO size, optimal double-word (word if only 8-byte FIFO size) bursts can be programmed before managing the very last remainder with lower data width. In case of _prep_slave_sg, and depending on the channel Transfer Complete event configuration, the user is warned about the refactored linked-list, not having the same items count than the initial sg_list. This warning is shown only if the configuration is successful. Signed-off-by: Amelie Delaunay --- drivers/dma/stm32/stm32-dma3.c | 40 +++++++++++++++++++++++++++++++++-----= -- 1 file changed, 33 insertions(+), 7 deletions(-) diff --git a/drivers/dma/stm32/stm32-dma3.c b/drivers/dma/stm32/stm32-dma3.c index f793eecd2c27ca17cedd5cabbaa1b1beca202039..1d961f5935f935e3855467318cd= cde6e6173e43c 100644 --- a/drivers/dma/stm32/stm32-dma3.c +++ b/drivers/dma/stm32/stm32-dma3.c @@ -1126,6 +1126,25 @@ static void stm32_dma3_free_chan_resources(struct dm= a_chan *c) chan->config_set =3D 0; } =20 +static u32 stm32_dma3_get_ll_count(struct stm32_dma3_chan *chan, size_t le= n) +{ + u32 count; + + count =3D len / STM32_DMA3_MAX_BLOCK_SIZE; + len -=3D (len / STM32_DMA3_MAX_BLOCK_SIZE) * STM32_DMA3_MAX_BLOCK_SIZE; + + if (len >=3D chan->max_burst) { + count +=3D 1; /* len < STM32_DMA3_MAX_BLOCK_SIZE here, so it fits in one= item */ + len -=3D (len / chan->max_burst) * chan->max_burst; + } + + /* Unaligned remainder fits in one extra item */ + if (len > 0) + count +=3D 1; + + return count; +} + static void stm32_dma3_init_chan_config_for_memcpy(struct stm32_dma3_chan = *chan, dma_addr_t dst, dma_addr_t src) { @@ -1161,7 +1180,7 @@ static struct dma_async_tx_descriptor *stm32_dma3_pre= p_dma_memcpy(struct dma_cha size_t next_size, offset; u32 count, i, ctr1, ctr2; =20 - count =3D DIV_ROUND_UP(len, STM32_DMA3_MAX_BLOCK_SIZE); + count =3D stm32_dma3_get_ll_count(chan, len); =20 swdesc =3D stm32_dma3_chan_desc_alloc(chan, count); if (!swdesc) @@ -1177,6 +1196,9 @@ static struct dma_async_tx_descriptor *stm32_dma3_pre= p_dma_memcpy(struct dma_cha remaining =3D len - offset; next_size =3D min_t(size_t, remaining, STM32_DMA3_MAX_BLOCK_SIZE); =20 + if (next_size < STM32_DMA3_MAX_BLOCK_SIZE && next_size >=3D chan->max_bu= rst) + next_size =3D chan->max_burst * (remaining / chan->max_burst); + ret =3D stm32_dma3_chan_prep_hw(chan, DMA_MEM_TO_MEM, &swdesc->ccr, &ctr= 1, &ctr2, src + offset, dst + offset, next_size); if (ret) @@ -1215,12 +1237,9 @@ static struct dma_async_tx_descriptor *stm32_dma3_pr= ep_slave_sg(struct dma_chan u32 i, j, count, ctr1, ctr2; int ret; =20 - count =3D sg_len; - for_each_sg(sgl, sg, sg_len, i) { - len =3D sg_dma_len(sg); - if (len > STM32_DMA3_MAX_BLOCK_SIZE) - count +=3D DIV_ROUND_UP(len, STM32_DMA3_MAX_BLOCK_SIZE) - 1; - } + count =3D 0; + for_each_sg(sgl, sg, sg_len, i) + count +=3D stm32_dma3_get_ll_count(chan, sg_dma_len(sg)); =20 swdesc =3D stm32_dma3_chan_desc_alloc(chan, count); if (!swdesc) @@ -1237,6 +1256,9 @@ static struct dma_async_tx_descriptor *stm32_dma3_pre= p_slave_sg(struct dma_chan do { size_t chunk =3D min_t(size_t, len, STM32_DMA3_MAX_BLOCK_SIZE); =20 + if (chunk < STM32_DMA3_MAX_BLOCK_SIZE && chunk >=3D chan->max_burst) + chunk =3D chan->max_burst * (len / chan->max_burst); + if (dir =3D=3D DMA_MEM_TO_DEV) { src =3D sg_addr; dst =3D dev_addr; @@ -1269,6 +1291,10 @@ static struct dma_async_tx_descriptor *stm32_dma3_pr= ep_slave_sg(struct dma_chan } while (len); } =20 + if (count !=3D sg_len && chan->tcem !=3D CTR2_TCEM_CHANNEL) + dev_warn(chan2dev(chan), "Linked-list refactored, %d items instead of %d= \n", + count, sg_len); + /* Enable Error interrupts */ swdesc->ccr |=3D CCR_USEIE | CCR_ULEIE | CCR_DTEIE; /* Enable Transfer state interrupts */ --=20 2.25.1 From nobody Tue Nov 26 17:22:39 2024 Received: from mx08-00178001.pphosted.com (mx08-00178001.pphosted.com [91.207.212.93]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id E58CA20B208; Wed, 16 Oct 2024 12:43:16 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=91.207.212.93 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082598; cv=none; b=h3ooa5GpHaIErg0tzYrS6Hq31MSa7oCU+GIGgFd4uf0FaYtIWVnYoKRERi49fXM9w0OFwBt1+rKky6Xvuzq1RWAg6a74hehQyT8WpSitoaId35zgzafiDS+S0xFmdjTahmAVKR7m36VnycOXnDCQ54nWGhXw3rT2+r44WxyIrd8= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082598; c=relaxed/simple; bh=ZbRJjkFZ5jgtGlpROPX2viy+J2b/GpN84Rz+FWIgnfw=; h=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References: In-Reply-To:To:CC; b=tnCf6eF79f2WIMb5QlypRGnuqH1WWauW00CMANIRwxy8DBl16MwRA/L76CWUle3nlZi2Jx+cSsQLKBrUZhMM87VNVuvw1m/HsZgznTtwscrEcCyTOHSyrbzuR5sJmJ5IiZdqbsHdOOf8eORPtGQvCTk+tulbpPiYON+aWWftL5o= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com; spf=pass smtp.mailfrom=foss.st.com; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b=WMLdCqP5; arc=none smtp.client-ip=91.207.212.93 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=foss.st.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b="WMLdCqP5" Received: from pps.filterd (m0369457.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 49G8etGR018119; Wed, 16 Oct 2024 14:43:07 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=foss.st.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=selector1; bh= AywPOgFsLqijDHgfXc1Tq2E7o/XJRJw4qqNyoZ8Ff4A=; b=WMLdCqP5JdsaBQOn dQ5k9ez75pztdY8LXLnTQ3k7rpxIpDtapNsaR3FQn8WNNY5wUsWZSdiiMjlVVAZl SXiGkGkh31h7cF5AHp+0hss92v5OGk8PqF9NlaIB8H6zjYEiWBX8cA6uybrzyImJ FmNE9MQwxxQ4WV6CTVkpsJq07tCHRkUEiBpLzI6ML6sGWvznfqZ9zO6WN2Amc/R3 MWUvX6IsdMOXDJ3UPOxCzfH4XpM5kQIbCEU7/kw9N0ufVjH92QHoXqFYh7ST0TDO IjNaGxbDxRYLtSTDnLHJutJ65p6Dxp3qVw4HggApvJ59HFt0wx/3mwqyvF23gY7z dpwh0Q== Received: from beta.dmz-ap.st.com (beta.dmz-ap.st.com [138.198.100.35]) by mx07-00178001.pphosted.com (PPS) with ESMTPS id 42842jfv6n-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 16 Oct 2024 14:43:07 +0200 (MEST) Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-ap.st.com (STMicroelectronics) with ESMTP id D6E0C4004B; Wed, 16 Oct 2024 14:41:24 +0200 (CEST) Received: from Webmail-eu.st.com (shfdag1node3.st.com [10.75.129.71]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id 572F123CB4E; Wed, 16 Oct 2024 14:40:23 +0200 (CEST) Received: from localhost (10.252.17.239) by SHFDAG1NODE3.st.com (10.75.129.71) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.37; Wed, 16 Oct 2024 14:40:23 +0200 From: Amelie Delaunay Date: Wed, 16 Oct 2024 14:39:56 +0200 Subject: [PATCH v3 4/9] dt-bindings: dma: stm32-dma3: prevent additional transfers Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-ID: <20241016-dma3-mp25-updates-v3-4-8311fe6f228d@foss.st.com> References: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> In-Reply-To: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> To: Vinod Koul , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Maxime Coquelin , Alexandre Torgue CC: , , , , , Amelie Delaunay X-Mailer: b4 0.14.2 X-ClientProxiedBy: EQNCAS1NODE4.st.com (10.75.129.82) To SHFDAG1NODE3.st.com (10.75.129.71) X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1039,Hydra:6.0.680,FMLib:17.12.60.29 definitions=2024-09-06_09,2024-09-06_01,2024-09-02_01 Some devices require a single transfer. For example, reading FMC ECC status registers does not support multiple transfers. Add the possibility to prevent additional transfers, by setting bit 17 of the 'DMA transfer requirements' bit mask. Signed-off-by: Amelie Delaunay Reviewed-by: Rob Herring (Arm) --- Changes in v3: - Refine commit description as per Rob's suggestion. Changes in v2: - Reword commit title/message/content as per Rob's suggestion. --- Documentation/devicetree/bindings/dma/stm32/st,stm32-dma3.yaml | 3 +++ 1 file changed, 3 insertions(+) diff --git a/Documentation/devicetree/bindings/dma/stm32/st,stm32-dma3.yaml= b/Documentation/devicetree/bindings/dma/stm32/st,stm32-dma3.yaml index 5484848735f8ac3d2050104bbab1d986e82ba6a7..36f9fe860eb990e6caccedd3146= 0ee6993772a35 100644 --- a/Documentation/devicetree/bindings/dma/stm32/st,stm32-dma3.yaml +++ b/Documentation/devicetree/bindings/dma/stm32/st,stm32-dma3.yaml @@ -99,6 +99,9 @@ properties: -bit 16: Prevent packing/unpacking mode 0x0: pack/unpack enabled when source data width/burst !=3D desti= nation data width/burst 0x1: memory data width/burst forced to peripheral data width/bur= st to prevent pack/unpack + -bit 17: Prevent additional transfers due to linked-list refactori= ng + 0x0: don't prevent additional transfers for optimal performance + 0x1: prevent additional transfer to accommodate user constraints= such as single transfer =20 required: - compatible --=20 2.25.1 From nobody Tue Nov 26 17:22:39 2024 Received: from mx07-00178001.pphosted.com (mx08-00178001.pphosted.com [91.207.212.93]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id E7C64208D78; Wed, 16 Oct 2024 12:43:14 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=91.207.212.93 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082596; cv=none; b=tQgyxQRSd0qpgDfGJ7ue4nIyp4Eqp2+wIU8M5aGZ2IyUYJGWZQWOwdWa2Npxr/CQeXyptAAyqEx/p1oSKRjWG3qBL3iRTu181RCQFza5FdQxxNNgNSRQ8sRRekoQ9NEBVXQrwn8YeckwfUoj59M705GFbkFquQT+BQHzx55LoFI= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082596; c=relaxed/simple; bh=0wMZjBiKbeWlkn1SVGWn4ELdfYW09IWr4QPh1pal+X8=; h=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References: In-Reply-To:To:CC; b=ULwCYwapiGUuJs2y8mM7oBd+mkqiS4zAOEbwGJ83r1Tg34Jx/xm4BvlL8D7qUFkDsdJiy9ipzYrMqNZT4OcPckp60dvJEINlM0UV411IjnKo6cxapOX8ZivujrarObebQmmS/HOcIt1mTFm8gyzc6ZPHyT0+HtLa0ZcmpdO3YSg= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com; spf=pass smtp.mailfrom=foss.st.com; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b=dpUC5h3P; arc=none smtp.client-ip=91.207.212.93 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=foss.st.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b="dpUC5h3P" Received: from pps.filterd (m0046660.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 49G8rQLF011450; Wed, 16 Oct 2024 14:43:04 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=foss.st.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=selector1; bh= UZRhPTOG/vhlw4ceqD6czRH3HdQz/01xNzvZSqz2geU=; b=dpUC5h3P7EyVu2aB +ihq1KZC/41CRDOBSVheiCx5Dthd0usx84iCxBa64vwgyvNXuA7AG3dWegyfwAq6 8dMOi3Glhe1jgJZElz2XMrspSHHtvnIYNM8PJAP5is6y0yeVZdZrxUm62dfNGMwt 5e6hDrRpEXSEks96PVnOmX9ArN3tugRfI2T1lIKmAfyTvc6K4fdiPj5iGzAz8GYS sJ1RgRPQx/PobvYsYp9ZPkv7W2i4T8KO841Q1pjjIOSkTFSo27bn8aRnnXsHLwgB rJ3aEUKOTYtKeqGvVjnfd6RbH9kBfcWZpBg5h3t9ngx1jaGdgEFouGQ3/FOBYrtN 3LxUXQ== Received: from beta.dmz-ap.st.com (beta.dmz-ap.st.com [138.198.100.35]) by mx07-00178001.pphosted.com (PPS) with ESMTPS id 429qybdjcj-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 16 Oct 2024 14:43:04 +0200 (MEST) Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-ap.st.com (STMicroelectronics) with ESMTP id E247040052; Wed, 16 Oct 2024 14:41:24 +0200 (CEST) Received: from Webmail-eu.st.com (shfdag1node3.st.com [10.75.129.71]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id 277C723CB55; Wed, 16 Oct 2024 14:40:24 +0200 (CEST) Received: from localhost (10.252.17.239) by SHFDAG1NODE3.st.com (10.75.129.71) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.37; Wed, 16 Oct 2024 14:40:23 +0200 From: Amelie Delaunay Date: Wed, 16 Oct 2024 14:39:57 +0200 Subject: [PATCH v3 5/9] dmaengine: stm32-dma3: prevent LL refactoring thanks to DT configuration Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-ID: <20241016-dma3-mp25-updates-v3-5-8311fe6f228d@foss.st.com> References: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> In-Reply-To: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> To: Vinod Koul , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Maxime Coquelin , Alexandre Torgue CC: , , , , , Amelie Delaunay X-Mailer: b4 0.14.2 X-ClientProxiedBy: EQNCAS1NODE4.st.com (10.75.129.82) To SHFDAG1NODE3.st.com (10.75.129.71) X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1039,Hydra:6.0.680,FMLib:17.12.60.29 definitions=2024-09-06_09,2024-09-06_01,2024-09-02_01 stm32-dma3 driver refactors the linked-list in order to address the memory with the highest possible data width. It means that it can introduce up to 2 linked-list items. One with a transfer length multiple of channel maximum burst length and so with the highest possible data width. And an extra one with the latest bytes, with lower data width. Some devices (e.g. FMC ECC) don't support having several transfers instead of only one. So add the possibility to prevent linked-list refactoring, when bit 17 of the 'DMA transfer requirements' bit mask is set in device tree. When NOPACK feature is used (bit 16 pf the 'DMA transfer requirements' bit mask in device tree), linked-list refactoring can be avoided, since the memory data width and burst will be aligned with the device ones. Signed-off-by: Amelie Delaunay --- drivers/dma/stm32/stm32-dma3.c | 20 +++++++++++++++----- 1 file changed, 15 insertions(+), 5 deletions(-) diff --git a/drivers/dma/stm32/stm32-dma3.c b/drivers/dma/stm32/stm32-dma3.c index 1d961f5935f935e3855467318cdcde6e6173e43c..fc874fec729df733fd8a6b4362f= e1a937e9443c7 100644 --- a/drivers/dma/stm32/stm32-dma3.c +++ b/drivers/dma/stm32/stm32-dma3.c @@ -222,6 +222,7 @@ enum stm32_dma3_port_data_width { #define STM32_DMA3_DT_PFREQ BIT(9) /* CTR2_PFREQ */ #define STM32_DMA3_DT_TCEM GENMASK(13, 12) /* CTR2_TCEM */ #define STM32_DMA3_DT_NOPACK BIT(16) /* CTR1_PAM */ +#define STM32_DMA3_DT_NOREFACT BIT(17) =20 /* struct stm32_dma3_chan .config_set bitfield */ #define STM32_DMA3_CFG_SET_DT BIT(0) @@ -1126,10 +1127,13 @@ static void stm32_dma3_free_chan_resources(struct d= ma_chan *c) chan->config_set =3D 0; } =20 -static u32 stm32_dma3_get_ll_count(struct stm32_dma3_chan *chan, size_t le= n) +static u32 stm32_dma3_get_ll_count(struct stm32_dma3_chan *chan, size_t le= n, bool prevent_refactor) { u32 count; =20 + if (prevent_refactor) + return DIV_ROUND_UP(len, STM32_DMA3_MAX_BLOCK_SIZE); + count =3D len / STM32_DMA3_MAX_BLOCK_SIZE; len -=3D (len / STM32_DMA3_MAX_BLOCK_SIZE) * STM32_DMA3_MAX_BLOCK_SIZE; =20 @@ -1179,8 +1183,10 @@ static struct dma_async_tx_descriptor *stm32_dma3_pr= ep_dma_memcpy(struct dma_cha struct stm32_dma3_swdesc *swdesc; size_t next_size, offset; u32 count, i, ctr1, ctr2; + bool prevent_refactor =3D !!FIELD_GET(STM32_DMA3_DT_NOPACK, chan->dt_conf= ig.tr_conf) || + !!FIELD_GET(STM32_DMA3_DT_NOREFACT, chan->dt_config.tr_conf); =20 - count =3D stm32_dma3_get_ll_count(chan, len); + count =3D stm32_dma3_get_ll_count(chan, len, prevent_refactor); =20 swdesc =3D stm32_dma3_chan_desc_alloc(chan, count); if (!swdesc) @@ -1196,7 +1202,8 @@ static struct dma_async_tx_descriptor *stm32_dma3_pre= p_dma_memcpy(struct dma_cha remaining =3D len - offset; next_size =3D min_t(size_t, remaining, STM32_DMA3_MAX_BLOCK_SIZE); =20 - if (next_size < STM32_DMA3_MAX_BLOCK_SIZE && next_size >=3D chan->max_bu= rst) + if (!prevent_refactor && + (next_size < STM32_DMA3_MAX_BLOCK_SIZE && next_size >=3D chan->max_b= urst)) next_size =3D chan->max_burst * (remaining / chan->max_burst); =20 ret =3D stm32_dma3_chan_prep_hw(chan, DMA_MEM_TO_MEM, &swdesc->ccr, &ctr= 1, &ctr2, @@ -1235,11 +1242,13 @@ static struct dma_async_tx_descriptor *stm32_dma3_p= rep_slave_sg(struct dma_chan size_t len; dma_addr_t sg_addr, dev_addr, src, dst; u32 i, j, count, ctr1, ctr2; + bool prevent_refactor =3D !!FIELD_GET(STM32_DMA3_DT_NOPACK, chan->dt_conf= ig.tr_conf) || + !!FIELD_GET(STM32_DMA3_DT_NOREFACT, chan->dt_config.tr_conf); int ret; =20 count =3D 0; for_each_sg(sgl, sg, sg_len, i) - count +=3D stm32_dma3_get_ll_count(chan, sg_dma_len(sg)); + count +=3D stm32_dma3_get_ll_count(chan, sg_dma_len(sg), prevent_refacto= r); =20 swdesc =3D stm32_dma3_chan_desc_alloc(chan, count); if (!swdesc) @@ -1256,7 +1265,8 @@ static struct dma_async_tx_descriptor *stm32_dma3_pre= p_slave_sg(struct dma_chan do { size_t chunk =3D min_t(size_t, len, STM32_DMA3_MAX_BLOCK_SIZE); =20 - if (chunk < STM32_DMA3_MAX_BLOCK_SIZE && chunk >=3D chan->max_burst) + if (!prevent_refactor && + (chunk < STM32_DMA3_MAX_BLOCK_SIZE && chunk >=3D chan->max_burst)) chunk =3D chan->max_burst * (len / chan->max_burst); =20 if (dir =3D=3D DMA_MEM_TO_DEV) { --=20 2.25.1 From nobody Tue Nov 26 17:22:39 2024 Received: from mx08-00178001.pphosted.com (mx08-00178001.pphosted.com [91.207.212.93]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id E596620B20A; Wed, 16 Oct 2024 12:43:16 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=91.207.212.93 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082598; cv=none; b=Okodrv6MVqbXI5JjXoTuOGq5j50l+ixW/M4n5T9qCNbEQgyjiHUr4olVhDZD4yqkIgrm0nVJlfEGF3Up9i5lJmI3sIIm055pvadEGauOOlQty/Lee6dwVUo+VW82egU1peRse/Wj5lNXIo4BKnIOTEiUI2qubRO5060S1kuHy00= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082598; c=relaxed/simple; bh=LBdAfU8Kqu/fwBNvbyHjVHYadinYm9GDo39TryH+pVo=; h=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References: In-Reply-To:To:CC; b=me4a64EymR4QEwng57CphtQcJviTnumoYYI20w9fVdReLYLcFvPjxOR6+2FIv3ELSpOAg+LjCTvSkd/j6wNfmosB6bTQ53fbZnMT+6M6ri32mBYJpE4nRa8xdPLGauho9uXaBvgU/XUxf+8T3L+JyeX3HQZMdVT9sbuAJ17I/ys= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com; spf=pass smtp.mailfrom=foss.st.com; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b=Ug25Oite; arc=none smtp.client-ip=91.207.212.93 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=foss.st.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b="Ug25Oite" Received: from pps.filterd (m0369457.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 49GBRcaj026281; Wed, 16 Oct 2024 14:43:07 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=foss.st.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=selector1; bh= +kNC9WvxILqPos1K+zUy/g4I3JBkEYea0nY08omeYVo=; b=Ug25OiteKs9hbXIj T4M0T9XVnlyrQmTz6Gs/6zZV594KdIlbcNJM9RT4ACvtO09InkZREJWkFhKoJVio xJfhf4CC7642GUgKY1kIo/wwiYDyTUePUi8KEYBkb6+B7w3wCOQX0wleyO7LaJoz CWY9BNEAwmVhSdkFrVau8S0gyvbeP3U8vRULaKAFeR0IEKmsgQtep3qyQE1uuliz GirNip8klunxWgFvR6sNufKrR78Y9e0CKjypsnxCHU+YJQs+Rlyg0z/ARNjtxuj3 ywV5yQV2scoHlOITXcDO/YgEnnqWsmoQUlxGSvloV+Kry2OBgISGXI0ZKLd/ih5g quVL8w== Received: from beta.dmz-ap.st.com (beta.dmz-ap.st.com [138.198.100.35]) by mx07-00178001.pphosted.com (PPS) with ESMTPS id 42842jfv6p-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 16 Oct 2024 14:43:07 +0200 (MEST) Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-ap.st.com (STMicroelectronics) with ESMTP id B75BF40051; Wed, 16 Oct 2024 14:41:24 +0200 (CEST) Received: from Webmail-eu.st.com (shfdag1node3.st.com [10.75.129.71]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id EAD9F23CB5B; Wed, 16 Oct 2024 14:40:24 +0200 (CEST) Received: from localhost (10.252.17.239) by SHFDAG1NODE3.st.com (10.75.129.71) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.37; Wed, 16 Oct 2024 14:40:24 +0200 From: Amelie Delaunay Date: Wed, 16 Oct 2024 14:39:58 +0200 Subject: [PATCH v3 6/9] dmaengine: stm32-dma3: clamp AXI burst using match data Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-ID: <20241016-dma3-mp25-updates-v3-6-8311fe6f228d@foss.st.com> References: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> In-Reply-To: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> To: Vinod Koul , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Maxime Coquelin , Alexandre Torgue CC: , , , , , Amelie Delaunay X-Mailer: b4 0.14.2 X-ClientProxiedBy: EQNCAS1NODE4.st.com (10.75.129.82) To SHFDAG1NODE3.st.com (10.75.129.71) X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1039,Hydra:6.0.680,FMLib:17.12.60.29 definitions=2024-09-06_09,2024-09-06_01,2024-09-02_01 STM32 DMA3 can be interconnected with AXI3 or AXI4 busses. In case it is interconnected with AXI3, the maximum burst length supported by AXI3 protocol is 16 beats, which is lower than the maximum burst length supported by STM32 DMA3. So the programmed burst has to be shortened when AXI port is used. Introduce struct stm32_dma3_pdata to specify the specific configurations (e.g. AXI maximum burst length) required by the SoC, so implied by the SoC specific compatible. Signed-off-by: Amelie Delaunay --- Changes in v2: - Rework AXI maximum burst length management using SoC specific compatible instead of st,axi-max-burst-len DT property, as pointed out by Rob. --- drivers/dma/stm32/stm32-dma3.c | 59 ++++++++++++++++++++++++++++++++------= ---- 1 file changed, 46 insertions(+), 13 deletions(-) diff --git a/drivers/dma/stm32/stm32-dma3.c b/drivers/dma/stm32/stm32-dma3.c index fc874fec729df733fd8a6b4362fe1a937e9443c7..0c6c4258b19561c94f1c68f26ad= e16b82660ebe6 100644 --- a/drivers/dma/stm32/stm32-dma3.c +++ b/drivers/dma/stm32/stm32-dma3.c @@ -230,6 +230,8 @@ enum stm32_dma3_port_data_width { #define STM32_DMA3_CFG_SET_BOTH (STM32_DMA3_CFG_SET_DT | STM32_DMA3_CFG_S= ET_DMA) =20 #define STM32_DMA3_MAX_BLOCK_SIZE ALIGN_DOWN(CBR1_BNDT, 64) +#define STM32_DMA3_MAX_BURST_LEN (1 + min_t(u32, FIELD_MAX(CTR1_SBL_1), \ + FIELD_MAX(CTR1_DBL_1))) #define port_is_ahb(maxdw) ({ typeof(maxdw) (_maxdw) =3D (maxdw); \ ((_maxdw) !=3D DW_INVALID) && ((_maxdw) =3D=3D DW_32); }) #define port_is_axi(maxdw) ({ typeof(maxdw) (_maxdw) =3D (maxdw); \ @@ -295,6 +297,10 @@ struct stm32_dma3_chan { u32 dma_status; }; =20 +struct stm32_dma3_pdata { + u32 axi_max_burst_len; +}; + struct stm32_dma3_ddata { struct dma_device dma_dev; void __iomem *base; @@ -303,6 +309,7 @@ struct stm32_dma3_ddata { u32 dma_channels; u32 dma_requests; enum stm32_dma3_port_data_width ports_max_dw[2]; + u32 axi_max_burst_len; }; =20 static inline struct stm32_dma3_ddata *to_stm32_dma3_ddata(struct stm32_dm= a3_chan *chan) @@ -535,7 +542,8 @@ static enum dma_slave_buswidth stm32_dma3_get_max_dw(u3= 2 chan_max_burst, return 1 << __ffs(len | addr | max_dw); } =20 -static u32 stm32_dma3_get_max_burst(u32 len, enum dma_slave_buswidth dw, u= 32 chan_max_burst) +static u32 stm32_dma3_get_max_burst(u32 len, enum dma_slave_buswidth dw, + u32 chan_max_burst, u32 bus_max_burst) { u32 max_burst =3D chan_max_burst ? chan_max_burst / dw : 1; =20 @@ -546,8 +554,9 @@ static u32 stm32_dma3_get_max_burst(u32 len, enum dma_s= lave_buswidth dw, u32 cha /* * HW doesn't modify the burst if burst size <=3D half of the fifo size. * If len is not a multiple of burst size, last burst is shortened by HW. + * Take care of maximum burst supported on interconnect bus. */ - return max_burst; + return min_t(u32, max_burst, bus_max_burst); } =20 static int stm32_dma3_chan_prep_hw(struct stm32_dma3_chan *chan, enum dma_= transfer_direction dir, @@ -556,6 +565,7 @@ static int stm32_dma3_chan_prep_hw(struct stm32_dma3_ch= an *chan, enum dma_transf { struct stm32_dma3_ddata *ddata =3D to_stm32_dma3_ddata(chan); struct dma_device dma_device =3D ddata->dma_dev; + u32 src_max_burst =3D STM32_DMA3_MAX_BURST_LEN, dst_max_burst =3D STM32_D= MA3_MAX_BURST_LEN; u32 sdw, ddw, sbl_max, dbl_max, tcem, init_dw, init_bl_max; u32 _ctr1 =3D 0, _ctr2 =3D 0; u32 ch_conf =3D chan->dt_config.ch_conf; @@ -596,10 +606,14 @@ static int stm32_dma3_chan_prep_hw(struct stm32_dma3_= chan *chan, enum dma_transf _ctr1 |=3D CTR1_SINC; if (sap) _ctr1 |=3D CTR1_SAP; + if (port_is_axi(sap_max_dw)) /* AXI - apply axi maximum burst limitation = */ + src_max_burst =3D ddata->axi_max_burst_len; if (FIELD_GET(STM32_DMA3_DT_DINC, tr_conf)) _ctr1 |=3D CTR1_DINC; if (dap) _ctr1 |=3D CTR1_DAP; + if (port_is_axi(dap_max_dw)) /* AXI - apply axi maximum burst limitation = */ + dst_max_burst =3D ddata->axi_max_burst_len; =20 _ctr2 |=3D FIELD_PREP(CTR2_REQSEL, chan->dt_config.req_line) & ~CTR2_SWRE= Q; if (FIELD_GET(STM32_DMA3_DT_BREQ, tr_conf)) @@ -619,11 +633,12 @@ static int stm32_dma3_chan_prep_hw(struct stm32_dma3_= chan *chan, enum dma_transf /* Set destination (device) data width and burst */ ddw =3D min_t(u32, ddw, stm32_dma3_get_max_dw(chan->max_burst, dap_max_d= w, len, dst_addr)); - dbl_max =3D min_t(u32, dbl_max, stm32_dma3_get_max_burst(len, ddw, chan-= >max_burst)); + dbl_max =3D min_t(u32, dbl_max, stm32_dma3_get_max_burst(len, ddw, chan-= >max_burst, + dst_max_burst)); =20 /* Set source (memory) data width and burst */ sdw =3D stm32_dma3_get_max_dw(chan->max_burst, sap_max_dw, len, src_addr= ); - sbl_max =3D stm32_dma3_get_max_burst(len, sdw, chan->max_burst); + sbl_max =3D stm32_dma3_get_max_burst(len, sdw, chan->max_burst, src_max_= burst); if (!!FIELD_GET(STM32_DMA3_DT_NOPACK, tr_conf)) { sdw =3D ddw; sbl_max =3D dbl_max; @@ -653,11 +668,12 @@ static int stm32_dma3_chan_prep_hw(struct stm32_dma3_= chan *chan, enum dma_transf /* Set source (device) data width and burst */ sdw =3D min_t(u32, sdw, stm32_dma3_get_max_dw(chan->max_burst, sap_max_d= w, len, src_addr)); - sbl_max =3D min_t(u32, sbl_max, stm32_dma3_get_max_burst(len, sdw, chan-= >max_burst)); + sbl_max =3D min_t(u32, sbl_max, stm32_dma3_get_max_burst(len, sdw, chan-= >max_burst, + src_max_burst)); =20 /* Set destination (memory) data width and burst */ ddw =3D stm32_dma3_get_max_dw(chan->max_burst, dap_max_dw, len, dst_addr= ); - dbl_max =3D stm32_dma3_get_max_burst(len, ddw, chan->max_burst); + dbl_max =3D stm32_dma3_get_max_burst(len, ddw, chan->max_burst, dst_max_= burst); if (!!FIELD_GET(STM32_DMA3_DT_NOPACK, tr_conf) || ((_ctr2 & CTR2_PFREQ) && ddw > sdw)) { /* Packing to wider ddw not s= upported */ ddw =3D sdw; @@ -689,22 +705,24 @@ static int stm32_dma3_chan_prep_hw(struct stm32_dma3_= chan *chan, enum dma_transf init_dw =3D sdw; init_bl_max =3D sbl_max; sdw =3D stm32_dma3_get_max_dw(chan->max_burst, sap_max_dw, len, src_addr= ); - sbl_max =3D stm32_dma3_get_max_burst(len, sdw, chan->max_burst); + sbl_max =3D stm32_dma3_get_max_burst(len, sdw, chan->max_burst, src_max_= burst); if (chan->config_set & STM32_DMA3_CFG_SET_DMA) { sdw =3D min_t(u32, init_dw, sdw); - sbl_max =3D min_t(u32, init_bl_max, - stm32_dma3_get_max_burst(len, sdw, chan->max_burst)); + sbl_max =3D min_t(u32, init_bl_max, stm32_dma3_get_max_burst(len, sdw, + chan->max_burst, + src_max_burst)); } =20 /* Set destination (memory) data width and burst */ init_dw =3D ddw; init_bl_max =3D dbl_max; ddw =3D stm32_dma3_get_max_dw(chan->max_burst, dap_max_dw, len, dst_addr= ); - dbl_max =3D stm32_dma3_get_max_burst(len, ddw, chan->max_burst); + dbl_max =3D stm32_dma3_get_max_burst(len, ddw, chan->max_burst, dst_max_= burst); if (chan->config_set & STM32_DMA3_CFG_SET_DMA) { ddw =3D min_t(u32, init_dw, ddw); - dbl_max =3D min_t(u32, init_bl_max, - stm32_dma3_get_max_burst(len, ddw, chan->max_burst)); + dbl_max =3D min_t(u32, init_bl_max, stm32_dma3_get_max_burst(len, ddw, + chan->max_burst, + dst_max_burst)); } =20 _ctr1 |=3D FIELD_PREP(CTR1_SDW_LOG2, ilog2(sdw)); @@ -1647,8 +1665,12 @@ static u32 stm32_dma3_check_rif(struct stm32_dma3_dd= ata *ddata) return chan_reserved; } =20 +static struct stm32_dma3_pdata stm32mp25_pdata =3D { + .axi_max_burst_len =3D 16, +}; + static const struct of_device_id stm32_dma3_of_match[] =3D { - { .compatible =3D "st,stm32mp25-dma3", }, + { .compatible =3D "st,stm32mp25-dma3", .data =3D &stm32mp25_pdata, }, { /* sentinel */ }, }; MODULE_DEVICE_TABLE(of, stm32_dma3_of_match); @@ -1656,6 +1678,7 @@ MODULE_DEVICE_TABLE(of, stm32_dma3_of_match); static int stm32_dma3_probe(struct platform_device *pdev) { struct device_node *np =3D pdev->dev.of_node; + const struct stm32_dma3_pdata *pdata; struct stm32_dma3_ddata *ddata; struct reset_control *reset; struct stm32_dma3_chan *chan; @@ -1750,6 +1773,16 @@ static int stm32_dma3_probe(struct platform_device *= pdev) else /* Dual master ports */ ddata->ports_max_dw[1] =3D FIELD_GET(G_M1_DATA_WIDTH_ENC, hwcfgr); =20 + /* axi_max_burst_len is optional, if not defined, use STM32_DMA3_MAX_BURS= T_LEN */ + ddata->axi_max_burst_len =3D STM32_DMA3_MAX_BURST_LEN; + pdata =3D device_get_match_data(&pdev->dev); + if (pdata && pdata->axi_max_burst_len) { + ddata->axi_max_burst_len =3D min_t(u32, pdata->axi_max_burst_len, + STM32_DMA3_MAX_BURST_LEN); + dev_dbg(&pdev->dev, "Burst is limited to %u beats through AXI port\n", + ddata->axi_max_burst_len); + } + ddata->chans =3D devm_kcalloc(&pdev->dev, ddata->dma_channels, sizeof(*dd= ata->chans), GFP_KERNEL); if (!ddata->chans) { --=20 2.25.1 From nobody Tue Nov 26 17:22:39 2024 Received: from mx07-00178001.pphosted.com (mx08-00178001.pphosted.com [91.207.212.93]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 113D620C03D; Wed, 16 Oct 2024 12:43:17 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=91.207.212.93 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082599; cv=none; b=OdOovaaH6avIZHTAiBOmcntquAHO5I86RBnDnkLnxNj07n7xPjDgf3P3oxRjFiwC2Cu30llircpjtmeh4SCVkcbvxkS3slKyvVvY6PVfKHiUaAFXHALFysbBbi46i13q5gD21KuymynnAh+9ak8QrcSm8WecVv7b8xaG/zyas2c= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082599; c=relaxed/simple; bh=r3jPO17KChr01yagm5lhIXwjnINK7ogTlXKwCpA6Wz0=; h=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References: In-Reply-To:To:CC; b=AdrgzO+PX76+KVkd3RL6tJgr3eVowHRSZ/WSwzBPGCXepxolhzKBiOQ/pNCQ5k0bBvsk8EN8V8AiN3gMX3Ofcf4E7HU2F1ishQOuGVzAkhZA5Yn6wXtPFvEyc9KcL03KUsPxUb1e4vZdH+ZONPDDv3GgBIk/b2Km3uwfzzI+upU= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com; spf=pass smtp.mailfrom=foss.st.com; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b=0f0nPWyq; arc=none smtp.client-ip=91.207.212.93 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=foss.st.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b="0f0nPWyq" Received: from pps.filterd (m0046660.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 49G8U5QK011399; Wed, 16 Oct 2024 14:43:07 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=foss.st.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=selector1; bh= KFc5UtMsTxPLpZ5ZNu4v4Ik5v+Rez2xhUaWk/edfOo0=; b=0f0nPWyqcu1jUB6B zeg0yvt51kybMVVKiTe2to/fVM2YA2OI16jIlQS6QTtIJGdAQNaH4nXoP6uHxYh0 LyTHEwRCMuLlvE1tZceh61irIG47BLdS+WCoz1+2FpenHQZUcxaYPnpdxGK3CxaC DYGeupxclJ5d1iLnFSpZCyYIhvl0LRI1iacsS0F5feQ+vHAqtSFWEoAFOs0Hqy+j qMaaFfs32pbHYMXo3rY0aoUtyJ/nFh5X1DZdqTTA+scOHUzNqxuwqaDOnJIw5/LW 0AIWfpj2ENrH6k8IRkPE6DSu0rP14nDeoYHtQiaaIIcFNw185Iwbi3pQeEgNhg3H ytP6Kw== Received: from beta.dmz-ap.st.com (beta.dmz-ap.st.com [138.198.100.35]) by mx07-00178001.pphosted.com (PPS) with ESMTPS id 429qybdjcq-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 16 Oct 2024 14:43:07 +0200 (MEST) Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-ap.st.com (STMicroelectronics) with ESMTP id C2FAD4004D; Wed, 16 Oct 2024 14:41:25 +0200 (CEST) Received: from Webmail-eu.st.com (shfdag1node3.st.com [10.75.129.71]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id B282723CEB3; Wed, 16 Oct 2024 14:40:25 +0200 (CEST) Received: from localhost (10.252.17.239) by SHFDAG1NODE3.st.com (10.75.129.71) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.37; Wed, 16 Oct 2024 14:40:25 +0200 From: Amelie Delaunay Date: Wed, 16 Oct 2024 14:39:59 +0200 Subject: [PATCH v3 7/9] arm64: dts: st: add DMA support on U(S)ART instances of stm32mp25 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-ID: <20241016-dma3-mp25-updates-v3-7-8311fe6f228d@foss.st.com> References: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> In-Reply-To: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> To: Vinod Koul , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Maxime Coquelin , Alexandre Torgue CC: , , , , , Amelie Delaunay X-Mailer: b4 0.14.2 X-ClientProxiedBy: EQNCAS1NODE4.st.com (10.75.129.82) To SHFDAG1NODE3.st.com (10.75.129.71) X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1039,Hydra:6.0.680,FMLib:17.12.60.29 definitions=2024-09-06_09,2024-09-06_01,2024-09-02_01 Add dmas and dma-names properties in u(s)art nodes of stm32mp251.dtsi to enable DMA support. RX channel requires to prevent pack/unpack feature of DMA to avoid losing bytes when interrupting RX transfer, as it uses a cyclic buffer. Signed-off-by: Amelie Delaunay --- arch/arm64/boot/dts/st/stm32mp251.dtsi | 27 +++++++++++++++++++++++++++ arch/arm64/boot/dts/st/stm32mp257f-ev1.dts | 2 ++ 2 files changed, 29 insertions(+) diff --git a/arch/arm64/boot/dts/st/stm32mp251.dtsi b/arch/arm64/boot/dts/s= t/stm32mp251.dtsi index 1167cf63d7e87aaa15c5c1ed70a9f6511fd818d4..9035fc7ba4857ca98a1a86246d7= d0250196b2a13 100644 --- a/arch/arm64/boot/dts/st/stm32mp251.dtsi +++ b/arch/arm64/boot/dts/st/stm32mp251.dtsi @@ -266,6 +266,9 @@ usart2: serial@400e0000 { reg =3D <0x400e0000 0x400>; interrupts =3D ; clocks =3D <&rcc CK_KER_USART2>; + dmas =3D <&hpdma 11 0x20 0x10012>, + <&hpdma 12 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 32>; status =3D "disabled"; }; @@ -275,6 +278,9 @@ usart3: serial@400f0000 { reg =3D <0x400f0000 0x400>; interrupts =3D ; clocks =3D <&rcc CK_KER_USART3>; + dmas =3D <&hpdma 13 0x20 0x10012>, + <&hpdma 14 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 33>; status =3D "disabled"; }; @@ -284,6 +290,9 @@ uart4: serial@40100000 { reg =3D <0x40100000 0x400>; interrupts =3D ; clocks =3D <&rcc CK_KER_UART4>; + dmas =3D <&hpdma 15 0x20 0x10012>, + <&hpdma 16 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 34>; status =3D "disabled"; }; @@ -293,6 +302,9 @@ uart5: serial@40110000 { reg =3D <0x40110000 0x400>; interrupts =3D ; clocks =3D <&rcc CK_KER_UART5>; + dmas =3D <&hpdma 17 0x20 0x10012>, + <&hpdma 18 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 35>; status =3D "disabled"; }; @@ -393,6 +405,9 @@ usart6: serial@40220000 { reg =3D <0x40220000 0x400>; interrupts =3D ; clocks =3D <&rcc CK_KER_USART6>; + dmas =3D <&hpdma 19 0x20 0x10012>, + <&hpdma 20 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 36>; status =3D "disabled"; }; @@ -438,6 +453,9 @@ uart9: serial@402c0000 { reg =3D <0x402c0000 0x400>; interrupts =3D ; clocks =3D <&rcc CK_KER_UART9>; + dmas =3D <&hpdma 25 0x20 0x10012>, + <&hpdma 26 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 39>; status =3D "disabled"; }; @@ -447,6 +465,9 @@ usart1: serial@40330000 { reg =3D <0x40330000 0x400>; interrupts =3D ; clocks =3D <&rcc CK_KER_USART1>; + dmas =3D <&hpdma 9 0x20 0x10012>, + <&hpdma 10 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 31>; status =3D "disabled"; }; @@ -480,6 +501,9 @@ uart7: serial@40370000 { reg =3D <0x40370000 0x400>; interrupts =3D ; clocks =3D <&rcc CK_KER_UART7>; + dmas =3D <&hpdma 21 0x20 0x10012>, + <&hpdma 22 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 37>; status =3D "disabled"; }; @@ -489,6 +513,9 @@ uart8: serial@40380000 { reg =3D <0x40380000 0x400>; interrupts =3D ; clocks =3D <&rcc CK_KER_UART8>; + dmas =3D <&hpdma 23 0x20 0x10012>, + <&hpdma 24 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 38>; status =3D "disabled"; }; diff --git a/arch/arm64/boot/dts/st/stm32mp257f-ev1.dts b/arch/arm64/boot/d= ts/st/stm32mp257f-ev1.dts index 214191a8322b81e7ae453503863b4465d9b625e0..d468dcbe849680de812a0ddd593= f30cbf507f645 100644 --- a/arch/arm64/boot/dts/st/stm32mp257f-ev1.dts +++ b/arch/arm64/boot/dts/st/stm32mp257f-ev1.dts @@ -157,6 +157,8 @@ &usart2 { pinctrl-0 =3D <&usart2_pins_a>; pinctrl-1 =3D <&usart2_idle_pins_a>; pinctrl-2 =3D <&usart2_sleep_pins_a>; + /delete-property/dmas; + /delete-property/dma-names; status =3D "okay"; }; =20 --=20 2.25.1 From nobody Tue Nov 26 17:22:39 2024 Received: from mx07-00178001.pphosted.com (mx08-00178001.pphosted.com [91.207.212.93]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 93E5320821B; Wed, 16 Oct 2024 12:43:14 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=91.207.212.93 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082596; cv=none; b=fK7ZgnlGVptIwHJTh8k4LrdF8A0NoOnJn7Mc0BLnUpYh9S8bvhgDvBCwjM5Umh2HNYwqDUSGNzudkj/ZuOGm/ygp3vY6fH1k2gcxqxRIcQSTFNQ3tKiGk6aCNuJpLmxqPPc50E/mWU2WGNFxOBND8oDCqwwIuzKqg73YK5B8a6E= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082596; c=relaxed/simple; bh=pMLifARUAOLNBr01/ck65XhIQfScdJTCO8DMrbIsXwE=; h=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References: In-Reply-To:To:CC; b=LDaTqqkrIRxnILKbS2BajWBGhaW4roQb1bmdkaoWXd9dm1rmmrobY6yyj6uCtNb/mvHS6ynrodc8Y64aDpy7XDAyK9bDFJG0jXMp4Bdy6pk/YbFG7YyB1M/He0sTDWKuqMtZTXImzftN6nNMzm1LkdM6ClHRm1GnUhrPYxlKoqA= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com; spf=pass smtp.mailfrom=foss.st.com; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b=NB5u3abH; arc=none smtp.client-ip=91.207.212.93 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=foss.st.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b="NB5u3abH" Received: from pps.filterd (m0046661.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 49GAo8tP018560; Wed, 16 Oct 2024 14:42:43 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=foss.st.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=selector1; bh= K4/ZRiFK4NnnLcdcmxWLGfjaF+7bw9tWCL81XtmyrjQ=; b=NB5u3abHVOU2NxN0 hg6/W5fAKTRC23+gGhg0oQEAjx/jyXj/7DiNTBglAtQ1zbfFA8TylxJJTXAffwSx QMNae6Fo7w+pJ5dOX63uB1UFgPWaTziIImGn0sPrUVVVwyWL/5vvTEB+jyDNcGMd IgZYBkG3x7XI+fE1dCrTo924bUT5nXMwROQt8QSjKTVyeDvL/6E0yw8UFGwHvdb0 O/6XBIooqzpw8DsWfsftog3EY/T00OfkeiLaiXd+ZST38Gvm+J4dTQQZJ9SHgnDs S9CHSUmevhYNHHmh7qQRZVJpFyeU9bdGbNqfkcOr4VTokHNDgX81+N4BrkXHWrlo EGV5HQ== Received: from beta.dmz-ap.st.com (beta.dmz-ap.st.com [138.198.100.35]) by mx07-00178001.pphosted.com (PPS) with ESMTPS id 42a8mv9uvt-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 16 Oct 2024 14:42:43 +0200 (MEST) Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-ap.st.com (STMicroelectronics) with ESMTP id 6E23240055; Wed, 16 Oct 2024 14:41:28 +0200 (CEST) Received: from Webmail-eu.st.com (shfdag1node3.st.com [10.75.129.71]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id 7EB1823CED5; Wed, 16 Oct 2024 14:40:26 +0200 (CEST) Received: from localhost (10.252.17.239) by SHFDAG1NODE3.st.com (10.75.129.71) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.37; Wed, 16 Oct 2024 14:40:26 +0200 From: Amelie Delaunay Date: Wed, 16 Oct 2024 14:40:00 +0200 Subject: [PATCH v3 8/9] arm64: dts: st: add DMA support on I2C instances of stm32mp25 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-ID: <20241016-dma3-mp25-updates-v3-8-8311fe6f228d@foss.st.com> References: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> In-Reply-To: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> To: Vinod Koul , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Maxime Coquelin , Alexandre Torgue CC: , , , , , Amelie Delaunay X-Mailer: b4 0.14.2 X-ClientProxiedBy: EQNCAS1NODE4.st.com (10.75.129.82) To SHFDAG1NODE3.st.com (10.75.129.71) X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1039,Hydra:6.0.680,FMLib:17.12.60.29 definitions=2024-09-06_09,2024-09-06_01,2024-09-02_01 Add dmas and dma-names properties in i2c nodes of stm32mp251.dtsi to enable DMA support. Signed-off-by: Amelie Delaunay --- arch/arm64/boot/dts/st/stm32mp251.dtsi | 24 ++++++++++++++++++++++++ 1 file changed, 24 insertions(+) diff --git a/arch/arm64/boot/dts/st/stm32mp251.dtsi b/arch/arm64/boot/dts/s= t/stm32mp251.dtsi index 9035fc7ba4857ca98a1a86246d7d0250196b2a13..e166e2f1f1400faf7fb56ed07c5= 779c26cf80cdd 100644 --- a/arch/arm64/boot/dts/st/stm32mp251.dtsi +++ b/arch/arm64/boot/dts/st/stm32mp251.dtsi @@ -318,6 +318,9 @@ i2c1: i2c@40120000 { resets =3D <&rcc I2C1_R>; #address-cells =3D <1>; #size-cells =3D <0>; + dmas =3D <&hpdma 27 0x20 0x3012>, + <&hpdma 28 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 41>; status =3D "disabled"; }; @@ -331,6 +334,9 @@ i2c2: i2c@40130000 { resets =3D <&rcc I2C2_R>; #address-cells =3D <1>; #size-cells =3D <0>; + dmas =3D <&hpdma 30 0x20 0x3012>, + <&hpdma 31 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 42>; status =3D "disabled"; }; @@ -344,6 +350,9 @@ i2c3: i2c@40140000 { resets =3D <&rcc I2C3_R>; #address-cells =3D <1>; #size-cells =3D <0>; + dmas =3D <&hpdma 33 0x20 0x3012>, + <&hpdma 34 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 43>; status =3D "disabled"; }; @@ -357,6 +366,9 @@ i2c4: i2c@40150000 { resets =3D <&rcc I2C4_R>; #address-cells =3D <1>; #size-cells =3D <0>; + dmas =3D <&hpdma 36 0x20 0x3012>, + <&hpdma 37 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 44>; status =3D "disabled"; }; @@ -370,6 +382,9 @@ i2c5: i2c@40160000 { resets =3D <&rcc I2C5_R>; #address-cells =3D <1>; #size-cells =3D <0>; + dmas =3D <&hpdma 39 0x20 0x3012>, + <&hpdma 40 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 45>; status =3D "disabled"; }; @@ -383,6 +398,9 @@ i2c6: i2c@40170000 { resets =3D <&rcc I2C6_R>; #address-cells =3D <1>; #size-cells =3D <0>; + dmas =3D <&hpdma 42 0x20 0x3012>, + <&hpdma 43 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 46>; status =3D "disabled"; }; @@ -396,6 +414,9 @@ i2c7: i2c@40180000 { resets =3D <&rcc I2C7_R>; #address-cells =3D <1>; #size-cells =3D <0>; + dmas =3D <&hpdma 45 0x20 0x3012>, + <&hpdma 46 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 47>; status =3D "disabled"; }; @@ -541,6 +562,9 @@ i2c8: i2c@46040000 { resets =3D <&rcc I2C8_R>; #address-cells =3D <1>; #size-cells =3D <0>; + dmas =3D <&hpdma 168 0x20 0x3012>, + <&hpdma 169 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 48>; status =3D "disabled"; }; --=20 2.25.1 From nobody Tue Nov 26 17:22:39 2024 Received: from mx08-00178001.pphosted.com (mx08-00178001.pphosted.com [91.207.212.93]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 93EBA208D63; Wed, 16 Oct 2024 12:43:14 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=91.207.212.93 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082598; cv=none; b=HSVy9XIXq5n8kErkQK0ZD9F4/acVGK4GRvmFEdbR7PwXzwXsu7n+y6bG2aaLwoUCBkTyRCMhJVd42myaQQhwxI71UWyVkzbCTnY3t+zjb7eO08CbJKNjpzK+COtCobKBMSUnIUBu+8vOCXH4BjD/sESu/rUOiTcjtkwHRFQfazA= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1729082598; c=relaxed/simple; bh=UbN/dByhvTSbSeoPfBiRX/vO2M0WLylvxyBrvYKBvzs=; h=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References: In-Reply-To:To:CC; b=Ym1g49BoQekDt1n70zVfx7aPLjiX+QIwm/KZsx5/V8JUj2MySSyTmtYBL1tkFacV4gboFZxjLiVCw324ZpN9aDgXM41dKMWklCBjL5PZbyeTUQgsfjKs3wHA6havucWuOoy58j4Y3zxa4Y55cgmPlEWone8Tmwp+c90OOiX3eFE= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com; spf=pass smtp.mailfrom=foss.st.com; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b=rCzgGH3r; arc=none smtp.client-ip=91.207.212.93 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=foss.st.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=foss.st.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=foss.st.com header.i=@foss.st.com header.b="rCzgGH3r" Received: from pps.filterd (m0369457.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 49G8o7FK018075; Wed, 16 Oct 2024 14:42:53 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=foss.st.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=selector1; bh= QY3+4yFvEuS+q43fMZ7qPJn6kolc7ne5LyE/5i7vFNg=; b=rCzgGH3rbhpPvAeM 9Ky4rLWql2K5YYqtqu0JoZnQ8Rp5U1twv1av2IW4gRe4aGrzq+A1J0TqkTDgGCNW umYdVobhgxSd62yPzlKUl9xMsZYFU+ZXB+p2zXsc5MBHzECyXKrmLAcDLLB0SJt/ sDfABUmsndpwo+8GDfNuKr2GMkmAADPx6dAPR8TK8gzQE0x/d4y1WwgtOwkKWa5L /3JZCYvlVUy+CaCLqGMuxfBrHNpfWVGwJmWkaV425Wyy8etn0PG0HbBRRPmzFmZE MG6hvb0jq//hbFgeGTYBmjhVyh1c6RZeeWm87wPxtmpZVfVmSMrVLcVEyNZ7jWzG 64867Q== Received: from beta.dmz-ap.st.com (beta.dmz-ap.st.com [138.198.100.35]) by mx07-00178001.pphosted.com (PPS) with ESMTPS id 42842jfv5t-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 16 Oct 2024 14:42:52 +0200 (MEST) Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-ap.st.com (STMicroelectronics) with ESMTP id 690A44004F; Wed, 16 Oct 2024 14:41:28 +0200 (CEST) Received: from Webmail-eu.st.com (shfdag1node3.st.com [10.75.129.71]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id 4BC5323D403; Wed, 16 Oct 2024 14:40:27 +0200 (CEST) Received: from localhost (10.252.17.239) by SHFDAG1NODE3.st.com (10.75.129.71) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.37; Wed, 16 Oct 2024 14:40:27 +0200 From: Amelie Delaunay Date: Wed, 16 Oct 2024 14:40:01 +0200 Subject: [PATCH v3 9/9] arm64: dts: st: add DMA support on SPI instances of stm32mp25 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-ID: <20241016-dma3-mp25-updates-v3-9-8311fe6f228d@foss.st.com> References: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> In-Reply-To: <20241016-dma3-mp25-updates-v3-0-8311fe6f228d@foss.st.com> To: Vinod Koul , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Maxime Coquelin , Alexandre Torgue CC: , , , , , Amelie Delaunay X-Mailer: b4 0.14.2 X-ClientProxiedBy: EQNCAS1NODE4.st.com (10.75.129.82) To SHFDAG1NODE3.st.com (10.75.129.71) X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1039,Hydra:6.0.680,FMLib:17.12.60.29 definitions=2024-09-06_09,2024-09-06_01,2024-09-02_01 Add dmas and dma-names properties in spi nodes of stm32mp251.dtsi to enable DMA support. Signed-off-by: Amelie Delaunay --- arch/arm64/boot/dts/st/stm32mp251.dtsi | 24 ++++++++++++++++++++++++ 1 file changed, 24 insertions(+) diff --git a/arch/arm64/boot/dts/st/stm32mp251.dtsi b/arch/arm64/boot/dts/s= t/stm32mp251.dtsi index e166e2f1f1400faf7fb56ed07c5779c26cf80cdd..ed1d778ab441be3ebf2e53dea9f= ef484d41ab31a 100644 --- a/arch/arm64/boot/dts/st/stm32mp251.dtsi +++ b/arch/arm64/boot/dts/st/stm32mp251.dtsi @@ -245,6 +245,9 @@ spi2: spi@400b0000 { interrupts =3D ; clocks =3D <&rcc CK_KER_SPI2>; resets =3D <&rcc SPI2_R>; + dmas =3D <&hpdma 51 0x20 0x3012>, + <&hpdma 52 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 23>; status =3D "disabled"; }; @@ -257,6 +260,9 @@ spi3: spi@400c0000 { interrupts =3D ; clocks =3D <&rcc CK_KER_SPI3>; resets =3D <&rcc SPI3_R>; + dmas =3D <&hpdma 53 0x20 0x3012>, + <&hpdma 54 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 24>; status =3D "disabled"; }; @@ -441,6 +447,9 @@ spi1: spi@40230000 { interrupts =3D ; clocks =3D <&rcc CK_KER_SPI1>; resets =3D <&rcc SPI1_R>; + dmas =3D <&hpdma 49 0x20 0x3012>, + <&hpdma 50 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 22>; status =3D "disabled"; }; @@ -453,6 +462,9 @@ spi4: spi@40240000 { interrupts =3D ; clocks =3D <&rcc CK_KER_SPI4>; resets =3D <&rcc SPI4_R>; + dmas =3D <&hpdma 55 0x20 0x3012>, + <&hpdma 56 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 25>; status =3D "disabled"; }; @@ -465,6 +477,9 @@ spi5: spi@40280000 { interrupts =3D ; clocks =3D <&rcc CK_KER_SPI5>; resets =3D <&rcc SPI5_R>; + dmas =3D <&hpdma 57 0x20 0x3012>, + <&hpdma 58 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 26>; status =3D "disabled"; }; @@ -501,6 +516,9 @@ spi6: spi@40350000 { interrupts =3D ; clocks =3D <&rcc CK_KER_SPI6>; resets =3D <&rcc SPI6_R>; + dmas =3D <&hpdma 59 0x20 0x3012>, + <&hpdma 60 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 27>; status =3D "disabled"; }; @@ -513,6 +531,9 @@ spi7: spi@40360000 { interrupts =3D ; clocks =3D <&rcc CK_KER_SPI7>; resets =3D <&rcc SPI7_R>; + dmas =3D <&hpdma 61 0x20 0x3012>, + <&hpdma 62 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 28>; status =3D "disabled"; }; @@ -549,6 +570,9 @@ spi8: spi@46020000 { interrupts =3D ; clocks =3D <&rcc CK_KER_SPI8>; resets =3D <&rcc SPI8_R>; + dmas =3D <&hpdma 171 0x20 0x3012>, + <&hpdma 172 0x20 0x3021>; + dma-names =3D "rx", "tx"; access-controllers =3D <&rifsc 29>; status =3D "disabled"; }; --=20 2.25.1