From nobody Fri Nov 29 13:25:20 2024 Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 5F9A96F2F3; Fri, 20 Sep 2024 08:00:39 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.168.131 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1726819242; cv=none; b=pKFdi2YJ2IcLH/lxOXxNTUrP9EhM9J31W+U037gbxlfitGLdyh2hKv+IkWZZ8OKGHocaVLviGAD3qrj0D6pWIH0rtuadj6GnPh6iYsLx7N+quYRAnM4SPCyx5sRteSBVNLs7Kd5WBUjQCDy1RYTnPpfRnXPU7/eurKmbcZZqfkE= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1726819242; c=relaxed/simple; bh=r0HXJqazCT5+QUMckfrKv/GvNMeEHinrwRlCK/N9XVA=; h=From:Date:Subject:MIME-Version:Content-Type:Message-ID:References: In-Reply-To:To:CC; b=gqKbhStthdQcpv/bqt29yqd/iv3wd9Qal7hJxNtbAQc386fA+33/i79YhBa0SAvjGxGn7NyPS5ReEfQsh8Js7E1QOZ4duz31E9NwbrETqnckl61A4qTD7TMfJFnYypuWmK/dRAvYIhG/EmtJ0xsY9E6z1JCu1xmnFKHyunXQB+Y= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com; spf=pass smtp.mailfrom=quicinc.com; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b=aOpt+Pm4; arc=none smtp.client-ip=205.220.168.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=quicinc.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b="aOpt+Pm4" Received: from pps.filterd (m0279863.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 48JKjbg5022842; Fri, 20 Sep 2024 08:00:34 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=qcppdkim1; bh= g+P1PsBr2DK2rcBwsZQy8Stl7RytbDPCpwGWvHi0s9M=; b=aOpt+Pm4aZ0iSmFz 22LpRJjjA2qI61134hrlp7APTSfueH4N+KtbCXXPIbfIIOHMBwFrpAnQxyCyJmQD jyghYx5UgPY7YU2c0YRFLNkYUvrUXA1n1fNsAxVtP3XoV3DFdzQbaL3DHcrfMiIT dFCpUO/S05nU7O1oEXjqfqNzWipdF6U9ULxnu2i0X+dPaMxLoyqM8DdijJrVrOwb 7puwc684xCEk21E9a5m9lmfrZkssu1nnWctX/dAzorU2zDoYJEyytvENEIKlt5DR tq48guGmdTlfwuoBdilUuCqflpymx3Qqqa1kqFAFd1Fcc3TSFHJLJZiZ24Yh9aKT d50Lmg== Received: from nalasppmta03.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 41n4hfr7qh-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 20 Sep 2024 08:00:33 +0000 (GMT) Received: from nalasex01b.na.qualcomm.com (nalasex01b.na.qualcomm.com [10.47.209.197]) by NALASPPMTA03.qualcomm.com (8.18.1.2/8.18.1.2) with ESMTPS id 48K80XJw028447 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 20 Sep 2024 08:00:33 GMT Received: from lijuang2-gv.ap.qualcomm.com (10.80.80.8) by nalasex01b.na.qualcomm.com (10.47.209.197) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.9; Fri, 20 Sep 2024 01:00:27 -0700 From: Lijuan Gao Date: Fri, 20 Sep 2024 16:00:10 +0800 Subject: [PATCH v2 2/2] pinctrl: qcom: add the tlmm driver for QCS615 platform Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-ID: <20240920-add_qcs615_pinctrl_driver-v2-2-e03c42a9d055@quicinc.com> References: <20240920-add_qcs615_pinctrl_driver-v2-0-e03c42a9d055@quicinc.com> In-Reply-To: <20240920-add_qcs615_pinctrl_driver-v2-0-e03c42a9d055@quicinc.com> To: Bjorn Andersson , Linus Walleij , Rob Herring , "Krzysztof Kozlowski" , Conor Dooley CC: , , , , , lijuang X-Mailer: b4 0.15-dev-99b12 X-Developer-Signature: v=1; a=ed25519-sha256; t=1726819221; l=38573; i=quic_lijuang@quicinc.com; s=20240827; h=from:subject:message-id; bh=r0HXJqazCT5+QUMckfrKv/GvNMeEHinrwRlCK/N9XVA=; b=4Xw+aW1vSXi+ygnRdBIz2sgswUOsLGazDg5uCp9ChsQcf79mh0gBt1H4QRoj8njiJm+tavDwP ckcVJk/jCPVC+bw4E7IpbCEWJ4MKld58cD2xuZC1n8DgGqkgR1m0n/O X-Developer-Key: i=quic_lijuang@quicinc.com; a=ed25519; pk=1zeM8FpQK/J1jSFHn8iXHeb3xt7F/3GvHv7ET2RNJxE= X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01b.na.qualcomm.com (10.47.209.197) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-GUID: Gv-43FafMKYXnFb4gIgQpVrT0yOTxma_ X-Proofpoint-ORIG-GUID: Gv-43FafMKYXnFb4gIgQpVrT0yOTxma_ X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1039,Hydra:6.0.680,FMLib:17.12.60.29 definitions=2024-09-06_09,2024-09-06_01,2024-09-02_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 priorityscore=1501 clxscore=1015 phishscore=0 malwarescore=0 mlxlogscore=999 mlxscore=0 impostorscore=0 adultscore=0 suspectscore=0 lowpriorityscore=0 spamscore=0 bulkscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.19.0-2408220000 definitions=main-2409200055 Add support for QCS615 TLMM configuration and control via the pinctrl framework. Signed-off-by: Lijuan Gao --- drivers/pinctrl/qcom/Kconfig.msm | 7 + drivers/pinctrl/qcom/Makefile | 1 + drivers/pinctrl/qcom/pinctrl-qcs615.c | 1107 +++++++++++++++++++++++++++++= ++++ 3 files changed, 1115 insertions(+) diff --git a/drivers/pinctrl/qcom/Kconfig.msm b/drivers/pinctrl/qcom/Kconfi= g.msm index 8fe459d082ed..ad05f93a77f9 100644 --- a/drivers/pinctrl/qcom/Kconfig.msm +++ b/drivers/pinctrl/qcom/Kconfig.msm @@ -182,6 +182,13 @@ config PINCTRL_QCS404 This is the pinctrl, pinmux, pinconf and gpiolib driver for the TLMM block found in the Qualcomm QCS404 platform. =20 +config PINCTRL_QCS615 + tristate "Qualcomm Technologies QCS615 pin controller driver" + depends on ARM64 || COMPILE_TEST + help + This is the pinctrl, pinmux, pinconf and gpiolib driver for the + TLMM block found on the Qualcomm QCS615 platform. + config PINCTRL_QDF2XXX tristate "Qualcomm Technologies QDF2xxx pin controller driver" depends on ACPI diff --git a/drivers/pinctrl/qcom/Makefile b/drivers/pinctrl/qcom/Makefile index eb04297b6388..249f46f339ac 100644 --- a/drivers/pinctrl/qcom/Makefile +++ b/drivers/pinctrl/qcom/Makefile @@ -23,6 +23,7 @@ obj-$(CONFIG_PINCTRL_MSM8996) +=3D pinctrl-msm8996.o obj-$(CONFIG_PINCTRL_MSM8998) +=3D pinctrl-msm8998.o obj-$(CONFIG_PINCTRL_QCM2290) +=3D pinctrl-qcm2290.o obj-$(CONFIG_PINCTRL_QCS404) +=3D pinctrl-qcs404.o +obj-$(CONFIG_PINCTRL_QCS615) +=3D pinctrl-qcs615.o obj-$(CONFIG_PINCTRL_QDF2XXX) +=3D pinctrl-qdf2xxx.o obj-$(CONFIG_PINCTRL_MDM9607) +=3D pinctrl-mdm9607.o obj-$(CONFIG_PINCTRL_MDM9615) +=3D pinctrl-mdm9615.o diff --git a/drivers/pinctrl/qcom/pinctrl-qcs615.c b/drivers/pinctrl/qcom/p= inctrl-qcs615.c new file mode 100644 index 000000000000..8380e22b2faa --- /dev/null +++ b/drivers/pinctrl/qcom/pinctrl-qcs615.c @@ -0,0 +1,1107 @@ +// SPDX-License-Identifier: GPL-2.0-only +/* + * Copyright (c) 2024 Qualcomm Innovation Center, Inc. All rights reserved. + */ + +#include +#include +#include + +#include "pinctrl-msm.h" + +enum { + SOUTH, + EAST, + WEST +}; + +static const char * const qcs615_tiles[] =3D { + [SOUTH] =3D "south", + [EAST] =3D "east", + [WEST] =3D "west" +}; + +#define PINGROUP(id, _tile, f1, f2, f3, f4, f5, f6, f7, f8, f9) \ + { \ + .grp =3D PINCTRL_PINGROUP("gpio" #id, \ + gpio##id##_pins, \ + ARRAY_SIZE(gpio##id##_pins)), \ + .funcs =3D (int[]){ \ + msm_mux_gpio, /* gpio mode */ \ + msm_mux_##f1, \ + msm_mux_##f2, \ + msm_mux_##f3, \ + msm_mux_##f4, \ + msm_mux_##f5, \ + msm_mux_##f6, \ + msm_mux_##f7, \ + msm_mux_##f8, \ + msm_mux_##f9 \ + }, \ + .nfuncs =3D 10, \ + .ctl_reg =3D 0x1000 * id, \ + .io_reg =3D 0x1000 * id + 0x4, \ + .intr_cfg_reg =3D 0x1000 * id + 0x8, \ + .intr_status_reg =3D 0x1000 * id + 0xc, \ + .intr_target_reg =3D 0x1000 * id + 0x8, \ + .tile =3D _tile, \ + .mux_bit =3D 2, \ + .pull_bit =3D 0, \ + .drv_bit =3D 6, \ + .oe_bit =3D 9, \ + .in_bit =3D 0, \ + .out_bit =3D 1, \ + .intr_enable_bit =3D 0, \ + .intr_status_bit =3D 0, \ + .intr_target_bit =3D 5, \ + .intr_target_kpss_val =3D 3, \ + .intr_raw_status_bit =3D 4, \ + .intr_polarity_bit =3D 1, \ + .intr_detection_bit =3D 2, \ + .intr_detection_width =3D 2, \ + } + +#define SDC_QDSD_PINGROUP(pg_name, _tile, ctl, pull, drv) \ + { \ + .grp =3D PINCTRL_PINGROUP(#pg_name, \ + pg_name##_pins, \ + ARRAY_SIZE(pg_name##_pins)), \ + .ctl_reg =3D ctl, \ + .io_reg =3D 0, \ + .intr_cfg_reg =3D 0, \ + .intr_status_reg =3D 0, \ + .intr_target_reg =3D 0, \ + .tile =3D _tile, \ + .mux_bit =3D -1, \ + .pull_bit =3D pull, \ + .drv_bit =3D drv, \ + .oe_bit =3D -1, \ + .in_bit =3D -1, \ + .out_bit =3D -1, \ + .intr_enable_bit =3D -1, \ + .intr_status_bit =3D -1, \ + .intr_target_bit =3D -1, \ + .intr_raw_status_bit =3D -1, \ + .intr_polarity_bit =3D -1, \ + .intr_detection_bit =3D -1, \ + .intr_detection_width =3D -1, \ + } + +#define UFS_RESET(pg_name, offset) \ + { \ + .grp =3D PINCTRL_PINGROUP(#pg_name, \ + pg_name##_pins, \ + ARRAY_SIZE(pg_name##_pins)), \ + .ctl_reg =3D offset, \ + .io_reg =3D offset + 0x4, \ + .intr_cfg_reg =3D 0, \ + .intr_status_reg =3D 0, \ + .intr_target_reg =3D 0, \ + .tile =3D WEST, \ + .mux_bit =3D -1, \ + .pull_bit =3D 3, \ + .drv_bit =3D 0, \ + .oe_bit =3D -1, \ + .in_bit =3D -1, \ + .out_bit =3D 0, \ + .intr_enable_bit =3D -1, \ + .intr_status_bit =3D -1, \ + .intr_target_bit =3D -1, \ + .intr_raw_status_bit =3D -1, \ + .intr_polarity_bit =3D -1, \ + .intr_detection_bit =3D -1, \ + .intr_detection_width =3D -1, \ + } + +static const struct pinctrl_pin_desc qcs615_pins[] =3D { + PINCTRL_PIN(0, "GPIO_0"), + PINCTRL_PIN(1, "GPIO_1"), + PINCTRL_PIN(2, "GPIO_2"), + PINCTRL_PIN(3, "GPIO_3"), + PINCTRL_PIN(4, "GPIO_4"), + PINCTRL_PIN(5, "GPIO_5"), + PINCTRL_PIN(6, "GPIO_6"), + PINCTRL_PIN(7, "GPIO_7"), + PINCTRL_PIN(8, "GPIO_8"), + PINCTRL_PIN(9, "GPIO_9"), + PINCTRL_PIN(10, "GPIO_10"), + PINCTRL_PIN(11, "GPIO_11"), + PINCTRL_PIN(12, "GPIO_12"), + PINCTRL_PIN(13, "GPIO_13"), + PINCTRL_PIN(14, "GPIO_14"), + PINCTRL_PIN(15, "GPIO_15"), + PINCTRL_PIN(16, "GPIO_16"), + PINCTRL_PIN(17, "GPIO_17"), + PINCTRL_PIN(18, "GPIO_18"), + PINCTRL_PIN(19, "GPIO_19"), + PINCTRL_PIN(20, "GPIO_20"), + PINCTRL_PIN(21, "GPIO_21"), + PINCTRL_PIN(22, "GPIO_22"), + PINCTRL_PIN(23, "GPIO_23"), + PINCTRL_PIN(24, "GPIO_24"), + PINCTRL_PIN(25, "GPIO_25"), + PINCTRL_PIN(26, "GPIO_26"), + PINCTRL_PIN(27, "GPIO_27"), + PINCTRL_PIN(28, "GPIO_28"), + PINCTRL_PIN(29, "GPIO_29"), + PINCTRL_PIN(30, "GPIO_30"), + PINCTRL_PIN(31, "GPIO_31"), + PINCTRL_PIN(32, "GPIO_32"), + PINCTRL_PIN(33, "GPIO_33"), + PINCTRL_PIN(34, "GPIO_34"), + PINCTRL_PIN(35, "GPIO_35"), + PINCTRL_PIN(36, "GPIO_36"), + PINCTRL_PIN(37, "GPIO_37"), + PINCTRL_PIN(38, "GPIO_38"), + PINCTRL_PIN(39, "GPIO_39"), + PINCTRL_PIN(40, "GPIO_40"), + PINCTRL_PIN(41, "GPIO_41"), + PINCTRL_PIN(42, "GPIO_42"), + PINCTRL_PIN(43, "GPIO_43"), + PINCTRL_PIN(44, "GPIO_44"), + PINCTRL_PIN(45, "GPIO_45"), + PINCTRL_PIN(46, "GPIO_46"), + PINCTRL_PIN(47, "GPIO_47"), + PINCTRL_PIN(48, "GPIO_48"), + PINCTRL_PIN(49, "GPIO_49"), + PINCTRL_PIN(50, "GPIO_50"), + PINCTRL_PIN(51, "GPIO_51"), + PINCTRL_PIN(52, "GPIO_52"), + PINCTRL_PIN(53, "GPIO_53"), + PINCTRL_PIN(54, "GPIO_54"), + PINCTRL_PIN(55, "GPIO_55"), + PINCTRL_PIN(56, "GPIO_56"), + PINCTRL_PIN(57, "GPIO_57"), + PINCTRL_PIN(58, "GPIO_58"), + PINCTRL_PIN(59, "GPIO_59"), + PINCTRL_PIN(60, "GPIO_60"), + PINCTRL_PIN(61, "GPIO_61"), + PINCTRL_PIN(62, "GPIO_62"), + PINCTRL_PIN(63, "GPIO_63"), + PINCTRL_PIN(64, "GPIO_64"), + PINCTRL_PIN(65, "GPIO_65"), + PINCTRL_PIN(66, "GPIO_66"), + PINCTRL_PIN(67, "GPIO_67"), + PINCTRL_PIN(68, "GPIO_68"), + PINCTRL_PIN(69, "GPIO_69"), + PINCTRL_PIN(70, "GPIO_70"), + PINCTRL_PIN(71, "GPIO_71"), + PINCTRL_PIN(72, "GPIO_72"), + PINCTRL_PIN(73, "GPIO_73"), + PINCTRL_PIN(74, "GPIO_74"), + PINCTRL_PIN(75, "GPIO_75"), + PINCTRL_PIN(76, "GPIO_76"), + PINCTRL_PIN(77, "GPIO_77"), + PINCTRL_PIN(78, "GPIO_78"), + PINCTRL_PIN(79, "GPIO_79"), + PINCTRL_PIN(80, "GPIO_80"), + PINCTRL_PIN(81, "GPIO_81"), + PINCTRL_PIN(82, "GPIO_82"), + PINCTRL_PIN(83, "GPIO_83"), + PINCTRL_PIN(84, "GPIO_84"), + PINCTRL_PIN(85, "GPIO_85"), + PINCTRL_PIN(86, "GPIO_86"), + PINCTRL_PIN(87, "GPIO_87"), + PINCTRL_PIN(88, "GPIO_88"), + PINCTRL_PIN(89, "GPIO_89"), + PINCTRL_PIN(90, "GPIO_90"), + PINCTRL_PIN(91, "GPIO_91"), + PINCTRL_PIN(92, "GPIO_92"), + PINCTRL_PIN(93, "GPIO_93"), + PINCTRL_PIN(94, "GPIO_94"), + PINCTRL_PIN(95, "GPIO_95"), + PINCTRL_PIN(96, "GPIO_96"), + PINCTRL_PIN(97, "GPIO_97"), + PINCTRL_PIN(98, "GPIO_98"), + PINCTRL_PIN(99, "GPIO_99"), + PINCTRL_PIN(100, "GPIO_100"), + PINCTRL_PIN(101, "GPIO_101"), + PINCTRL_PIN(102, "GPIO_102"), + PINCTRL_PIN(103, "GPIO_103"), + PINCTRL_PIN(104, "GPIO_104"), + PINCTRL_PIN(105, "GPIO_105"), + PINCTRL_PIN(106, "GPIO_106"), + PINCTRL_PIN(107, "GPIO_107"), + PINCTRL_PIN(108, "GPIO_108"), + PINCTRL_PIN(109, "GPIO_109"), + PINCTRL_PIN(110, "GPIO_110"), + PINCTRL_PIN(111, "GPIO_111"), + PINCTRL_PIN(112, "GPIO_112"), + PINCTRL_PIN(113, "GPIO_113"), + PINCTRL_PIN(114, "GPIO_114"), + PINCTRL_PIN(115, "GPIO_115"), + PINCTRL_PIN(116, "GPIO_116"), + PINCTRL_PIN(117, "GPIO_117"), + PINCTRL_PIN(118, "GPIO_118"), + PINCTRL_PIN(119, "GPIO_119"), + PINCTRL_PIN(120, "GPIO_120"), + PINCTRL_PIN(121, "GPIO_121"), + PINCTRL_PIN(122, "GPIO_122"), + PINCTRL_PIN(123, "UFS_RESET"), + PINCTRL_PIN(124, "SDC1_RCLK"), + PINCTRL_PIN(125, "SDC1_CLK"), + PINCTRL_PIN(126, "SDC1_CMD"), + PINCTRL_PIN(127, "SDC1_DATA"), + PINCTRL_PIN(128, "SDC2_CLK"), + PINCTRL_PIN(129, "SDC2_CMD"), + PINCTRL_PIN(130, "SDC2_DATA"), +}; + +#define DECLARE_MSM_GPIO_PINS(pin) \ + static const unsigned int gpio##pin##_pins[] =3D { pin } +DECLARE_MSM_GPIO_PINS(0); +DECLARE_MSM_GPIO_PINS(1); +DECLARE_MSM_GPIO_PINS(2); +DECLARE_MSM_GPIO_PINS(3); +DECLARE_MSM_GPIO_PINS(4); +DECLARE_MSM_GPIO_PINS(5); +DECLARE_MSM_GPIO_PINS(6); +DECLARE_MSM_GPIO_PINS(7); +DECLARE_MSM_GPIO_PINS(8); +DECLARE_MSM_GPIO_PINS(9); +DECLARE_MSM_GPIO_PINS(10); +DECLARE_MSM_GPIO_PINS(11); +DECLARE_MSM_GPIO_PINS(12); +DECLARE_MSM_GPIO_PINS(13); +DECLARE_MSM_GPIO_PINS(14); +DECLARE_MSM_GPIO_PINS(15); +DECLARE_MSM_GPIO_PINS(16); +DECLARE_MSM_GPIO_PINS(17); +DECLARE_MSM_GPIO_PINS(18); +DECLARE_MSM_GPIO_PINS(19); +DECLARE_MSM_GPIO_PINS(20); +DECLARE_MSM_GPIO_PINS(21); +DECLARE_MSM_GPIO_PINS(22); +DECLARE_MSM_GPIO_PINS(23); +DECLARE_MSM_GPIO_PINS(24); +DECLARE_MSM_GPIO_PINS(25); +DECLARE_MSM_GPIO_PINS(26); +DECLARE_MSM_GPIO_PINS(27); +DECLARE_MSM_GPIO_PINS(28); +DECLARE_MSM_GPIO_PINS(29); +DECLARE_MSM_GPIO_PINS(30); +DECLARE_MSM_GPIO_PINS(31); +DECLARE_MSM_GPIO_PINS(32); +DECLARE_MSM_GPIO_PINS(33); +DECLARE_MSM_GPIO_PINS(34); +DECLARE_MSM_GPIO_PINS(35); +DECLARE_MSM_GPIO_PINS(36); +DECLARE_MSM_GPIO_PINS(37); +DECLARE_MSM_GPIO_PINS(38); +DECLARE_MSM_GPIO_PINS(39); +DECLARE_MSM_GPIO_PINS(40); +DECLARE_MSM_GPIO_PINS(41); +DECLARE_MSM_GPIO_PINS(42); +DECLARE_MSM_GPIO_PINS(43); +DECLARE_MSM_GPIO_PINS(44); +DECLARE_MSM_GPIO_PINS(45); +DECLARE_MSM_GPIO_PINS(46); +DECLARE_MSM_GPIO_PINS(47); +DECLARE_MSM_GPIO_PINS(48); +DECLARE_MSM_GPIO_PINS(49); +DECLARE_MSM_GPIO_PINS(50); +DECLARE_MSM_GPIO_PINS(51); +DECLARE_MSM_GPIO_PINS(52); +DECLARE_MSM_GPIO_PINS(53); +DECLARE_MSM_GPIO_PINS(54); +DECLARE_MSM_GPIO_PINS(55); +DECLARE_MSM_GPIO_PINS(56); +DECLARE_MSM_GPIO_PINS(57); +DECLARE_MSM_GPIO_PINS(58); +DECLARE_MSM_GPIO_PINS(59); +DECLARE_MSM_GPIO_PINS(60); +DECLARE_MSM_GPIO_PINS(61); +DECLARE_MSM_GPIO_PINS(62); +DECLARE_MSM_GPIO_PINS(63); +DECLARE_MSM_GPIO_PINS(64); +DECLARE_MSM_GPIO_PINS(65); +DECLARE_MSM_GPIO_PINS(66); +DECLARE_MSM_GPIO_PINS(67); +DECLARE_MSM_GPIO_PINS(68); +DECLARE_MSM_GPIO_PINS(69); +DECLARE_MSM_GPIO_PINS(70); +DECLARE_MSM_GPIO_PINS(71); +DECLARE_MSM_GPIO_PINS(72); +DECLARE_MSM_GPIO_PINS(73); +DECLARE_MSM_GPIO_PINS(74); +DECLARE_MSM_GPIO_PINS(75); +DECLARE_MSM_GPIO_PINS(76); +DECLARE_MSM_GPIO_PINS(77); +DECLARE_MSM_GPIO_PINS(78); +DECLARE_MSM_GPIO_PINS(79); +DECLARE_MSM_GPIO_PINS(80); +DECLARE_MSM_GPIO_PINS(81); +DECLARE_MSM_GPIO_PINS(82); +DECLARE_MSM_GPIO_PINS(83); +DECLARE_MSM_GPIO_PINS(84); +DECLARE_MSM_GPIO_PINS(85); +DECLARE_MSM_GPIO_PINS(86); +DECLARE_MSM_GPIO_PINS(87); +DECLARE_MSM_GPIO_PINS(88); +DECLARE_MSM_GPIO_PINS(89); +DECLARE_MSM_GPIO_PINS(90); +DECLARE_MSM_GPIO_PINS(91); +DECLARE_MSM_GPIO_PINS(92); +DECLARE_MSM_GPIO_PINS(93); +DECLARE_MSM_GPIO_PINS(94); +DECLARE_MSM_GPIO_PINS(95); +DECLARE_MSM_GPIO_PINS(96); +DECLARE_MSM_GPIO_PINS(97); +DECLARE_MSM_GPIO_PINS(98); +DECLARE_MSM_GPIO_PINS(99); +DECLARE_MSM_GPIO_PINS(100); +DECLARE_MSM_GPIO_PINS(101); +DECLARE_MSM_GPIO_PINS(102); +DECLARE_MSM_GPIO_PINS(103); +DECLARE_MSM_GPIO_PINS(104); +DECLARE_MSM_GPIO_PINS(105); +DECLARE_MSM_GPIO_PINS(106); +DECLARE_MSM_GPIO_PINS(107); +DECLARE_MSM_GPIO_PINS(108); +DECLARE_MSM_GPIO_PINS(109); +DECLARE_MSM_GPIO_PINS(110); +DECLARE_MSM_GPIO_PINS(111); +DECLARE_MSM_GPIO_PINS(112); +DECLARE_MSM_GPIO_PINS(113); +DECLARE_MSM_GPIO_PINS(114); +DECLARE_MSM_GPIO_PINS(115); +DECLARE_MSM_GPIO_PINS(116); +DECLARE_MSM_GPIO_PINS(117); +DECLARE_MSM_GPIO_PINS(118); +DECLARE_MSM_GPIO_PINS(119); +DECLARE_MSM_GPIO_PINS(120); +DECLARE_MSM_GPIO_PINS(121); +DECLARE_MSM_GPIO_PINS(122); + +static const unsigned int ufs_reset_pins[] =3D { 123 }; +static const unsigned int sdc1_rclk_pins[] =3D { 124 }; +static const unsigned int sdc1_clk_pins[] =3D { 125 }; +static const unsigned int sdc1_cmd_pins[] =3D { 126 }; +static const unsigned int sdc1_data_pins[] =3D { 127 }; +static const unsigned int sdc2_clk_pins[] =3D { 128 }; +static const unsigned int sdc2_cmd_pins[] =3D { 129 }; +static const unsigned int sdc2_data_pins[] =3D { 130 }; + +enum qcs615_functions { + msm_mux_gpio, + msm_mux_adsp_ext, + msm_mux_agera_pll, + msm_mux_aoss_cti, + msm_mux_atest_char, + msm_mux_atest_tsens, + msm_mux_atest_usb, + msm_mux_cam_mclk, + msm_mux_cci_async, + msm_mux_cci_i2c, + msm_mux_cci_timer, + msm_mux_copy_gp, + msm_mux_copy_phase, + msm_mux_cri_trng, + msm_mux_dbg_out_clk, + msm_mux_ddr_bist, + msm_mux_ddr_pxi, + msm_mux_dp_hot, + msm_mux_edp_hot, + msm_mux_edp_lcd, + msm_mux_emac_gcc, + msm_mux_emac_phy_intr, + msm_mux_forced_usb, + msm_mux_gcc_gp, + msm_mux_gp_pdm, + msm_mux_gps_tx, + msm_mux_hs0_mi2s, + msm_mux_hs1_mi2s, + msm_mux_jitter_bist, + msm_mux_ldo_en, + msm_mux_ldo_update, + msm_mux_m_voc, + msm_mux_mclk1, + msm_mux_mclk2, + msm_mux_mdp_vsync, + msm_mux_mdp_vsync0_out, + msm_mux_mdp_vsync1_out, + msm_mux_mdp_vsync2_out, + msm_mux_mdp_vsync3_out, + msm_mux_mdp_vsync4_out, + msm_mux_mdp_vsync5_out, + msm_mux_mi2s_1, + msm_mux_mss_lte, + msm_mux_nav_pps_in, + msm_mux_nav_pps_out, + msm_mux_pa_indicator_or, + msm_mux_pcie_clk_req, + msm_mux_pcie_ep_rst, + msm_mux_phase_flag, + msm_mux_pll_bist, + msm_mux_pll_bypassnl, + msm_mux_pll_reset_n, + msm_mux_prng_rosc, + msm_mux_qdss_cti, + msm_mux_qdss_gpio, + msm_mux_qlink_enable, + msm_mux_qlink_request, + msm_mux_qspi, + msm_mux_qup0, + msm_mux_qup1, + msm_mux_rgmii, + msm_mux_sd_write_protect, + msm_mux_sp_cmu, + msm_mux_ter_mi2s, + msm_mux_tgu_ch, + msm_mux_uim1, + msm_mux_uim2, + msm_mux_usb0_hs, + msm_mux_usb1_hs, + msm_mux_usb_phy_ps, + msm_mux_vfr_1, + msm_mux_vsense_trigger_mirnat, + msm_mux_wlan, + msm_mux_wsa_clk, + msm_mux_wsa_data, + msm_mux__, +}; + +static const char *const gpio_groups[] =3D { + "gpio0", "gpio1", "gpio2", "gpio3", "gpio4", "gpio5", + "gpio6", "gpio7", "gpio8", "gpio9", "gpio10", "gpio11", + "gpio12", "gpio13", "gpio14", "gpio15", "gpio16", "gpio17", + "gpio18", "gpio19", "gpio20", "gpio21", "gpio22", "gpio23", + "gpio24", "gpio25", "gpio26", "gpio27", "gpio28", "gpio29", + "gpio30", "gpio31", "gpio32", "gpio33", "gpio34", "gpio35", + "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", + "gpio42", "gpio43", "gpio44", "gpio45", "gpio46", "gpio47", + "gpio48", "gpio49", "gpio50", "gpio51", "gpio52", "gpio53", + "gpio54", "gpio55", "gpio56", "gpio57", "gpio58", "gpio59", + "gpio60", "gpio61", "gpio62", "gpio63", "gpio64", "gpio65", + "gpio66", "gpio67", "gpio68", "gpio69", "gpio70", "gpio71", + "gpio72", "gpio73", "gpio74", "gpio75", "gpio76", "gpio77", + "gpio78", "gpio79", "gpio80", "gpio81", "gpio82", "gpio83", + "gpio84", "gpio85", "gpio86", "gpio87", "gpio88", "gpio89", + "gpio90", "gpio91", "gpio92", "gpio93", "gpio94", "gpio95", + "gpio96", "gpio97", "gpio98", "gpio99", "gpio100", "gpio101", + "gpio102", "gpio103", "gpio104", "gpio105", "gpio106", "gpio107", + "gpio108", "gpio109", "gpio110", "gpio111", "gpio112", "gpio113", + "gpio114", "gpio115", "gpio116", "gpio117", "gpio118", "gpio119", + "gpio120", "gpio121", "gpio122", +}; + +static const char *const adsp_ext_groups[] =3D { + "gpio118", +}; + +static const char *const agera_pll_groups[] =3D { + "gpio28", +}; + +static const char *const aoss_cti_groups[] =3D { + "gpio76", +}; + +static const char *const atest_char_groups[] =3D { + "gpio84", "gpio85", "gpio86", "gpio87", + "gpio115", "gpio117", "gpio118", "gpio119", + "gpio120", "gpio121", +}; + +static const char *const atest_tsens_groups[] =3D { + "gpio7", "gpio29", +}; + +static const char *const atest_usb_groups[] =3D { + "gpio7", "gpio10", "gpio11", "gpio54", + "gpio55", "gpio67", "gpio68", "gpio76", + "gpio75", "gpio77", +}; + +static const char *const cam_mclk_groups[] =3D { + "gpio28", "gpio29", "gpio30", "gpio31", +}; + +static const char *const cci_async_groups[] =3D { + "gpio26", "gpio41", "gpio42", +}; + +static const char *const cci_i2c_groups[] =3D { + "gpio32", "gpio33", "gpio34", "gpio35", +}; + +static const char *const cci_timer_groups[] =3D { + "gpio37", "gpio38", "gpio39", "gpio41", + "gpio42", +}; + +static const char *const copy_gp_groups[] =3D { + "gpio86", +}; + +static const char *const copy_phase_groups[] =3D { + "gpio103", +}; + +static const char *const cri_trng_groups[] =3D { + "gpio60", "gpio61", "gpio62", +}; + +static const char *const dbg_out_clk_groups[] =3D { + "gpio11", +}; + +static const char *const ddr_bist_groups[] =3D { + "gpio7", "gpio8", "gpio9", "gpio10", +}; + +static const char *const ddr_pxi_groups[] =3D { + "gpio6", "gpio7", "gpio10", "gpio11", + "gpio12", "gpio13", "gpio54", "gpio55", +}; + +static const char *const dp_hot_groups[] =3D { + "gpio102", "gpio103", "gpio104", +}; + +static const char *const edp_hot_groups[] =3D { + "gpio113", +}; + +static const char *const edp_lcd_groups[] =3D { + "gpio119", +}; + +static const char *const emac_gcc_groups[] =3D { + "gpio101", "gpio102", +}; + +static const char *const emac_phy_intr_groups[] =3D { + "gpio89", +}; + +static const char *const forced_usb_groups[] =3D { + "gpio43", +}; + +static const char *const gcc_gp_groups[] =3D { + "gpio21", "gpio22", "gpio57", "gpio58", + "gpio59", "gpio78", +}; + +static const char *const gp_pdm_groups[] =3D { + "gpio8", "gpio54", "gpio63", "gpio66", + "gpio79", "gpio95", +}; + +static const char *const gps_tx_groups[] =3D { + "gpio53", "gpio54", "gpio56", "gpio57", + "gpio59", "gpio60", +}; + +static const char *const hs0_mi2s_groups[] =3D { + "gpio36", "gpio37", "gpio38", "gpio39", +}; + +static const char *const hs1_mi2s_groups[] =3D { + "gpio24", "gpio25", "gpio26", "gpio27", +}; + +static const char *const jitter_bist_groups[] =3D { + "gpio12", "gpio26", +}; + +static const char *const ldo_en_groups[] =3D { + "gpio97", +}; + +static const char *const ldo_update_groups[] =3D { + "gpio98", +}; + +static const char *const m_voc_groups[] =3D { + "gpio120", +}; + +static const char *const mclk1_groups[] =3D { + "gpio121", +}; + +static const char *const mclk2_groups[] =3D { + "gpio122", +}; + +static const char *const mdp_vsync_groups[] =3D { + "gpio81", "gpio82", "gpio83", "gpio90", + "gpio97", "gpio98", +}; + +static const char *const mdp_vsync0_out_groups[] =3D { + "gpio90", +}; + +static const char *const mdp_vsync1_out_groups[] =3D { + "gpio90", +}; + +static const char *const mdp_vsync2_out_groups[] =3D { + "gpio90", +}; + +static const char *const mdp_vsync3_out_groups[] =3D { + "gpio90", +}; + +static const char *const mdp_vsync4_out_groups[] =3D { + "gpio90", +}; + +static const char *const mdp_vsync5_out_groups[] =3D { + "gpio90", +}; + +static const char *const mi2s_1_groups[] =3D { + "gpio108", "gpio109", "gpio110", "gpio111", +}; + +static const char *const mss_lte_groups[] =3D { + "gpio106", "gpio107", +}; + +static const char *const nav_pps_in_groups[] =3D { + "gpio53", "gpio56", "gpio57", "gpio59", + "gpio60", +}; + +static const char *const nav_pps_out_groups[] =3D { + "gpio53", "gpio56", "gpio57", "gpio59", + "gpio60", +}; + +static const char *const pa_indicator_or_groups[] =3D { + "gpio53", +}; + +static const char *const pcie_clk_req_groups[] =3D { + "gpio90", +}; + +static const char *const pcie_ep_rst_groups[] =3D { + "gpio89", +}; + +static const char *const phase_flag_groups[] =3D { + "gpio10", "gpio18", "gpio19", "gpio20", + "gpio23", "gpio24", "gpio25", "gpio38", + "gpio40", "gpio41", "gpio42", "gpio43", + "gpio44", "gpio45", "gpio53", "gpio54", + "gpio55", "gpio67", "gpio68", "gpio75", + "gpio76", "gpio77", "gpio78", "gpio79", + "gpio80", "gpio82", "gpio84", "gpio92", + "gpio116", "gpio117", "gpio118", "gpio119", +}; + +static const char *const pll_bist_groups[] =3D { + "gpio27", +}; + +static const char *const pll_bypassnl_groups[] =3D { + "gpio13", +}; + +static const char *const pll_reset_n_groups[] =3D { + "gpio14", +}; + +static const char *const prng_rosc_groups[] =3D { + "gpio99", "gpio102", +}; + +static const char *const qdss_cti_groups[] =3D { + "gpio83", "gpio96", "gpio97", "gpio98", + "gpio103", "gpio104", "gpio112", "gpio113", +}; + +static const char *const qdss_gpio_groups[] =3D { + "gpio0", "gpio1", "gpio2", "gpio3", + "gpio6", "gpio7", "gpio8", "gpio9", + "gpio14", "gpio15", "gpio20", "gpio21", + "gpio28", "gpio29", "gpio30", "gpio31", + "gpio32", "gpio33", "gpio34", "gpio35", + "gpio44", "gpio45", "gpio46", "gpio47", + "gpio81", "gpio82", "gpio92", "gpio93", + "gpio94", "gpio95", "gpio108", "gpio109", + "gpio117", "gpio118", "gpio119", "gpio120", +}; + +static const char *const qlink_enable_groups[] =3D { + "gpio52", +}; + +static const char *const qlink_request_groups[] =3D { + "gpio51", +}; + +static const char *const qspi_groups[] =3D { + "gpio44", "gpio45", "gpio46", "gpio47", + "gpio48", "gpio49", "gpio50", +}; + +static const char *const qup0_groups[] =3D { + "gpio0", "gpio1", "gpio2", "gpio3", + "gpio4", "gpio5", "gpio16", "gpio17", + "gpio18", "gpio19", +}; + +static const char *const qup1_groups[] =3D { + "gpio6", "gpio7", "gpio8", "gpio9", + "gpio10", "gpio11", "gpio12", "gpio13", + "gpio14", "gpio15", "gpio20", "gpio21", + "gpio22", "gpio23", +}; + +static const char *const rgmii_groups[] =3D { + "gpio81", "gpio82", "gpio83", "gpio91", + "gpio92", "gpio93", "gpio94", "gpio95", + "gpio96", "gpio97", "gpio102", "gpio103", + "gpio112", "gpio113", "gpio114", +}; + +static const char *const sd_write_protect_groups[] =3D { + "gpio24", +}; + +static const char *const sp_cmu_groups[] =3D { + "gpio64", +}; + +static const char *const ter_mi2s_groups[] =3D { + "gpio115", "gpio116", "gpio117", "gpio118", +}; + +static const char *const tgu_ch_groups[] =3D { + "gpio89", "gpio90", "gpio91", "gpio92", +}; + +static const char *const uim1_groups[] =3D { + "gpio77", "gpio78", "gpio79", "gpio80", +}; + +static const char *const uim2_groups[] =3D { + "gpio73", "gpio74", "gpio75", "gpio76", +}; + +static const char *const usb0_hs_groups[] =3D { + "gpio88", +}; + +static const char *const usb1_hs_groups[] =3D { + "gpio89", +}; + +static const char *const usb_phy_ps_groups[] =3D { + "gpio104", +}; + +static const char *const vfr_1_groups[] =3D { + "gpio92", +}; + +static const char *const vsense_trigger_mirnat_groups[] =3D { + "gpio7", +}; + +static const char *const wlan_groups[] =3D { + "gpio16", "gpio17", "gpio47", "gpio48", +}; + +static const char *const wsa_clk_groups[] =3D { + "gpio111", +}; + +static const char *const wsa_data_groups[] =3D { + "gpio110", +}; + +static const struct pinfunction qcs615_functions[] =3D { + MSM_PIN_FUNCTION(gpio), + MSM_PIN_FUNCTION(adsp_ext), + MSM_PIN_FUNCTION(agera_pll), + MSM_PIN_FUNCTION(aoss_cti), + MSM_PIN_FUNCTION(atest_char), + MSM_PIN_FUNCTION(atest_tsens), + MSM_PIN_FUNCTION(atest_usb), + MSM_PIN_FUNCTION(cam_mclk), + MSM_PIN_FUNCTION(cci_async), + MSM_PIN_FUNCTION(cci_i2c), + MSM_PIN_FUNCTION(cci_timer), + MSM_PIN_FUNCTION(copy_gp), + MSM_PIN_FUNCTION(copy_phase), + MSM_PIN_FUNCTION(cri_trng), + MSM_PIN_FUNCTION(dbg_out_clk), + MSM_PIN_FUNCTION(ddr_bist), + MSM_PIN_FUNCTION(ddr_pxi), + MSM_PIN_FUNCTION(dp_hot), + MSM_PIN_FUNCTION(edp_hot), + MSM_PIN_FUNCTION(edp_lcd), + MSM_PIN_FUNCTION(emac_gcc), + MSM_PIN_FUNCTION(emac_phy_intr), + MSM_PIN_FUNCTION(forced_usb), + MSM_PIN_FUNCTION(gcc_gp), + MSM_PIN_FUNCTION(gp_pdm), + MSM_PIN_FUNCTION(gps_tx), + MSM_PIN_FUNCTION(hs0_mi2s), + MSM_PIN_FUNCTION(hs1_mi2s), + MSM_PIN_FUNCTION(jitter_bist), + MSM_PIN_FUNCTION(ldo_en), + MSM_PIN_FUNCTION(ldo_update), + MSM_PIN_FUNCTION(m_voc), + MSM_PIN_FUNCTION(mclk1), + MSM_PIN_FUNCTION(mclk2), + MSM_PIN_FUNCTION(mdp_vsync), + MSM_PIN_FUNCTION(mdp_vsync0_out), + MSM_PIN_FUNCTION(mdp_vsync1_out), + MSM_PIN_FUNCTION(mdp_vsync2_out), + MSM_PIN_FUNCTION(mdp_vsync3_out), + MSM_PIN_FUNCTION(mdp_vsync4_out), + MSM_PIN_FUNCTION(mdp_vsync5_out), + MSM_PIN_FUNCTION(mi2s_1), + MSM_PIN_FUNCTION(mss_lte), + MSM_PIN_FUNCTION(nav_pps_in), + MSM_PIN_FUNCTION(nav_pps_out), + MSM_PIN_FUNCTION(pa_indicator_or), + MSM_PIN_FUNCTION(pcie_clk_req), + MSM_PIN_FUNCTION(pcie_ep_rst), + MSM_PIN_FUNCTION(phase_flag), + MSM_PIN_FUNCTION(pll_bist), + MSM_PIN_FUNCTION(pll_bypassnl), + MSM_PIN_FUNCTION(pll_reset_n), + MSM_PIN_FUNCTION(prng_rosc), + MSM_PIN_FUNCTION(qdss_cti), + MSM_PIN_FUNCTION(qdss_gpio), + MSM_PIN_FUNCTION(qlink_enable), + MSM_PIN_FUNCTION(qlink_request), + MSM_PIN_FUNCTION(qspi), + MSM_PIN_FUNCTION(qup0), + MSM_PIN_FUNCTION(qup1), + MSM_PIN_FUNCTION(rgmii), + MSM_PIN_FUNCTION(sd_write_protect), + MSM_PIN_FUNCTION(sp_cmu), + MSM_PIN_FUNCTION(ter_mi2s), + MSM_PIN_FUNCTION(tgu_ch), + MSM_PIN_FUNCTION(uim1), + MSM_PIN_FUNCTION(uim2), + MSM_PIN_FUNCTION(usb0_hs), + MSM_PIN_FUNCTION(usb1_hs), + MSM_PIN_FUNCTION(usb_phy_ps), + MSM_PIN_FUNCTION(vfr_1), + MSM_PIN_FUNCTION(vsense_trigger_mirnat), + MSM_PIN_FUNCTION(wlan), + MSM_PIN_FUNCTION(wsa_clk), + MSM_PIN_FUNCTION(wsa_data), +}; + +/* Every pin is maintained as a single group, and missing or non-existing = pin + * would be maintained as dummy group to synchronize pin group index with + * pin descriptor registered with pinctrl core. + * Clients would not be able to request these dummy pin groups. + */ +static const struct msm_pingroup qcs615_groups[] =3D { + [0] =3D PINGROUP(0, WEST, qup0, _, qdss_gpio, _, _, _, _, _, _), + [1] =3D PINGROUP(1, WEST, qup0, _, qdss_gpio, _, _, _, _, _, _), + [2] =3D PINGROUP(2, WEST, qup0, _, qdss_gpio, _, _, _, _, _, _), + [3] =3D PINGROUP(3, WEST, qup0, _, qdss_gpio, _, _, _, _, _, _), + [4] =3D PINGROUP(4, WEST, qup0, _, _, _, _, _, _, _, _), + [5] =3D PINGROUP(5, WEST, qup0, _, _, _, _, _, _, _, _), + [6] =3D PINGROUP(6, EAST, qup1, qdss_gpio, ddr_pxi, _, _, _, _, _, _), + [7] =3D PINGROUP(7, EAST, qup1, ddr_bist, qdss_gpio, atest_tsens, + vsense_trigger_mirnat, atest_usb, ddr_pxi, _, _), + [8] =3D PINGROUP(8, EAST, qup1, gp_pdm, ddr_bist, qdss_gpio, _, _, _, _, = _), + [9] =3D PINGROUP(9, EAST, qup1, ddr_bist, qdss_gpio, _, _, _, _, _, _), + [10] =3D PINGROUP(10, EAST, qup1, ddr_bist, _, phase_flag, atest_usb, ddr= _pxi, _, _, _), + [11] =3D PINGROUP(11, EAST, qup1, dbg_out_clk, atest_usb, ddr_pxi, _, _, = _, _, _), + [12] =3D PINGROUP(12, EAST, qup1, jitter_bist, ddr_pxi, _, _, _, _, _, _), + [13] =3D PINGROUP(13, EAST, qup1, pll_bypassnl, _, ddr_pxi, _, _, _, _, _= ), + [14] =3D PINGROUP(14, EAST, qup1, pll_reset_n, _, qdss_gpio, _, _, _, _, = _), + [15] =3D PINGROUP(15, EAST, qup1, qdss_gpio, _, _, _, _, _, _, _), + [16] =3D PINGROUP(16, WEST, qup0, _, wlan, _, _, _, _, _, _), + [17] =3D PINGROUP(17, WEST, qup0, _, wlan, _, _, _, _, _, _), + [18] =3D PINGROUP(18, WEST, qup0, _, phase_flag, _, _, _, _, _, _), + [19] =3D PINGROUP(19, WEST, qup0, _, phase_flag, _, _, _, _, _, _), + [20] =3D PINGROUP(20, SOUTH, qup1, _, phase_flag, qdss_gpio, _, _, _, _, = _), + [21] =3D PINGROUP(21, SOUTH, qup1, gcc_gp, _, qdss_gpio, _, _, _, _, _), + [22] =3D PINGROUP(22, SOUTH, qup1, gcc_gp, _, _, _, _, _, _, _), + [23] =3D PINGROUP(23, SOUTH, qup1, _, phase_flag, _, _, _, _, _, _), + [24] =3D PINGROUP(24, EAST, hs1_mi2s, sd_write_protect, _, phase_flag, _,= _, _, _, _), + [25] =3D PINGROUP(25, EAST, hs1_mi2s, _, phase_flag, _, _, _, _, _, _), + [26] =3D PINGROUP(26, EAST, cci_async, hs1_mi2s, jitter_bist, _, _, _, _,= _, _), + [27] =3D PINGROUP(27, EAST, hs1_mi2s, pll_bist, _, _, _, _, _, _, _), + [28] =3D PINGROUP(28, EAST, cam_mclk, agera_pll, qdss_gpio, _, _, _, _, _= , _), + [29] =3D PINGROUP(29, EAST, cam_mclk, _, qdss_gpio, atest_tsens, _, _, _,= _, _), + [30] =3D PINGROUP(30, EAST, cam_mclk, qdss_gpio, _, _, _, _, _, _, _), + [31] =3D PINGROUP(31, EAST, cam_mclk, _, qdss_gpio, _, _, _, _, _, _), + [32] =3D PINGROUP(32, EAST, cci_i2c, _, qdss_gpio, _, _, _, _, _, _), + [33] =3D PINGROUP(33, EAST, cci_i2c, _, qdss_gpio, _, _, _, _, _, _), + [34] =3D PINGROUP(34, EAST, cci_i2c, _, qdss_gpio, _, _, _, _, _, _), + [35] =3D PINGROUP(35, EAST, cci_i2c, _, qdss_gpio, _, _, _, _, _, _), + [36] =3D PINGROUP(36, EAST, hs0_mi2s, _, _, _, _, _, _, _, _), + [37] =3D PINGROUP(37, EAST, cci_timer, hs0_mi2s, _, _, _, _, _, _, _), + [38] =3D PINGROUP(38, EAST, cci_timer, hs0_mi2s, _, phase_flag, _, _, _, = _, _), + [39] =3D PINGROUP(39, EAST, cci_timer, hs0_mi2s, _, _, _, _, _, _, _), + [40] =3D PINGROUP(40, EAST, _, phase_flag, _, _, _, _, _, _, _), + [41] =3D PINGROUP(41, EAST, cci_async, cci_timer, _, phase_flag, _, _, _,= _, _), + [42] =3D PINGROUP(42, EAST, cci_async, cci_timer, _, phase_flag, _, _, _,= _, _), + [43] =3D PINGROUP(43, SOUTH, _, phase_flag, forced_usb, _, _, _, _, _, _), + [44] =3D PINGROUP(44, EAST, qspi, _, phase_flag, qdss_gpio, _, _, _, _, _= ), + [45] =3D PINGROUP(45, EAST, qspi, _, phase_flag, qdss_gpio, _, _, _, _, _= ), + [46] =3D PINGROUP(46, EAST, qspi, _, qdss_gpio, _, _, _, _, _, _), + [47] =3D PINGROUP(47, EAST, qspi, _, qdss_gpio, wlan, _, _, _, _, _), + [48] =3D PINGROUP(48, EAST, qspi, _, wlan, _, _, _, _, _, _), + [49] =3D PINGROUP(49, EAST, qspi, _, _, _, _, _, _, _, _), + [50] =3D PINGROUP(50, EAST, qspi, _, _, _, _, _, _, _, _), + [51] =3D PINGROUP(51, SOUTH, qlink_request, _, _, _, _, _, _, _, _), + [52] =3D PINGROUP(52, SOUTH, qlink_enable, _, _, _, _, _, _, _, _), + [53] =3D PINGROUP(53, SOUTH, pa_indicator_or, nav_pps_in, nav_pps_out, gp= s_tx, _, + phase_flag, _, _, _), + [54] =3D PINGROUP(54, SOUTH, _, gps_tx, gp_pdm, _, phase_flag, atest_usb,= ddr_pxi, _, _), + [55] =3D PINGROUP(55, SOUTH, _, _, phase_flag, atest_usb, ddr_pxi, _, _, = _, _), + [56] =3D PINGROUP(56, SOUTH, _, nav_pps_in, nav_pps_out, gps_tx, _, _, _,= _, _), + [57] =3D PINGROUP(57, SOUTH, _, nav_pps_in, gps_tx, nav_pps_out, gcc_gp, = _, _, _, _), + [58] =3D PINGROUP(58, SOUTH, _, gcc_gp, _, _, _, _, _, _, _), + [59] =3D PINGROUP(59, SOUTH, _, nav_pps_in, nav_pps_out, gps_tx, gcc_gp, = _, _, _, _), + [60] =3D PINGROUP(60, SOUTH, _, nav_pps_in, nav_pps_out, gps_tx, cri_trng= , _, _, _, _), + [61] =3D PINGROUP(61, SOUTH, _, cri_trng, _, _, _, _, _, _, _), + [62] =3D PINGROUP(62, SOUTH, _, cri_trng, _, _, _, _, _, _, _), + [63] =3D PINGROUP(63, SOUTH, _, _, gp_pdm, _, _, _, _, _, _), + [64] =3D PINGROUP(64, SOUTH, _, sp_cmu, _, _, _, _, _, _, _), + [65] =3D PINGROUP(65, SOUTH, _, _, _, _, _, _, _, _, _), + [66] =3D PINGROUP(66, SOUTH, _, gp_pdm, _, _, _, _, _, _, _), + [67] =3D PINGROUP(67, SOUTH, _, _, _, phase_flag, atest_usb, _, _, _, _), + [68] =3D PINGROUP(68, SOUTH, _, _, _, phase_flag, atest_usb, _, _, _, _), + [69] =3D PINGROUP(69, SOUTH, _, _, _, _, _, _, _, _, _), + [70] =3D PINGROUP(70, SOUTH, _, _, _, _, _, _, _, _, _), + [71] =3D PINGROUP(71, SOUTH, _, _, _, _, _, _, _, _, _), + [72] =3D PINGROUP(72, SOUTH, _, _, _, _, _, _, _, _, _), + [73] =3D PINGROUP(73, SOUTH, uim2, _, _, _, _, _, _, _, _), + [74] =3D PINGROUP(74, SOUTH, uim2, _, _, _, _, _, _, _, _), + [75] =3D PINGROUP(75, SOUTH, uim2, _, phase_flag, atest_usb, _, _, _, _, = _), + [76] =3D PINGROUP(76, SOUTH, uim2, _, phase_flag, atest_usb, aoss_cti, _,= _, _, _), + [77] =3D PINGROUP(77, SOUTH, uim1, _, phase_flag, atest_usb, _, _, _, _, = _), + [78] =3D PINGROUP(78, SOUTH, uim1, gcc_gp, _, phase_flag, _, _, _, _, _), + [79] =3D PINGROUP(79, SOUTH, uim1, gp_pdm, _, phase_flag, _, _, _, _, _), + [80] =3D PINGROUP(80, SOUTH, uim1, _, phase_flag, _, _, _, _, _, _), + [81] =3D PINGROUP(81, WEST, rgmii, mdp_vsync, _, qdss_gpio, _, _, _, _, _= ), + [82] =3D PINGROUP(82, WEST, rgmii, mdp_vsync, _, phase_flag, qdss_gpio, _= , _, _, _), + [83] =3D PINGROUP(83, WEST, rgmii, mdp_vsync, _, qdss_cti, _, _, _, _, _), + [84] =3D PINGROUP(84, SOUTH, _, phase_flag, atest_char, _, _, _, _, _, _), + [85] =3D PINGROUP(85, SOUTH, _, atest_char, _, _, _, _, _, _, _), + [86] =3D PINGROUP(86, SOUTH, copy_gp, _, atest_char, _, _, _, _, _, _), + [87] =3D PINGROUP(87, SOUTH, _, atest_char, _, _, _, _, _, _, _), + [88] =3D PINGROUP(88, WEST, _, usb0_hs, _, _, _, _, _, _, _), + [89] =3D PINGROUP(89, WEST, emac_phy_intr, pcie_ep_rst, tgu_ch, usb1_hs, = _, _, _, _, _), + [90] =3D PINGROUP(90, WEST, mdp_vsync, mdp_vsync0_out, mdp_vsync1_out, + mdp_vsync2_out, mdp_vsync3_out, mdp_vsync4_out, mdp_vsync5_out, + pcie_clk_req, tgu_ch), + [91] =3D PINGROUP(91, WEST, rgmii, tgu_ch, _, _, _, _, _, _, _), + [92] =3D PINGROUP(92, WEST, rgmii, vfr_1, tgu_ch, _, phase_flag, qdss_gpi= o, _, _, _), + [93] =3D PINGROUP(93, WEST, rgmii, qdss_gpio, _, _, _, _, _, _, _), + [94] =3D PINGROUP(94, WEST, rgmii, qdss_gpio, _, _, _, _, _, _, _), + [95] =3D PINGROUP(95, WEST, rgmii, gp_pdm, qdss_gpio, _, _, _, _, _, _), + [96] =3D PINGROUP(96, WEST, rgmii, qdss_cti, _, _, _, _, _, _, _), + [97] =3D PINGROUP(97, WEST, rgmii, mdp_vsync, ldo_en, qdss_cti, _, _, _, = _, _), + [98] =3D PINGROUP(98, WEST, mdp_vsync, ldo_update, qdss_cti, _, _, _, _, = _, _), + [99] =3D PINGROUP(99, EAST, prng_rosc, _, _, _, _, _, _, _, _), + [100] =3D PINGROUP(100, WEST, _, _, _, _, _, _, _, _, _), + [101] =3D PINGROUP(101, WEST, emac_gcc, _, _, _, _, _, _, _, _), + [102] =3D PINGROUP(102, WEST, rgmii, dp_hot, emac_gcc, prng_rosc, _, _, _= , _, _), + [103] =3D PINGROUP(103, WEST, rgmii, dp_hot, copy_phase, qdss_cti, _, _, = _, _, _), + [104] =3D PINGROUP(104, WEST, usb_phy_ps, _, qdss_cti, dp_hot, _, _, _, _= , _), + [105] =3D PINGROUP(105, SOUTH, _, _, _, _, _, _, _, _, _), + [106] =3D PINGROUP(106, EAST, mss_lte, _, _, _, _, _, _, _, _), + [107] =3D PINGROUP(107, EAST, mss_lte, _, _, _, _, _, _, _, _), + [108] =3D PINGROUP(108, SOUTH, mi2s_1, _, qdss_gpio, _, _, _, _, _, _), + [109] =3D PINGROUP(109, SOUTH, mi2s_1, _, qdss_gpio, _, _, _, _, _, _), + [110] =3D PINGROUP(110, SOUTH, wsa_data, mi2s_1, _, _, _, _, _, _, _), + [111] =3D PINGROUP(111, SOUTH, wsa_clk, mi2s_1, _, _, _, _, _, _, _), + [112] =3D PINGROUP(112, WEST, rgmii, _, qdss_cti, _, _, _, _, _, _), + [113] =3D PINGROUP(113, WEST, rgmii, edp_hot, _, qdss_cti, _, _, _, _, _), + [114] =3D PINGROUP(114, WEST, rgmii, _, _, _, _, _, _, _, _), + [115] =3D PINGROUP(115, SOUTH, ter_mi2s, atest_char, _, _, _, _, _, _, _), + [116] =3D PINGROUP(116, SOUTH, ter_mi2s, _, phase_flag, _, _, _, _, _, _), + [117] =3D PINGROUP(117, SOUTH, ter_mi2s, _, phase_flag, qdss_gpio, atest_= char, _, _, _, _), + [118] =3D PINGROUP(118, SOUTH, ter_mi2s, adsp_ext, _, phase_flag, qdss_gp= io, atest_char, + _, _, _), + [119] =3D PINGROUP(119, SOUTH, edp_lcd, _, phase_flag, qdss_gpio, atest_c= har, _, _, _, _), + [120] =3D PINGROUP(120, SOUTH, m_voc, qdss_gpio, atest_char, _, _, _, _, = _, _), + [121] =3D PINGROUP(121, SOUTH, mclk1, atest_char, _, _, _, _, _, _, _), + [122] =3D PINGROUP(122, SOUTH, mclk2, _, _, _, _, _, _, _, _), + [123] =3D UFS_RESET(ufs_reset, 0x9f000), + [124] =3D SDC_QDSD_PINGROUP(sdc1_rclk, WEST, 0x9a000, 15, 0), + [125] =3D SDC_QDSD_PINGROUP(sdc1_clk, WEST, 0x9a000, 13, 6), + [126] =3D SDC_QDSD_PINGROUP(sdc1_cmd, WEST, 0x9a000, 11, 3), + [127] =3D SDC_QDSD_PINGROUP(sdc1_data, WEST, 0x9a000, 9, 0), + [128] =3D SDC_QDSD_PINGROUP(sdc2_clk, SOUTH, 0x98000, 14, 6), + [129] =3D SDC_QDSD_PINGROUP(sdc2_cmd, SOUTH, 0x98000, 11, 3), + [130] =3D SDC_QDSD_PINGROUP(sdc2_data, SOUTH, 0x98000, 9, 0), +}; + +static const struct msm_gpio_wakeirq_map qcs615_pdc_map[] =3D { + { 1, 45 }, { 3, 31 }, { 7, 55 }, { 9, 110 }, { 11, 34 }, + { 13, 33 }, { 14, 35 }, { 17, 46 }, { 19, 48 }, { 21, 83 }, + { 22, 36 }, { 26, 38 }, { 35, 37 }, { 39, 125 }, { 41, 47 }, + { 47, 49 }, { 48, 51 }, { 50, 52 }, { 51, 123 }, { 55, 56 }, + { 56, 57 }, { 57, 58 }, { 60, 60 }, { 71, 54 }, { 80, 73 }, + { 81, 64 }, { 82, 50 }, { 83, 65 }, { 84, 92 }, { 85, 99 }, + { 86, 67 }, { 87, 84 }, { 88, 124 }, { 89, 122 }, { 90, 69 }, + { 92, 88 }, { 93, 75 }, { 94, 91 }, { 95, 72 }, { 96, 82 }, + { 97, 74 }, { 98, 95 }, { 99, 94 }, { 100, 100 }, { 101, 40 }, + { 102, 93 }, { 103, 77 }, { 104, 78 }, { 105, 96 }, { 107, 97 }, + { 108, 111 }, { 112, 112 }, { 113, 113 }, { 117, 85 }, { 118, 102 }, + { 119, 87 }, { 120, 114 }, { 121, 89 }, { 122, 90 }, +}; + +static const struct msm_pinctrl_soc_data qcs615_tlmm =3D { + .pins =3D qcs615_pins, + .npins =3D ARRAY_SIZE(qcs615_pins), + .functions =3D qcs615_functions, + .nfunctions =3D ARRAY_SIZE(qcs615_functions), + .groups =3D qcs615_groups, + .ngroups =3D ARRAY_SIZE(qcs615_groups), + .ngpios =3D 123, + .tiles =3D qcs615_tiles, + .ntiles =3D ARRAY_SIZE(qcs615_tiles), + .wakeirq_map =3D qcs615_pdc_map, + .nwakeirq_map =3D ARRAY_SIZE(qcs615_pdc_map), +}; + +static const struct of_device_id qcs615_tlmm_of_match[] =3D { + { + .compatible =3D "qcom,qcs615-tlmm", + }, + {}, +}; + +static int qcs615_tlmm_probe(struct platform_device *pdev) +{ + return msm_pinctrl_probe(pdev, &qcs615_tlmm); +} + +static struct platform_driver qcs615_tlmm_driver =3D { + .driver =3D { + .name =3D "qcs615-tlmm", + .of_match_table =3D qcs615_tlmm_of_match, + }, + .probe =3D qcs615_tlmm_probe, + .remove_new =3D msm_pinctrl_remove, +}; + +static int __init qcs615_tlmm_init(void) +{ + return platform_driver_register(&qcs615_tlmm_driver); +} +arch_initcall(qcs615_tlmm_init); + +static void __exit qcs615_tlmm_exit(void) +{ + platform_driver_unregister(&qcs615_tlmm_driver); +} +module_exit(qcs615_tlmm_exit); + +MODULE_DESCRIPTION("QTI QCS615 TLMM driver"); +MODULE_LICENSE("GPL"); +MODULE_DEVICE_TABLE(of, qcs615_tlmm_of_match); --=20 2.46.0