From nobody Wed Feb 11 04:17:58 2026 Received: from mail-wr1-f50.google.com (mail-wr1-f50.google.com [209.85.221.50]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id C5E2118F2FE; Mon, 15 Jul 2024 15:18:38 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.221.50 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1721056720; cv=none; b=aET/FDvSZZJot6AGN/YEt7iZvFfOFAx2aBGe9IzFdw5uvkn4wgWh2hDcxAKPXkDAUZAk39aq2svWaLHrDQvQlue6WegsHQQPOXy6o8KClI24z1/51043ddu1C6P93DEbwZwATDX0nppLx/zJ8ez5T91eeujw8OAm7IiFabQiE2Q= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1721056720; c=relaxed/simple; bh=z30QDqLuCteCvcmO0aG+MkESNZVtSyRepxF5bAiVmmY=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=DvAedVSHmfTel3J2Bf86rzR2jvYWoLoGDBniTPBnsRZA91tv40XrnwUURkJKP82aqUiXKpGoHNpVonkzSxF9Fmeslh7DvOXXQ8u3x4spzLx8+ReMejAQQoWZJXyaQdhBx4xijOuwrcb0y1JR8WUbi8oHZ2IraHC9UeuBRDcltOA= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=NDxIwiXe; arc=none smtp.client-ip=209.85.221.50 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="NDxIwiXe" Received: by mail-wr1-f50.google.com with SMTP id ffacd0b85a97d-367aa05bf9dso2616940f8f.3; Mon, 15 Jul 2024 08:18:38 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1721056717; x=1721661517; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=OrHbwLqPQe60nDsvCrCzmvDrxe5NPnaKYS8CFNn+Glg=; b=NDxIwiXeYSG2pBQef5inR2UC520OFfWosb+czIjkhVAy0Zd4vy9RLjEGLoRdscTbu4 VaUpMqiszHb3s4f2r6KEl5iIV8jsuTUvic7fyn+eVM+SKU6+NX3Yx069Adtreo9L14Sg Wz9ohf8zKATHbXKbOGUyjNNZS8myUm9l0agoEunvTC4XghsG64RkT6V4PL2J3w7ufdig NtkLKGesVMuQ+vXWwj5lhGE/93HM5dyjejX8OTJ4OTlH+MxloSkIfG/Pz1kvpALQxC5J 7zXSNzitSqtHb6VrqrUJOtcglGERhdoBtUPXGPeuJ8hKJDxhF1BUTS2iJDiEGITRr9k7 MJNg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1721056717; x=1721661517; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=OrHbwLqPQe60nDsvCrCzmvDrxe5NPnaKYS8CFNn+Glg=; b=UQ4NBaBn7PVk+H28mcGFVXjBL4ilrk4UNy7U2Ys1Ntw4qSrvu8tXcZx1nJuXEuY0VU Y1mkV+z7CetYkWvRnpUu2zrflCSkBTotIlI8r6yYrfzo8Oe6Pq8CJtsJQyfA0MpOT+zm 33Nwmjbcwi9Wu49uc1IythEswOQfE91CNbvxmTC2415zv6uXCKc/Vwbd6aazV5lxbH2/ F4iNrSBOCenwdG/KM/IvLIR2zn4kmvESg2zRtHp6uKrA0RetOjl9HrzlwftoJQLeZYqS Z7ayAHYorfoN/GtTKDYi5nPuUreURaLSbTb5RNq0iqSlTqdtziYPsKfBQdBT/IjoyVFG WaHQ== X-Forwarded-Encrypted: i=1; AJvYcCWMCd/KJg92ac9A/AboJ9MUhyQi7bJ0AwERa/xPQ6wYXMmkG+W+lzCUeR8J1VljRMpcyBWIvoUq4DjSfHrvcVUQtVIFb+rpRguBDcex X-Gm-Message-State: AOJu0YzosNi/jy80ndGLUUJzd3Ri2vpW6jvUsdzQPs/lzJ6U+AVw3FG1 91T3itCQV/ApDRLwuEg/tOJ42RRdgB8KSX281vW/zCpe6w3OBh1JG+lZ6ZR0 X-Google-Smtp-Source: AGHT+IH8zcb6YJmqlDj79hr3uKJPNhdMM3anxtsusl47q4WWvBwnJY5F8tDjqatJ7YJw3G//XWPjPw== X-Received: by 2002:a5d:4a92:0:b0:367:4ddf:385c with SMTP id ffacd0b85a97d-36824080355mr50584f8f.6.1721056717146; Mon, 15 Jul 2024 08:18:37 -0700 (PDT) Received: from eichest-laptop.lan ([2a02:168:af72:0:564b:c18:f4fc:19ad]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-3680dafbb5bsm6682609f8f.80.2024.07.15.08.18.36 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 15 Jul 2024 08:18:36 -0700 (PDT) From: Stefan Eichenberger To: o.rempel@pengutronix.de, kernel@pengutronix.de, andi.shyti@kernel.org, shawnguo@kernel.org, s.hauer@pengutronix.de, festevam@gmail.com, wsa+renesas@sang-engineering.com, francesco.dolcini@toradex.com, joao.goncalves@toradex.com Cc: linux-i2c@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Stefan Eichenberger Subject: [PATCH v1 3/3] i2c: imx: prevent rescheduling in non dma mode Date: Mon, 15 Jul 2024 17:17:53 +0200 Message-ID: <20240715151824.90033-4-eichest@gmail.com> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20240715151824.90033-1-eichest@gmail.com> References: <20240715151824.90033-1-eichest@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" From: Stefan Eichenberger We are experiencing a problem with the i.MX I2C controller when communicating with SMBus devices. We are seeing devices time-out because the time between sending/receiving two bytes is too long, and the SMBus device returns to the idle state. This happens because the i.MX I2C controller sends and receives byte by byte. When a byte is sent or received, we get an interrupt and can send or receive the next byte. The current implementation sends a byte and then waits for an event generated by the interrupt subroutine. After the event is received, the next byte is sent and we wait again. This waiting allows the scheduler to reschedule other tasks, with the disadvantage that we may not send the next byte for a long time because the send task is not immediately scheduled. For example, if the rescheduling takes more than 25ms, this can cause SMBus devices to timeout and communication to fail. This patch changes the behavior so that we do not reschedule the send/receive task, but instead send or receive the next byte in the interrupt subroutine. This prevents rescheduling and drastically reduces the time between sending/receiving bytes. The cost in the interrupt subroutine is relatively small, we check what state we are in and then send/receive the next byte. Before we had to call wake_up, which is even less expensive. However, we also had to do some scheduling, which increased the overall cost compared to the new solution. The wake_up function to wake up the send/receive task is now only called when an error occurs or when the transfer is complete. Signed-off-by: Stefan Eichenberger --- drivers/i2c/busses/i2c-imx.c | 257 ++++++++++++++++++++++++++++++++--- 1 file changed, 235 insertions(+), 22 deletions(-) diff --git a/drivers/i2c/busses/i2c-imx.c b/drivers/i2c/busses/i2c-imx.c index e242166cb6638..ac21c2001596e 100644 --- a/drivers/i2c/busses/i2c-imx.c +++ b/drivers/i2c/busses/i2c-imx.c @@ -197,6 +197,17 @@ struct imx_i2c_dma { enum dma_data_direction dma_data_dir; }; =20 +enum imx_i2c_state { + IMX_I2C_STATE_DONE, + IMX_I2C_STATE_FAILED, + IMX_I2C_STATE_WRITE, + IMX_I2C_STATE_DMA, + IMX_I2C_STATE_READ, + IMX_I2C_STATE_READ_CONTINUE, + IMX_I2C_STATE_READ_BLOCK_DATA, + IMX_I2C_STATE_READ_BLOCK_DATA_LEN, +}; + struct imx_i2c_struct { struct i2c_adapter adapter; struct clk *clk; @@ -216,6 +227,12 @@ struct imx_i2c_struct { struct i2c_client *slave; enum i2c_slave_event last_slave_event; =20 + struct i2c_msg *msg; + unsigned int msg_buf_idx; + int isr_result; + bool is_lastmsg; + enum imx_i2c_state state; + bool multi_master; =20 /* For checking slave events. */ @@ -908,11 +925,150 @@ static int i2c_imx_unreg_slave(struct i2c_client *cl= ient) return ret; } =20 +static inline int i2c_imx_isr_acked(struct imx_i2c_struct *i2c_imx) +{ + i2c_imx->isr_result =3D 0; + + if (imx_i2c_read_reg(i2c_imx, IMX_I2C_I2SR) & I2SR_RXAK) { + i2c_imx->state =3D IMX_I2C_STATE_FAILED; + i2c_imx->isr_result =3D -ENXIO; + wake_up(&i2c_imx->queue); + } + + return i2c_imx->isr_result; +} + +static inline int i2c_imx_isr_write(struct imx_i2c_struct *i2c_imx) +{ + int result; + + result =3D i2c_imx_isr_acked(i2c_imx); + if (result) + return result; + + if (i2c_imx->msg->len =3D=3D i2c_imx->msg_buf_idx) + return 0; + + imx_i2c_write_reg(i2c_imx->msg->buf[i2c_imx->msg_buf_idx++], i2c_imx, IMX= _I2C_I2DR); + + return 1; +} + +static inline int i2c_imx_isr_read(struct imx_i2c_struct *i2c_imx) +{ + int result; + unsigned int temp; + + result =3D i2c_imx_isr_acked(i2c_imx); + if (result) + return result; + + /* setup bus to read data */ + temp =3D imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR); + temp &=3D ~I2CR_MTX; + if (i2c_imx->msg->len - 1) + temp &=3D ~I2CR_TXAK; + + imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR); + imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR); /* dummy read */ + + return 0; +} + +static inline void i2c_imx_isr_read_continue(struct imx_i2c_struct *i2c_im= x) +{ + unsigned int temp; + + if ((i2c_imx->msg->len - 1) =3D=3D i2c_imx->msg_buf_idx) { + if (i2c_imx->is_lastmsg) { + /* + * It must generate STOP before read I2DR to prevent + * controller from generating another clock cycle + */ + temp =3D imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR); + if (!(temp & I2CR_MSTA)) + i2c_imx->stopped =3D 1; + temp &=3D ~(I2CR_MSTA | I2CR_MTX); + imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR); + } else { + /* + * For i2c master receiver repeat restart operation like: + * read -> repeat MSTA -> read/write + * The controller must set MTX before read the last byte in + * the first read operation, otherwise the first read cost + * one extra clock cycle. + */ + temp =3D imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR); + temp |=3D I2CR_MTX; + imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR); + } + } else if (i2c_imx->msg_buf_idx =3D=3D (i2c_imx->msg->len - 2)) { + temp =3D imx_i2c_read_reg(i2c_imx, IMX_I2C_I2CR); + temp |=3D I2CR_TXAK; + imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR); + } + + i2c_imx->msg->buf[i2c_imx->msg_buf_idx++] =3D imx_i2c_read_reg(i2c_imx, I= MX_I2C_I2DR); +} + +static inline void i2c_imx_isr_read_block_data_len(struct imx_i2c_struct *= i2c_imx) +{ + u8 len =3D imx_i2c_read_reg(i2c_imx, IMX_I2C_I2DR); + + if ((len =3D=3D 0) || (len > I2C_SMBUS_BLOCK_MAX)) { + i2c_imx->isr_result =3D -EPROTO; + i2c_imx->state =3D IMX_I2C_STATE_FAILED; + wake_up(&i2c_imx->queue); + } + i2c_imx->msg->len +=3D len; +} + static irqreturn_t i2c_imx_master_isr(struct imx_i2c_struct *i2c_imx, unsi= gned int status) { - /* save status register */ - i2c_imx->i2csr =3D status; - wake_up(&i2c_imx->queue); + switch (i2c_imx->state) { + case IMX_I2C_STATE_DMA: + i2c_imx->i2csr =3D status; + wake_up(&i2c_imx->queue); + break; + + case IMX_I2C_STATE_READ: + if (i2c_imx_isr_read(i2c_imx)) + break; + i2c_imx->state =3D IMX_I2C_STATE_READ_CONTINUE; + break; + + case IMX_I2C_STATE_READ_CONTINUE: + i2c_imx_isr_read_continue(i2c_imx); + if (i2c_imx->msg_buf_idx =3D=3D i2c_imx->msg->len) { + i2c_imx->state =3D IMX_I2C_STATE_DONE; + wake_up(&i2c_imx->queue); + } + break; + + case IMX_I2C_STATE_READ_BLOCK_DATA: + if (i2c_imx_isr_read(i2c_imx)) + break; + i2c_imx->state =3D IMX_I2C_STATE_READ_BLOCK_DATA_LEN; + break; + + case IMX_I2C_STATE_READ_BLOCK_DATA_LEN: + i2c_imx_isr_read_block_data_len(i2c_imx); + i2c_imx->state =3D IMX_I2C_STATE_READ_CONTINUE; + break; + + case IMX_I2C_STATE_WRITE: + if (i2c_imx_isr_write(i2c_imx)) + break; + i2c_imx->state =3D IMX_I2C_STATE_DONE; + wake_up(&i2c_imx->queue); + break; + + default: + i2c_imx->i2csr =3D status; + i2c_imx->state =3D IMX_I2C_STATE_FAILED; + i2c_imx->isr_result =3D -EINVAL; + wake_up(&i2c_imx->queue); + } =20 return IRQ_HANDLED; } @@ -959,6 +1115,8 @@ static int i2c_imx_dma_write(struct imx_i2c_struct *i2= c_imx, struct imx_i2c_dma *dma =3D i2c_imx->dma; struct device *dev =3D &i2c_imx->adapter.dev; =20 + i2c_imx->state =3D IMX_I2C_STATE_DMA; + dma->chan_using =3D dma->chan_tx; dma->dma_transfer_dir =3D DMA_MEM_TO_DEV; dma->dma_data_dir =3D DMA_TO_DEVICE; @@ -1012,15 +1170,14 @@ static int i2c_imx_dma_write(struct imx_i2c_struct = *i2c_imx, } =20 static int i2c_imx_start_read(struct imx_i2c_struct *i2c_imx, - struct i2c_msg *msgs, bool atomic, - bool use_dma) + struct i2c_msg *msgs, bool use_dma) { int result; unsigned int temp =3D 0; =20 /* write slave address */ imx_i2c_write_reg(i2c_8bit_addr_from_msg(msgs), i2c_imx, IMX_I2C_I2DR); - result =3D i2c_imx_trx_complete(i2c_imx, atomic); + result =3D i2c_imx_trx_complete(i2c_imx, !use_dma); if (result) return result; result =3D i2c_imx_acked(i2c_imx); @@ -1058,7 +1215,9 @@ static int i2c_imx_dma_read(struct imx_i2c_struct *i2= c_imx, struct imx_i2c_dma *dma =3D i2c_imx->dma; struct device *dev =3D &i2c_imx->adapter.dev; =20 - result =3D i2c_imx_start_read(i2c_imx, msgs, false, true); + i2c_imx->state =3D IMX_I2C_STATE_DMA; + + result =3D i2c_imx_start_read(i2c_imx, msgs, true); if (result) return result; =20 @@ -1139,8 +1298,8 @@ static int i2c_imx_dma_read(struct imx_i2c_struct *i2= c_imx, return 0; } =20 -static int i2c_imx_write(struct imx_i2c_struct *i2c_imx, struct i2c_msg *m= sgs, - bool atomic) +static int i2c_imx_atomic_write(struct imx_i2c_struct *i2c_imx, + struct i2c_msg *msgs) { int i, result; =20 @@ -1149,7 +1308,7 @@ static int i2c_imx_write(struct imx_i2c_struct *i2c_i= mx, struct i2c_msg *msgs, =20 /* write slave address */ imx_i2c_write_reg(i2c_8bit_addr_from_msg(msgs), i2c_imx, IMX_I2C_I2DR); - result =3D i2c_imx_trx_complete(i2c_imx, atomic); + result =3D i2c_imx_trx_complete(i2c_imx, true); if (result) return result; result =3D i2c_imx_acked(i2c_imx); @@ -1163,7 +1322,7 @@ static int i2c_imx_write(struct imx_i2c_struct *i2c_i= mx, struct i2c_msg *msgs, "<%s> write byte: B%d=3D0x%X\n", __func__, i, msgs->buf[i]); imx_i2c_write_reg(msgs->buf[i], i2c_imx, IMX_I2C_I2DR); - result =3D i2c_imx_trx_complete(i2c_imx, atomic); + result =3D i2c_imx_trx_complete(i2c_imx, true); if (result) return result; result =3D i2c_imx_acked(i2c_imx); @@ -1173,19 +1332,40 @@ static int i2c_imx_write(struct imx_i2c_struct *i2c= _imx, struct i2c_msg *msgs, return 0; } =20 -static int i2c_imx_atomic_write(struct imx_i2c_struct *i2c_imx, struct i2c= _msg *msgs) +static int i2c_imx_write(struct imx_i2c_struct *i2c_imx, struct i2c_msg *m= sgs) { - return i2c_imx_write(i2c_imx, msgs, true); + dev_dbg(&i2c_imx->adapter.dev, "<%s> write slave address: addr=3D0x%x\n", + __func__, i2c_8bit_addr_from_msg(msgs)); + + i2c_imx->state =3D IMX_I2C_STATE_WRITE; + i2c_imx->msg =3D msgs; + i2c_imx->msg_buf_idx =3D 0; + /* write slave address and start transmission */ + imx_i2c_write_reg(i2c_8bit_addr_from_msg(msgs), i2c_imx, IMX_I2C_I2DR); + wait_event_timeout(i2c_imx->queue, + i2c_imx->state =3D=3D IMX_I2C_STATE_DONE || + i2c_imx->state =3D=3D IMX_I2C_STATE_FAILED, + (msgs->len + 1)*HZ / 10); + if (i2c_imx->state =3D=3D IMX_I2C_STATE_FAILED) { + dev_err(&i2c_imx->adapter.dev, "<%s> write failed with %d\n", + __func__, i2c_imx->isr_result); + return i2c_imx->isr_result; + } + if (i2c_imx->state !=3D IMX_I2C_STATE_DONE) { + dev_err(&i2c_imx->adapter.dev, "<%s> write timedout\n", __func__); + return -ETIMEDOUT; + } + return 0; } =20 -static int i2c_imx_read(struct imx_i2c_struct *i2c_imx, struct i2c_msg *ms= gs, - bool is_lastmsg, bool atomic) +static int i2c_imx_atomic_read(struct imx_i2c_struct *i2c_imx, + struct i2c_msg *msgs, bool is_lastmsg) { int i, result; unsigned int temp; int block_data =3D msgs->flags & I2C_M_RECV_LEN; =20 - result =3D i2c_imx_start_read(i2c_imx, msgs, atomic, false); + result =3D i2c_imx_start_read(i2c_imx, msgs, false); if (result) return result; =20 @@ -1195,7 +1375,7 @@ static int i2c_imx_read(struct imx_i2c_struct *i2c_im= x, struct i2c_msg *msgs, for (i =3D 0; i < msgs->len; i++) { u8 len =3D 0; =20 - result =3D i2c_imx_trx_complete(i2c_imx, atomic); + result =3D i2c_imx_trx_complete(i2c_imx, true); if (result) return result; /* @@ -1226,7 +1406,7 @@ static int i2c_imx_read(struct imx_i2c_struct *i2c_im= x, struct i2c_msg *msgs, temp &=3D ~(I2CR_MSTA | I2CR_MTX); imx_i2c_write_reg(temp, i2c_imx, IMX_I2C_I2CR); if (!i2c_imx->stopped) - i2c_imx_bus_busy(i2c_imx, 0, atomic); + i2c_imx_bus_busy(i2c_imx, 0, true); } else { /* * For i2c master receiver repeat restart operation like: @@ -1257,10 +1437,43 @@ static int i2c_imx_read(struct imx_i2c_struct *i2c_= imx, struct i2c_msg *msgs, return 0; } =20 -static int i2c_imx_atomic_read(struct imx_i2c_struct *i2c_imx, struct i2c_= msg *msgs, +static int i2c_imx_read(struct imx_i2c_struct *i2c_imx, struct i2c_msg *ms= gs, bool is_lastmsg) { - return i2c_imx_read(i2c_imx, msgs, is_lastmsg, true); + int block_data =3D msgs->flags & I2C_M_RECV_LEN; + + dev_dbg(&i2c_imx->adapter.dev, + "<%s> write slave address: addr=3D0x%x\n", + __func__, i2c_8bit_addr_from_msg(msgs)); + + i2c_imx->is_lastmsg =3D is_lastmsg; + + if (block_data) + i2c_imx->state =3D IMX_I2C_STATE_READ_BLOCK_DATA; + else + i2c_imx->state =3D IMX_I2C_STATE_READ; + i2c_imx->msg =3D msgs; + i2c_imx->msg_buf_idx =3D 0; + + /* write slave address */ + imx_i2c_write_reg(i2c_8bit_addr_from_msg(msgs), i2c_imx, IMX_I2C_I2DR); + wait_event_timeout(i2c_imx->queue, + i2c_imx->state =3D=3D IMX_I2C_STATE_DONE || + i2c_imx->state =3D=3D IMX_I2C_STATE_FAILED, + (msgs->len + 1)*HZ / 10); + if (i2c_imx->state =3D=3D IMX_I2C_STATE_FAILED) { + dev_err(&i2c_imx->adapter.dev, "<%s> write failed with %d\n", + __func__, i2c_imx->isr_result); + return i2c_imx->isr_result; + } + if (i2c_imx->state !=3D IMX_I2C_STATE_DONE) { + dev_err(&i2c_imx->adapter.dev, "<%s> write timedout\n", __func__); + return -ETIMEDOUT; + } + if (!i2c_imx->stopped) + return i2c_imx_bus_busy(i2c_imx, 0, false); + + return 0; } =20 static int i2c_imx_xfer_common(struct i2c_adapter *adapter, @@ -1334,14 +1547,14 @@ static int i2c_imx_xfer_common(struct i2c_adapter *= adapter, else if (use_dma && !block_data) result =3D i2c_imx_dma_read(i2c_imx, &msgs[i], is_lastmsg); else - result =3D i2c_imx_read(i2c_imx, &msgs[i], is_lastmsg, false); + result =3D i2c_imx_read(i2c_imx, &msgs[i], is_lastmsg); } else { if (atomic) result =3D i2c_imx_atomic_write(i2c_imx, &msgs[i]); else if (use_dma) result =3D i2c_imx_dma_write(i2c_imx, &msgs[i]); else - result =3D i2c_imx_write(i2c_imx, &msgs[i], false); + result =3D i2c_imx_write(i2c_imx, &msgs[i]); } if (result) goto fail0; --=20 2.43.0