From nobody Fri Dec 19 01:10:39 2025 Received: from mail-wr1-f50.google.com (mail-wr1-f50.google.com [209.85.221.50]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 922DC13AA35 for ; Wed, 10 Jul 2024 08:44:29 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.221.50 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1720601071; cv=none; b=iPwT/P7PLEGZCqXUczfXXayOYPWOvH0mI8NrLM4lzD7szh5Y0ObTBD1Xw0L3a074ZF05fkqHYZTOwE+eqIfJ6M3StA/TYlDGO6i8ZPVjNF6juXYVMkbShYzfP7d+CX12VnNLlzx3e4+4rapiaWQ9AcHbdULTiDZDnakb0R15BbU= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1720601071; c=relaxed/simple; bh=grwnEioxxlxwvsOdUt39GMl87MPWI0zee71uUjiHhwo=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=Sk0zPzfWp23yMmLiIYCAw7xIAG98l/54Wr4oulexEHa3q1eIogsdW3YjD/6L3I1WaXSP1wBizSigS66vqjN6O3BFf4/Bx4LUPqVdSc5yCfk9W1LSYd5KsxLRKlALxakUjFC7UpUEfhU6t5jhxb0AXffHXzgz3Uq8X3Ulr3pgd/A= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org; spf=pass smtp.mailfrom=linaro.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b=OqPyM1TU; arc=none smtp.client-ip=209.85.221.50 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linaro.org Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="OqPyM1TU" Received: by mail-wr1-f50.google.com with SMTP id ffacd0b85a97d-367940c57ddso3963569f8f.3 for ; Wed, 10 Jul 2024 01:44:29 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1720601068; x=1721205868; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=mWJLMrqzo6+QbPyAsb5CtmtcC1LUAvdXZ27fE9UFW1g=; b=OqPyM1TUp9JrY/tl5FCZ06klmChUdCTmKxVgvd8xl6C121e2DCsN3pXFE0u5FWDICz u1Jo5bVHXjQEavsy8bTHurjrNdE9EYOLT+EgNcYhs8rUGlf+d2eT1ql5YejodWlZjOBq 6OXfS0JVbg6mEDqGfN1hV+jGMArxi+fslDWcxyYKUm6RSJzPcuflEhNKLNx6Z7H1FKox oPpejPk4+FWC8ldSy2h1PX0w5KAsFkyAtJ6mnyrTcyrYB1Mz8r5cGtPYbM5WsUwYcrsM zrDY07bJwcsh/o2yKyOzkTCfQ4tP1JTLc4DWrwgnaF3oayoZHvllulS/U5sEsi3e2jN2 pKZA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1720601068; x=1721205868; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=mWJLMrqzo6+QbPyAsb5CtmtcC1LUAvdXZ27fE9UFW1g=; b=mdT2Z8Ud17ii/J7xKReQOVjNdhC9EHACUkf/IpiiGLMUi/NasNtEpsR9e+qMQS+xGu mf/e3oZX3pCQRWQ6QTACEePpe/il/90GoE/iO24bp4nSi5cHJB4n2sXSpW74UwwN8sPl 9jmpeeeDv2ILDpPmmqcH39cslfztajxfN22LwS7qoMWF0DTl7jl9oG24pZqfmU6hyVBN +9rAwUpiWioOW8ZdGPbRBFtjorBYoPhsHSezWpQ5IPulHvWGAv+Gf3NudRh4XJ6AbSx+ 8MuGJ/HLrTyUhn/3lqSAkxYtNZC2DYkMF549AIIApkpGpjaNm5Wi1bhY4oLTnPZKcyjm K+qw== X-Forwarded-Encrypted: i=1; AJvYcCW767bSmo82QZ9dTcXSpqjGuUdeXiaNOtoGIvXnshjM+Yy+1RUn+konEBqAY7XtIBI656amn8QoZz5ZTf0mgqEmv7Ub6Ukzr8A/QdYh X-Gm-Message-State: AOJu0YykNAunNklHkWI07E6p3DfO18izSVCs8cUURz93oDWta4mfN5gn jhVPdkMe75qTBxvY2+8uSkf3zEPSYFPTPNF6HvKkjvnS+W9bhAPNwf1AmBshrSEkREa3kUgLrFW 4 X-Google-Smtp-Source: AGHT+IFOXyANY/1dUvvudPhj18sjaA09coDB8JWOM5hi0AxJpMtEc6WFOCpo7spLescgC4EivreFLQ== X-Received: by 2002:a5d:6a4d:0:b0:367:89d5:e440 with SMTP id ffacd0b85a97d-367cea6b7b3mr2828084f8f.20.1720601068082; Wed, 10 Jul 2024 01:44:28 -0700 (PDT) Received: from rayyan-pc.broadband ([2a0a:ef40:ee7:2401:197d:e048:a80f:bc44]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-367cdfa06ffsm4700403f8f.77.2024.07.10.01.44.27 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 10 Jul 2024 01:44:27 -0700 (PDT) From: Rayyan Ansari To: linux-arm-msm@vger.kernel.org Cc: Rayyan Ansari , Bjorn Andersson , Conor Dooley , devicetree@vger.kernel.org, Konrad Dybcio , Krzysztof Kozlowski , linux-kernel@vger.kernel.org, Rob Herring Subject: [PATCH 2/3] ARM: dts: qcom: ipq8064: adhere to pinctrl dtschema Date: Wed, 10 Jul 2024 09:41:10 +0100 Message-ID: <20240710084250.11342-3-rayyan.ansari@linaro.org> X-Mailer: git-send-email 2.45.2 In-Reply-To: <20240710084250.11342-1-rayyan.ansari@linaro.org> References: <20240710084250.11342-1-rayyan.ansari@linaro.org> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Pass dt_binding_check for qcom,ipq8064-pinctrl.yaml. Also remove invalid "bias-none" property, which I have assumed to mean "bias-disable". Signed-off-by: Rayyan Ansari Reviewed-by: Krzysztof Kozlowski --- arch/arm/boot/dts/qcom/qcom-ipq8064-ap148.dts | 11 +- .../arm/boot/dts/qcom/qcom-ipq8064-rb3011.dts | 76 +++++------- arch/arm/boot/dts/qcom/qcom-ipq8064.dtsi | 114 ++++++++---------- 3 files changed, 87 insertions(+), 114 deletions(-) diff --git a/arch/arm/boot/dts/qcom/qcom-ipq8064-ap148.dts b/arch/arm/boot/= dts/qcom/qcom-ipq8064-ap148.dts index a654d3c22c4f..5a8bf1a6f559 100644 --- a/arch/arm/boot/dts/qcom/qcom-ipq8064-ap148.dts +++ b/arch/arm/boot/dts/qcom/qcom-ipq8064-ap148.dts @@ -7,12 +7,11 @@ / { =20 soc { pinmux@800000 { - buttons_pins: buttons_pins { - mux { - pins =3D "gpio54", "gpio65"; - drive-strength =3D <2>; - bias-pull-up; - }; + buttons_pins: buttons-state { + pins =3D "gpio54", "gpio65"; + function =3D "gpio"; + drive-strength =3D <2>; + bias-pull-up; }; }; =20 diff --git a/arch/arm/boot/dts/qcom/qcom-ipq8064-rb3011.dts b/arch/arm/boot= /dts/qcom/qcom-ipq8064-rb3011.dts index 12e806adcda8..f09da9460c86 100644 --- a/arch/arm/boot/dts/qcom/qcom-ipq8064-rb3011.dts +++ b/arch/arm/boot/dts/qcom/qcom-ipq8064-rb3011.dts @@ -404,59 +404,49 @@ main@800000 { }; =20 &qcom_pinmux { - buttons_pins: buttons_pins { - mux { - pins =3D "gpio66"; - drive-strength =3D <16>; - bias-disable; - }; + buttons_pins: buttons-state { + pins =3D "gpio66"; + function =3D "gpio"; + drive-strength =3D <16>; + bias-disable; }; =20 - leds_pins: leds_pins { - mux { - pins =3D "gpio33"; - drive-strength =3D <16>; - bias-disable; - }; + leds_pins: leds-state { + pins =3D "gpio33"; + function =3D "gpio"; + drive-strength =3D <16>; + bias-disable; }; =20 - mdio1_pins: mdio1_pins { - mux { - pins =3D "gpio10", "gpio11"; - function =3D "gpio"; - drive-strength =3D <8>; - bias-disable; - }; + mdio1_pins: mdio1-state { + pins =3D "gpio10", "gpio11"; + function =3D "gpio"; + drive-strength =3D <8>; + bias-disable; }; =20 - sw0_reset_pin: sw0_reset_pin { - mux { - pins =3D "gpio16"; - drive-strength =3D <16>; - function =3D "gpio"; - bias-disable; - input-disable; - }; + sw0_reset_pin: sw0-reset-state { + pins =3D "gpio16"; + drive-strength =3D <16>; + function =3D "gpio"; + bias-disable; + input-disable; }; =20 - sw1_reset_pin: sw1_reset_pin { - mux { - pins =3D "gpio17"; - drive-strength =3D <16>; - function =3D "gpio"; - bias-disable; - input-disable; - }; + sw1_reset_pin: sw1-reset-state { + pins =3D "gpio17"; + drive-strength =3D <16>; + function =3D "gpio"; + bias-disable; + input-disable; }; =20 - usb1_pwr_en_pins: usb1_pwr_en_pins { - mux { - pins =3D "gpio4"; - function =3D "gpio"; - drive-strength =3D <16>; - bias-disable; - output-high; - }; + usb1_pwr_en_pins: usb1-pwr-en-state { + pins =3D "gpio4"; + function =3D "gpio"; + drive-strength =3D <16>; + bias-disable; + output-high; }; }; =20 diff --git a/arch/arm/boot/dts/qcom/qcom-ipq8064.dtsi b/arch/arm/boot/dts/q= com/qcom-ipq8064.dtsi index da0fd75f4711..9adefc88c5b4 100644 --- a/arch/arm/boot/dts/qcom/qcom-ipq8064.dtsi +++ b/arch/arm/boot/dts/qcom/qcom-ipq8064.dtsi @@ -399,70 +399,58 @@ qcom_pinmux: pinmux@800000 { #interrupt-cells =3D <2>; interrupts =3D ; =20 - pcie0_pins: pcie0_pinmux { - mux { - pins =3D "gpio3"; - function =3D "pcie1_rst"; - drive-strength =3D <12>; - bias-disable; - }; + pcie0_pins: pcie0-state { + pins =3D "gpio3"; + function =3D "pcie1_rst"; + drive-strength =3D <12>; + bias-disable; }; =20 - pcie1_pins: pcie1_pinmux { - mux { - pins =3D "gpio48"; - function =3D "pcie2_rst"; - drive-strength =3D <12>; - bias-disable; - }; + pcie1_pins: pcie1-state { + pins =3D "gpio48"; + function =3D "pcie2_rst"; + drive-strength =3D <12>; + bias-disable; }; =20 - pcie2_pins: pcie2_pinmux { - mux { - pins =3D "gpio63"; - function =3D "pcie3_rst"; - drive-strength =3D <12>; - bias-disable; - }; + pcie2_pins: pcie2-state { + pins =3D "gpio63"; + function =3D "pcie3_rst"; + drive-strength =3D <12>; + bias-disable; }; =20 - i2c4_pins: i2c4-default { + i2c4_pins: i2c4-state { pins =3D "gpio12", "gpio13"; function =3D "gsbi4"; drive-strength =3D <12>; bias-disable; }; =20 - spi_pins: spi_pins { - mux { - pins =3D "gpio18", "gpio19", "gpio21"; - function =3D "gsbi5"; - drive-strength =3D <10>; - bias-none; - }; + spi_pins: spi-state { + pins =3D "gpio18", "gpio19", "gpio21"; + function =3D "gsbi5"; + drive-strength =3D <10>; + bias-disable; }; =20 - leds_pins: leds_pins { - mux { - pins =3D "gpio7", "gpio8", "gpio9", - "gpio26", "gpio53"; - function =3D "gpio"; - drive-strength =3D <2>; - bias-pull-down; - output-low; - }; + leds_pins: leds-state { + pins =3D "gpio7", "gpio8", "gpio9", + "gpio26", "gpio53"; + function =3D "gpio"; + drive-strength =3D <2>; + bias-pull-down; + output-low; }; =20 - buttons_pins: buttons_pins { - mux { - pins =3D "gpio54"; - drive-strength =3D <2>; - bias-pull-up; - }; + buttons_pins: buttons-state { + pins =3D "gpio54"; + drive-strength =3D <2>; + bias-pull-up; }; =20 - nand_pins: nand_pins { - mux { + nand_pins: nand-state { + nand-pins { pins =3D "gpio34", "gpio35", "gpio36", "gpio37", "gpio38", "gpio39", "gpio40", "gpio41", "gpio42", @@ -473,14 +461,14 @@ mux { bias-disable; }; =20 - pullups { + nand-pullup-pins { pins =3D "gpio39"; function =3D "nand"; drive-strength =3D <10>; bias-pull-up; }; =20 - hold { + nand-hold-pins { pins =3D "gpio40", "gpio41", "gpio42", "gpio43", "gpio44", "gpio45", "gpio46", "gpio47"; @@ -490,25 +478,21 @@ hold { }; }; =20 - mdio0_pins: mdio0-pins { - mux { - pins =3D "gpio0", "gpio1"; - function =3D "mdio"; - drive-strength =3D <8>; - bias-disable; - }; + mdio0_pins: mdio0-state { + pins =3D "gpio0", "gpio1"; + function =3D "mdio"; + drive-strength =3D <8>; + bias-disable; }; =20 - rgmii2_pins: rgmii2-pins { - mux { - pins =3D "gpio27", "gpio28", "gpio29", - "gpio30", "gpio31", "gpio32", - "gpio51", "gpio52", "gpio59", - "gpio60", "gpio61", "gpio62"; - function =3D "rgmii2"; - drive-strength =3D <8>; - bias-disable; - }; + rgmii2_pins: rgmii2-state { + pins =3D "gpio27", "gpio28", "gpio29", + "gpio30", "gpio31", "gpio32", + "gpio51", "gpio52", "gpio59", + "gpio60", "gpio61", "gpio62"; + function =3D "rgmii2"; + drive-strength =3D <8>; + bias-disable; }; }; =20 --=20 2.45.2