From nobody Thu Dec 18 13:08:43 2025 Received: from mail-lj1-f179.google.com (mail-lj1-f179.google.com [209.85.208.179]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 8CC361922DF for ; Fri, 14 Jun 2024 10:18:30 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.208.179 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718360312; cv=none; b=oHIR1pVbzAn0/zTGY65HI54Qu6LJTkBuYUHSt3e70ECWCgaHQ7kspn4l9hJTNukSk5S4i6LKaI9lyU+jxDJaAoaJUkCmafPkoJPUSMbFluaNIOSf6BiS/qxny/Q+SLsU1bEqqlhFM+SS6Xtxr1RRqI2Kxmv0EEgRGJT5dh1jf+8= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718360312; c=relaxed/simple; bh=I093xTrSybfnOucPVkUB5qR7/j0+qKZEXXwZD3HnmRI=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=HKskNDbwvq3sfDksS7zhiVBWjEs5ybebXxdcTTrok0LPo6FmuBCWg3gvG1glfRlzABDe//ZvC7bKC8Y9B8e0t825LI3XyEuGXwtY+h2VtD/4yIFVI+3R7SXxOny4mxI8MR89v4m+nL99gpdfv7s9pOZxzrKNDwloQpEeaSRiV+Y= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org; spf=pass smtp.mailfrom=linaro.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b=sMLIBsXX; arc=none smtp.client-ip=209.85.208.179 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linaro.org Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="sMLIBsXX" Received: by mail-lj1-f179.google.com with SMTP id 38308e7fff4ca-2ec0f3b9bb8so7347871fa.1 for ; Fri, 14 Jun 2024 03:18:30 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1718360309; x=1718965109; darn=vger.kernel.org; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=DKJIxPh3iwWiGBYCC8CzGF4wzG7kkW6ofHLM9pChGMA=; b=sMLIBsXX5UWD/nW9F+QpbSZOH6qWw86+KU8lVL+FOzvWy939UFg5a+zXOc1U8MovYb WPjvSH+LYQ1c381VB0Z0WnbGUWeP0FX8WSaSEZ/eTFeci8WM8UQfo61DSjotqW7MPILI vutE3o8EKRR19xyLCuyoOt82+Q878A9ahyc9VBasn6hDl1McCpg+LPxX5YC5IbuU6nDq nJH1uAmm74LwJKcuJCLktJoZQ8X9buZzW0dTSSXONCVUBS9qxGT5GTZXJQv6Ndm9BXKm L1U5eaCA3K8XsfBj90wAbNLsOejlJkFmg7c1QVH5nNQpsMHElii7VYv9hz6WYg4nWfmk 8YHA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1718360309; x=1718965109; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=DKJIxPh3iwWiGBYCC8CzGF4wzG7kkW6ofHLM9pChGMA=; b=gb60s29cn5xAQO8jPNoYhyOMp4yfT1UByTQoa1IdxiXWHcC6zuLwrh8IL0wQ6ZA4eL 2VSl0Oy3FWNcgCoVpVzYV/EC3KLiKgZoufsTOqf+rH2TfS4bF6u7sraGq5oJzPdCkC3P whFay0aKMDgGlaghdtiVM6VtIBBJeKe15GtnwKsy9xwPoJisNnkjcD0UOEeah7/C6Mjw hyjxQs+H2FszCEi2rIiE9FBPnEIT8Q39qSgCMc67ne8jfdOHhjSaMM/MGolc0IgtvShK oItVDqzcoYw7ECQDT6w9Un7TATBeMjeYegHxaTdHOkfJA0ZQhPBS5lKuZyuYxe0oDr3q zDIg== X-Forwarded-Encrypted: i=1; AJvYcCU6XZGZO3z10EcLwTXxDUS5Nc5ylndrQwdCl9fPlmiVMowZEGjdq8Qpq8wjK2Rh6GXMSBb6F4/eqNXf4zcL0TXbeSS6nLWc84Smh5iS X-Gm-Message-State: AOJu0YxLgftwOD3VFS3qF0Hwj3QwKNkd+IUftSLKwgYyD6a5eoY759Jg fpSIZH/Th6rQtTJNrS1l5F+zq2wy18h6l2QE2oSYP0s3Q/sKIl9wKMBq8D99Mew= X-Google-Smtp-Source: AGHT+IG2Xhy8zoMyn7PzdIprOC8LYO9YizVZn9DB7Ia/oMmzN+EjTODxUR73ikqqNHxvMjtjLRiGTQ== X-Received: by 2002:a2e:2c13:0:b0:2eb:f7a4:7289 with SMTP id 38308e7fff4ca-2ec0e60e119mr13872251fa.51.1718360308967; Fri, 14 Jun 2024 03:18:28 -0700 (PDT) Received: from umbar.lan ([192.130.178.91]) by smtp.gmail.com with ESMTPSA id 38308e7fff4ca-2ec05bf44c4sm5000241fa.9.2024.06.14.03.18.28 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 14 Jun 2024 03:18:28 -0700 (PDT) From: Dmitry Baryshkov Date: Fri, 14 Jun 2024 13:18:26 +0300 Subject: [PATCH v3 3/5] arm64: dts: qcom: sm8450: drop second clock name from clock-output-names Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20240614-fix-pcie-phy-compat-v3-3-730d1811acf4@linaro.org> References: <20240614-fix-pcie-phy-compat-v3-0-730d1811acf4@linaro.org> In-Reply-To: <20240614-fix-pcie-phy-compat-v3-0-730d1811acf4@linaro.org> To: Vinod Koul , Kishon Vijay Abraham I , Neil Armstrong , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Bjorn Andersson , Konrad Dybcio Cc: linux-arm-msm@vger.kernel.org, linux-phy@lists.infradead.org, linux-kernel@vger.kernel.org, Krzysztof Kozlowski , devicetree@vger.kernel.org X-Mailer: b4 0.13.0 X-Developer-Signature: v=1; a=openpgp-sha256; l=1000; i=dmitry.baryshkov@linaro.org; h=from:subject:message-id; bh=I093xTrSybfnOucPVkUB5qR7/j0+qKZEXXwZD3HnmRI=; b=owEBbQGS/pANAwAKAYs8ij4CKSjVAcsmYgBmbBjx+BrBaGMaaPRDhS7jLrNy1Rtar2xIcCN2z msnF3D1TV2JATMEAAEKAB0WIQRMcISVXLJjVvC4lX+LPIo+Aiko1QUCZmwY8QAKCRCLPIo+Aiko 1W6vB/4ucABTtla15D+BBWE9tmORhfqnB46o6atREi46/FGipL1s0qcH4paXOk3a6cY/7FOzscm YvUHltJ6hJ0RV8Bky/IHSilPZ9kqMMXDMaVmossRDttbBwmhmW/Ad1OVrF5J7h/EJ8k9W4UgdD+ MshRl9IrqD5zGRoUa2fHB+6CaXpuICZE3C/4J9fAo5bo+1vZbXJ8oxVUmJwEXimCMTl4ZmQvWIX dyU9NyxD7iflpfEma92EuWmnNEtWvznU8dwGgl8j2zxSysqZ6VhSrel2CIm/mdeZnJMw+0PvM95 3E33ce7fjovm+Y3hIPllA5hx9Asd/wbcrmXqLR8jpuiSn/rs X-Developer-Key: i=dmitry.baryshkov@linaro.org; a=openpgp; fpr=8F88381DD5C873E4AE487DA5199BF1243632046A There is no need to specify exact name for the second (AUX) output clock. It has never been used for the lookups based on the system clock name. The driver generates it on its own, in order to remain compatible with the older DT. Drop the clock name. Fixes: e76862840660 ("arm64: dts: qcom: sm8450: correct pcie1 phy clocks in= puts to gcc") Signed-off-by: Dmitry Baryshkov Reviewed-by: Neil Armstrong --- arch/arm64/boot/dts/qcom/sm8450.dtsi | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/arch/arm64/boot/dts/qcom/sm8450.dtsi b/arch/arm64/boot/dts/qco= m/sm8450.dtsi index 1e762cc8085a..9bafb3b350ff 100644 --- a/arch/arm64/boot/dts/qcom/sm8450.dtsi +++ b/arch/arm64/boot/dts/qcom/sm8450.dtsi @@ -2087,7 +2087,7 @@ pcie1_phy: phy@1c0e000 { "rchng", "pipe"; =20 - clock-output-names =3D "pcie_1_pipe_clk", "pcie_1_phy_aux_clk"; + clock-output-names =3D "pcie_1_pipe_clk"; #clock-cells =3D <1>; =20 #phy-cells =3D <0>; --=20 2.39.2