From nobody Wed May 15 18:53:37 2024 Received: from madrid.collaboradmins.com (madrid.collaboradmins.com [46.235.227.194]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 85DC815B10F; Thu, 18 Apr 2024 09:41:40 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=46.235.227.194 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433302; cv=none; b=FJSdQBhVZCu55RTuPgYmal2aF1FEU+HbR3ZGL6bkgabz1rR295FaLusA9hzSTTL4EBC1qg33hZg2D8SFgecEgg2wU/HUY/UbznGYY3Z1JGoJ2xgNusQhsSaaMMHAHpqor0yuXCw+H19fSDcNWsLuUjBoR+1V9uvOqLScjYUhakQ= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433302; c=relaxed/simple; bh=hXAnEQDzLDk7jyZTMyhyJqlEHGWmSpcvS6neyL4VIL0=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=Qh/agaHY//SpCDBgDyksPusMmFaMjwnJMVi6tRVATInNdR0bGoRF8XuDfOGvda+0xnbiFOZ1+8+KbRyXo0b8kAv9P026J0vFZ3FWRL4sxI2tFh52NmPZSwOAVvLj8iErslueGmiRrv2wu7n6IpSpIr/lBNilpd0a4a1ayY2hgfs= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=xwwGNteN; arc=none smtp.client-ip=46.235.227.194 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="xwwGNteN" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1713433298; bh=hXAnEQDzLDk7jyZTMyhyJqlEHGWmSpcvS6neyL4VIL0=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=xwwGNteNuiw1dYiES74icGsqldsWmi7ZWEEDwaru7xLJcaj9veNlfSRTu2bUm5fD0 W7jwIGZFe2/yjj6lv0q7OWH+sFColWHQ4SiEDuB47QlutP0Ha+B0tP+ol/XKiGazM5 oON/EORdOcTjHdyll5rkFgVouVWrx8oigw4c5BLTrt+QfOnqADqziqWRHr4K+lpD+F p8YbWLvZ8RNf3caoFqbnF5TPN3unBKgiH4H8IovvTPFQU7oT6cOkNxlMao/KMND7jM m+0A7kFFJt3P9f2U2gabOl//GUpqIG/+gjuOasN642u6ytOJVRdeBY9hltXKQI9eBO wXkTL15CI8SFQ== Received: from IcarusMOD.eternityproject.eu (cola.collaboradmins.com [195.201.22.229]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by madrid.collaboradmins.com (Postfix) with ESMTPSA id 84FA837813E3; Thu, 18 Apr 2024 09:41:37 +0000 (UTC) From: AngeloGioacchino Del Regno To: djakov@kernel.org Cc: robh@kernel.org, krzysztof.kozlowski+dt@linaro.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, keescook@chromium.org, gustavoars@kernel.org, henryc.chen@mediatek.com, linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org, kernel@collabora.com, wenst@chromium.org, amergnat@baylibre.com Subject: [PATCH v4 1/7] dt-bindings: regulator: Add bindings for MediaTek DVFSRC Regulators Date: Thu, 18 Apr 2024 11:41:28 +0200 Message-ID: <20240418094134.203330-2-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.44.0 In-Reply-To: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> References: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" The Dynamic Voltage and Frequency Scaling Resource Collector Regulators are controlled with votes to the DVFSRC hardware. This adds support for the regulators found in MT6873, MT8183, MT8192 and MT8195 SoCs. Signed-off-by: AngeloGioacchino Del Regno Reviewed-by: Rob Herring (Arm) --- .../mediatek,mt6873-dvfsrc-regulator.yaml | 43 +++++++++++++++++++ 1 file changed, 43 insertions(+) create mode 100644 Documentation/devicetree/bindings/regulator/mediatek,mt= 6873-dvfsrc-regulator.yaml diff --git a/Documentation/devicetree/bindings/regulator/mediatek,mt6873-dv= fsrc-regulator.yaml b/Documentation/devicetree/bindings/regulator/mediatek,= mt6873-dvfsrc-regulator.yaml new file mode 100644 index 000000000000..704828687970 --- /dev/null +++ b/Documentation/devicetree/bindings/regulator/mediatek,mt6873-dvfsrc-re= gulator.yaml @@ -0,0 +1,43 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/regulator/mediatek,mt6873-dvfsrc-regula= tor.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: MediaTek DVFSRC-controlled Regulators + +description: + The Dynamic Voltage and Frequency Scaling Resource Collector Regulators + are controlled with votes to the DVFSRC hardware. + +maintainers: + - AngeloGioacchino Del Regno + +properties: + compatible: + enum: + - mediatek,mt6873-dvfsrc-regulator + - mediatek,mt8183-dvfsrc-regulator + - mediatek,mt8192-dvfsrc-regulator + - mediatek,mt8195-dvfsrc-regulator + + dvfsrc-vcore: + description: DVFSRC-controlled SoC Vcore regulator + $ref: regulator.yaml# + unevaluatedProperties: false + + dvfsrc-vscp: + description: DVFSRC-controlled System Control Processor regulator + $ref: regulator.yaml# + unevaluatedProperties: false + +required: + - compatible + +anyOf: + - required: + - dvfsrc-vcore + - required: + - dvfsrc-vscp + +additionalProperties: false --=20 2.44.0 From nobody Wed May 15 18:53:37 2024 Received: from madrid.collaboradmins.com (madrid.collaboradmins.com [46.235.227.194]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 0ABFA15B554; Thu, 18 Apr 2024 09:41:41 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=46.235.227.194 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433303; cv=none; b=PJQWw8jgbyAauavkGR97N/FTMbgGmHZxDUrgwRROgJ8GWNe+HD4OeSM4ZiPLYVILDNYU+S4KhPwaZ82Uou6LMXIliFpB/WaWY8Rh3jkqczJqhKNINdF8HFc1VNhsuH00v7lksaMxf1uDsFPWuB8NrzMnVCsxQ+spftBNvzY1mOw= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433303; c=relaxed/simple; bh=SkUYYn0eHATkAsqIfLE949/ZGGxCD5NkUpcK3VNkCE4=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=H8fsVpAixZ/XQvPXVFMZhOVguUCIbcVY5ImRJNj8YNvDvC5qfoVNrfaHwdRWdWtyOFBtr5xOLHHvRsi+B6NqeTgNR4mA9GhL+zPOboFP1gwy41YVAYxr5b/GANiI53Xw4DvZeUNwUIcd0HjRxaikHoZxkTSbxPdkEFupseafVpI= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=gpE8FDEd; arc=none smtp.client-ip=46.235.227.194 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="gpE8FDEd" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1713433300; bh=SkUYYn0eHATkAsqIfLE949/ZGGxCD5NkUpcK3VNkCE4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=gpE8FDEd2WZd5vVRlq1tyWx13gSbx8mg1bY4ZuOgM4hAO9VyYp9F+JG1FRw92PHZZ etF4Wuh+GA2OqwuVjdmRFyD0nnTRculvfUj/r5EtjBlH1ryo024XrIpN9Jtqe0Y7qk lgw3rOfswP4c9DtZzbR0syD24E9Df9HM8W0fl/aj0dIhVxxPeRc2DMl/wfWgt9Tthz yEHvoBbIobQnZLzA7LK5yK3k/7geLoOBf15ZxB3bgNhK3Bbc/F0rSC2bPFXAeD2FCl 3AieVxKlybWICAUBgXq1B2L6E3r+rTvQA4Nc0H8NyI7SF+lt5XP6IFiODBz8vfanhu QJvnfSP3OZAMw== Received: from IcarusMOD.eternityproject.eu (cola.collaboradmins.com [195.201.22.229]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by madrid.collaboradmins.com (Postfix) with ESMTPSA id 0B0F43782146; Thu, 18 Apr 2024 09:41:38 +0000 (UTC) From: AngeloGioacchino Del Regno To: djakov@kernel.org Cc: robh@kernel.org, krzysztof.kozlowski+dt@linaro.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, keescook@chromium.org, gustavoars@kernel.org, henryc.chen@mediatek.com, linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org, kernel@collabora.com, wenst@chromium.org, amergnat@baylibre.com Subject: [PATCH v4 2/7] dt-bindings: interconnect: Add MediaTek EMI Interconnect bindings Date: Thu, 18 Apr 2024 11:41:29 +0200 Message-ID: <20240418094134.203330-3-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.44.0 In-Reply-To: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> References: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add bindings for the MediaTek External Memory Interface Interconnect, which providers support system bandwidth requirements through Dynamic Voltage Frequency Scaling Resource Collector (DVFSRC) hardware. This adds bindings for MediaTek MT8183 and MT8195 SoCs. Note that this is modeled as a subnode of DVFSRC for multiple reasons: - Some SoCs have more than one interconnect on the DVFSRC (and two different kinds of EMI interconnect, and also a SMI interconnect); - Some boards will want to not enable the interconnect driver because some of those are not battery powered (so they just keep the knobs at full thrust from the bootloader and never care scaling busses); - Some DVFSRC interconnect features may depend on firmware. Signed-off-by: AngeloGioacchino Del Regno Reviewed-by: Rob Herring --- .../interconnect/mediatek,mt8183-emi.yaml | 51 +++++++++++++++++++ .../interconnect/mediatek,mt8183.h | 23 +++++++++ .../interconnect/mediatek,mt8195.h | 44 ++++++++++++++++ 3 files changed, 118 insertions(+) create mode 100644 Documentation/devicetree/bindings/interconnect/mediatek= ,mt8183-emi.yaml create mode 100644 include/dt-bindings/interconnect/mediatek,mt8183.h create mode 100644 include/dt-bindings/interconnect/mediatek,mt8195.h diff --git a/Documentation/devicetree/bindings/interconnect/mediatek,mt8183= -emi.yaml b/Documentation/devicetree/bindings/interconnect/mediatek,mt8183-= emi.yaml new file mode 100644 index 000000000000..017c8478b2a7 --- /dev/null +++ b/Documentation/devicetree/bindings/interconnect/mediatek,mt8183-emi.ya= ml @@ -0,0 +1,51 @@ +# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/interconnect/mediatek,mt8183-emi.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: MediaTek External Memory Interface (EMI) Interconnect + +maintainers: + - AngeloGioacchino Del Regno + +description: | + EMI interconnect providers support system bandwidth requirements through + Dynamic Voltage Frequency Scaling Resource Collector (DVFSRC) hardware. + The provider is able to communicate with the DVFSRC through Secure Monit= or + Call (SMC). + + ICC provider ICC Nodes + ---- ---- + _________ |CPU | |--- |VPU | + _____ | |----- ---- | ---- + | |->| DRAM | ---- | ---- + |DRAM |->|scheduler|----- |GPU | |--- |DISP| + | |->| (EMI) | ---- | ---- + |_____|->|_________|---. ----- | ---- + /|\ `-|MMSYS|--|--- |VDEC| + | ----- | ---- + | | ---- + | change DRAM freq |--- |VENC| + -------- | ---- + SMC --> | DVFSRC | | ---- + -------- |--- |IMG | + | ---- + | ---- + |--- |CAM | + ---- + +properties: + compatible: + enum: + - mediatek,mt8183-emi + - mediatek,mt8195-emi + + '#interconnect-cells': + const: 1 + +required: + - compatible + - '#interconnect-cells' + +unevaluatedProperties: false diff --git a/include/dt-bindings/interconnect/mediatek,mt8183.h b/include/d= t-bindings/interconnect/mediatek,mt8183.h new file mode 100644 index 000000000000..1088c350258d --- /dev/null +++ b/include/dt-bindings/interconnect/mediatek,mt8183.h @@ -0,0 +1,23 @@ +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ +/* + * Copyright (c) 2021 MediaTek Inc. + * Copyright (c) 2024 Collabora Ltd. + * AngeloGioacchino Del Regno + */ + +#ifndef __DT_BINDINGS_INTERCONNECT_MEDIATEK_MT8183_H +#define __DT_BINDINGS_INTERCONNECT_MEDIATEK_MT8183_H + +#define SLAVE_DDR_EMI 0 +#define MASTER_MCUSYS 1 +#define MASTER_MFG 2 +#define MASTER_MMSYS 3 +#define MASTER_MM_VPU 4 +#define MASTER_MM_DISP 5 +#define MASTER_MM_VDEC 6 +#define MASTER_MM_VENC 7 +#define MASTER_MM_CAM 8 +#define MASTER_MM_IMG 9 +#define MASTER_MM_MDP 10 + +#endif diff --git a/include/dt-bindings/interconnect/mediatek,mt8195.h b/include/d= t-bindings/interconnect/mediatek,mt8195.h new file mode 100644 index 000000000000..33e0e6cde732 --- /dev/null +++ b/include/dt-bindings/interconnect/mediatek,mt8195.h @@ -0,0 +1,44 @@ +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ +/* + * Copyright (c) 2020 MediaTek Inc. + * Copyright (c) 2024 Collabora Ltd. + * AngeloGioacchino Del Regno + */ + +#ifndef __DT_BINDINGS_INTERCONNECT_MEDIATEK_MT8195_H +#define __DT_BINDINGS_INTERCONNECT_MEDIATEK_MT8195_H + +#define SLAVE_DDR_EMI 0 +#define MASTER_MCUSYS 1 +#define MASTER_GPUSYS 2 +#define MASTER_MMSYS 3 +#define MASTER_MM_VPU 4 +#define MASTER_MM_DISP 5 +#define MASTER_MM_VDEC 6 +#define MASTER_MM_VENC 7 +#define MASTER_MM_CAM 8 +#define MASTER_MM_IMG 9 +#define MASTER_MM_MDP 10 +#define MASTER_VPUSYS 11 +#define MASTER_VPU_0 12 +#define MASTER_VPU_1 13 +#define MASTER_MDLASYS 14 +#define MASTER_MDLA_0 15 +#define MASTER_UFS 16 +#define MASTER_PCIE_0 17 +#define MASTER_PCIE_1 18 +#define MASTER_USB 19 +#define MASTER_DBGIF 20 +#define SLAVE_HRT_DDR_EMI 21 +#define MASTER_HRT_MMSYS 22 +#define MASTER_HRT_MM_DISP 23 +#define MASTER_HRT_MM_VDEC 24 +#define MASTER_HRT_MM_VENC 25 +#define MASTER_HRT_MM_CAM 26 +#define MASTER_HRT_MM_IMG 27 +#define MASTER_HRT_MM_MDP 28 +#define MASTER_HRT_DBGIF 29 +#define MASTER_WIFI 30 +#define MASTER_BT 31 +#define MASTER_NETSYS 32 +#endif --=20 2.44.0 From nobody Wed May 15 18:53:37 2024 Received: from madrid.collaboradmins.com (madrid.collaboradmins.com [46.235.227.194]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 2F31B15B961; Thu, 18 Apr 2024 09:41:43 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=46.235.227.194 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433304; cv=none; b=dfIM0O6WOxutHURBWnyLvZBs+/hZe2dDAQWYjiKN08t5Fdavt7V3eXNpJvhikEMUbdiKkGv1potsSrMJvWkC3l2I4jJumlYM8kHeoTHVCyC2c29755SwTHUKJjbt+iO130CWg2xnE4+WE7/ZzbRgf1Amr8+mMxce73hZ2QWymDM= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433304; c=relaxed/simple; bh=K4ENQ0G/iOyX1eqQHNDF/2A2BFhvCIgBX5ebTFPQd6o=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=UlhHEhxHqbzHnlDHrTqazy7g2IEBEIYPGcvOPvdJwtMKgZZOjcYujGvDVUK7aav31Z2SQlkEA493qYIyDuweOCVSS61qKNvYx+6XGy2+0dhFv1oE2yhBXeI6F6tdKCimZzxJH9EBQdixkO3MUYMBRynMud1nJ4yDVi0mh5g87UQ= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=FguDnr1m; arc=none smtp.client-ip=46.235.227.194 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="FguDnr1m" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1713433301; bh=K4ENQ0G/iOyX1eqQHNDF/2A2BFhvCIgBX5ebTFPQd6o=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=FguDnr1mlF0ksnkjT5OCQwL2pvi+czArsbsgqmzf2iKZ3lEYlj0hCm9d3dOq5QPy4 P9yVzZJTAdFmsvrzcP/tnc+l6isPmo8a/JqwfR+NTejP503tjZK+Nc0zdjW70KgAlt kdyF7xN5jwGjRiyhtWrrf1/yI2haJs4APmxy1EuYbzSpMCoN4JPw0RbLlaowzEKTZZ TZpBLVTRIylSMWxt0BIJr/15QugWaYSGxyydGiKVU+9xLRR544AIhP24PO4LCVRPbM rZCv3KNgYoPMoydSmOd1BeY04eZ2vImlU+q1eIZyok993R2Z47jQOl+CWxQXC3C2b0 OSRk1G/qypBHA== Received: from IcarusMOD.eternityproject.eu (cola.collaboradmins.com [195.201.22.229]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by madrid.collaboradmins.com (Postfix) with ESMTPSA id 853A93782147; Thu, 18 Apr 2024 09:41:40 +0000 (UTC) From: AngeloGioacchino Del Regno To: djakov@kernel.org Cc: robh@kernel.org, krzysztof.kozlowski+dt@linaro.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, keescook@chromium.org, gustavoars@kernel.org, henryc.chen@mediatek.com, linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org, kernel@collabora.com, wenst@chromium.org, amergnat@baylibre.com Subject: [PATCH v4 3/7] dt-bindings: soc: mediatek: Add DVFSRC bindings for MT8183 and MT8195 Date: Thu, 18 Apr 2024 11:41:30 +0200 Message-ID: <20240418094134.203330-4-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.44.0 In-Reply-To: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> References: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add bindings for the MediaTek Dynamic Voltage and Frequency Scaling Resource Collector (DVFSRC), a hardware module used to collect all the requests from both software and the various remote processors embedded into the SoC and decide about a minimum operating voltage and a minimum DRAM frequency to fulfill those requests in an effort to provide the best achievable performance per watt. This hardware IP is capable of transparently performing direct register R/W on all of the DVFSRC-controlled regulators and SoC bandwidth knobs. Signed-off-by: AngeloGioacchino Del Regno Reviewed-by: Rob Herring (Arm) --- .../soc/mediatek/mediatek,mt8183-dvfsrc.yaml | 83 +++++++++++++++++++ 1 file changed, 83 insertions(+) create mode 100644 Documentation/devicetree/bindings/soc/mediatek/mediatek= ,mt8183-dvfsrc.yaml diff --git a/Documentation/devicetree/bindings/soc/mediatek/mediatek,mt8183= -dvfsrc.yaml b/Documentation/devicetree/bindings/soc/mediatek/mediatek,mt81= 83-dvfsrc.yaml new file mode 100644 index 000000000000..1ad5b61b249f --- /dev/null +++ b/Documentation/devicetree/bindings/soc/mediatek/mediatek,mt8183-dvfsrc= .yaml @@ -0,0 +1,83 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/soc/mediatek/mediatek,mt8183-dvfsrc.yam= l# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: MediaTek Dynamic Voltage and Frequency Scaling Resource Collector (= DVFSRC) + +description: + The Dynamic Voltage and Frequency Scaling Resource Collector (DVFSRC) is= a + Hardware module used to collect all the requests from both software and = the + various remote processors embedded into the SoC and decide about a minim= um + operating voltage and a minimum DRAM frequency to fulfill those requests= in + an effort to provide the best achievable performance per watt. + This hardware IP is capable of transparently performing direct register = R/W + on all of the DVFSRC-controlled regulators and SoC bandwidth knobs. + +maintainers: + - AngeloGioacchino Del Regno + - Henry Chen + +properties: + compatible: + oneOf: + - enum: + - mediatek,mt8183-dvfsrc + - mediatek,mt8195-dvfsrc + - items: + - const: mediatek,mt8192-dvfsrc + - const: mediatek,mt8195-dvfsrc + + reg: + maxItems: 1 + description: DVFSRC common register address and length. + + regulators: + type: object + $ref: /schemas/regulator/mediatek,mt6873-dvfsrc-regulator.yaml# + + interconnect: + type: object + $ref: /schemas/interconnect/mediatek,mt8183-emi.yaml# + +required: + - compatible + - reg + +additionalProperties: false + +examples: + - | + soc { + #address-cells =3D <2>; + #size-cells =3D <2>; + + system-controller@10012000 { + compatible =3D "mediatek,mt8195-dvfsrc"; + reg =3D <0 0x10012000 0 0x1000>; + + regulators { + compatible =3D "mediatek,mt8195-dvfsrc-regulator"; + + dvfsrc_vcore: dvfsrc-vcore { + regulator-name =3D "dvfsrc-vcore"; + regulator-min-microvolt =3D <550000>; + regulator-max-microvolt =3D <750000>; + regulator-always-on; + }; + + dvfsrc_vscp: dvfsrc-vscp { + regulator-name =3D "dvfsrc-vscp"; + regulator-min-microvolt =3D <550000>; + regulator-max-microvolt =3D <750000>; + regulator-always-on; + }; + }; + + emi_icc: interconnect { + compatible =3D "mediatek,mt8195-emi"; + #interconnect-cells =3D <1>; + }; + }; + }; --=20 2.44.0 From nobody Wed May 15 18:53:37 2024 Received: from madrid.collaboradmins.com (madrid.collaboradmins.com [46.235.227.194]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 07BD415E1F1; Thu, 18 Apr 2024 09:41:44 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=46.235.227.194 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433307; cv=none; b=TwGQ/QpYEi7vdDEghsAHeGZsXJ1DzrWpM5dw0rIPwU3z6vb+n7O0TyLEf+2Xm+zQVXE5az7KHyVPaaGcOqEzRdRGKHL8DsQ32hh8CujxSp+Q/0XvKu0tZJaJnYDL6hHDKE+KZkXEHt4rCfrUhM4Gm9+tABYpiGfXIb5P6DdH54k= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433307; c=relaxed/simple; bh=iH7lIckySb87ZWozzRX2hB3qwJEfr5HosqlPjWrcJrU=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=iqOexMvwrVrRpKU9xrVG5vLOt/RE6/MtyqI3aaXCGVpBTRL5TlTMt71JqjjLRHeJjvxCy27xhboCh50FfNVultSTxrHb3PB2DC1LZu6s7aa9G8U8UcLo/3HJtu8WbVeJCvivC7hMcbvPExDSy0ZJCazQeCWAY9jgfWWHDkkGomo= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=N8RUjTkU; arc=none smtp.client-ip=46.235.227.194 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="N8RUjTkU" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1713433303; bh=iH7lIckySb87ZWozzRX2hB3qwJEfr5HosqlPjWrcJrU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=N8RUjTkU+ng7mM4pGAokT1RjGVRtrig+oMyOix4KAMmDqizPBGtiNObZ5rWFJxL4V UT3s7TF/NoKwlN7FSCXuR/N9Yqu/VjJ/7acXIzv3u+0ahqWHwfzsQ+nixMoFM2akZ3 s31h1plnf0CWEmmFkxyQxELwgDR45wZdUreGnNPX8Ylk6HotljAabmGRJUvsjFdVe7 57RX/bEaRVcX3+7tuKhHMjAb+RL+2s+bjaekSZiE7wAaqF0Ulbl9FrROSIgM59jNjh huoYh7Q/pMjw3GQDJyNr+QzxdieBUN9WJ1k4IfKtL9HcLEKwU8p0IKs3feIdGjMUns WVPlcRi+pmehA== Received: from IcarusMOD.eternityproject.eu (cola.collaboradmins.com [195.201.22.229]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by madrid.collaboradmins.com (Postfix) with ESMTPSA id 0AAC53782148; Thu, 18 Apr 2024 09:41:41 +0000 (UTC) From: AngeloGioacchino Del Regno To: djakov@kernel.org Cc: robh@kernel.org, krzysztof.kozlowski+dt@linaro.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, keescook@chromium.org, gustavoars@kernel.org, henryc.chen@mediatek.com, linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org, kernel@collabora.com, wenst@chromium.org, amergnat@baylibre.com, Dawei Chien Subject: [PATCH v4 4/7] soc: mediatek: Add MediaTek DVFS Resource Collector (DVFSRC) driver Date: Thu, 18 Apr 2024 11:41:31 +0200 Message-ID: <20240418094134.203330-5-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.44.0 In-Reply-To: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> References: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" The Dynamic Voltage and Frequency Scaling Resource Collector (DVFSRC) is a Hardware module used to collect all the requests from both software and the various remote processors embedded into the SoC and decide about a minimum operating voltage and a minimum DRAM frequency to fulfill those requests in an effort to provide the best achievable performance per watt. This hardware IP is capable of transparently performing direct register R/W on all of the DVFSRC-controlled regulators and SoC bandwidth knobs. This driver includes support for MT8183, MT8192 and MT8195. Co-Developed-by: Dawei Chien [Angelo: Partial refactoring and cleanups] Signed-off-by: AngeloGioacchino Del Regno --- drivers/soc/mediatek/Kconfig | 11 + drivers/soc/mediatek/Makefile | 1 + drivers/soc/mediatek/mtk-dvfsrc.c | 551 +++++++++++++++++++++++ include/linux/soc/mediatek/dvfsrc.h | 36 ++ include/linux/soc/mediatek/mtk_sip_svc.h | 3 + 5 files changed, 602 insertions(+) create mode 100644 drivers/soc/mediatek/mtk-dvfsrc.c create mode 100644 include/linux/soc/mediatek/dvfsrc.h diff --git a/drivers/soc/mediatek/Kconfig b/drivers/soc/mediatek/Kconfig index 1b7afb19ccd6..d7293977f06e 100644 --- a/drivers/soc/mediatek/Kconfig +++ b/drivers/soc/mediatek/Kconfig @@ -26,6 +26,17 @@ config MTK_DEVAPC The violation information is logged for further analysis or countermeasures. =20 +config MTK_DVFSRC + tristate "MediaTek DVFSRC Support" + depends on ARCH_MEDIATEK + help + Say yes here to add support for the MediaTek Dynamic Voltage + and Frequency Scaling Resource Collector (DVFSRC): a HW + IP found on many MediaTek SoCs, which is responsible for + collecting DVFS requests from various SoC IPs, other than + software, and performing bandwidth scaling to provide the + best achievable performance-per-watt. + config MTK_INFRACFG bool "MediaTek INFRACFG Support" select REGMAP diff --git a/drivers/soc/mediatek/Makefile b/drivers/soc/mediatek/Makefile index 6830512848fd..0665573e3c4b 100644 --- a/drivers/soc/mediatek/Makefile +++ b/drivers/soc/mediatek/Makefile @@ -1,6 +1,7 @@ # SPDX-License-Identifier: GPL-2.0-only obj-$(CONFIG_MTK_CMDQ) +=3D mtk-cmdq-helper.o obj-$(CONFIG_MTK_DEVAPC) +=3D mtk-devapc.o +obj-$(CONFIG_MTK_DVFSRC) +=3D mtk-dvfsrc.o obj-$(CONFIG_MTK_INFRACFG) +=3D mtk-infracfg.o obj-$(CONFIG_MTK_PMIC_WRAP) +=3D mtk-pmic-wrap.o obj-$(CONFIG_MTK_REGULATOR_COUPLER) +=3D mtk-regulator-coupler.o diff --git a/drivers/soc/mediatek/mtk-dvfsrc.c b/drivers/soc/mediatek/mtk-d= vfsrc.c new file mode 100644 index 000000000000..8c9e21ec23de --- /dev/null +++ b/drivers/soc/mediatek/mtk-dvfsrc.c @@ -0,0 +1,551 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (C) 2021 MediaTek Inc. + * Copyright (c) 2024 Collabora Ltd. + * AngeloGioacchino Del Regno + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include + +/* DVFSRC_LEVEL */ +#define DVFSRC_V1_LEVEL_TARGET_LEVEL GENMASK(15, 0) +#define DVFSRC_TGT_LEVEL_IDLE 0x00 +#define DVFSRC_V1_LEVEL_CURRENT_LEVEL GENMASK(31, 16) + +/* DVFSRC_SW_REQ, DVFSRC_SW_REQ2 */ +#define DVFSRC_V1_SW_REQ2_DRAM_LEVEL GENMASK(1, 0) +#define DVFSRC_V1_SW_REQ2_VCORE_LEVEL GENMASK(3, 2) + +#define DVFSRC_V2_SW_REQ_DRAM_LEVEL GENMASK(3, 0) +#define DVFSRC_V2_SW_REQ_VCORE_LEVEL GENMASK(6, 4) + +/* DVFSRC_VCORE */ +#define DVFSRC_V2_VCORE_REQ_VSCP_LEVEL GENMASK(14, 12) + +#define KBPS_TO_MBPS(x) ((x) / 1000) + +#define DVFSRC_POLL_TIMEOUT_US 1000 +#define STARTUP_TIME_US 1 + +#define MTK_SIP_DVFSRC_INIT 0x0 +#define MTK_SIP_DVFSRC_START 0x1 + +struct dvfsrc_bw_constraints { + u16 max_dram_nom_bw; + u16 max_dram_peak_bw; + u16 max_dram_hrt_bw; +}; + +struct dvfsrc_opp { + u32 vcore_opp; + u32 dram_opp; +}; + +struct dvfsrc_opp_desc { + const struct dvfsrc_opp *opps; + u32 num_opp; +}; + +struct dvfsrc_soc_data; +struct mtk_dvfsrc { + struct device *dev; + struct platform_device *icc; + struct platform_device *regulator; + const struct dvfsrc_soc_data *dvd; + const struct dvfsrc_opp_desc *curr_opps; + void __iomem *regs; + int dram_type; +}; + +struct dvfsrc_soc_data { + const int *regs; + const struct dvfsrc_opp_desc *opps_desc; + u32 (*get_target_level)(struct mtk_dvfsrc *dvfsrc); + u32 (*get_current_level)(struct mtk_dvfsrc *dvfsrc); + u32 (*get_vcore_level)(struct mtk_dvfsrc *dvfsrc); + u32 (*get_vscp_level)(struct mtk_dvfsrc *dvfsrc); + void (*set_dram_bw)(struct mtk_dvfsrc *dvfsrc, u64 bw); + void (*set_dram_peak_bw)(struct mtk_dvfsrc *dvfsrc, u64 bw); + void (*set_dram_hrt_bw)(struct mtk_dvfsrc *dvfsrc, u64 bw); + void (*set_opp_level)(struct mtk_dvfsrc *dvfsrc, u32 level); + void (*set_vcore_level)(struct mtk_dvfsrc *dvfsrc, u32 level); + void (*set_vscp_level)(struct mtk_dvfsrc *dvfsrc, u32 level); + int (*wait_for_opp_level)(struct mtk_dvfsrc *dvfsrc, u32 level); + int (*wait_for_vcore_level)(struct mtk_dvfsrc *dvfsrc, u32 level); + const struct dvfsrc_bw_constraints *bw_constraints; +}; + +static u32 dvfsrc_readl(struct mtk_dvfsrc *dvfs, u32 offset) +{ + return readl(dvfs->regs + dvfs->dvd->regs[offset]); +} + +static void dvfsrc_writel(struct mtk_dvfsrc *dvfs, u32 offset, u32 val) +{ + writel(val, dvfs->regs + dvfs->dvd->regs[offset]); +} + +#define dvfsrc_rmw(dvfs, offset, val, mask, shift) \ + dvfsrc_writel(dvfs, offset, \ + (dvfsrc_readl(dvfs, offset) & ~(mask << shift)) | (val << shift)) + +enum dvfsrc_regs { + DVFSRC_SW_REQ, + DVFSRC_SW_REQ2, + DVFSRC_LEVEL, + DVFSRC_TARGET_LEVEL, + DVFSRC_SW_BW, + DVFSRC_SW_PEAK_BW, + DVFSRC_SW_HRT_BW, + DVFSRC_VCORE, + DVFSRC_REGS_MAX, +}; + +static const int dvfsrc_mt8183_regs[] =3D { + [DVFSRC_SW_REQ] =3D 0x4, + [DVFSRC_SW_REQ2] =3D 0x8, + [DVFSRC_LEVEL] =3D 0xDC, + [DVFSRC_SW_BW] =3D 0x160, +}; + +static const int dvfsrc_mt8195_regs[] =3D { + [DVFSRC_SW_REQ] =3D 0xc, + [DVFSRC_VCORE] =3D 0x6c, + [DVFSRC_SW_PEAK_BW] =3D 0x278, + [DVFSRC_SW_BW] =3D 0x26c, + [DVFSRC_SW_HRT_BW] =3D 0x290, + [DVFSRC_LEVEL] =3D 0xd44, + [DVFSRC_TARGET_LEVEL] =3D 0xd48, +}; + +static const struct dvfsrc_opp *dvfsrc_get_current_opp(struct mtk_dvfsrc *= dvfsrc) +{ + u32 level =3D dvfsrc->dvd->get_current_level(dvfsrc); + + return &dvfsrc->curr_opps->opps[level]; +} + +static bool dvfsrc_is_idle(struct mtk_dvfsrc *dvfsrc) +{ + if (!dvfsrc->dvd->get_target_level) + return true; + + return dvfsrc->dvd->get_target_level(dvfsrc) =3D=3D DVFSRC_TGT_LEVEL_IDLE; +} + +static int dvfsrc_wait_for_vcore_level_v1(struct mtk_dvfsrc *dvfsrc, u32 l= evel) +{ + const struct dvfsrc_opp *curr; + + return readx_poll_timeout_atomic(dvfsrc_get_current_opp, dvfsrc, curr, + curr->vcore_opp >=3D level, STARTUP_TIME_US, + DVFSRC_POLL_TIMEOUT_US); +} + +static int dvfsrc_wait_for_opp_level_v1(struct mtk_dvfsrc *dvfsrc, u32 lev= el) +{ + const struct dvfsrc_opp *target, *curr; + int ret; + + target =3D &dvfsrc->curr_opps->opps[level]; + ret =3D readx_poll_timeout_atomic(dvfsrc_get_current_opp, dvfsrc, curr, + curr->dram_opp >=3D target->dram_opp && + curr->vcore_opp >=3D target->vcore_opp, + STARTUP_TIME_US, DVFSRC_POLL_TIMEOUT_US); + if (ret < 0) { + dev_warn(dvfsrc->dev, + "timeout! target OPP: %u, dram: %d, vcore: %d\n", level, + curr->dram_opp, curr->vcore_opp); + return ret; + } + + return 0; +} + +static int dvfsrc_wait_for_opp_level_v2(struct mtk_dvfsrc *dvfsrc, u32 lev= el) +{ + const struct dvfsrc_opp *target, *curr; + int ret; + + target =3D &dvfsrc->curr_opps->opps[level]; + ret =3D readx_poll_timeout_atomic(dvfsrc_get_current_opp, dvfsrc, curr, + curr->dram_opp >=3D target->dram_opp && + curr->vcore_opp >=3D target->vcore_opp, + STARTUP_TIME_US, DVFSRC_POLL_TIMEOUT_US); + if (ret < 0) { + dev_warn(dvfsrc->dev, + "timeout! target OPP: %u, dram: %d\n", level, curr->dram_opp); + return ret; + } + + return 0; +} + +static u32 dvfsrc_get_target_level_v1(struct mtk_dvfsrc *dvfsrc) +{ + u32 val =3D dvfsrc_readl(dvfsrc, DVFSRC_LEVEL); + + return FIELD_GET(DVFSRC_V1_LEVEL_TARGET_LEVEL, val); +} + +static u32 dvfsrc_get_current_level_v1(struct mtk_dvfsrc *dvfsrc) +{ + u32 val =3D dvfsrc_readl(dvfsrc, DVFSRC_LEVEL); + u32 current_level =3D FIELD_GET(DVFSRC_V1_LEVEL_CURRENT_LEVEL, val); + + return ffs(current_level) - 1; +} + +static u32 dvfsrc_get_target_level_v2(struct mtk_dvfsrc *dvfsrc) +{ + return dvfsrc_readl(dvfsrc, DVFSRC_TARGET_LEVEL); +} + +static u32 dvfsrc_get_current_level_v2(struct mtk_dvfsrc *dvfsrc) +{ + u32 val =3D dvfsrc_readl(dvfsrc, DVFSRC_LEVEL); + u32 level =3D ffs(val); + + /* Valid levels */ + if (level < dvfsrc->curr_opps->num_opp) + return dvfsrc->curr_opps->num_opp - level; + + /* Zero for level 0 or invalid level */ + return 0; +} + +static u32 dvfsrc_get_vcore_level_v1(struct mtk_dvfsrc *dvfsrc) +{ + u32 val =3D dvfsrc_readl(dvfsrc, DVFSRC_SW_REQ2); + + return FIELD_GET(DVFSRC_V1_SW_REQ2_VCORE_LEVEL, val); +} + +static void dvfsrc_set_vcore_level_v1(struct mtk_dvfsrc *dvfsrc, u32 level) +{ + u32 val =3D dvfsrc_readl(dvfsrc, DVFSRC_SW_REQ2); + + val &=3D ~DVFSRC_V1_SW_REQ2_VCORE_LEVEL; + val |=3D FIELD_PREP(DVFSRC_V1_SW_REQ2_VCORE_LEVEL, level); + + dvfsrc_writel(dvfsrc, DVFSRC_SW_REQ2, val); +} + +static u32 dvfsrc_get_vcore_level_v2(struct mtk_dvfsrc *dvfsrc) +{ + u32 val =3D dvfsrc_readl(dvfsrc, DVFSRC_SW_REQ); + + return FIELD_GET(DVFSRC_V2_SW_REQ_VCORE_LEVEL, val); +} + +static void dvfsrc_set_vcore_level_v2(struct mtk_dvfsrc *dvfsrc, u32 level) +{ + u32 val =3D dvfsrc_readl(dvfsrc, DVFSRC_SW_REQ); + + val &=3D ~DVFSRC_V2_SW_REQ_VCORE_LEVEL; + val |=3D FIELD_PREP(DVFSRC_V2_SW_REQ_VCORE_LEVEL, level); + + dvfsrc_writel(dvfsrc, DVFSRC_SW_REQ, val); +} + +static u32 dvfsrc_get_vscp_level_v2(struct mtk_dvfsrc *dvfsrc) +{ + u32 val =3D dvfsrc_readl(dvfsrc, DVFSRC_VCORE); + + return FIELD_GET(DVFSRC_V2_VCORE_REQ_VSCP_LEVEL, val); +} + +static void dvfsrc_set_vscp_level_v2(struct mtk_dvfsrc *dvfsrc, u32 level) +{ + u32 val =3D dvfsrc_readl(dvfsrc, DVFSRC_VCORE); + + val &=3D ~DVFSRC_V2_VCORE_REQ_VSCP_LEVEL; + val |=3D FIELD_PREP(DVFSRC_V2_VCORE_REQ_VSCP_LEVEL, level); + + dvfsrc_writel(dvfsrc, DVFSRC_VCORE, val); +} + +static void __dvfsrc_set_dram_bw_v1(struct mtk_dvfsrc *dvfsrc, u32 reg, + u16 max_bw, u16 min_bw, u64 bw) +{ + u32 new_bw =3D (u32)div_u64(KBPS_TO_MBPS(bw), 100); + + /* If bw constraints (in mbps) are defined make sure to respect them */ + if (max_bw) + new_bw =3D min(new_bw, max_bw); + if (min_bw && new_bw > 0) + new_bw =3D max(new_bw, min_bw); + + dvfsrc_writel(dvfsrc, reg, new_bw); +} + +static void dvfsrc_set_dram_bw_v1(struct mtk_dvfsrc *dvfsrc, u64 bw) +{ + u64 max_bw =3D dvfsrc->dvd->bw_constraints->max_dram_nom_bw; + + __dvfsrc_set_dram_bw_v1(dvfsrc, DVFSRC_SW_BW, max_bw, 0, bw); +}; + +static void dvfsrc_set_dram_peak_bw_v1(struct mtk_dvfsrc *dvfsrc, u64 bw) +{ + u64 max_bw =3D dvfsrc->dvd->bw_constraints->max_dram_peak_bw; + + __dvfsrc_set_dram_bw_v1(dvfsrc, DVFSRC_SW_PEAK_BW, max_bw, 0, bw); +} + +static void dvfsrc_set_dram_hrt_bw_v1(struct mtk_dvfsrc *dvfsrc, u64 bw) +{ + u64 max_bw =3D dvfsrc->dvd->bw_constraints->max_dram_hrt_bw; + + __dvfsrc_set_dram_bw_v1(dvfsrc, DVFSRC_SW_HRT_BW, max_bw, 0, bw); +} + +static void dvfsrc_set_opp_level_v1(struct mtk_dvfsrc *dvfsrc, u32 level) +{ + const struct dvfsrc_opp *opp =3D &dvfsrc->curr_opps->opps[level]; + u32 val; + + /* Translate Pstate to DVFSRC level and set it to DVFSRC HW */ + val =3D FIELD_PREP(DVFSRC_V1_SW_REQ2_DRAM_LEVEL, opp->dram_opp); + val |=3D FIELD_PREP(DVFSRC_V1_SW_REQ2_VCORE_LEVEL, opp->vcore_opp); + + dev_dbg(dvfsrc->dev, "vcore_opp: %d, dram_opp: %d\n", opp->vcore_opp, opp= ->dram_opp); + dvfsrc_writel(dvfsrc, DVFSRC_SW_REQ, val); +} + +int mtk_dvfsrc_send_request(const struct device *dev, u32 cmd, u64 data) +{ + struct mtk_dvfsrc *dvfsrc =3D dev_get_drvdata(dev); + bool state; + int ret; + + dev_dbg(dvfsrc->dev, "cmd: %d, data: %llu\n", cmd, data); + + switch (cmd) { + case MTK_DVFSRC_CMD_BW: + dvfsrc->dvd->set_dram_bw(dvfsrc, data); + return 0; + case MTK_DVFSRC_CMD_HRT_BW: + if (dvfsrc->dvd->set_dram_hrt_bw) + dvfsrc->dvd->set_dram_hrt_bw(dvfsrc, data); + return 0; + case MTK_DVFSRC_CMD_PEAK_BW: + if (dvfsrc->dvd->set_dram_peak_bw) + dvfsrc->dvd->set_dram_peak_bw(dvfsrc, data); + return 0; + case MTK_DVFSRC_CMD_OPP: + if (!dvfsrc->dvd->set_opp_level) + return 0; + + dvfsrc->dvd->set_opp_level(dvfsrc, data); + break; + case MTK_DVFSRC_CMD_VCORE_LEVEL: + dvfsrc->dvd->set_vcore_level(dvfsrc, data); + break; + case MTK_DVFSRC_CMD_VSCP_LEVEL: + if (!dvfsrc->dvd->set_vscp_level) + return 0; + + dvfsrc->dvd->set_vscp_level(dvfsrc, data); + break; + default: + dev_err(dvfsrc->dev, "unknown command: %d\n", cmd); + return -EOPNOTSUPP; + } + + /* DVFSRC needs at least 2T(~196ns) to handle a request */ + udelay(STARTUP_TIME_US); + + ret =3D readx_poll_timeout_atomic(dvfsrc_is_idle, dvfsrc, state, state, + STARTUP_TIME_US, DVFSRC_POLL_TIMEOUT_US); + if (ret < 0) { + dev_warn(dvfsrc->dev, + "%d: idle timeout, data: %llu, last: %d -> %d\n", cmd, data, + dvfsrc->dvd->get_current_level(dvfsrc), + dvfsrc->dvd->get_target_level(dvfsrc)); + return ret; + } + + if (cmd =3D=3D MTK_DVFSRC_CMD_OPP) + ret =3D dvfsrc->dvd->wait_for_opp_level(dvfsrc, data); + else + ret =3D dvfsrc->dvd->wait_for_vcore_level(dvfsrc, data); + + if (ret < 0) { + dev_warn(dvfsrc->dev, + "%d: wait timeout, data: %llu, last: %d -> %d\n", + cmd, data, + dvfsrc->dvd->get_current_level(dvfsrc), + dvfsrc->dvd->get_target_level(dvfsrc)); + return ret; + } + + return 0; +} +EXPORT_SYMBOL(mtk_dvfsrc_send_request); + +int mtk_dvfsrc_query_info(const struct device *dev, u32 cmd, int *data) +{ + struct mtk_dvfsrc *dvfsrc =3D dev_get_drvdata(dev); + + switch (cmd) { + case MTK_DVFSRC_CMD_VCORE_LEVEL: + *data =3D dvfsrc->dvd->get_vcore_level(dvfsrc); + break; + case MTK_DVFSRC_CMD_VSCP_LEVEL: + *data =3D dvfsrc->dvd->get_vscp_level(dvfsrc); + break; + default: + return -EOPNOTSUPP; + } + + return 0; +} +EXPORT_SYMBOL(mtk_dvfsrc_query_info); + +static int mtk_dvfsrc_probe(struct platform_device *pdev) +{ + struct arm_smccc_res ares; + struct mtk_dvfsrc *dvfsrc; + int ret; + + dvfsrc =3D devm_kzalloc(&pdev->dev, sizeof(*dvfsrc), GFP_KERNEL); + if (!dvfsrc) + return -ENOMEM; + + dvfsrc->dvd =3D of_device_get_match_data(&pdev->dev); + dvfsrc->dev =3D &pdev->dev; + + dvfsrc->regs =3D devm_platform_get_and_ioremap_resource(pdev, 0, NULL); + if (IS_ERR(dvfsrc->regs)) + return PTR_ERR(dvfsrc->regs); + + arm_smccc_smc(MTK_SIP_DVFSRC_VCOREFS_CONTROL, MTK_SIP_DVFSRC_INIT, + 0, 0, 0, 0, 0, 0, &ares); + if (ares.a0) + return dev_err_probe(&pdev->dev, -EINVAL, "DVFSRC init failed: %lu\n", a= res.a0); + + dvfsrc->dram_type =3D ares.a1; + dev_dbg(&pdev->dev, "DRAM Type: %d\n", dvfsrc->dram_type); + + dvfsrc->curr_opps =3D &dvfsrc->dvd->opps_desc[dvfsrc->dram_type]; + platform_set_drvdata(pdev, dvfsrc); + + ret =3D devm_of_platform_populate(&pdev->dev); + if (ret) + return dev_err_probe(&pdev->dev, ret, "Failed to populate child devices\= n"); + + /* Everything is set up - make it run! */ + arm_smccc_smc(MTK_SIP_DVFSRC_VCOREFS_CONTROL, MTK_SIP_DVFSRC_START, + 0, 0, 0, 0, 0, 0, &ares); + if (ares.a0) + return dev_err_probe(&pdev->dev, -EINVAL, "Cannot start DVFSRC: %lu\n", = ares.a0); + + return 0; +} + +static const struct dvfsrc_opp dvfsrc_opp_mt8183_lp4[] =3D { + { 0, 0 }, { 0, 1 }, { 0, 2 }, { 1, 2 }, +}; + +static const struct dvfsrc_opp dvfsrc_opp_mt8183_lp3[] =3D { + { 0, 0 }, { 0, 1 }, { 1, 1 }, { 1, 2 }, +}; + +static const struct dvfsrc_opp_desc dvfsrc_opp_mt8183_desc[] =3D { + [0] =3D { + .opps =3D dvfsrc_opp_mt8183_lp4, + .num_opp =3D ARRAY_SIZE(dvfsrc_opp_mt8183_lp4), + }, + [1] =3D { + .opps =3D dvfsrc_opp_mt8183_lp3, + .num_opp =3D ARRAY_SIZE(dvfsrc_opp_mt8183_lp3), + }, + [2] =3D { + .opps =3D dvfsrc_opp_mt8183_lp3, + .num_opp =3D ARRAY_SIZE(dvfsrc_opp_mt8183_lp3), + } +}; + +static const struct dvfsrc_bw_constraints dvfsrc_bw_constr_mt8183 =3D { 0,= 0, 0 }; + +static const struct dvfsrc_soc_data mt8183_data =3D { + .opps_desc =3D dvfsrc_opp_mt8183_desc, + .regs =3D dvfsrc_mt8183_regs, + .get_target_level =3D dvfsrc_get_target_level_v1, + .get_current_level =3D dvfsrc_get_current_level_v1, + .get_vcore_level =3D dvfsrc_get_vcore_level_v1, + .set_dram_bw =3D dvfsrc_set_dram_bw_v1, + .set_opp_level =3D dvfsrc_set_opp_level_v1, + .set_vcore_level =3D dvfsrc_set_vcore_level_v1, + .wait_for_opp_level =3D dvfsrc_wait_for_opp_level_v1, + .wait_for_vcore_level =3D dvfsrc_wait_for_vcore_level_v1, + .bw_constraints =3D &dvfsrc_bw_constr_mt8183, +}; + +static const struct dvfsrc_opp dvfsrc_opp_mt8195_lp4[] =3D { + { 0, 0 }, { 1, 0 }, { 2, 0 }, { 3, 0 }, + { 0, 1 }, { 1, 1 }, { 2, 1 }, { 3, 1 }, + { 0, 2 }, { 1, 2 }, { 2, 2 }, { 3, 2 }, + { 1, 3 }, { 2, 3 }, { 3, 3 }, { 1, 4 }, + { 2, 4 }, { 3, 4 }, { 2, 5 }, { 3, 5 }, + { 3, 6 }, +}; + +static const struct dvfsrc_opp_desc dvfsrc_opp_mt8195_desc[] =3D { + [0] =3D { + .opps =3D dvfsrc_opp_mt8195_lp4, + .num_opp =3D ARRAY_SIZE(dvfsrc_opp_mt8195_lp4), + } +}; + +static const struct dvfsrc_bw_constraints dvfsrc_bw_constr_mt8195 =3D { + .max_dram_nom_bw =3D 255, + .max_dram_peak_bw =3D 255, + .max_dram_hrt_bw =3D 1023, +}; + +static const struct dvfsrc_soc_data mt8195_data =3D { + .opps_desc =3D dvfsrc_opp_mt8195_desc, + .regs =3D dvfsrc_mt8195_regs, + .get_target_level =3D dvfsrc_get_target_level_v2, + .get_current_level =3D dvfsrc_get_current_level_v2, + .get_vcore_level =3D dvfsrc_get_vcore_level_v2, + .get_vscp_level =3D dvfsrc_get_vscp_level_v2, + .set_dram_bw =3D dvfsrc_set_dram_bw_v1, + .set_dram_peak_bw =3D dvfsrc_set_dram_peak_bw_v1, + .set_dram_hrt_bw =3D dvfsrc_set_dram_hrt_bw_v1, + .set_vcore_level =3D dvfsrc_set_vcore_level_v2, + .set_vscp_level =3D dvfsrc_set_vscp_level_v2, + .wait_for_opp_level =3D dvfsrc_wait_for_opp_level_v2, + .wait_for_vcore_level =3D dvfsrc_wait_for_vcore_level_v1, + .bw_constraints =3D &dvfsrc_bw_constr_mt8195, +}; + +static const struct of_device_id mtk_dvfsrc_of_match[] =3D { + { .compatible =3D "mediatek,mt8183-dvfsrc", .data =3D &mt8183_data }, + { .compatible =3D "mediatek,mt8195-dvfsrc", .data =3D &mt8195_data }, + { /* sentinel */ } +}; + +static struct platform_driver mtk_dvfsrc_driver =3D { + .probe =3D mtk_dvfsrc_probe, + .driver =3D { + .name =3D "mtk-dvfsrc", + .of_match_table =3D mtk_dvfsrc_of_match, + }, +}; +module_platform_driver(mtk_dvfsrc_driver); + +MODULE_AUTHOR("AngeloGioacchino Del Regno "); +MODULE_AUTHOR("Dawei Chien "); +MODULE_LICENSE("GPL"); +MODULE_DESCRIPTION("MediaTek DVFSRC driver"); diff --git a/include/linux/soc/mediatek/dvfsrc.h b/include/linux/soc/mediat= ek/dvfsrc.h new file mode 100644 index 000000000000..b4579969cd6b --- /dev/null +++ b/include/linux/soc/mediatek/dvfsrc.h @@ -0,0 +1,36 @@ +/* SPDX-License-Identifier: GPL-2.0 + * + * Copyright (c) 2021 MediaTek Inc. + * Copyright (c) 2024 Collabora Ltd. + * AngeloGioacchino Del Regno + */ + +#ifndef __MEDIATEK_DVFSRC_H +#define __MEDIATEK_DVFSRC_H + +enum mtk_dvfsrc_cmd { + MTK_DVFSRC_CMD_BW, + MTK_DVFSRC_CMD_HRT_BW, + MTK_DVFSRC_CMD_PEAK_BW, + MTK_DVFSRC_CMD_OPP, + MTK_DVFSRC_CMD_VCORE_LEVEL, + MTK_DVFSRC_CMD_VSCP_LEVEL, + MTK_DVFSRC_CMD_MAX, +}; + +#ifdef CONFIG_MTK_DVFSRC + +int mtk_dvfsrc_send_request(const struct device *dev, u32 cmd, u64 data); +int mtk_dvfsrc_query_info(const struct device *dev, u32 cmd, int *data); + +#else + +static inline int mtk_dvfsrc_send_request(const struct device *dev, u32 cm= d, u64 data) +{ return -ENODEV; } + +static inline int mtk_dvfsrc_query_info(const struct device *dev, u32 cmd,= int *data) +{ return -ENODEV; } + +#endif /* CONFIG_MTK_DVFSRC */ + +#endif diff --git a/include/linux/soc/mediatek/mtk_sip_svc.h b/include/linux/soc/m= ediatek/mtk_sip_svc.h index 0761128b4354..abe24a73ee19 100644 --- a/include/linux/soc/mediatek/mtk_sip_svc.h +++ b/include/linux/soc/mediatek/mtk_sip_svc.h @@ -22,6 +22,9 @@ ARM_SMCCC_CALL_VAL(ARM_SMCCC_FAST_CALL, MTK_SIP_SMC_CONVENTION, \ ARM_SMCCC_OWNER_SIP, fn_id) =20 +/* DVFSRC SMC calls */ +#define MTK_SIP_DVFSRC_VCOREFS_CONTROL MTK_SIP_SMC_CMD(0x506) + /* IOMMU related SMC call */ #define MTK_SIP_KERNEL_IOMMU_CONTROL MTK_SIP_SMC_CMD(0x514) =20 --=20 2.44.0 From nobody Wed May 15 18:53:37 2024 Received: from madrid.collaboradmins.com (madrid.collaboradmins.com [46.235.227.194]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 7BC8F15B96D; Thu, 18 Apr 2024 09:41:46 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=46.235.227.194 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433309; cv=none; b=EaL0i7ccSlAAir549l+dUpnIBzjvyn7fl6I9TrBiyrYY7RITUDAowu+OyGW2whCUoXnxswjU2B7ozS39e4Y76NC47T7bRGbdICRnjaMctPz2/Fiej/PkQcTiamjAEN5E1UqoGbi5WnAuKPBK1bgqPJU4QmRUYpz+XvbVAY8+0IY= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433309; c=relaxed/simple; bh=HutkkugHrqMd2uUFtowMQxRDssuoDexqUjYh9nxhXJc=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=CSMmoS/a1NsR7BMfC6mogZuYhCyDWKl+c9KrsuFVA5vtGW2ZzfTjq38cf6ZFhMeiljRNF6CjFkS/GwQ7V2Q58u9YE4S+/uUwok/j/SCYdvyPPGwuJ1N+FriQmwZTYpUmOee4o/MqJHeQv4RjZ+Wdw5QmfjjGNW6gbPUvVtK8tyg= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=37WzhxbD; arc=none smtp.client-ip=46.235.227.194 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="37WzhxbD" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1713433304; bh=HutkkugHrqMd2uUFtowMQxRDssuoDexqUjYh9nxhXJc=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=37WzhxbD/ayhckhPLRDAnPChSJCHWqhQ4ZQ3fF1iuwnX8HS5s/2rHFAyNZXlKp4GN 5X+vKThcKmGtiQ+1kJZRv35EB7+vJRwDTjVukPrfyt0JenGdj6+b3JaAxJtMB0iMyB xb+JnkNaULZQ7iKKh8KCjOhvGNdO6J01XM3U7u6T02s8LCe7aXleXPEcfRurgteTu/ Hua837jdf+OUNNzpMF+TsYPgq44IXmbIq78Lh634f544T5/YHaxbOl/RUYjPIlecbI 6mbEK3N1XefmBhw0Dbc06d+u9H57RleI1CyQcJ4/owxHfDaTc0rMqC6ok5GglhfBCb M5SPJ+m5mK1Jg== Received: from IcarusMOD.eternityproject.eu (cola.collaboradmins.com [195.201.22.229]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by madrid.collaboradmins.com (Postfix) with ESMTPSA id A01C03782149; Thu, 18 Apr 2024 09:41:43 +0000 (UTC) From: AngeloGioacchino Del Regno To: djakov@kernel.org Cc: robh@kernel.org, krzysztof.kozlowski+dt@linaro.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, keescook@chromium.org, gustavoars@kernel.org, henryc.chen@mediatek.com, linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org, kernel@collabora.com, wenst@chromium.org, amergnat@baylibre.com Subject: [PATCH v4 5/7] regulator: Remove mtk-dvfsrc-regulator.c Date: Thu, 18 Apr 2024 11:41:32 +0200 Message-ID: <20240418094134.203330-6-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.44.0 In-Reply-To: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> References: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" This driver never worked, and never got even compiled, because it was missing the DVFSRC driver entirely, including headers it relies on! In preparation of a full refactoring of this driver, remove it. The Makefile and Kconfig entries are retained, as those are reused as-is for the refactored code. Signed-off-by: AngeloGioacchino Del Regno Acked-by: Mark Brown --- drivers/regulator/mtk-dvfsrc-regulator.c | 214 ----------------------- 1 file changed, 214 deletions(-) delete mode 100644 drivers/regulator/mtk-dvfsrc-regulator.c diff --git a/drivers/regulator/mtk-dvfsrc-regulator.c b/drivers/regulator/m= tk-dvfsrc-regulator.c deleted file mode 100644 index f1280d45265d..000000000000 --- a/drivers/regulator/mtk-dvfsrc-regulator.c +++ /dev/null @@ -1,214 +0,0 @@ -// SPDX-License-Identifier: GPL-2.0 -// -// Copyright (c) 2020 MediaTek Inc. - -#include -#include -#include -#include -#include -#include -#include -#include - -#define DVFSRC_ID_VCORE 0 -#define DVFSRC_ID_VSCP 1 - -#define MT_DVFSRC_REGULAR(match, _name, _volt_table) \ -[DVFSRC_ID_##_name] =3D { \ - .desc =3D { \ - .name =3D match, \ - .of_match =3D of_match_ptr(match), \ - .ops =3D &dvfsrc_vcore_ops, \ - .type =3D REGULATOR_VOLTAGE, \ - .id =3D DVFSRC_ID_##_name, \ - .owner =3D THIS_MODULE, \ - .n_voltages =3D ARRAY_SIZE(_volt_table), \ - .volt_table =3D _volt_table, \ - }, \ -} - -/* - * DVFSRC regulators' information - * - * @desc: standard fields of regulator description. - * @voltage_selector: Selector used for get_voltage_sel() and - * set_voltage_sel() callbacks - */ - -struct dvfsrc_regulator { - struct regulator_desc desc; -}; - -/* - * MTK DVFSRC regulators' init data - * - * @size: num of regulators - * @regulator_info: regulator info. - */ -struct dvfsrc_regulator_init_data { - u32 size; - struct dvfsrc_regulator *regulator_info; -}; - -static inline struct device *to_dvfsrc_dev(struct regulator_dev *rdev) -{ - return rdev_get_dev(rdev)->parent; -} - -static int dvfsrc_set_voltage_sel(struct regulator_dev *rdev, - unsigned int selector) -{ - struct device *dvfsrc_dev =3D to_dvfsrc_dev(rdev); - int id =3D rdev_get_id(rdev); - - if (id =3D=3D DVFSRC_ID_VCORE) - mtk_dvfsrc_send_request(dvfsrc_dev, - MTK_DVFSRC_CMD_VCORE_REQUEST, - selector); - else if (id =3D=3D DVFSRC_ID_VSCP) - mtk_dvfsrc_send_request(dvfsrc_dev, - MTK_DVFSRC_CMD_VSCP_REQUEST, - selector); - else - return -EINVAL; - - return 0; -} - -static int dvfsrc_get_voltage_sel(struct regulator_dev *rdev) -{ - struct device *dvfsrc_dev =3D to_dvfsrc_dev(rdev); - int id =3D rdev_get_id(rdev); - int val, ret; - - if (id =3D=3D DVFSRC_ID_VCORE) - ret =3D mtk_dvfsrc_query_info(dvfsrc_dev, - MTK_DVFSRC_CMD_VCORE_LEVEL_QUERY, - &val); - else if (id =3D=3D DVFSRC_ID_VSCP) - ret =3D mtk_dvfsrc_query_info(dvfsrc_dev, - MTK_DVFSRC_CMD_VSCP_LEVEL_QUERY, - &val); - else - return -EINVAL; - - if (ret !=3D 0) - return ret; - - return val; -} - -static const struct regulator_ops dvfsrc_vcore_ops =3D { - .list_voltage =3D regulator_list_voltage_table, - .get_voltage_sel =3D dvfsrc_get_voltage_sel, - .set_voltage_sel =3D dvfsrc_set_voltage_sel, -}; - -static const unsigned int mt8183_voltages[] =3D { - 725000, - 800000, -}; - -static struct dvfsrc_regulator mt8183_regulators[] =3D { - MT_DVFSRC_REGULAR("dvfsrc-vcore", VCORE, - mt8183_voltages), -}; - -static const struct dvfsrc_regulator_init_data regulator_mt8183_data =3D { - .size =3D ARRAY_SIZE(mt8183_regulators), - .regulator_info =3D &mt8183_regulators[0], -}; - -static const unsigned int mt6873_voltages[] =3D { - 575000, - 600000, - 650000, - 725000, -}; - -static struct dvfsrc_regulator mt6873_regulators[] =3D { - MT_DVFSRC_REGULAR("dvfsrc-vcore", VCORE, - mt6873_voltages), - MT_DVFSRC_REGULAR("dvfsrc-vscp", VSCP, - mt6873_voltages), -}; - -static const struct dvfsrc_regulator_init_data regulator_mt6873_data =3D { - .size =3D ARRAY_SIZE(mt6873_regulators), - .regulator_info =3D &mt6873_regulators[0], -}; - -static const struct of_device_id mtk_dvfsrc_regulator_match[] =3D { - { - .compatible =3D "mediatek,mt8183-dvfsrc", - .data =3D ®ulator_mt8183_data, - }, { - .compatible =3D "mediatek,mt8192-dvfsrc", - .data =3D ®ulator_mt6873_data, - }, { - .compatible =3D "mediatek,mt6873-dvfsrc", - .data =3D ®ulator_mt6873_data, - }, { - /* sentinel */ - }, -}; -MODULE_DEVICE_TABLE(of, mtk_dvfsrc_regulator_match); - -static int dvfsrc_vcore_regulator_probe(struct platform_device *pdev) -{ - const struct of_device_id *match; - struct device *dev =3D &pdev->dev; - struct regulator_config config =3D { }; - struct regulator_dev *rdev; - const struct dvfsrc_regulator_init_data *regulator_init_data; - struct dvfsrc_regulator *mt_regulators; - int i; - - match =3D of_match_node(mtk_dvfsrc_regulator_match, dev->parent->of_node); - - if (!match) { - dev_err(dev, "invalid compatible string\n"); - return -ENODEV; - } - - regulator_init_data =3D match->data; - - mt_regulators =3D regulator_init_data->regulator_info; - for (i =3D 0; i < regulator_init_data->size; i++) { - config.dev =3D dev->parent; - config.driver_data =3D (mt_regulators + i); - rdev =3D devm_regulator_register(dev, &(mt_regulators + i)->desc, - &config); - if (IS_ERR(rdev)) { - dev_err(dev, "failed to register %s\n", - (mt_regulators + i)->desc.name); - return PTR_ERR(rdev); - } - } - - return 0; -} - -static struct platform_driver mtk_dvfsrc_regulator_driver =3D { - .driver =3D { - .name =3D "mtk-dvfsrc-regulator", - .probe_type =3D PROBE_PREFER_ASYNCHRONOUS, - }, - .probe =3D dvfsrc_vcore_regulator_probe, -}; - -static int __init mtk_dvfsrc_regulator_init(void) -{ - return platform_driver_register(&mtk_dvfsrc_regulator_driver); -} -subsys_initcall(mtk_dvfsrc_regulator_init); - -static void __exit mtk_dvfsrc_regulator_exit(void) -{ - platform_driver_unregister(&mtk_dvfsrc_regulator_driver); -} -module_exit(mtk_dvfsrc_regulator_exit); - -MODULE_AUTHOR("Arvin wang "); -MODULE_LICENSE("GPL v2"); --=20 2.44.0 From nobody Wed May 15 18:53:37 2024 Received: from madrid.collaboradmins.com (madrid.collaboradmins.com [46.235.227.194]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 0028615E5B7; Thu, 18 Apr 2024 09:41:47 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=46.235.227.194 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433309; cv=none; b=tscI5+7TFi/DK8g8SBsLwpYexUfjVyNQcefJk/vArxYaC/OYgmN1hx2lJgRBLbfRyjjEQ1rvNVVbdjlQAD5sn2orHO4MDetW/HSYxmWuKUyVsPXZgxJKBFpxwZQINN0f9VBTNd63MN1EnvqNo2ZSOsc1zucHDjpbp0CkONRcjIw= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433309; c=relaxed/simple; bh=UYe8/W7VAx7VwajQk2KmjPzIcdGVq0lvp1J4Qo5OOus=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=Io52ilLv/ove8qpIK7E9cEyejfHmWMq8qfpj+JXkk2UIngwQgjEa/p9TLx3VMzdo6c9I5tbIpDGWd2w765ITP8Tj3LVey+FH2Bvd/AWAzeoy9vx2rt2gCaoItarO4HpWMSkWs5lV7qb9a5vODgVJ8HSfp4VhHcHUpYyXs+GxeAQ= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=QBp2nWhF; arc=none smtp.client-ip=46.235.227.194 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="QBp2nWhF" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1713433306; bh=UYe8/W7VAx7VwajQk2KmjPzIcdGVq0lvp1J4Qo5OOus=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=QBp2nWhFUa5JbJSFD2XZgj9vz5+9j+qMHVOB/Kcd8JEhUyzH924NX+hVTJKf+G7bD 1bpOWf+PmoI2/zA/JHeSkVCdftcUX7fON6In/F6fbMuZL6QRYovDM8qikVcs8CF5en sSHKeyraM2SYb9b0vfk9ylJ4r+7mLUxlKsWsDCHUtQWb1aBa8KxdOAQLOjSNk5rmzM 3WEDT//zriyLsbK+U66yIiXujm/Qoh2O8mzOoUBDs0ZULgOFwmU52OvdBndsoL4qnz JxyBADq1gpkUXAsyiVFBprqDhnE9IqAgBbMZKOaGDM0NuN+nzlDA5Xh+KXpyRxCZzE 1h8wxvTux9/0A== Received: from IcarusMOD.eternityproject.eu (cola.collaboradmins.com [195.201.22.229]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by madrid.collaboradmins.com (Postfix) with ESMTPSA id 1F6FB37813E3; Thu, 18 Apr 2024 09:41:45 +0000 (UTC) From: AngeloGioacchino Del Regno To: djakov@kernel.org Cc: robh@kernel.org, krzysztof.kozlowski+dt@linaro.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, keescook@chromium.org, gustavoars@kernel.org, henryc.chen@mediatek.com, linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org, kernel@collabora.com, wenst@chromium.org, amergnat@baylibre.com Subject: [PATCH v4 6/7] regulator: Add refactored mtk-dvfsrc-regulator driver Date: Thu, 18 Apr 2024 11:41:33 +0200 Message-ID: <20240418094134.203330-7-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.44.0 In-Reply-To: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> References: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" The previous driver never worked, and never got even compiled because it was missing the DVFSRC driver entirely, including needed neaders. This is a full (or nearly full) refactoring of the MediaTek DVFSRC controlled Regulators driver, retaining support for the MT6873, MT8183 and MT8192 SoC, and adding MT8195. As part of the refactoring, this driver is now probed using its own devicetree compatible, as this is a child of the main DVFSRC driver and gets probed as a subnode of that. Signed-off-by: AngeloGioacchino Del Regno Reviewed-by: Mark Brown --- drivers/regulator/mtk-dvfsrc-regulator.c | 196 +++++++++++++++++++++++ 1 file changed, 196 insertions(+) create mode 100644 drivers/regulator/mtk-dvfsrc-regulator.c diff --git a/drivers/regulator/mtk-dvfsrc-regulator.c b/drivers/regulator/m= tk-dvfsrc-regulator.c new file mode 100644 index 000000000000..9d398d72d2fb --- /dev/null +++ b/drivers/regulator/mtk-dvfsrc-regulator.c @@ -0,0 +1,196 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (C) 2020 MediaTek Inc. + * Copyright (c) 2024 Collabora Ltd. + * AngeloGioacchino Del Regno + */ + +#include +#include +#include +#include +#include +#include + +enum dvfsrc_regulator_id { + DVFSRC_ID_VCORE, + DVFSRC_ID_VSCP, + DVFSRC_ID_MAX +}; + +struct dvfsrc_regulator_pdata { + struct regulator_desc *descs; + u32 size; +}; + +#define MTK_DVFSRC_VREG(match, _name, _volt_table) \ +{ \ + .name =3D match, \ + .of_match =3D match, \ + .ops =3D &dvfsrc_vcore_ops, \ + .type =3D REGULATOR_VOLTAGE, \ + .id =3D DVFSRC_ID_##_name, \ + .owner =3D THIS_MODULE, \ + .n_voltages =3D ARRAY_SIZE(_volt_table), \ + .volt_table =3D _volt_table, \ +} + +static inline struct device *to_dvfs_regulator_dev(struct regulator_dev *r= dev) +{ + return rdev_get_dev(rdev)->parent; +} + +static inline struct device *to_dvfsrc_dev(struct regulator_dev *rdev) +{ + return to_dvfs_regulator_dev(rdev)->parent; +} + +static int dvfsrc_get_cmd(int rdev_id, enum mtk_dvfsrc_cmd *cmd) +{ + switch (rdev_id) { + case DVFSRC_ID_VCORE: + *cmd =3D MTK_DVFSRC_CMD_VCORE_LEVEL; + break; + case DVFSRC_ID_VSCP: + *cmd =3D MTK_DVFSRC_CMD_VSCP_LEVEL; + break; + default: + return -EINVAL; + } + + return 0; +} + +static int dvfsrc_set_voltage_sel(struct regulator_dev *rdev, + unsigned int selector) +{ + struct device *dvfsrc_dev =3D to_dvfsrc_dev(rdev); + enum mtk_dvfsrc_cmd req_cmd; + int id =3D rdev_get_id(rdev); + int ret; + + ret =3D dvfsrc_get_cmd(id, &req_cmd); + if (ret) + return ret; + + return mtk_dvfsrc_send_request(dvfsrc_dev, req_cmd, selector); +} + +static int dvfsrc_get_voltage_sel(struct regulator_dev *rdev) +{ + struct device *dvfsrc_dev =3D to_dvfsrc_dev(rdev); + enum mtk_dvfsrc_cmd query_cmd; + int id =3D rdev_get_id(rdev); + int val, ret; + + ret =3D dvfsrc_get_cmd(id, &query_cmd); + if (ret) + return ret; + + ret =3D mtk_dvfsrc_query_info(dvfsrc_dev, query_cmd, &val); + if (ret) + return ret; + + return val; +} + +static const struct regulator_ops dvfsrc_vcore_ops =3D { + .list_voltage =3D regulator_list_voltage_table, + .get_voltage_sel =3D dvfsrc_get_voltage_sel, + .set_voltage_sel =3D dvfsrc_set_voltage_sel, +}; + +static const unsigned int mt6873_voltages[] =3D { + 575000, + 600000, + 650000, + 725000, +}; + +static struct regulator_desc mt6873_regulators[] =3D { + MTK_DVFSRC_VREG("dvfsrc-vcore", VCORE, mt6873_voltages), + MTK_DVFSRC_VREG("dvfsrc-vscp", VSCP, mt6873_voltages), +}; + +static const struct dvfsrc_regulator_pdata mt6873_data =3D { + .descs =3D mt6873_regulators, + .size =3D ARRAY_SIZE(mt6873_regulators), +}; + +static const unsigned int mt8183_voltages[] =3D { + 725000, + 800000, +}; + +static struct regulator_desc mt8183_regulators[] =3D { + MTK_DVFSRC_VREG("dvfsrc-vcore", VCORE, mt8183_voltages), +}; + +static const struct dvfsrc_regulator_pdata mt8183_data =3D { + .descs =3D mt8183_regulators, + .size =3D ARRAY_SIZE(mt8183_regulators), +}; + +static const unsigned int mt8195_voltages[] =3D { + 550000, + 600000, + 650000, + 750000, +}; + +static struct regulator_desc mt8195_regulators[] =3D { + MTK_DVFSRC_VREG("dvfsrc-vcore", VCORE, mt8195_voltages), + MTK_DVFSRC_VREG("dvfsrc-vscp", VSCP, mt8195_voltages), +}; + +static const struct dvfsrc_regulator_pdata mt8195_data =3D { + .descs =3D mt8195_regulators, + .size =3D ARRAY_SIZE(mt8195_regulators), +}; + +static int dvfsrc_vcore_regulator_probe(struct platform_device *pdev) +{ + struct regulator_config config =3D { .dev =3D &pdev->dev }; + const struct dvfsrc_regulator_pdata *pdata; + int i; + + pdata =3D device_get_match_data(&pdev->dev); + if (!pdata) + return -EINVAL; + + for (i =3D 0; i < pdata->size; i++) { + struct regulator_desc *vrdesc =3D &pdata->descs[i]; + struct regulator_dev *rdev; + + rdev =3D devm_regulator_register(&pdev->dev, vrdesc, &config); + if (IS_ERR(rdev)) { + dev_err(&pdev->dev, "failed to register %s\n", vrdesc->name); + return PTR_ERR(rdev); + } + } + + return 0; +} + +static const struct of_device_id mtk_dvfsrc_regulator_match[] =3D { + { .compatible =3D "mediatek,mt6873-dvfsrc-regulator", .data =3D &mt6873_d= ata }, + { .compatible =3D "mediatek,mt8183-dvfsrc-regulator", .data =3D &mt8183_d= ata }, + { .compatible =3D "mediatek,mt8192-dvfsrc-regulator", .data =3D &mt6873_d= ata }, + { .compatible =3D "mediatek,mt8195-dvfsrc-regulator", .data =3D &mt8195_d= ata }, + { /* sentinel */ } +}; +MODULE_DEVICE_TABLE(of, mtk_dvfsrc_regulator_match); + +static struct platform_driver mtk_dvfsrc_regulator_driver =3D { + .driver =3D { + .name =3D "mtk-dvfsrc-regulator", + .of_match_table =3D mtk_dvfsrc_regulator_match, + .probe_type =3D PROBE_PREFER_ASYNCHRONOUS, + }, + .probe =3D dvfsrc_vcore_regulator_probe, +}; +module_platform_driver(mtk_dvfsrc_regulator_driver); + +MODULE_AUTHOR("AngeloGioacchino Del Regno "); +MODULE_AUTHOR("Arvin wang "); +MODULE_LICENSE("GPL"); --=20 2.44.0 From nobody Wed May 15 18:53:37 2024 Received: from madrid.collaboradmins.com (madrid.collaboradmins.com [46.235.227.194]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 5033315E5C9; Thu, 18 Apr 2024 09:41:49 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=46.235.227.194 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433311; cv=none; b=gDuS7I1pphdQQuK+/wjRENQNOgOtKcaFU9b6AFQUGDU2STPQ7SV8RnmxJGtgww8p8nq1U0tRJExDFgUZClqy6yCnlAq5Q2lsNA8GxcUdU6MW1w0qqhgijBBPSyBx6a56581RFRH3a2ZtJlRkzgjXFfYC7qCh0VIOZPqMO6A3Xes= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713433311; c=relaxed/simple; bh=kHK683RtoyRF7nZWSIYwGwjmNGONAkN+rHwluYAbqCU=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=EUZqWtGtwsRixirZZ6aGTtm+YNJN98hovPNf48igtOKBmMsNgYoRYggskffkhMr+iyC7tLLp8t4K0Vghs42npwIeJ0+q7zUJ47suyAuXua+InL2W0ZLWXQNM9SVbuuK0GRc2wyqGhcbLdvfMbRv3l++PuV6GYZlV67xucz2P45I= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com; spf=pass smtp.mailfrom=collabora.com; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b=wPuQovGI; arc=none smtp.client-ip=46.235.227.194 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=collabora.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=collabora.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=collabora.com header.i=@collabora.com header.b="wPuQovGI" DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=collabora.com; s=mail; t=1713433308; bh=kHK683RtoyRF7nZWSIYwGwjmNGONAkN+rHwluYAbqCU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=wPuQovGIYsvOm4oivffv6A6FD912DkVMTUwQLkBuVYNLxYrkP+fvUhlFIkjiNs6no Cxkb6btQCng11/06GOO59gfSsBC8jwgd1jWpPW696AkK9W2RqFAVXUDbV6zpQklS4D NjVO9bpgEhuhqRXPPz9Q5zqRhhGZlsug1buPet3uxqH3z4hjjuiJpKDJ2BuPnZvlWY swwFoWGfgDWg6hFRI9TWdmvdITtr0gklsEPituD+5JruhPw66V+AualaPte03sMbwB OLf5st6y1XItXCgxv07VrwY11GLzpJT2dyRmvn7qFI/VPhNHBY7zw/dn4DWiZ91NEr AdxBkZGHTGoHg== Received: from IcarusMOD.eternityproject.eu (cola.collaboradmins.com [195.201.22.229]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (4096 bits) server-digest SHA256) (No client certificate requested) (Authenticated sender: kholk11) by madrid.collaboradmins.com (Postfix) with ESMTPSA id 9A0D33782146; Thu, 18 Apr 2024 09:41:46 +0000 (UTC) From: AngeloGioacchino Del Regno To: djakov@kernel.org Cc: robh@kernel.org, krzysztof.kozlowski+dt@linaro.org, conor+dt@kernel.org, matthias.bgg@gmail.com, angelogioacchino.delregno@collabora.com, lgirdwood@gmail.com, broonie@kernel.org, keescook@chromium.org, gustavoars@kernel.org, henryc.chen@mediatek.com, linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org, kernel@collabora.com, wenst@chromium.org, amergnat@baylibre.com Subject: [PATCH v4 7/7] interconnect: mediatek: Add MediaTek MT8183/8195 EMI Interconnect driver Date: Thu, 18 Apr 2024 11:41:34 +0200 Message-ID: <20240418094134.203330-8-angelogioacchino.delregno@collabora.com> X-Mailer: git-send-email 2.44.0 In-Reply-To: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> References: <20240418094134.203330-1-angelogioacchino.delregno@collabora.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" Add an interconnect driver for the External Memory Interface (EMI), voting for bus bandwidth over the Dynamic Voltage and Frequency Scaling Resource Collector (DVFSRC). ICC provider ICC Nodes ---- ---- --------- |CPU | |--- |VPU | ----- | |----- ---- | ---- |DRAM |--|DRAM | ---- | ---- | |--|scheduler|----- |GPU | |--- |DISP| | |--|(EMI) | ---- | ---- | |--| | ----- | ---- ----- | |----- |MMSYS|--|--- |VDEC| --------- ----- | ---- /|\ | ---- |change DRAM freq |--- |VENC| ---------- | ---- | DVFSR | | | | | ---- ---------- |--- |IMG | | ---- | ---- |--- |CAM | ---- Signed-off-by: AngeloGioacchino Del Regno --- drivers/interconnect/Kconfig | 1 + drivers/interconnect/Makefile | 1 + drivers/interconnect/mediatek/Kconfig | 32 +++ drivers/interconnect/mediatek/Makefile | 5 + drivers/interconnect/mediatek/icc-emi.c | 153 +++++++++++ drivers/interconnect/mediatek/icc-emi.h | 40 +++ drivers/interconnect/mediatek/mt8183.c | 143 ++++++++++ drivers/interconnect/mediatek/mt8195.c | 339 ++++++++++++++++++++++++ 8 files changed, 714 insertions(+) create mode 100644 drivers/interconnect/mediatek/Kconfig create mode 100644 drivers/interconnect/mediatek/Makefile create mode 100644 drivers/interconnect/mediatek/icc-emi.c create mode 100644 drivers/interconnect/mediatek/icc-emi.h create mode 100644 drivers/interconnect/mediatek/mt8183.c create mode 100644 drivers/interconnect/mediatek/mt8195.c diff --git a/drivers/interconnect/Kconfig b/drivers/interconnect/Kconfig index 5faa8d2aecff..f2e49bd97d31 100644 --- a/drivers/interconnect/Kconfig +++ b/drivers/interconnect/Kconfig @@ -12,6 +12,7 @@ menuconfig INTERCONNECT if INTERCONNECT =20 source "drivers/interconnect/imx/Kconfig" +source "drivers/interconnect/mediatek/Kconfig" source "drivers/interconnect/qcom/Kconfig" source "drivers/interconnect/samsung/Kconfig" =20 diff --git a/drivers/interconnect/Makefile b/drivers/interconnect/Makefile index d0888babb9a1..b0a9a6753b9d 100644 --- a/drivers/interconnect/Makefile +++ b/drivers/interconnect/Makefile @@ -5,6 +5,7 @@ icc-core-objs :=3D core.o bulk.o debugfs-client.o =20 obj-$(CONFIG_INTERCONNECT) +=3D icc-core.o obj-$(CONFIG_INTERCONNECT_IMX) +=3D imx/ +obj-$(CONFIG_INTERCONNECT_MTK) +=3D mediatek/ obj-$(CONFIG_INTERCONNECT_QCOM) +=3D qcom/ obj-$(CONFIG_INTERCONNECT_SAMSUNG) +=3D samsung/ =20 diff --git a/drivers/interconnect/mediatek/Kconfig b/drivers/interconnect/m= ediatek/Kconfig new file mode 100644 index 000000000000..6da70d904b8c --- /dev/null +++ b/drivers/interconnect/mediatek/Kconfig @@ -0,0 +1,32 @@ +# SPDX-License-Identifier: GPL-2.0-only + +config INTERCONNECT_MTK + bool "MediaTek interconnect drivers" + depends on ARCH_MEDIATEK || COMPILE_TEST + help + Support for MediaTek's bus interconnect hardware. + +config INTERCONNECT_MTK_DVFSRC_EMI + tristate "MediaTek DVFSRC EMI interconnect driver" + depends on INTERCONNECT_MTK + depends on MTK_DVFSRC || COMPILE_TEST + help + This is a driver for the MediaTek External Memory Interface + interconnect on SoCs equipped with the integrated Dynamic + Voltage Frequency Scaling Resource Collector (DVFSRC) MCU + +config INTERCONNECT_MTK_MT8183 + tristate "MediaTek MT8183 interconnect driver" + depends on INTERCONNECT_MTK + select INTERCONNECT_MTK_DVFSRC_EMI + help + This is a driver for the MediaTek bus interconnect on MT8183-based + platforms. + +config INTERCONNECT_MTK_MT8195 + tristate "MediaTek MT8195 interconnect driver" + depends on INTERCONNECT_MTK + select INTERCONNECT_MTK_DVFSRC_EMI + help + This is a driver for the MediaTek bus interconnect on MT8195-based + platforms. diff --git a/drivers/interconnect/mediatek/Makefile b/drivers/interconnect/= mediatek/Makefile new file mode 100644 index 000000000000..8e2283a9a5b5 --- /dev/null +++ b/drivers/interconnect/mediatek/Makefile @@ -0,0 +1,5 @@ +# SPDX-License-Identifier: GPL-2.0 + +obj-$(CONFIG_INTERCONNECT_MTK_DVFSRC_EMI) +=3D icc-emi.o +obj-$(CONFIG_INTERCONNECT_MTK_MT8183) +=3D mt8183.o +obj-$(CONFIG_INTERCONNECT_MTK_MT8195) +=3D mt8195.o diff --git a/drivers/interconnect/mediatek/icc-emi.c b/drivers/interconnect= /mediatek/icc-emi.c new file mode 100644 index 000000000000..d420c55682d0 --- /dev/null +++ b/drivers/interconnect/mediatek/icc-emi.c @@ -0,0 +1,153 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * MediaTek External Memory Interface (EMI) Interconnect driver + * + * Copyright (c) 2021 MediaTek Inc. + * Copyright (c) 2024 Collabora Ltd. + * AngeloGioacchino Del Regno + */ + +#include +#include +#include +#include +#include +#include +#include + +#include "icc-emi.h" + +static int mtk_emi_icc_aggregate(struct icc_node *node, u32 tag, u32 avg_b= w, + u32 peak_bw, u32 *agg_avg, u32 *agg_peak) +{ + struct mtk_icc_node *in =3D node->data; + + *agg_avg +=3D avg_bw; + *agg_peak =3D max_t(u32, *agg_peak, peak_bw); + + in->sum_avg =3D *agg_avg; + in->max_peak =3D *agg_peak; + + return 0; +} + +static int mtk_emi_icc_set(struct icc_node *src, struct icc_node *dst) +{ + struct mtk_icc_node *node =3D dst->data; + struct device *dev; + int ret; + + if (unlikely(!src->provider)) + return -EINVAL; + + dev =3D src->provider->dev; + + switch (node->ep) { + case 0: + break; + case 1: + ret =3D mtk_dvfsrc_send_request(dev, MTK_DVFSRC_CMD_PEAK_BW, node->max_p= eak); + if (ret) { + dev_err(dev, "Cannot send peak bw request: %d\n", ret); + return ret; + } + + ret =3D mtk_dvfsrc_send_request(dev, MTK_DVFSRC_CMD_BW, node->sum_avg); + if (ret) { + dev_err(dev, "Cannot send bw request: %d\n", ret); + return ret; + } + break; + case 2: + ret =3D mtk_dvfsrc_send_request(dev, MTK_DVFSRC_CMD_HRT_BW, node->sum_av= g); + if (ret) { + dev_err(dev, "Cannot send HRT bw request: %d\n", ret); + return ret; + } + break; + default: + dev_err(src->provider->dev, "Unknown endpoint %u\n", node->ep); + return -EINVAL; + }; + + return 0; +} + +int mtk_emi_icc_probe(struct platform_device *pdev) +{ + const struct mtk_icc_desc *desc; + struct device *dev =3D &pdev->dev; + struct icc_node *node; + struct icc_onecell_data *data; + struct icc_provider *provider; + struct mtk_icc_node **mnodes; + int i, j, ret; + + desc =3D of_device_get_match_data(dev); + if (!desc) + return -EINVAL; + + mnodes =3D desc->nodes; + + provider =3D devm_kzalloc(dev, sizeof(*provider), GFP_KERNEL); + if (!provider) + return -ENOMEM; + + data =3D devm_kzalloc(dev, struct_size(data, nodes, desc->num_nodes), GFP= _KERNEL); + if (!data) + return -ENOMEM; + + provider->dev =3D pdev->dev.parent; + provider->set =3D mtk_emi_icc_set; + provider->aggregate =3D mtk_emi_icc_aggregate; + provider->xlate =3D of_icc_xlate_onecell; + INIT_LIST_HEAD(&provider->nodes); + provider->data =3D data; + + for (i =3D 0; i < desc->num_nodes; i++) { + if (!mnodes[i]) + continue; + + node =3D icc_node_create(mnodes[i]->id); + if (IS_ERR(node)) { + ret =3D PTR_ERR(node); + goto err; + } + + node->name =3D mnodes[i]->name; + node->data =3D mnodes[i]; + icc_node_add(node, provider); + + for (j =3D 0; j < mnodes[i]->num_links; j++) + icc_link_create(node, mnodes[i]->links[j]); + + data->nodes[i] =3D node; + } + data->num_nodes =3D desc->num_nodes; + + ret =3D icc_provider_register(provider); + if (ret) + goto err; + + platform_set_drvdata(pdev, provider); + + return 0; +err: + icc_nodes_remove(provider); + return ret; +} +EXPORT_SYMBOL_GPL(mtk_emi_icc_probe); + +void mtk_emi_icc_remove(struct platform_device *pdev) +{ + struct icc_provider *provider =3D platform_get_drvdata(pdev); + + icc_provider_deregister(provider); + icc_nodes_remove(provider); +} +EXPORT_SYMBOL_GPL(mtk_emi_icc_remove); + +MODULE_AUTHOR("AngeloGioacchino Del Regno "); +MODULE_AUTHOR("Henry Chen "); +MODULE_DESCRIPTION("MediaTek External Memory Interface interconnect driver= "); +MODULE_LICENSE("GPL"); diff --git a/drivers/interconnect/mediatek/icc-emi.h b/drivers/interconnect= /mediatek/icc-emi.h new file mode 100644 index 000000000000..9512a50db6fa --- /dev/null +++ b/drivers/interconnect/mediatek/icc-emi.h @@ -0,0 +1,40 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* + * Copyright (c) 2021 MediaTek Inc. + * Copyright (c) 2024 Collabora Ltd. + * AngeloGioacchino Del Regno + */ + +#ifndef __DRIVERS_INTERCONNECT_MEDIATEK_ICC_EMI_H +#define __DRIVERS_INTERCONNECT_MEDIATEK_ICC_EMI_H + +/** + * struct mtk_icc_node - Mediatek EMI Interconnect Node + * @name: The interconnect node name which is shown in debugfs + * @ep: Type of this endpoint + * @id: Unique node identifier + * @sum_avg: Current sum aggregate value of all average bw requests in k= Bps + * @max_peak: Current max aggregate value of all peak bw requests in kBps + * @num_links: The total number of @links + * @links: Array of @id linked to this node + */ +struct mtk_icc_node { + unsigned char *name; + int ep; + u16 id; + u64 sum_avg; + u64 max_peak; + + u16 num_links; + u16 links[] __counted_by(num_links); +}; + +struct mtk_icc_desc { + struct mtk_icc_node **nodes; + size_t num_nodes; +}; + +int mtk_emi_icc_probe(struct platform_device *pdev); +void mtk_emi_icc_remove(struct platform_device *pdev); + +#endif /* __DRIVERS_INTERCONNECT_MEDIATEK_ICC_EMI_H */ diff --git a/drivers/interconnect/mediatek/mt8183.c b/drivers/interconnect/= mediatek/mt8183.c new file mode 100644 index 000000000000..eb98b7f821a1 --- /dev/null +++ b/drivers/interconnect/mediatek/mt8183.c @@ -0,0 +1,143 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (c) 2021 MediaTek Inc. + * Copyright (c) 2024 Collabora Ltd. + * AngeloGioacchino Del Regno + */ + +#include +#include +#include +#include +#include +#include +#include + +#include "icc-emi.h" + +static struct mtk_icc_node ddr_emi =3D { + .name =3D "ddr-emi", + .id =3D SLAVE_DDR_EMI, + .ep =3D 1, +}; + +static struct mtk_icc_node mcusys =3D { + .name =3D "mcusys", + .id =3D MASTER_MCUSYS, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node gpu =3D { + .name =3D "gpu", + .id =3D MASTER_MFG, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node mmsys =3D { + .name =3D "mmsys", + .id =3D MASTER_MMSYS, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node mm_vpu =3D { + .name =3D "mm-vpu", + .id =3D MASTER_MM_VPU, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node mm_disp =3D { + .name =3D "mm-disp", + .id =3D MASTER_MM_DISP, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node mm_vdec =3D { + .name =3D "mm-vdec", + .id =3D MASTER_MM_VDEC, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node mm_venc =3D { + .name =3D "mm-venc", + .id =3D MASTER_MM_VENC, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node mm_cam =3D { + .name =3D "mm-cam", + .id =3D MASTER_MM_CAM, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node mm_img =3D { + .name =3D "mm-img", + .id =3D MASTER_MM_IMG, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node mm_mdp =3D { + .name =3D "mm-mdp", + .id =3D MASTER_MM_MDP, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node *mt8183_emi_icc_nodes[] =3D { + [SLAVE_DDR_EMI] =3D &ddr_emi, + [MASTER_MCUSYS] =3D &mcusys, + [MASTER_MFG] =3D &gpu, + [MASTER_MMSYS] =3D &mmsys, + [MASTER_MM_VPU] =3D &mm_vpu, + [MASTER_MM_DISP] =3D &mm_disp, + [MASTER_MM_VDEC] =3D &mm_vdec, + [MASTER_MM_VENC] =3D &mm_venc, + [MASTER_MM_CAM] =3D &mm_cam, + [MASTER_MM_IMG] =3D &mm_img, + [MASTER_MM_MDP] =3D &mm_mdp +}; + +static const struct mtk_icc_desc mt8183_emi_icc =3D { + .nodes =3D mt8183_emi_icc_nodes, + .num_nodes =3D ARRAY_SIZE(mt8183_emi_icc_nodes), +}; + +static const struct of_device_id mtk_mt8183_emi_icc_of_match[] =3D { + { .compatible =3D "mediatek,mt8183-emi", .data =3D &mt8183_emi_icc }, + { /* sentinel */ }, +}; +MODULE_DEVICE_TABLE(of, mtk_emi_icc_of_match); + +static struct platform_driver mtk_emi_icc_mt8183_driver =3D { + .driver =3D { + .name =3D "emi-icc-mt8183", + .of_match_table =3D mtk_mt8183_emi_icc_of_match, + .sync_state =3D icc_sync_state, + }, + .probe =3D mtk_emi_icc_probe, + .remove_new =3D mtk_emi_icc_remove, + +}; +module_platform_driver(mtk_emi_icc_mt8183_driver); + +MODULE_AUTHOR("AngeloGioacchino Del Regno "); +MODULE_DESCRIPTION("MediaTek MT8183 EMI ICC driver"); +MODULE_LICENSE("GPL"); diff --git a/drivers/interconnect/mediatek/mt8195.c b/drivers/interconnect/= mediatek/mt8195.c new file mode 100644 index 000000000000..e782c5974e50 --- /dev/null +++ b/drivers/interconnect/mediatek/mt8195.c @@ -0,0 +1,339 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright (c) 2021 MediaTek Inc. + * Copyright (c) 2024 Collabora Ltd. + * AngeloGioacchino Del Regno + */ + +#include +#include +#include +#include +#include +#include +#include + +#include "icc-emi.h" + +static struct mtk_icc_node ddr_emi =3D { + .name =3D "ddr-emi", + .id =3D SLAVE_DDR_EMI, + .ep =3D 1, +}; + +static struct mtk_icc_node mcusys =3D { + .name =3D "mcusys", + .id =3D MASTER_MCUSYS, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node gpu =3D { + .name =3D "gpu", + .id =3D MASTER_GPUSYS, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node mmsys =3D { + .name =3D "mmsys", + .id =3D MASTER_MMSYS, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node mm_vpu =3D { + .name =3D "mm-vpu", + .id =3D MASTER_MM_VPU, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node mm_disp =3D { + .name =3D "mm-disp", + .id =3D MASTER_MM_DISP, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node mm_vdec =3D { + .name =3D "mm-vdec", + .id =3D MASTER_MM_VDEC, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node mm_venc =3D { + .name =3D "mm-venc", + .id =3D MASTER_MM_VENC, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node mm_cam =3D { + .name =3D "mm-cam", + .id =3D MASTER_MM_CAM, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node mm_img =3D { + .name =3D "mm-img", + .id =3D MASTER_MM_IMG, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node mm_mdp =3D { + .name =3D "mm-mdp", + .id =3D MASTER_MM_MDP, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MMSYS } +}; + +static struct mtk_icc_node vpusys =3D { + .name =3D "vpusys", + .id =3D MASTER_VPUSYS, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node vpu_port0 =3D { + .name =3D "vpu-port0", + .id =3D MASTER_VPU_0, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_VPUSYS } +}; + +static struct mtk_icc_node vpu_port1 =3D { + .name =3D "vpu-port1", + .id =3D MASTER_VPU_1, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_VPUSYS } +}; + +static struct mtk_icc_node mdlasys =3D { + .name =3D "mdlasys", + .id =3D MASTER_MDLASYS, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node mdla_port0 =3D { + .name =3D "mdla-port0", + .id =3D MASTER_MDLA_0, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_MDLASYS } +}; + +static struct mtk_icc_node ufs =3D { + .name =3D "ufs", + .id =3D MASTER_UFS, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node pcie0 =3D { + .name =3D "pcie0", + .id =3D MASTER_PCIE_0, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node pcie1 =3D { + .name =3D "pcie1", + .id =3D MASTER_PCIE_1, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node usb =3D { + .name =3D "usb", + .id =3D MASTER_USB, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node wifi =3D { + .name =3D "wifi", + .id =3D MASTER_WIFI, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node bt =3D { + .name =3D "bt", + .id =3D MASTER_BT, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node netsys =3D { + .name =3D "netsys", + .id =3D MASTER_NETSYS, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node dbgif =3D { + .name =3D "dbgif", + .id =3D MASTER_DBGIF, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_DDR_EMI } +}; + +static struct mtk_icc_node hrt_ddr_emi =3D { + .name =3D "hrt-ddr-emi", + .id =3D SLAVE_HRT_DDR_EMI, + .ep =3D 2, +}; + +static struct mtk_icc_node hrt_mmsys =3D { + .name =3D "hrt-mmsys", + .id =3D MASTER_HRT_MMSYS, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_HRT_DDR_EMI } +}; + +static struct mtk_icc_node hrt_mm_disp =3D { + .name =3D "hrt-mm-disp", + .id =3D MASTER_HRT_MM_DISP, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_HRT_MMSYS } +}; + +static struct mtk_icc_node hrt_mm_vdec =3D { + .name =3D "hrt-mm-vdec", + .id =3D MASTER_HRT_MM_VDEC, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_HRT_MMSYS } +}; + +static struct mtk_icc_node hrt_mm_venc =3D { + .name =3D "hrt-mm-venc", + .id =3D MASTER_HRT_MM_VENC, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_HRT_MMSYS } +}; + +static struct mtk_icc_node hrt_mm_cam =3D { + .name =3D "hrt-mm-cam", + .id =3D MASTER_HRT_MM_CAM, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_HRT_MMSYS } +}; + +static struct mtk_icc_node hrt_mm_img =3D { + .name =3D "hrt-mm-img", + .id =3D MASTER_HRT_MM_IMG, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_HRT_MMSYS } +}; + +static struct mtk_icc_node hrt_mm_mdp =3D { + .name =3D "hrt-mm-mdp", + .id =3D MASTER_HRT_MM_MDP, + .ep =3D 0, + .num_links =3D 1, + .links =3D { MASTER_HRT_MMSYS } +}; + +static struct mtk_icc_node hrt_dbgif =3D { + .name =3D "hrt-dbgif", + .id =3D MASTER_HRT_DBGIF, + .ep =3D 0, + .num_links =3D 1, + .links =3D { SLAVE_HRT_DDR_EMI } +}; + +static struct mtk_icc_node *mt8195_emi_icc_nodes[] =3D { + [SLAVE_DDR_EMI] =3D &ddr_emi, + [MASTER_MCUSYS] =3D &mcusys, + [MASTER_GPUSYS] =3D &gpu, + [MASTER_MMSYS] =3D &mmsys, + [MASTER_MM_VPU] =3D &mm_vpu, + [MASTER_MM_DISP] =3D &mm_disp, + [MASTER_MM_VDEC] =3D &mm_vdec, + [MASTER_MM_VENC] =3D &mm_venc, + [MASTER_MM_CAM] =3D &mm_cam, + [MASTER_MM_IMG] =3D &mm_img, + [MASTER_MM_MDP] =3D &mm_mdp, + [MASTER_VPUSYS] =3D &vpusys, + [MASTER_VPU_0] =3D &vpu_port0, + [MASTER_VPU_1] =3D &vpu_port1, + [MASTER_MDLASYS] =3D &mdlasys, + [MASTER_MDLA_0] =3D &mdla_port0, + [MASTER_UFS] =3D &ufs, + [MASTER_PCIE_0] =3D &pcie0, + [MASTER_PCIE_1] =3D &pcie1, + [MASTER_USB] =3D &usb, + [MASTER_WIFI] =3D &wifi, + [MASTER_BT] =3D &bt, + [MASTER_NETSYS] =3D &netsys, + [MASTER_DBGIF] =3D &dbgif, + [SLAVE_HRT_DDR_EMI] =3D &hrt_ddr_emi, + [MASTER_HRT_MMSYS] =3D &hrt_mmsys, + [MASTER_HRT_MM_DISP] =3D &hrt_mm_disp, + [MASTER_HRT_MM_VDEC] =3D &hrt_mm_vdec, + [MASTER_HRT_MM_VENC] =3D &hrt_mm_venc, + [MASTER_HRT_MM_CAM] =3D &hrt_mm_cam, + [MASTER_HRT_MM_IMG] =3D &hrt_mm_img, + [MASTER_HRT_MM_MDP] =3D &hrt_mm_mdp, + [MASTER_HRT_DBGIF] =3D &hrt_dbgif +}; + +static struct mtk_icc_desc mt8195_emi_icc =3D { + .nodes =3D mt8195_emi_icc_nodes, + .num_nodes =3D ARRAY_SIZE(mt8195_emi_icc_nodes), +}; + +static const struct of_device_id mtk_mt8195_emi_icc_of_match[] =3D { + { .compatible =3D "mediatek,mt8195-emi", .data =3D &mt8195_emi_icc }, + { /* sentinel */ }, +}; +MODULE_DEVICE_TABLE(of, mtk_emi_icc_of_match); + +static struct platform_driver mtk_emi_icc_mt8195_driver =3D { + .driver =3D { + .name =3D "emi-icc-mt8195", + .of_match_table =3D mtk_mt8195_emi_icc_of_match, + .sync_state =3D icc_sync_state, + }, + .probe =3D mtk_emi_icc_probe, + .remove_new =3D mtk_emi_icc_remove, + +}; +module_platform_driver(mtk_emi_icc_mt8195_driver); + +MODULE_AUTHOR("AngeloGioacchino Del Regno "); +MODULE_DESCRIPTION("MediaTek MT8195 EMI ICC driver"); +MODULE_LICENSE("GPL"); --=20 2.44.0