From nobody Sun Feb 8 21:27:23 2026 Received: from smtp.kernel.org (aws-us-west-2-korg-mail-1.web.codeaurora.org [10.30.226.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id A7F6E1553BD; Wed, 27 Mar 2024 12:15:47 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=10.30.226.201 ARC-Seal: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711541747; cv=none; b=m2fkEsKWD59XN8gowM/C5OGnv/OWJczaKlveFPaaQPVqk+6MsF+0vZc3daYr9NZAhLx/rzGpDwm1zNty/ZvEwEKD5NeeIjFRkO3obsZ3JJ51jwm7TUaRCes9oVBf5aO/BbwMCdUofILEH+25S88lUYsAsPAr8JeuxWCje0yteTE= ARC-Message-Signature: i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711541747; c=relaxed/simple; bh=RQadja7aJUKunpltXo1cuYEXQVwcU76V8Y1Bktc/3nc=; h=From:To:Cc:Subject:Date:Message-ID:MIME-Version; b=HG0iu20rtkgQq3znTQRKwsLkox2zJG9+zXz0XdjlmvVbAquV42D8/NKO9VfmelfHte6BpdUTh0iGHjiWirmxCc1BKcal6zHw7EGBOlrPEbLN0eNXn0SUvVuslslxZ8U1kuuxXTevVvbS/s8HWK1bdT4wB/LRXkqcNUVjWfvafwE= ARC-Authentication-Results: i=1; smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b=n/MVnGpK; arc=none smtp.client-ip=10.30.226.201 Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b="n/MVnGpK" Received: by smtp.kernel.org (Postfix) with ESMTPSA id 13EACC433C7; Wed, 27 Mar 2024 12:15:45 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1711541747; bh=RQadja7aJUKunpltXo1cuYEXQVwcU76V8Y1Bktc/3nc=; h=From:To:Cc:Subject:Date:From; b=n/MVnGpK+KhPRkQW6cTVLh0nEvlBFp7e/nyVadYAByW8R/1H9KZgKOh96rY0pdH/d iVIWjeAKmza2ag+vQWHDVGO/dGS3W++klwptHW1Aq/WLild91kP6AuRfvctjJ1J6HB SMQ8d53L37EVyROKOqz9EVinVZZCSTeBWTq6Kquz/oE7l1gRngEwYDBEL8DiNuR17y kw/juND2yHc+S/6fKT0KtwqmcaT92201CsdJbHYn2RBEscHlZDhio57rk/O9eBzSpf qEGKj583tzTHRvfo5e4zRJuxYLn7SPc9KYjlLBlfEYqAtVXlC+ysiBwbXV9RXoQDBF wjtSHZ6iCH6Jw== From: Sasha Levin To: stable@vger.kernel.org, roman.li@amd.com Cc: Mario Limonciello , Alex Deucher , Nicholas Kazlauskas , Aurabindo Pillai , Daniel Wheeler , amd-gfx@lists.freedesktop.org, dri-devel@lists.freedesktop.org, linux-kernel@vger.kernel.org Subject: FAILED: Patch "drm/amd/display: Fix array-index-out-of-bounds in dcn35_clkmgr" failed to apply to 5.15-stable tree Date: Wed, 27 Mar 2024 08:15:44 -0400 Message-ID: <20240327121545.2832156-1-sashal@kernel.org> X-Mailer: git-send-email 2.43.0 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-Patchwork-Hint: ignore X-stable: review Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset="utf-8" The patch below does not apply to the 5.15-stable tree. If someone wants it applied there, or to any other stable or longterm tree, then please email the backport, including the original git commit id to . Thanks, Sasha Acked-by: Aurabindo Pillai Reviewed-by: Nicholas Kazlauskas Tested-by: Daniel Wheeler ------------------ original commit in Linus's tree ------------------ From a8edc9cc0b14e3769bbc9b82d00e5e5fc6b5ff0a Mon Sep 17 00:00:00 2001 From: Roman Li Date: Tue, 30 Jan 2024 18:07:24 -0500 Subject: [PATCH] drm/amd/display: Fix array-index-out-of-bounds in dcn35_clkmgr [Why] There is a potential memory access violation while iterating through array of dcn35 clks. [How] Limit iteration per array size. Cc: Mario Limonciello Cc: Alex Deucher Cc: stable@vger.kernel.org Reviewed-by: Nicholas Kazlauskas Acked-by: Aurabindo Pillai Signed-off-by: Roman Li Tested-by: Daniel Wheeler Signed-off-by: Alex Deucher --- .../amd/display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c | 15 +++++++++++---- 1 file changed, 11 insertions(+), 4 deletions(-) diff --git a/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c b= /drivers/gpu/drm/amd/display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c index 36e5bb611fb10..c378b879c76d8 100644 --- a/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c +++ b/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c @@ -658,10 +658,13 @@ static void dcn35_clk_mgr_helper_populate_bw_params(s= truct clk_mgr_internal *clk struct clk_limit_table_entry def_max =3D bw_params->clk_table.entries[bw_= params->clk_table.num_entries - 1]; uint32_t max_fclk =3D 0, min_pstate =3D 0, max_dispclk =3D 0, max_dppclk = =3D 0; uint32_t max_pstate =3D 0, max_dram_speed_mts =3D 0, min_dram_speed_mts = =3D 0; + uint32_t num_memps, num_fclk, num_dcfclk; int i; =20 /* Determine min/max p-state values. */ - for (i =3D 0; i < clock_table->NumMemPstatesEnabled; i++) { + num_memps =3D (clock_table->NumMemPstatesEnabled > NUM_MEM_PSTATE_LEVELS)= ? NUM_MEM_PSTATE_LEVELS : + clock_table->NumMemPstatesEnabled; + for (i =3D 0; i < num_memps; i++) { uint32_t dram_speed_mts =3D calc_dram_speed_mts(&clock_table->MemPstateT= able[i]); =20 if (is_valid_clock_value(dram_speed_mts) && dram_speed_mts > max_dram_sp= eed_mts) { @@ -673,7 +676,7 @@ static void dcn35_clk_mgr_helper_populate_bw_params(str= uct clk_mgr_internal *clk min_dram_speed_mts =3D max_dram_speed_mts; min_pstate =3D max_pstate; =20 - for (i =3D 0; i < clock_table->NumMemPstatesEnabled; i++) { + for (i =3D 0; i < num_memps; i++) { uint32_t dram_speed_mts =3D calc_dram_speed_mts(&clock_table->MemPstateT= able[i]); =20 if (is_valid_clock_value(dram_speed_mts) && dram_speed_mts < min_dram_sp= eed_mts) { @@ -702,9 +705,13 @@ static void dcn35_clk_mgr_helper_populate_bw_params(st= ruct clk_mgr_internal *clk /* Base the clock table on dcfclk, need at least one entry regardless of = pmfw table */ ASSERT(clock_table->NumDcfClkLevelsEnabled > 0); =20 - max_fclk =3D find_max_clk_value(clock_table->FclkClocks_Freq, clock_table= ->NumFclkLevelsEnabled); + num_fclk =3D (clock_table->NumFclkLevelsEnabled > NUM_FCLK_DPM_LEVELS) ? = NUM_FCLK_DPM_LEVELS : + clock_table->NumFclkLevelsEnabled; + max_fclk =3D find_max_clk_value(clock_table->FclkClocks_Freq, num_fclk); =20 - for (i =3D 0; i < clock_table->NumDcfClkLevelsEnabled; i++) { + num_dcfclk =3D (clock_table->NumFclkLevelsEnabled > NUM_DCFCLK_DPM_LEVELS= ) ? NUM_DCFCLK_DPM_LEVELS : + clock_table->NumDcfClkLevelsEnabled; + for (i =3D 0; i < num_dcfclk; i++) { int j; =20 /* First search defaults for the clocks we don't read using closest lowe= r or equal default dcfclk */ --=20 2.43.0