From nobody Wed Dec 17 12:42:22 2025 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id 33D40C07CB1 for ; Mon, 27 Nov 2023 16:20:34 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S234050AbjK0QUZ (ORCPT ); Mon, 27 Nov 2023 11:20:25 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:33316 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S234038AbjK0QUN (ORCPT ); Mon, 27 Nov 2023 11:20:13 -0500 Received: from mail-ej1-x62a.google.com (mail-ej1-x62a.google.com [IPv6:2a00:1450:4864:20::62a]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D0288101 for ; Mon, 27 Nov 2023 08:20:18 -0800 (PST) Received: by mail-ej1-x62a.google.com with SMTP id a640c23a62f3a-a013d22effcso603819266b.2 for ; Mon, 27 Nov 2023 08:20:18 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1701102017; x=1701706817; darn=vger.kernel.org; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=1l3uH0n1uycda8l3FRH7TyRqaId2TNPS2ulcYUbLszI=; b=XstmNfz67NGiV/APvWDGVZIEEZ03gP7Vx8x5g8V7guJ7lDXza0YuyNRL+yqviMBVjV 4Xt+uW9q32p7wxqo+PRvEyeasAxUQQhf4W42UL82WmSCeDqVLUsf4auFOodFJ1T4CQvX EJZQ3FVDRZb8Svs/9MMExVH7T7xhr6ugQhJAsHiMrx8GT9IJcdmxkBScda3oWQXfcTo+ Caopwcb5p6xKr675BWINq9X6XkLSDYgCiEnLHnZGk/hLW4ANmY/xvu5vL1o9yfA6OFYP 7CfmTrcdqa7BHqBDBFPEauXhTuODYdQ+UMZ5qq33P0NY7KNJj2fUHKnc/qcTY3Xl1slM fQWg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1701102017; x=1701706817; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=1l3uH0n1uycda8l3FRH7TyRqaId2TNPS2ulcYUbLszI=; b=ASe8jD0qZf1yZJDDg32HlFd8XVsR7F37FZA53pcBaD1TdLXTpyiRtpvUUqQFbeiBln nhKJxqTzib94d1LP3pDNzzpJ/n5GeHN7+XMXG+CPuihsWeiKyL4pgdHmexjhUoAe2Hdn OajnHjT79VSZBgUZffvsZxnYvYdxAX4hkwm2xgm9bP99t7yt3MGDgsdOmUdnzvS4DwzU 2dF13Fk2DP/e73DMTqWnvjcYl+VEaKFA/QV7mrs5B2llTZN45095JLp7Fk1eckzPEJFL PZzdjxCLFFvbmL+iJeo1a7YmA4wELo1IKv+KT/OcR/knVi08kGhFBMM7zuGuRsJo9AAz SDNA== X-Gm-Message-State: AOJu0Yy9MECqFqOLAbIYghQ3FTh1jHVZ0GWKswHL8m3h3LQMGAQ/r7s5 muCZXH9XK3uIDX078ZjB49L82Uv/UC0qhIzM5lc= X-Google-Smtp-Source: AGHT+IH6HsSpw+SQkoxrdTGDjzRNbZQvtqt+jzil+nJChtScpTlUYN0ScEWquHx2lnM2WBfJ1MFxTw== X-Received: by 2002:a17:906:291:b0:a01:b8d6:2ea with SMTP id 17-20020a170906029100b00a01b8d602eamr9802163ejf.49.1701102017208; Mon, 27 Nov 2023 08:20:17 -0800 (PST) Received: from [10.167.154.1] (178235187180.dynamic-4-waw-k-2-3-0.vectranet.pl. [178.235.187.180]) by smtp.gmail.com with ESMTPSA id m12-20020a1709062acc00b009c3828fec06sm5734760eje.81.2023.11.27.08.20.15 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 27 Nov 2023 08:20:16 -0800 (PST) From: Konrad Dybcio Date: Mon, 27 Nov 2023 17:20:05 +0100 Subject: [PATCH 3/6] arm64: dts: qcom: sm8550: Add GPU nodes MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20231127-topic-a7xx_dt-v1-3-a228b8122ebf@linaro.org> References: <20231127-topic-a7xx_dt-v1-0-a228b8122ebf@linaro.org> In-Reply-To: <20231127-topic-a7xx_dt-v1-0-a228b8122ebf@linaro.org> To: Will Deacon , Robin Murphy , Joerg Roedel , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Andy Gross , Bjorn Andersson Cc: Marijn Suijten , Neil Armstrong , Dmitry Baryshkov , linux-arm-kernel@lists.infradead.org, iommu@lists.linux.dev, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, Konrad Dybcio X-Mailer: b4 0.12.2 X-Developer-Signature: v=1; a=ed25519-sha256; t=1701102008; l=5572; i=konrad.dybcio@linaro.org; s=20230215; h=from:subject:message-id; bh=zs3rMUmNrxdSrAAcrhg7P26RbaOTU6dGtl32v7guU6Q=; b=e1rrRcDcznSKhXJckpVjzmPlMWYvIviY5+mO0EUkcv8jDrnaXlpypvc+ixkkL04SwZfjQmZtz eEfK7YPm2HcC0QYXrU7OP5at2TW9b5jHZCqpqhIv8NFtg1UyRX1LbuP X-Developer-Key: i=konrad.dybcio@linaro.org; a=ed25519; pk=iclgkYvtl2w05SSXO5EjjSYlhFKsJ+5OSZBjOkQuEms= Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add the required nodes to support the A740 GPU. Signed-off-by: Konrad Dybcio --- arch/arm64/boot/dts/qcom/sm8550.dtsi | 166 +++++++++++++++++++++++++++++++= ++++ 1 file changed, 166 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/sm8550.dtsi b/arch/arm64/boot/dts/qco= m/sm8550.dtsi index 7bafb3d88d69..8f6641c58b3b 100644 --- a/arch/arm64/boot/dts/qcom/sm8550.dtsi +++ b/arch/arm64/boot/dts/qcom/sm8550.dtsi @@ -2841,6 +2841,172 @@ dispcc: clock-controller@af00000 { #power-domain-cells =3D <1>; }; =20 + gpu: gpu@3d00000 { + compatible =3D "qcom,adreno-740.1", "qcom,adreno"; + reg =3D <0x0 0x03d00000 0x0 0x40000>, + <0x0 0x03d9e000 0x0 0x1000>, + <0x0 0x03d61000 0x0 0x800>; + reg-names =3D "kgsl_3d0_reg_memory", + "cx_mem", + "cx_dbgc"; + + interrupts =3D ; + + iommus =3D <&adreno_smmu 0 0x0>, + <&adreno_smmu 1 0x0>; + + operating-points-v2 =3D <&gpu_opp_table>; + + qcom,gmu =3D <&gmu>; + + status =3D "disabled"; + + zap-shader { + memory-region =3D <&gpu_micro_code_mem>; + }; + + /* Speedbin needs more work on A740+, keep only lower freqs */ + gpu_opp_table: opp-table { + compatible =3D "operating-points-v2"; + + opp-680000000 { + opp-hz =3D /bits/ 64 <680000000>; + opp-level =3D ; + }; + + opp-615000000 { + opp-hz =3D /bits/ 64 <615000000>; + opp-level =3D ; + }; + + opp-550000000 { + opp-hz =3D /bits/ 64 <550000000>; + opp-level =3D ; + }; + + opp-475000000 { + opp-hz =3D /bits/ 64 <475000000>; + opp-level =3D ; + }; + + opp-401000000 { + opp-hz =3D /bits/ 64 <401000000>; + opp-level =3D ; + }; + + opp-348000000 { + opp-hz =3D /bits/ 64 <348000000>; + opp-level =3D ; + }; + + opp-295000000 { + opp-hz =3D /bits/ 64 <295000000>; + opp-level =3D ; + }; + + opp-220000000 { + opp-hz =3D /bits/ 64 <220000000>; + opp-level =3D ; + }; + }; + }; + + gmu: gmu@3d6a000 { + compatible =3D "qcom,adreno-gmu-740.1", "qcom,adreno-gmu"; + reg =3D <0x0 0x03d6a000 0x0 0x35000>, + <0x0 0x03d50000 0x0 0x10000>, + <0x0 0x0b280000 0x0 0x10000>; + reg-names =3D "gmu", "rscc", "gmu_pdc"; + + interrupts =3D , + ; + interrupt-names =3D "hfi", "gmu"; + + clocks =3D <&gpucc GPU_CC_AHB_CLK>, + <&gpucc GPU_CC_CX_GMU_CLK>, + <&gpucc GPU_CC_CXO_CLK>, + <&gcc GCC_DDRSS_GPU_AXI_CLK>, + <&gcc GCC_GPU_MEMNOC_GFX_CLK>, + <&gpucc GPU_CC_HUB_CX_INT_CLK>, + <&gpucc GPU_CC_DEMET_CLK>; + clock-names =3D "ahb", + "gmu", + "cxo", + "axi", + "memnoc", + "hub", + "demet"; + + power-domains =3D <&gpucc GPU_CC_CX_GDSC>, + <&gpucc GPU_CC_GX_GDSC>; + power-domain-names =3D "cx", + "gx"; + + iommus =3D <&adreno_smmu 5 0x0>; + + qcom,qmp =3D <&aoss_qmp>; + + operating-points-v2 =3D <&gmu_opp_table>; + + gmu_opp_table: opp-table { + compatible =3D "operating-points-v2"; + + opp-500000000 { + opp-hz =3D /bits/ 64 <500000000>; + opp-level =3D ; + }; + + opp-200000000 { + opp-hz =3D /bits/ 64 <200000000>; + opp-level =3D ; + }; + }; + }; + + adreno_smmu: iommu@3da0000 { + compatible =3D "qcom,sm8550-smmu-500", "qcom,adreno-smmu", + "qcom,smmu-500", "arm,mmu-500"; + reg =3D <0x0 0x03da0000 0x0 0x40000>; + #iommu-cells =3D <2>; + #global-interrupts =3D <1>; + interrupts =3D , + , + , + , + , + , + , + , + , + , + , + , + , + , + , + , + , + , + , + , + , + , + , + , + , + ; + clocks =3D <&gpucc GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK>, + <&gcc GCC_GPU_MEMNOC_GFX_CLK>, + <&gcc GCC_GPU_SNOC_DVM_GFX_CLK>, + <&gpucc GPU_CC_AHB_CLK>; + clock-names =3D "hlos", + "bus", + "iface", + "ahb"; + power-domains =3D <&gpucc GPU_CC_CX_GDSC>; + dma-coherent; + }; + usb_1_hsphy: phy@88e3000 { compatible =3D "qcom,sm8550-snps-eusb2-phy"; reg =3D <0x0 0x088e3000 0x0 0x154>; --=20 2.43.0