From nobody Tue Dec 30 16:49:02 2025 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id 952C1C4332F for ; Tue, 14 Nov 2023 14:37:41 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233674AbjKNOhm (ORCPT ); Tue, 14 Nov 2023 09:37:42 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:52104 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S233520AbjKNOhN (ORCPT ); Tue, 14 Nov 2023 09:37:13 -0500 Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 33FA2210A for ; Tue, 14 Nov 2023 06:36:26 -0800 (PST) Received: by smtp.kernel.org (Postfix) with ESMTPSA id E92E0C116B8; Tue, 14 Nov 2023 14:36:23 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1699972586; bh=fY7XsyGWBCyMThKR5lWJhW/9PqmzwSI9SznLLw/I8/I=; h=From:Date:Subject:References:In-Reply-To:To:Cc:From; b=U2ZzEUiJ3wWx0kzLgjxvRKTz7YA/Pd7m7OqgcVPfgYhBG/daZI5OMXfmYCICpanw2 0M5Hn90wsaxXkivI978MGkZEhPPHYgJBQgYxpIx2xpLD19JHdtlDXJwSIM21RzXbFe vu0wPVTZnYQXIjahhT1VenU1WHC+idr2x9WPlcwIwf+pbI60ZA3bg8W7SViQKiAIz0 QzkoNpKRGbYrm8hSwjc0o4OIZvjC6IM6Rgxbu3z9wrGvEzHOs76aqo+Rl3UO2HBV+t EDJQ6L+hTO/1r4Vjt0KH9M/0X+WzLeHnFZGrrCZQ6EWqSU/+mrvPVF1CkumY5X2auX UeQL9YQIbrbUA== From: Mark Brown Date: Tue, 14 Nov 2023 14:35:04 +0000 Subject: [PATCH v2 19/21] kselftest/arm64: Add 2023 DPISA hwcap test coverage MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Message-Id: <20231114-arm64-2023-dpisa-v2-19-47251894f6a8@kernel.org> References: <20231114-arm64-2023-dpisa-v2-0-47251894f6a8@kernel.org> In-Reply-To: <20231114-arm64-2023-dpisa-v2-0-47251894f6a8@kernel.org> To: Catalin Marinas , Will Deacon , Marc Zyngier , Oliver Upton , James Morse , Suzuki K Poulose , Jonathan Corbet , Shuah Khan Cc: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kvmarm@lists.linux.dev, linux-doc@vger.kernel.org, linux-kselftest@vger.kernel.org, Mark Brown X-Mailer: b4 0.13-dev-0438c X-Developer-Signature: v=1; a=openpgp-sha256; l=6393; i=broonie@kernel.org; h=from:subject:message-id; bh=fY7XsyGWBCyMThKR5lWJhW/9PqmzwSI9SznLLw/I8/I=; b=owEBbQGS/pANAwAKASTWi3JdVIfQAcsmYgBlU4Wj/4DkTI74HONGL+kPoEJ65fWKRa+nL0DBlwok B0asQAuJATMEAAEKAB0WIQSt5miqZ1cYtZ/in+ok1otyXVSH0AUCZVOFowAKCRAk1otyXVSH0HvTCA CC7E6j5q4tx6cJuoQwcXq2HmscRKa1+FjE5yC1QvuF/Wq78X3qmB/wV8q1EBRI/Ouz47jBCbS1rwiM yOANxHk/dmXUdIcuFKoci5e+kryBc4oH7BOoXxZbx+7GOWErWjqz1Dh+eK8Yz7xJAv0jq3eHO4+os4 tifWXCbGq2jJ2Y1qpckV8Ii7uzIhFVv8HCF0MyjZEKp2vP0eawXKrbafXH0145gtfn8ce/gCzYngJy hJvv50zhpNQjCF8bP02N1SH6YGT0LO6vf/k7JVS7zypwA4WMPNWS+iWmQ/YSO3jl9ZNcmM05diQh/t 55Q5m0LT6ZjKv9n/q/GFtD6qFc8A5Z X-Developer-Key: i=broonie@kernel.org; a=openpgp; fpr=3F2568AAC26998F9E813A1C5C3F436CA30F5D8EB Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add the hwcaps added for the 2023 DPISA extensions to the hwcaps test program. Signed-off-by: Mark Brown --- tools/testing/selftests/arm64/abi/hwcap.c | 217 ++++++++++++++++++++++++++= ++++ 1 file changed, 217 insertions(+) diff --git a/tools/testing/selftests/arm64/abi/hwcap.c b/tools/testing/self= tests/arm64/abi/hwcap.c index 1189e77c8152..d8909b2b535a 100644 --- a/tools/testing/selftests/arm64/abi/hwcap.c +++ b/tools/testing/selftests/arm64/abi/hwcap.c @@ -58,11 +58,46 @@ static void cssc_sigill(void) asm volatile(".inst 0xdac01c00" : : : "x0"); } =20 +static void f8cvt_sigill(void) +{ + /* FSCALE V0.4H, V0.4H, V0.4H */ + asm volatile(".inst 0x2ec03c00"); +} + +static void f8dp2_sigill(void) +{ + /* FDOT V0.4H, V0.4H, V0.5H */ + asm volatile(".inst 0xe40fc00"); +} + +static void f8dp4_sigill(void) +{ + /* FDOT V0.2S, V0.2S, V0.2S */ + asm volatile(".inst 0xe00fc00"); +} + +static void f8fma_sigill(void) +{ + /* FMLALB V0.8H, V0.16B, V0.16B */ + asm volatile(".inst 0xec0fc00"); +} + +static void faminmax_sigill(void) +{ + /* FAMIN V0.4H, V0.4H, V0.4H */ + asm volatile(".inst 0x2ec01c00"); +} + static void fp_sigill(void) { asm volatile("fmov s0, #1"); } =20 +static void fpmr_sigill(void) +{ + asm volatile("mrs x0, S3_3_C4_C4_2" : : : "x0"); +} + static void ilrcpc_sigill(void) { /* LDAPUR W0, [SP, #8] */ @@ -95,6 +130,12 @@ static void lse128_sigill(void) : "cc", "memory"); } =20 +static void lut_sigill(void) +{ + /* LUTI2 V0.16B, { V0.16B }, V[0] */ + asm volatile(".inst 0x4e801000"); +} + static void mops_sigill(void) { char dst[1], src[1]; @@ -216,6 +257,78 @@ static void smef16f16_sigill(void) asm volatile("msr S0_3_C4_C6_3, xzr" : : : ); } =20 +static void smef8f16_sigill(void) +{ + /* SMSTART */ + asm volatile("msr S0_3_C4_C7_3, xzr" : : : ); + + /* FDOT ZA.H[W0, 0], Z0.B-Z1.B, Z0.B-Z1.B */ + asm volatile(".inst 0xc1a01020" : : : ); + + /* SMSTOP */ + asm volatile("msr S0_3_C4_C6_3, xzr" : : : ); +} + +static void smef8f32_sigill(void) +{ + /* SMSTART */ + asm volatile("msr S0_3_C4_C7_3, xzr" : : : ); + + /* FDOT ZA.S[W0, 0], { Z0.B-Z1.B }, Z0.B[0] */ + asm volatile(".inst 0xc1500038" : : : ); + + /* SMSTOP */ + asm volatile("msr S0_3_C4_C6_3, xzr" : : : ); +} + +static void smelutv2_sigill(void) +{ + /* SMSTART */ + asm volatile("msr S0_3_C4_C7_3, xzr" : : : ); + + /* LUTI4 { Z0.B-Z3.B }, ZT0, { Z0-Z1 } */ + asm volatile(".inst 0xc08b0000" : : : ); + + /* SMSTOP */ + asm volatile("msr S0_3_C4_C6_3, xzr" : : : ); +} + +static void smesf8dp2_sigill(void) +{ + /* SMSTART */ + asm volatile("msr S0_3_C4_C7_3, xzr" : : : ); + + /* FDOT Z0.H, Z0.B, Z0.B[0] */ + asm volatile(".inst 0x64204400" : : : ); + + /* SMSTOP */ + asm volatile("msr S0_3_C4_C6_3, xzr" : : : ); +} + +static void smesf8dp4_sigill(void) +{ + /* SMSTART */ + asm volatile("msr S0_3_C4_C7_3, xzr" : : : ); + + /* FDOT Z0.S, Z0.B, Z0.B[0] */ + asm volatile(".inst 0xc1a41C00" : : : ); + + /* SMSTOP */ + asm volatile("msr S0_3_C4_C6_3, xzr" : : : ); +} + +static void smesf8fma_sigill(void) +{ + /* SMSTART */ + asm volatile("msr S0_3_C4_C7_3, xzr" : : : ); + + /* FMLALB V0.8H, V0.16B, V0.16B */ + asm volatile(".inst 0xec0fc00"); + + /* SMSTOP */ + asm volatile("msr S0_3_C4_C6_3, xzr" : : : ); +} + static void sve_sigill(void) { /* RDVL x0, #0 */ @@ -353,6 +466,53 @@ static const struct hwcap_data { .cpuinfo =3D "cssc", .sigill_fn =3D cssc_sigill, }, + { + .name =3D "F8CVT", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_F8CVT, + .cpuinfo =3D "f8cvt", + .sigill_fn =3D f8cvt_sigill, + }, + { + .name =3D "F8DP4", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_F8DP4, + .cpuinfo =3D "f8dp4", + .sigill_fn =3D f8dp4_sigill, + }, + { + .name =3D "F8DP2", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_F8DP2, + .cpuinfo =3D "f8dp4", + .sigill_fn =3D f8dp2_sigill, + }, + { + .name =3D "F8E5M2", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_F8E5M2, + .cpuinfo =3D "f8e5m2", + }, + { + .name =3D "F8E4M3", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_F8E4M3, + .cpuinfo =3D "f8e4m3", + }, + { + .name =3D "F8FMA", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_F8FMA, + .cpuinfo =3D "f8fma", + .sigill_fn =3D f8fma_sigill, + }, + { + .name =3D "FAMINMAX", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_FAMINMAX, + .cpuinfo =3D "faminmax", + .sigill_fn =3D faminmax_sigill, + }, { .name =3D "FP", .at_hwcap =3D AT_HWCAP, @@ -360,6 +520,14 @@ static const struct hwcap_data { .cpuinfo =3D "fp", .sigill_fn =3D fp_sigill, }, + { + .name =3D "FPMR", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_FPMR, + .cpuinfo =3D "fpmr", + .sigill_fn =3D fpmr_sigill, + .sigill_reliable =3D true, + }, { .name =3D "JSCVT", .at_hwcap =3D AT_HWCAP, @@ -411,6 +579,13 @@ static const struct hwcap_data { .cpuinfo =3D "lse128", .sigill_fn =3D lse128_sigill, }, + { + .name =3D "LUT", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_LUT, + .cpuinfo =3D "lut", + .sigill_fn =3D lut_sigill, + }, { .name =3D "MOPS", .at_hwcap =3D AT_HWCAP2, @@ -511,6 +686,48 @@ static const struct hwcap_data { .cpuinfo =3D "smef16f16", .sigill_fn =3D smef16f16_sigill, }, + { + .name =3D "SME F8F16", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_SME_F8F16, + .cpuinfo =3D "smef8f16", + .sigill_fn =3D smef8f16_sigill, + }, + { + .name =3D "SME F8F32", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_SME_F8F32, + .cpuinfo =3D "smef8f32", + .sigill_fn =3D smef8f32_sigill, + }, + { + .name =3D "SME LUTV2", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_SME_LUTV2, + .cpuinfo =3D "smelutv2", + .sigill_fn =3D smelutv2_sigill, + }, + { + .name =3D "SME SF8FMA", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_SME_SF8FMA, + .cpuinfo =3D "smesf8fma", + .sigill_fn =3D smesf8fma_sigill, + }, + { + .name =3D "SME SF8DP2", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_SME_SF8DP2, + .cpuinfo =3D "smesf8dp2", + .sigill_fn =3D smesf8dp2_sigill, + }, + { + .name =3D "SME SF8DP4", + .at_hwcap =3D AT_HWCAP2, + .hwcap_bit =3D HWCAP2_SME_SF8DP4, + .cpuinfo =3D "smesf8dp4", + .sigill_fn =3D smesf8dp4_sigill, + }, { .name =3D "SVE", .at_hwcap =3D AT_HWCAP, --=20 2.30.2