From nobody Sun Feb 8 07:34:54 2026 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from vger.kernel.org (vger.kernel.org [23.128.96.18]) by smtp.lore.kernel.org (Postfix) with ESMTP id 60735C433F5 for ; Tue, 4 Oct 2022 07:47:54 +0000 (UTC) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229698AbiJDHrw (ORCPT ); Tue, 4 Oct 2022 03:47:52 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:46788 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229515AbiJDHru (ORCPT ); Tue, 4 Oct 2022 03:47:50 -0400 Received: from mail-pj1-x1032.google.com (mail-pj1-x1032.google.com [IPv6:2607:f8b0:4864:20::1032]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4F87541990 for ; Tue, 4 Oct 2022 00:47:48 -0700 (PDT) Received: by mail-pj1-x1032.google.com with SMTP id fw14so5153020pjb.3 for ; Tue, 04 Oct 2022 00:47:48 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=message-id:date:subject:cc:to:from:from:to:cc:subject:date; bh=OxFgsJmbLQ2aLfAesK762d6UHHKxWQcEyEj73L9Cy2U=; b=K1asntrqxpzRs4+T02GZj1BNrRJVUrafV8prehWP6pHt76jkFYF1FDSfE2BMwBW6bf YkeZJ7axASpltMCfVTM2HPCPBm30oQhCHNLXKWIAUhXuEib41WlP6NhjC+V5iQdFGuFq +a2hBLg9Vl9gA3RpQfXhtAsFOiypcp1oE7OJuo7o852OMRu571CnyoZBdMvdW6FGShEi dYZTkKwU7jGUBxy1HY+qQ6bukseXuxF2hMvMIvgHRrr/XVfFp9lCmmedSRWENzOwmqaN vmatht6vP78ov3vN4lL1+N8z08DfB4jp2EtqOHIRh0GEZS86GEnFewpOMdzPzT4XkTsD F4nA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date; bh=OxFgsJmbLQ2aLfAesK762d6UHHKxWQcEyEj73L9Cy2U=; b=O+38JIehE+8rigSGR76uA0PsyrDJPn2rRijnFu/1YLcCnJS3d9NpcXcWLHVxX5YM0u e8fcT9UnDRAE0OqL5h1S4tMuMPl3K5yjvSS8UwZB8D+JYT8KEkz9hrIWkGdo9ilYBaj/ Me485pp9O7IzCOB1opabZ77uNZp+9xPJkEy6y8is57jFg19wryDfDnYFeoTAsQI0BNN4 a5XGt69xatKTr2SNDhYLAdmXyRH5ZyyfXOlPdLavPsM5kDZ3hcAvTLo5eJeK8ghlZzdN aADb3m9OAaHLDt0g7c/Y74Wipl+3V+u29rN6mzpnlMcAZ4lM/Qc2j21XBL/kw79a5VAh 9nBA== X-Gm-Message-State: ACrzQf3OEpEktelvT6SuFJwRkToOaGjpBNJwMbNiYJqiKfACQrdfKNmX T08UuarGTDQVNHwfKT2gFI8t26x6fQen X-Google-Smtp-Source: AMsMyM5nN7pDePs4XX1axqXq4RXX9zx2oXsmOiwJ/YVvLc3Lfo8imIzcj873+8oawgDy1BbzzUHOiA== X-Received: by 2002:a17:903:11cd:b0:170:cde8:18b7 with SMTP id q13-20020a17090311cd00b00170cde818b7mr25680094plh.165.1664869667205; Tue, 04 Oct 2022 00:47:47 -0700 (PDT) Received: from localhost.localdomain ([106.104.115.142]) by smtp.gmail.com with ESMTPSA id mv8-20020a17090b198800b00209f96e4616sm7218791pjb.19.2022.10.04.00.47.45 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 04 Oct 2022 00:47:46 -0700 (PDT) From: chengwei X-Google-Original-From: chengwei To: lee@kernel.org Cc: linux-kernel@vger.kernel.org, GaryWang@aaeon.com.tw, musa.lin@yunjingtech.com, jack.chang@yunjingtech.com, chengwei , Javier Arteaga , Nicola Lunghi Subject: [PATCH] mfd: Add support for UP board CPLD/FPGA Date: Tue, 4 Oct 2022 15:47:04 +0800 Message-Id: <20221004074704.12177-1-larry.lai@yunjingtech.com> X-Mailer: git-send-email 2.17.1 Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Transfer-Encoding: quoted-printable MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" The UP Squared board implements certain features (pin control, onboard LEDs or CEC) through an on-board CPLD/FPGA. This mfd driver implements the line protocol to read and write registers from the FPGA through regmap. The register address map is also included. The UP Boards provide a few I/O pin headers (for both GPIO and functions), including a 40-pin Raspberry Pi compatible header. This patch implements support for the FPGA-based pin controller that manages direction and enable state for those header pins. Partial support UP boards: * UP core + CREX * UP core + CRST02 Signed-off-by: Javier Arteaga [merge various fixes] Signed-off-by: Nicola Lunghi Signed-off-by: chengwei --- drivers/mfd/Kconfig | 11 + drivers/mfd/Makefile | 1 + drivers/mfd/upboard-fpga.c | 482 +++++++++++++++++++++++++++++++ include/linux/mfd/upboard-fpga.h | 49 ++++ 4 files changed, 543 insertions(+) create mode 100644 drivers/mfd/upboard-fpga.c create mode 100644 include/linux/mfd/upboard-fpga.h diff --git a/drivers/mfd/Kconfig b/drivers/mfd/Kconfig index abb58ab1a1a4..f86e264eb4f3 100644 --- a/drivers/mfd/Kconfig +++ b/drivers/mfd/Kconfig @@ -2104,6 +2104,17 @@ config MFD_QCOM_PM8008 under it in the device tree. Additional drivers must be enabled in order to use the functionality of the device. =20 +config MFD_UPBOARD_FPGA + tristate "Support for the UP board FPGA" + select MFD_CORE + help + Select this option to enable the UP and UP^2 on-board FPGA. The UP + board implements certain features (pin control, onboard LEDs or CEC) + through an on-board FPGA. + + To compile this driver as a module, choose M here: the module will be + called upboard-fpga. + menu "Multimedia Capabilities Port drivers" depends on ARCH_SA1100 =20 diff --git a/drivers/mfd/Makefile b/drivers/mfd/Makefile index 858cacf659d6..d9d10e3664f7 100644 --- a/drivers/mfd/Makefile +++ b/drivers/mfd/Makefile @@ -250,6 +250,7 @@ obj-$(CONFIG_MFD_ALTERA_A10SR) +=3D altera-a10sr.o obj-$(CONFIG_MFD_ALTERA_SYSMGR) +=3D altera-sysmgr.o obj-$(CONFIG_MFD_STPMIC1) +=3D stpmic1.o obj-$(CONFIG_MFD_SUN4I_GPADC) +=3D sun4i-gpadc.o +obj-$(CONFIG_MFD_UPBOARD_FPGA) +=3D upboard-fpga.o =20 obj-$(CONFIG_MFD_STM32_LPTIMER) +=3D stm32-lptimer.o obj-$(CONFIG_MFD_STM32_TIMERS) +=3D stm32-timers.o diff --git a/drivers/mfd/upboard-fpga.c b/drivers/mfd/upboard-fpga.c new file mode 100644 index 000000000000..6f73c2fa6f4a --- /dev/null +++ b/drivers/mfd/upboard-fpga.c @@ -0,0 +1,482 @@ +// SPDX-License-Identifier: GPL-2.0-only +/* + * UP Board main platform driver and FPGA configuration support + * + * Copyright (c) 2017, Emutex Ltd. All rights reserved. + * + * Author: Javier Arteaga + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +static int upboard_fpga_read(void *, unsigned int, unsigned int *); +static int upboard_fpga_write(void *, unsigned int, unsigned int); + +struct upboard_fpga_data { + const struct regmap_config *regmapconf; + const struct mfd_cell *cells; + size_t ncells; +}; + +#define UPBOARD_LED_CELL(led_data, n) \ + { \ + .name =3D "upboard-led", \ + .id =3D (n), \ + .platform_data =3D &led_data[(n)], \ + .pdata_size =3D sizeof(*(led_data)), \ + } + +/* UP board */ + +static const struct regmap_range upboard_up_readable_ranges[] =3D { + regmap_reg_range(UPFPGA_REG_PLATFORM_ID, UPFPGA_REG_FIRMWARE_ID), + regmap_reg_range(UPFPGA_REG_FUNC_EN0, UPFPGA_REG_FUNC_EN0), + regmap_reg_range(UPFPGA_REG_GPIO_DIR0, UPFPGA_REG_GPIO_DIR1), +}; + +static const struct regmap_range upboard_up_writable_ranges[] =3D { + regmap_reg_range(UPFPGA_REG_FUNC_EN0, UPFPGA_REG_FUNC_EN0), + regmap_reg_range(UPFPGA_REG_GPIO_DIR0, UPFPGA_REG_GPIO_DIR1), +}; + +static const struct regmap_access_table upboard_up_readable_table =3D { + .yes_ranges =3D upboard_up_readable_ranges, + .n_yes_ranges =3D ARRAY_SIZE(upboard_up_readable_ranges), +}; + +static const struct regmap_access_table upboard_up_writable_table =3D { + .yes_ranges =3D upboard_up_writable_ranges, + .n_yes_ranges =3D ARRAY_SIZE(upboard_up_writable_ranges), +}; + +static const struct regmap_config upboard_up_regmap_config =3D { + .reg_bits =3D UPFPGA_ADDRESS_SIZE, + .val_bits =3D UPFPGA_REGISTER_SIZE, + .max_register =3D UPFPGA_REG_MAX, + .reg_read =3D upboard_fpga_read, + .reg_write =3D upboard_fpga_write, + .fast_io =3D false, + .cache_type =3D REGCACHE_RBTREE, + .rd_table =3D &upboard_up_readable_table, + .wr_table =3D &upboard_up_writable_table, +}; + +static struct upboard_led_data upboard_up_led_data[] =3D { + { .bit =3D 0, .colour =3D "yellow" }, + { .bit =3D 1, .colour =3D "green" }, + { .bit =3D 2, .colour =3D "red" }, +}; + +static const struct mfd_cell upboard_up_mfd_cells[] =3D { + { .name =3D "upboard-pinctrl" }, + UPBOARD_LED_CELL(upboard_up_led_data, 0), + UPBOARD_LED_CELL(upboard_up_led_data, 1), + UPBOARD_LED_CELL(upboard_up_led_data, 2), +}; + +static const struct upboard_fpga_data upboard_up_fpga_data =3D { + .regmapconf =3D &upboard_up_regmap_config, + .cells =3D upboard_up_mfd_cells, + .ncells =3D ARRAY_SIZE(upboard_up_mfd_cells), +}; + +/* UP^2 board */ + +static const struct regmap_range upboard_up2_readable_ranges[] =3D { + regmap_reg_range(UPFPGA_REG_PLATFORM_ID, UPFPGA_REG_FIRMWARE_ID), + regmap_reg_range(UPFPGA_REG_FUNC_EN0, UPFPGA_REG_FUNC_EN1), + regmap_reg_range(UPFPGA_REG_GPIO_EN0, UPFPGA_REG_GPIO_EN2), + regmap_reg_range(UPFPGA_REG_GPIO_DIR0, UPFPGA_REG_GPIO_DIR2), +}; + +static const struct regmap_range upboard_up2_writable_ranges[] =3D { + regmap_reg_range(UPFPGA_REG_FUNC_EN0, UPFPGA_REG_FUNC_EN1), + regmap_reg_range(UPFPGA_REG_GPIO_EN0, UPFPGA_REG_GPIO_EN2), + regmap_reg_range(UPFPGA_REG_GPIO_DIR0, UPFPGA_REG_GPIO_DIR2), +}; + +static const struct regmap_access_table upboard_up2_readable_table =3D { + .yes_ranges =3D upboard_up2_readable_ranges, + .n_yes_ranges =3D ARRAY_SIZE(upboard_up2_readable_ranges), +}; + +static const struct regmap_access_table upboard_up2_writable_table =3D { + .yes_ranges =3D upboard_up2_writable_ranges, + .n_yes_ranges =3D ARRAY_SIZE(upboard_up2_writable_ranges), +}; + +static const struct regmap_config upboard_up2_regmap_config =3D { + .reg_bits =3D UPFPGA_ADDRESS_SIZE, + .val_bits =3D UPFPGA_REGISTER_SIZE, + .max_register =3D UPFPGA_REG_MAX, + .reg_read =3D upboard_fpga_read, + .reg_write =3D upboard_fpga_write, + .fast_io =3D false, + .cache_type =3D REGCACHE_RBTREE, + .rd_table =3D &upboard_up2_readable_table, + .wr_table =3D &upboard_up2_writable_table, +}; + +static struct upboard_led_data upboard_up2_led_data[] =3D { + { .bit =3D 0, .colour =3D "blue" }, + { .bit =3D 1, .colour =3D "yellow" }, + { .bit =3D 2, .colour =3D "green" }, + { .bit =3D 3, .colour =3D "red" }, +}; + +static const struct mfd_cell upboard_up2_mfd_cells[] =3D { + { .name =3D "upboard-pinctrl" }, + UPBOARD_LED_CELL(upboard_up2_led_data, 0), + UPBOARD_LED_CELL(upboard_up2_led_data, 1), + UPBOARD_LED_CELL(upboard_up2_led_data, 2), + UPBOARD_LED_CELL(upboard_up2_led_data, 3), +}; + +static const struct upboard_fpga_data upboard_up2_fpga_data =3D { + .regmapconf =3D &upboard_up2_regmap_config, + .cells =3D upboard_up2_mfd_cells, + .ncells =3D ARRAY_SIZE(upboard_up2_mfd_cells), +}; + +/* UP-CREX carrier board for UP Core */ + +/* same MAXV config as UP1 (proto2 release) */ +#define upboard_upcore_crex_fpga_data upboard_up_fpga_data + +/* UP-CRST02 carrier board for UP Core */ + +/* same MAX10 config as UP2, but same LED cells as UP1 */ +static const struct upboard_fpga_data upboard_upcore_crst02_fpga_data =3D { + .regmapconf =3D &upboard_up2_regmap_config, + .cells =3D upboard_up_mfd_cells, + .ncells =3D ARRAY_SIZE(upboard_up_mfd_cells), +}; + +static int upboard_fpga_read(void *context, unsigned int reg, unsigned int= *val) +{ + struct upboard_fpga * const fpga =3D context; + int i; + + gpiod_set_value(fpga->clear_gpio, 0); + gpiod_set_value(fpga->clear_gpio, 1); + + reg |=3D UPFPGA_READ_FLAG; + + for (i =3D UPFPGA_ADDRESS_SIZE; i >=3D 0; i--) { + gpiod_set_value(fpga->strobe_gpio, 0); + gpiod_set_value(fpga->datain_gpio, (reg >> i) & 0x1); + gpiod_set_value(fpga->strobe_gpio, 1); + } + + gpiod_set_value(fpga->strobe_gpio, 0); + *val =3D 0; + + for (i =3D UPFPGA_REGISTER_SIZE - 1; i >=3D 0; i--) { + gpiod_set_value(fpga->strobe_gpio, 1); + gpiod_set_value(fpga->strobe_gpio, 0); + *val |=3D gpiod_get_value(fpga->dataout_gpio) << i; + } + + gpiod_set_value(fpga->strobe_gpio, 1); + + return 0; +}; + +static int upboard_fpga_write(void *context, unsigned int reg, unsigned in= t val) +{ + struct upboard_fpga * const fpga =3D context; + int i; + + gpiod_set_value(fpga->clear_gpio, 0); + gpiod_set_value(fpga->clear_gpio, 1); + + for (i =3D UPFPGA_ADDRESS_SIZE; i >=3D 0; i--) { + gpiod_set_value(fpga->strobe_gpio, 0); + gpiod_set_value(fpga->datain_gpio, (reg >> i) & 0x1); + gpiod_set_value(fpga->strobe_gpio, 1); + } + + gpiod_set_value(fpga->strobe_gpio, 0); + + for (i =3D UPFPGA_REGISTER_SIZE - 1; i >=3D 0; i--) { + gpiod_set_value(fpga->datain_gpio, (val >> i) & 0x1); + gpiod_set_value(fpga->strobe_gpio, 1); + gpiod_set_value(fpga->strobe_gpio, 0); + } + + gpiod_set_value(fpga->strobe_gpio, 1); + + return 0; +}; + +static int __init upboard_fpga_gpio_init(struct upboard_fpga *fpga) +{ + enum gpiod_flags flags; + + flags =3D fpga->uninitialised ? GPIOD_OUT_LOW : GPIOD_ASIS; + fpga->enable_gpio =3D devm_gpiod_get(fpga->dev, "enable", flags); + if (IS_ERR(fpga->enable_gpio)) + return PTR_ERR(fpga->enable_gpio); + + fpga->clear_gpio =3D devm_gpiod_get(fpga->dev, "clear", GPIOD_OUT_LOW); + if (IS_ERR(fpga->clear_gpio)) + return PTR_ERR(fpga->clear_gpio); + + fpga->strobe_gpio =3D devm_gpiod_get(fpga->dev, "strobe", GPIOD_OUT_LOW); + if (IS_ERR(fpga->strobe_gpio)) + return PTR_ERR(fpga->strobe_gpio); + + fpga->datain_gpio =3D devm_gpiod_get(fpga->dev, "datain", GPIOD_OUT_LOW); + if (IS_ERR(fpga->datain_gpio)) + return PTR_ERR(fpga->datain_gpio); + + fpga->dataout_gpio =3D devm_gpiod_get(fpga->dev, "dataout", GPIOD_IN); + if (IS_ERR(fpga->dataout_gpio)) + return PTR_ERR(fpga->dataout_gpio); + + /* The SoC pinctrl driver may not support reserving the GPIO line for + * FPGA reset without causing an undesired reset pulse. This will clear + * any settings on the FPGA, so only do it if we must. + */ + if (fpga->uninitialised) { + fpga->reset_gpio =3D devm_gpiod_get(fpga->dev, "reset", + GPIOD_OUT_LOW); + if (IS_ERR(fpga->reset_gpio)) + return PTR_ERR(fpga->reset_gpio); + + gpiod_set_value(fpga->reset_gpio, 1); + } + + gpiod_set_value(fpga->enable_gpio, 1); + fpga->uninitialised =3D false; + + return 0; +} + +static int __init upboard_fpga_detect_firmware(struct upboard_fpga *fpga) +{ + const unsigned int AAEON_MANUFACTURER_ID =3D 0x01; + const unsigned int SUPPORTED_FW_MAJOR =3D 0x0; + unsigned int platform_id, manufacturer_id; + unsigned int firmware_id, build, major, minor, patch; + int ret; + + ret =3D regmap_read(fpga->regmap, UPFPGA_REG_PLATFORM_ID, &platform_id); + if (ret) + return ret; + + manufacturer_id =3D platform_id & 0xff; + if (manufacturer_id !=3D AAEON_MANUFACTURER_ID) { + dev_dbg(fpga->dev, + "driver not compatible with custom FPGA FW from manufacturer id 0x%02x.= Exiting", + manufacturer_id); + return -ENODEV; + } + + ret =3D regmap_read(fpga->regmap, UPFPGA_REG_FIRMWARE_ID, &firmware_id); + if (ret) + return ret; + + build =3D (firmware_id >> 12) & 0xf; + major =3D (firmware_id >> 8) & 0xf; + minor =3D (firmware_id >> 4) & 0xf; + patch =3D firmware_id & 0xf; + if (major !=3D SUPPORTED_FW_MAJOR) { + dev_dbg(fpga->dev, "unsupported FPGA FW v%u.%u.%u build 0x%02x", + major, minor, patch, build); + return -ENODEV; + } + + dev_info(fpga->dev, "compatible FPGA FW v%u.%u.%u build 0x%02x", + major, minor, patch, build); + return 0; +} + +static const struct acpi_device_id upboard_fpga_acpi_match[] =3D { + { "AANT0F00", (kernel_ulong_t)&upboard_up_fpga_data }, + { "AANT0F01", (kernel_ulong_t)&upboard_up2_fpga_data }, + { "AANT0F02", (kernel_ulong_t)&upboard_upcore_crex_fpga_data }, + { "AANT0F03", (kernel_ulong_t)&upboard_upcore_crst02_fpga_data }, + { "AANT0F04", (kernel_ulong_t)&upboard_up_fpga_data }, + { } +}; +MODULE_DEVICE_TABLE(acpi, upboard_fpga_acpi_match); + +#define UPFPGA_QUIRK_UNINITIALISED BIT(0) +#define UPFPGA_QUIRK_HRV1_IS_PROTO2 BIT(1) +#define UPFPGA_QUIRK_GPIO_LED BIT(2) + +static const struct dmi_system_id upboard_dmi_table[] __initconst =3D { + { + .matches =3D { /* UP */ + DMI_EXACT_MATCH(DMI_SYS_VENDOR, "AAEON"), + DMI_EXACT_MATCH(DMI_BOARD_NAME, "UP-CHT01"), + DMI_EXACT_MATCH(DMI_BOARD_VERSION, "V0.4"), + }, + .driver_data =3D (void *)UPFPGA_QUIRK_UNINITIALISED, + }, + { + .matches =3D { /* UP2 */ + DMI_EXACT_MATCH(DMI_SYS_VENDOR, "AAEON"), + DMI_EXACT_MATCH(DMI_BOARD_NAME, "UP-APL01"), + DMI_EXACT_MATCH(DMI_BOARD_VERSION, "V0.3"), + }, + .driver_data =3D (void *)(UPFPGA_QUIRK_UNINITIALISED | + UPFPGA_QUIRK_HRV1_IS_PROTO2), + }, + { + .matches =3D { /* UP2 Pro*/ + DMI_EXACT_MATCH(DMI_SYS_VENDOR, "AAEON"), + DMI_EXACT_MATCH(DMI_BOARD_NAME, "UPN-APL01"), + DMI_EXACT_MATCH(DMI_BOARD_VERSION, "V1.0"), + }, + .driver_data =3D (void *)UPFPGA_QUIRK_HRV1_IS_PROTO2, + }, + { + .matches =3D { /* UP2 */ + DMI_EXACT_MATCH(DMI_SYS_VENDOR, "AAEON"), + DMI_EXACT_MATCH(DMI_BOARD_NAME, "UP-APL01"), + DMI_EXACT_MATCH(DMI_BOARD_VERSION, "V0.4"), + }, + .driver_data =3D (void *)UPFPGA_QUIRK_HRV1_IS_PROTO2, + }, + { + .matches =3D { /* UP Xtreme */ + DMI_EXACT_MATCH(DMI_SYS_VENDOR, "AAEON"), + DMI_EXACT_MATCH(DMI_BOARD_NAME, "UP-WHL01"), + DMI_EXACT_MATCH(DMI_BOARD_VERSION, "V0.1"), + }, + }, + { + .matches =3D { /* UP APL03 */ + DMI_EXACT_MATCH(DMI_SYS_VENDOR, "AAEON"), + DMI_EXACT_MATCH(DMI_BOARD_NAME, "UP-APL03"), + DMI_EXACT_MATCH(DMI_BOARD_VERSION, "V1.0"), + }, + .driver_data =3D (void *)(UPFPGA_QUIRK_HRV1_IS_PROTO2 | + UPFPGA_QUIRK_GPIO_LED), + }, + { }, +}; + +#define UPFPGA_PROTOCOL_V2_HRV 2 + +static int __init upboard_fpga_probe(struct platform_device *pdev) +{ + struct upboard_fpga *fpga; + const struct acpi_device_id *id; + const struct upboard_fpga_data *fpga_data; + const struct dmi_system_id *system_id; + acpi_handle handle; + acpi_status status; + unsigned long long hrv; + unsigned long quirks =3D 0; + int ret; + + id =3D acpi_match_device(upboard_fpga_acpi_match, &pdev->dev); + if (!id) + return -ENODEV; + + handle =3D ACPI_HANDLE(&pdev->dev); + status =3D acpi_evaluate_integer(handle, "_HRV", NULL, &hrv); + if (ACPI_FAILURE(status)) { + dev_err(&pdev->dev, "failed to get PCTL revision"); + return -ENODEV; + } + + system_id =3D dmi_first_match(upboard_dmi_table); + if (system_id) + quirks =3D (unsigned long)system_id->driver_data; + + if (hrv =3D=3D 1 && (quirks & UPFPGA_QUIRK_HRV1_IS_PROTO2)) + hrv =3D UPFPGA_PROTOCOL_V2_HRV; + + if (hrv !=3D UPFPGA_PROTOCOL_V2_HRV) { + dev_dbg(&pdev->dev, "unsupported PCTL revision: %llu", hrv); + return -ENODEV; + } + + fpga_data =3D (const struct upboard_fpga_data *) id->driver_data; + + fpga =3D devm_kzalloc(&pdev->dev, sizeof(*fpga), GFP_KERNEL); + if (!fpga) + return -ENOMEM; + + if (quirks & UPFPGA_QUIRK_UNINITIALISED) { + dev_info(&pdev->dev, "FPGA not initialised by this BIOS"); + fpga->uninitialised =3D true; + } + + dev_set_drvdata(&pdev->dev, fpga); + fpga->dev =3D &pdev->dev; + fpga->regmap =3D devm_regmap_init(&pdev->dev, NULL, fpga, + fpga_data->regmapconf); + if (IS_ERR(fpga->regmap)) + return PTR_ERR(fpga->regmap); + + ret =3D upboard_fpga_gpio_init(fpga); + if (ret) { + dev_err(&pdev->dev, "failed to init FPGA comm GPIOs: %d", ret); + return ret; + } + + ret =3D upboard_fpga_detect_firmware(fpga); + if (ret) + return ret; + + if (quirks & UPFPGA_QUIRK_GPIO_LED) { +#define APL_GPIO_218 507 + static struct gpio_led upboard_gpio_leds[] =3D { + { + .name =3D "upboard:blue:", + .gpio =3D APL_GPIO_218, + .default_state =3D LEDS_GPIO_DEFSTATE_KEEP, + }, + }; + static struct gpio_led_platform_data upboard_gpio_led_platform_data =3D { + .num_leds =3D ARRAY_SIZE(upboard_gpio_leds), + .leds =3D upboard_gpio_leds, + }; + static const struct mfd_cell upboard_gpio_led_cells[] =3D { + { + .name =3D "leds-gpio", + .id =3D 0, + .platform_data =3D &upboard_gpio_led_platform_data, + .pdata_size =3D sizeof(upboard_gpio_led_platform_data), + }, + }; + + ret =3D devm_mfd_add_devices(&pdev->dev, 0, upboard_gpio_led_cells, + ARRAY_SIZE(upboard_gpio_led_cells), NULL, 0, NULL); + if (ret) { + dev_err(&pdev->dev, "Failed to add GPIO leds"); + return ret; + } + + } + + return devm_mfd_add_devices(&pdev->dev, 0, fpga_data->cells, + fpga_data->ncells, NULL, 0, NULL); +} + +static struct platform_driver upboard_fpga_driver =3D { + .driver =3D { + .name =3D "upboard-fpga", + .acpi_match_table =3D upboard_fpga_acpi_match, + }, +}; + +module_platform_driver_probe(upboard_fpga_driver, upboard_fpga_probe); + +MODULE_AUTHOR("Javier Arteaga "); +MODULE_DESCRIPTION("UP Board FPGA driver"); +MODULE_LICENSE("GPL v2"); diff --git a/include/linux/mfd/upboard-fpga.h b/include/linux/mfd/upboard-f= pga.h new file mode 100644 index 000000000000..e0940120514d --- /dev/null +++ b/include/linux/mfd/upboard-fpga.h @@ -0,0 +1,49 @@ +/* SPDX-License-Identifier: GPL-2.0-only */ +/* + * UP Board FPGA MFD driver interface + * + * Copyright (c) 2017, Emutex Ltd. All rights reserved. + * + * Author: Javier Arteaga + */ + +#ifndef __LINUX_MFD_UPBOARD_FPGA_H +#define __LINUX_MFD_UPBOARD_FPGA_H + +#define UPFPGA_ADDRESS_SIZE 7 +#define UPFPGA_REGISTER_SIZE 16 + +#define UPFPGA_READ_FLAG (1 << UPFPGA_ADDRESS_SIZE) + +enum upboard_fpgareg { + UPFPGA_REG_PLATFORM_ID =3D 0x10, + UPFPGA_REG_FIRMWARE_ID =3D 0x11, + UPFPGA_REG_FUNC_EN0 =3D 0x20, + UPFPGA_REG_FUNC_EN1 =3D 0x21, + UPFPGA_REG_GPIO_EN0 =3D 0x30, + UPFPGA_REG_GPIO_EN1 =3D 0x31, + UPFPGA_REG_GPIO_EN2 =3D 0x32, + UPFPGA_REG_GPIO_DIR0 =3D 0x40, + UPFPGA_REG_GPIO_DIR1 =3D 0x41, + UPFPGA_REG_GPIO_DIR2 =3D 0x42, + UPFPGA_REG_MAX, +}; + +struct upboard_fpga { + struct device *dev; + struct regmap *regmap; + struct gpio_desc *enable_gpio; + struct gpio_desc *reset_gpio; + struct gpio_desc *clear_gpio; + struct gpio_desc *strobe_gpio; + struct gpio_desc *datain_gpio; + struct gpio_desc *dataout_gpio; + bool uninitialised; +}; + +struct upboard_led_data { + unsigned int bit; + const char *colour; +}; + +#endif /* __LINUX_MFD_UPBOARD_FPGA_H */ --=20 2.17.1