From nobody Mon Feb 9 15:12:38 2026 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass(p=none dis=none) header.from=gmail.com ARC-Seal: i=1; a=rsa-sha256; t=1769519894; cv=none; d=zohomail.com; s=zohoarc; b=J08fMjPkKhqnieCZxaGQztLYtWkrMIUycaLNdTs4ryJK+W0JLHHwMlbO4mO++JagkLux957qqzNA4uwObXuWT2bCSOiNWkbdyMKsbo+1FahpALi/9vzquWD1HP0C0Vznw3hr+j8Avl/1ZXs2CJrW0xA0Rmu0qcg/m5te+YZalmA= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1769519894; h=Content-Transfer-Encoding:Cc:Cc:Date:Date:From:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:Subject:To:To:Message-Id:Reply-To; bh=dAKoSN7mWcRNGhupTzLMUZwEFuXsEho0xzWOYUXHY/Q=; b=WWkNkYluNIUs1cXEE8QSi8iasbbj5Ay2M8THJtw6CiNH1Fsp1QWbAKyKFyp9v2//95JQ7fLr80g3Effa0hLExM8hmgpBTtn6yh50vxwORCIhm071UnDVOvAqp1RhxfntrAcblp6j4fvvvdwDO8UyrLjQnb9tY4er54ZAuWsd92I= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1769519894120109.3136444121917; Tue, 27 Jan 2026 05:18:14 -0800 (PST) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1vkiwG-0007GA-1g; Tue, 27 Jan 2026 08:17:00 -0500 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1vkiw5-00079J-Aw for qemu-devel@nongnu.org; Tue, 27 Jan 2026 08:16:50 -0500 Received: from mail-pl1-x644.google.com ([2607:f8b0:4864:20::644]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1vkivz-0004al-TQ for qemu-devel@nongnu.org; Tue, 27 Jan 2026 08:16:45 -0500 Received: by mail-pl1-x644.google.com with SMTP id d9443c01a7336-2a0fe77d141so32778845ad.1 for ; Tue, 27 Jan 2026 05:16:43 -0800 (PST) Received: from ZEVORN-PC.bbrouter ([183.195.23.113]) by smtp.gmail.com with ESMTPSA id d9443c01a7336-2a802fb03b4sm117164345ad.82.2026.01.27.05.16.39 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 27 Jan 2026 05:16:41 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1769519802; x=1770124602; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=dAKoSN7mWcRNGhupTzLMUZwEFuXsEho0xzWOYUXHY/Q=; b=GtQuj7ue9C6mo/lWayyY/yFPr4rTYoz2bWbRN6vxJFDHfHn3Nbd64XRRBmeOk971vh v0Ot6209g09dtBiW29Vvr+7iTQ3NwXUVqAoVywNBFFUvLFQJ/Y2xW8a5UxYhTPn5AHsG BD0nt7/7WUn7F77cEDDKkSM+sJfypoIIROJnhz7/Kv2nUjdDDZ6vVTuY9ICl9Asda9hb hjBE8mrL2PHGQrpMn27Cj7p3KP9fGzmcfTCXcj+J7R+p8Ink7sCVMGPDcAZJ0HrGpuax Q2oYkKe67Lpr+KTfoHCdrtFMdl4fy4OhFEQmK8iAue+caf5YiWkw+L0o7mh/y0Im2KeA SC+Q== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1769519802; x=1770124602; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from :to:cc:subject:date:message-id:reply-to; bh=dAKoSN7mWcRNGhupTzLMUZwEFuXsEho0xzWOYUXHY/Q=; b=kAoxe6Klq5YpGtYLpwXvGuS0CFVwR9lg+0MsjU+rnklL1WsQIo4GqXq9ed24tXyCsO 59fMFN0MkzE+yxTZ3EDzBNG3fTRe8WISH2dJbvNbjYTti7q0M3i+4nfdzXvv8DO3nNJa /0oFkdR68cxkRkobU3E7MalSxX+N7IaW/CBayHmhUTuMSq87LSTinlTwYGFkKL4SXbfV w6J+l5x/NXOjkijQxOXIdf0xhDPUhSxXLViw7tETSoxTQi2KYgc9Jb83qrGL94BY6cyS PoMz2/vrO8/phHYGx7r28utPUVt5l4OKD/S+vBt1vecJoAP5qvzbcxxscCJA6KzcmfVI Gyig== X-Gm-Message-State: AOJu0YxoKu3Z0A/SNm/wFjtTkYUGlYdF4EF6XbHAAuCGzAAn1t5M+shw A+5MlDbwpYbT0oPeyZ+ZVmDckp3HLoJJlHb1pzTXaOHgnZYbnSQAenQY X-Gm-Gg: AZuq6aLqITP/aMV5vOIRMs3DsuB6uKX6R2SiONyoLq62U2CFdRjQA+iQYiMj2jLh2BU DEElCBXKvty/WVLkRR6BoO6uWUQjNZp4dcVcBaK/HeUcH/FiCWh0YQAArbN3XJkX9U8CjOQq20J 9x6JAYZg59fHa1jxUZgZpea+4ijjhM66KWRzaW6tb1O8N6MSoYUd/W/tRUESrIm8a5rMLfQgQfc IuhjUy0Dz2xT6ujs3NaDDuSfU1Xman3h3f0hYVvVngukGB3YAEH4yKpm6ouXvnN/R4jlab38VuX lorvKDoGOzuhdWIJb83D/ralDE63aXw5onDwZaFSgw9bu4nKwDTBpt5+vQF+Cm/NBpD9+zWYZfS Yp0r6d5Cdj6tCD/vtmXgGD2Hj306lfoRmfUuQXcmjqM1w7fbkxKcqGuTRYLQERFvx0yXUlhT7tg VSXSMWtjKpmvh4SCwDEft0P2uwR6h65pPUQWd1b9BISor3WHlNcgDCC+WoF8+8nRx3rNphKw== X-Received: by 2002:a17:902:d552:b0:29f:2b9:6cca with SMTP id d9443c01a7336-2a870ddd6b3mr17142255ad.44.1769519802264; Tue, 27 Jan 2026 05:16:42 -0800 (PST) From: Chao Liu To: Alistair Francis , Daniel Henrique Barboza , Palmer Dabbelt , Weiwei Li , Liu Zhiwei Cc: qemu-devel@nongnu.org, qemu-riscv@nongnu.org, wangjingwei@iscas.ac.cn, hust-os-kernel-patches@googlegroups.com, Chao Liu Subject: [RFC PATCH v3 3/7] target/riscv: add sdext Debug Mode helpers Date: Tue, 27 Jan 2026 21:15:47 +0800 Message-ID: <7efc36a07cf762a62d151cd257f3e3d83442abad.1769517768.git.chao.liu.zevorn@gmail.com> X-Mailer: git-send-email 2.52.0 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=2607:f8b0:4864:20::644; envelope-from=chao.liu.zevorn@gmail.com; helo=mail-pl1-x644.google.com X-Spam_score_int: -20 X-Spam_score: -2.1 X-Spam_bar: -- X-Spam_report: (-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, FREEMAIL_FROM=0.001, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: qemu development List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZohoMail-DKIM: pass (identity @gmail.com) X-ZM-MESSAGEID: 1769519895895158500 Content-Type: text/plain; charset="utf-8" RISC-V Debug Specification: https://github.com/riscv/riscv-debug-spec/releases/tag/1.0 Add helpers to enter/leave Debug Mode and to update dpc/dcsr. Model resume without a Debug Module by leaving Debug Mode at cpu_exec_enter and continuing from dpc. Signed-off-by: Chao Liu --- target/riscv/cpu.h | 3 ++ target/riscv/cpu_helper.c | 87 ++++++++++++++++++++++++++++++++++++++ target/riscv/debug.c | 5 +++ target/riscv/tcg/tcg-cpu.c | 14 ++++++ 4 files changed, 109 insertions(+) diff --git a/target/riscv/cpu.h b/target/riscv/cpu.h index a474494dff..4a2509e002 100644 --- a/target/riscv/cpu.h +++ b/target/riscv/cpu.h @@ -624,6 +624,9 @@ bool riscv_cpu_tlb_fill(CPUState *cs, vaddr address, in= t size, char *riscv_isa_string(RISCVCPU *cpu); int riscv_cpu_max_xlen(RISCVCPUClass *mcc); bool riscv_cpu_option_set(const char *optname); +void riscv_cpu_enter_debug_mode(CPURISCVState *env, target_ulong pc, + uint32_t cause); +void riscv_cpu_leave_debug_mode(CPURISCVState *env); =20 #ifndef CONFIG_USER_ONLY void riscv_cpu_do_interrupt(CPUState *cpu); diff --git a/target/riscv/cpu_helper.c b/target/riscv/cpu_helper.c index dd6c861a90..05a991fccc 100644 --- a/target/riscv/cpu_helper.c +++ b/target/riscv/cpu_helper.c @@ -136,6 +136,93 @@ bool riscv_env_smode_dbltrp_enabled(CPURISCVState *env= , bool virt) #endif } =20 +#ifndef CONFIG_USER_ONLY +static bool riscv_sdext_enabled(CPURISCVState *env) +{ + return riscv_cpu_cfg(env)->ext_sdext; +} +#endif + +void riscv_cpu_enter_debug_mode(CPURISCVState *env, target_ulong pc, + uint32_t cause) +{ +#ifndef CONFIG_USER_ONLY + if (!riscv_sdext_enabled(env)) { + return; + } +#endif + env->debug_mode =3D true; + env->dpc =3D pc & get_xepc_mask(env); + env->dcsr &=3D ~(DCSR_CAUSE_MASK | DCSR_PRV_MASK | DCSR_V); + env->dcsr |=3D ((target_ulong)(cause & 0x7)) << DCSR_CAUSE_SHIFT; + env->dcsr |=3D env->priv & DCSR_PRV_MASK; + if (env->virt_enabled && riscv_has_ext(env, RVH)) { + env->dcsr |=3D DCSR_V; + } +#ifndef CONFIG_USER_ONLY + if (env_archcpu(env)->cfg.ext_zicfilp) { + if (env->elp) { + env->dcsr |=3D DCSR_PELP; + } else { + env->dcsr &=3D ~DCSR_PELP; + } + env->elp =3D false; + } +#endif +} + +void riscv_cpu_leave_debug_mode(CPURISCVState *env) +{ +#ifndef CONFIG_USER_ONLY + if (!riscv_sdext_enabled(env)) { + return; + } +#endif + target_ulong new_priv =3D env->dcsr & DCSR_PRV_MASK; + bool new_virt =3D riscv_has_ext(env, RVH) && (env->dcsr & DCSR_V); + + if (new_priv > PRV_M) { + new_priv =3D PRV_M; + } + if (new_priv =3D=3D PRV_M) { + new_virt =3D false; + } +#ifndef CONFIG_USER_ONLY + if (new_priv =3D=3D PRV_S && !riscv_has_ext(env, RVS)) { + new_priv =3D PRV_M; + new_virt =3D false; + } else if (new_priv =3D=3D PRV_U && !riscv_has_ext(env, RVU)) { + new_priv =3D riscv_has_ext(env, RVS) ? PRV_S : PRV_M; + new_virt =3D false; + } +#endif + + env->debug_mode =3D false; + riscv_cpu_set_mode(env, new_priv, new_virt); + +#ifndef CONFIG_USER_ONLY + if (env_archcpu(env)->cfg.ext_zicfilp) { + env->elp =3D cpu_get_fcfien(env) && (env->dcsr & DCSR_PELP); + env->dcsr &=3D ~DCSR_PELP; + } +#endif + + if (new_priv !=3D PRV_M) { + env->mstatus =3D set_field(env->mstatus, MSTATUS_MPRV, 0); + } +#ifndef CONFIG_USER_ONLY + if (env_archcpu(env)->cfg.ext_smdbltrp && new_priv !=3D PRV_M) { + env->mstatus =3D set_field(env->mstatus, MSTATUS_MDT, 0); + } + if (env_archcpu(env)->cfg.ext_ssdbltrp && (new_priv =3D=3D PRV_U || ne= w_virt)) { + env->mstatus =3D set_field(env->mstatus, MSTATUS_SDT, 0); + if (new_virt && new_priv =3D=3D PRV_U) { + env->vsstatus =3D set_field(env->vsstatus, MSTATUS_SDT, 0); + } + } +#endif +} + RISCVPmPmm riscv_pm_get_pmm(CPURISCVState *env) { #ifndef CONFIG_USER_ONLY diff --git a/target/riscv/debug.c b/target/riscv/debug.c index 5664466749..5877a60c50 100644 --- a/target/riscv/debug.c +++ b/target/riscv/debug.c @@ -927,6 +927,11 @@ void riscv_cpu_debug_excp_handler(CPUState *cs) RISCVCPU *cpu =3D RISCV_CPU(cs); CPURISCVState *env =3D &cpu->env; =20 + /* Triggers must not match or fire while in Debug Mode. */ + if (env->debug_mode) { + return; + } + if (cs->watchpoint_hit) { if (cs->watchpoint_hit->flags & BP_CPU) { do_trigger_action(env, DBG_ACTION_BP); diff --git a/target/riscv/tcg/tcg-cpu.c b/target/riscv/tcg/tcg-cpu.c index 799e907991..1bdef55d9a 100644 --- a/target/riscv/tcg/tcg-cpu.c +++ b/target/riscv/tcg/tcg-cpu.c @@ -266,6 +266,19 @@ static vaddr riscv_pointer_wrap(CPUState *cs, int mmu_= idx, } return extract64(result, 0, 64 - pm_len); } + +static void riscv_cpu_exec_enter(CPUState *cs) +{ + RISCVCPU *cpu =3D RISCV_CPU(cs); + CPURISCVState *env =3D &cpu->env; + + if (!cpu->cfg.ext_sdext || !env->debug_mode) { + return; + } + target_ulong pc =3D env->dpc; + riscv_cpu_leave_debug_mode(env); + env->pc =3D pc; +} #endif =20 const TCGCPUOps riscv_tcg_ops =3D { @@ -282,6 +295,7 @@ const TCGCPUOps riscv_tcg_ops =3D { #ifndef CONFIG_USER_ONLY .tlb_fill =3D riscv_cpu_tlb_fill, .pointer_wrap =3D riscv_pointer_wrap, + .cpu_exec_enter =3D riscv_cpu_exec_enter, .cpu_exec_interrupt =3D riscv_cpu_exec_interrupt, .cpu_exec_halt =3D riscv_cpu_has_work, .cpu_exec_reset =3D cpu_reset, --=20 2.52.0