From nobody Tue Feb 10 18:54:27 2026 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass(p=none dis=none) header.from=gmail.com ARC-Seal: i=1; a=rsa-sha256; t=1767942469; cv=none; d=zohomail.com; s=zohoarc; b=l++0S3roERAeEKMdkzKO0UZrjl5BSVTzMKIDc23pvtyGfW9/yeYv/noRZ88o/AiIne7r+rV2FaX4r+v0PScEUjtIcTV/zL7zR67Rn6Iy0HO2SKpo/sMxDwPK2cjRFKzvUMxBOmRm4hoT7Xj8gF/t9E0uO4+Cj8lMHAqVI/v5qQc= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1767942469; h=Content-Transfer-Encoding:Cc:Cc:Date:Date:From:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:Subject:To:To:Message-Id:Reply-To; bh=TpxscUU6O5KKCW112jPr+EpUKLJfRQM0Sf58xqCyaWo=; b=H740/mhjKAAP/Nekpuwt8odkoLhOyHOlkzc6X4KRBz1N22LBuCuvAzV9ZIr0j3hCRnHKAVLJHvdeWq6gCueHXG0/bmlCXloZmmbEfYIyBswDSIKhsWj/7mr9dCkU/B3/2IWYGFCnKZ35RLjww+B/DqC4Ox3gBGvEz2KrKKiMOBg= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1767942469437151.76963159812556; Thu, 8 Jan 2026 23:07:49 -0800 (PST) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1ve6Q4-0004j2-Gm; Fri, 09 Jan 2026 01:56:24 -0500 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1ve6Pb-0003uN-0G for qemu-devel@nongnu.org; Fri, 09 Jan 2026 01:55:55 -0500 Received: from mail-pf1-x435.google.com ([2607:f8b0:4864:20::435]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1ve6PY-0002rS-Qj for qemu-devel@nongnu.org; Fri, 09 Jan 2026 01:55:54 -0500 Received: by mail-pf1-x435.google.com with SMTP id d2e1a72fcca58-7aa9be9f03aso2326337b3a.2 for ; Thu, 08 Jan 2026 22:55:52 -0800 (PST) Received: from toolbx.alistair23.me (2403-580b-97e8-0-82ce-f179-8a79-69f4.ip6.aussiebb.net. [2403:580b:97e8:0:82ce:f179:8a79:69f4]) by smtp.gmail.com with ESMTPSA id 41be03b00d2f7-c4cc02ecfaasm9953644a12.14.2026.01.08.22.55.48 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 08 Jan 2026 22:55:50 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1767941751; x=1768546551; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=TpxscUU6O5KKCW112jPr+EpUKLJfRQM0Sf58xqCyaWo=; b=CojZyGlS9iOVAbU/TKJel6JqzQINC+x6uZcHXEqew4HUw3sa6/Up/4n72gBJPDpJFO HxrFqSxNEVS0x3ZJWyd2SX02VUOU7Oqs5Yc7RWC9a0WDM8oZTzvo+PqFC6n8gq0Lzf5W F13PKgkIzsRFuNZvGcEzfWwmj5L8s7nfFkl6pKwngVmJDAetqSMAbnWjauTmmCwGnFmH 21Q04MLucO4sSQWGrjqfDjukTY/Q7VdHHw7PQCCNRPkAjvnEKPcdsRn03Jx5+dyD4Fvb 4j+3TDzkaRIFmE3ZPVECHMizWNrFEla9OU90O0PzVyJ9LW2v2zz05OGzmlsTB6Mt2GI0 N11A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1767941751; x=1768546551; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-gg:x-gm-message-state:from :to:cc:subject:date:message-id:reply-to; bh=TpxscUU6O5KKCW112jPr+EpUKLJfRQM0Sf58xqCyaWo=; b=KIM2C20DYHFnQWIcJr2cWhWlqKe96bgVlWg2v7FHyCM7C4S6xRNhtwFHaQN1fyUszG xe0vHGY3V4f24430T0SnA/J4CbbHN558dyXEAMyE5V8EaQopWV/3VVA+83DSzYbZWyIM wHPh/J14WOAAoJ22SY5i8HDlNalKRJo5Q5YSpYFpfG5O4edCNQuRvIR4h1trM3lx5AcI 1zrDaA/isHz8E7wUeHfsPo83Ylw8keIq8y4MkKYBrx1Bouoscz2FJjtSJDPECOmJNEBd L4rSWSH+VM0UE71FlODBPCIRFzr7z3f4AqDHgDYhUcd8IH3aHWPnUsUz9OjbGz8GxJz1 rxFw== X-Gm-Message-State: AOJu0YyHeOjvs6AJC6x5m42Gr4MKCLVofiWF8aW3LrVFhMF0jbRuNDoR z7Lo8QqDAqZJAtrDptq/TgtJaZDejMLjMP5WuHbFc4XXTphnPpSACV3vXQUtyQ== X-Gm-Gg: AY/fxX4WCWFJLbJnpJn1FdLzct3tf4vAgeWqnmzbmOD1Q0A1c7q8gFJT0TeFMSy5ItJ 5kX7PmAWlsvLy+fAmj9fOtVlxqyYrISGTFTW9C3d9fWhYVX8dSfbTR4EQtCOQPojdxZTZSe7nxK fEHWLfkUnBf208qMPoNWkbvIADJl+mI3yuh1yc9ZBuYsD38xAq3xIV+xRu3ZCWGOGDs6s/agmkN oEdlI/9CwzSwZCmaxY8+KstaIaT6xZFK6jlYD5b/giNXG+AMjgr+Cmc9B/rBSBAnCh35cZj6Dhr ZJ/YdmRxiK6WRiI1ooB/WEdL8UY3GCVlzRy9yRYHQ2NgNIFP3mLS8SUL/UHp+gGOcjD5poHSL9X BehO4EUjiL9ES5Q8tL6MJ005BTLM2+aGFLVlS6+WconQxD3e+8pVp9Cqr/x0Si1VDecQ4B8h89v uyDH9OxUPfUxLDTqvEzvU036Su2rAcKMWxWDnZfSkdkXo5BBjMfcTxjzyYobJ9dRCR44ECFEEk1 0W+6SHt5n4cP0vjGSg= X-Google-Smtp-Source: AGHT+IFZBFs72MSvA6yR8SPo/heb4igfFh8y0WKNyLsJPl6HvyTas7ZHNAB+DLvxoxk1/76neOAKVg== X-Received: by 2002:a05:6300:210a:b0:35d:6b4e:91f7 with SMTP id adf61e73a8af0-3898f8e4b5emr9423057637.35.1767941750963; Thu, 08 Jan 2026 22:55:50 -0800 (PST) From: alistair23@gmail.com X-Google-Original-From: alistair.francis@wdc.com To: qemu-devel@nongnu.org Cc: alistair23@gmail.com, Anton Johansson , Alistair Francis , Pierrick Bouvier Subject: [PULL 13/34] target/riscv: Combine mhpmevent and mhpmeventh Date: Fri, 9 Jan 2026 16:54:38 +1000 Message-ID: <20260109065459.19987-14-alistair.francis@wdc.com> X-Mailer: git-send-email 2.51.1 In-Reply-To: <20260109065459.19987-1-alistair.francis@wdc.com> References: <20260109065459.19987-1-alistair.francis@wdc.com> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=2607:f8b0:4864:20::435; envelope-from=alistair23@gmail.com; helo=mail-pf1-x435.google.com X-Spam_score_int: -17 X-Spam_score: -1.8 X-Spam_bar: - X-Spam_report: (-1.8 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, FREEMAIL_ENVFROM_END_DIGIT=0.25, FREEMAIL_FROM=0.001, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZohoMail-DKIM: pass (identity @gmail.com) X-ZM-MESSAGEID: 1767942470140158500 Content-Type: text/plain; charset="utf-8" From: Anton Johansson According to version 20250508 of the privileged specification, mhpmeventn is 64 bits in size and mhpmeventnh is only ever used when XLEN =3D=3D 32 and accesses the top 32 bits of the 64-bit mhpmeventn registers. Combine the two arrays of target_ulong mhpmeventh[] and mhpmevent[] to a single array of uint64_t. This also allows for some minor code simplification where branches handling either mhpmeventh[] or mhpmevent[] could be combined. Signed-off-by: Anton Johansson Reviewed-by: Alistair Francis Reviewed-by: Pierrick Bouvier Message-ID: <20251027181831.27016-6-anjo@rev.ng> Signed-off-by: Alistair Francis Message-ID: <20251103033713.904455-5-alistair.francis@wdc.com> Signed-off-by: Alistair Francis --- target/riscv/cpu.h | 10 +++---- target/riscv/csr.c | 67 +++++++++++++++--------------------------- target/riscv/machine.c | 3 +- target/riscv/pmu.c | 53 ++++++++------------------------- 4 files changed, 42 insertions(+), 91 deletions(-) diff --git a/target/riscv/cpu.h b/target/riscv/cpu.h index 7b2c11af6b..f9d2ebfb5d 100644 --- a/target/riscv/cpu.h +++ b/target/riscv/cpu.h @@ -428,11 +428,11 @@ struct CPUArchState { /* PMU counter state */ PMUCTRState pmu_ctrs[RV_MAX_MHPMCOUNTERS]; =20 - /* PMU event selector configured values. First three are unused */ - target_ulong mhpmevent_val[RV_MAX_MHPMEVENTS]; - - /* PMU event selector configured values for RV32 */ - target_ulong mhpmeventh_val[RV_MAX_MHPMEVENTS]; + /* + * PMU event selector configured values. First three are unused. + * For RV32 top 32 bits are accessed via the mhpmeventh CSR. + */ + uint64_t mhpmevent_val[RV_MAX_MHPMEVENTS]; =20 PMUFixedCtrState pmu_fixed_ctrs[2]; =20 diff --git a/target/riscv/csr.c b/target/riscv/csr.c index a34b14c4f0..0af85c4309 100644 --- a/target/riscv/csr.c +++ b/target/riscv/csr.c @@ -1167,8 +1167,9 @@ static RISCVException read_mhpmevent(CPURISCVState *e= nv, int csrno, target_ulong *val) { int evt_index =3D csrno - CSR_MCOUNTINHIBIT; + bool rv32 =3D riscv_cpu_mxl(env) =3D=3D MXL_RV32; =20 - *val =3D env->mhpmevent_val[evt_index]; + *val =3D extract64(env->mhpmevent_val[evt_index], 0, rv32 ? 32 : 64); =20 return RISCV_EXCP_NONE; } @@ -1177,13 +1178,11 @@ static RISCVException write_mhpmevent(CPURISCVState= *env, int csrno, target_ulong val, uintptr_t ra) { int evt_index =3D csrno - CSR_MCOUNTINHIBIT; - uint64_t mhpmevt_val =3D val; + uint64_t mhpmevt_val; uint64_t inh_avail_mask; =20 if (riscv_cpu_mxl(env) =3D=3D MXL_RV32) { - env->mhpmevent_val[evt_index] =3D val; - mhpmevt_val =3D mhpmevt_val | - ((uint64_t)env->mhpmeventh_val[evt_index] << 32); + mhpmevt_val =3D deposit64(env->mhpmevent_val[evt_index], 0, 32, va= l); } else { inh_avail_mask =3D ~MHPMEVENT_FILTER_MASK | MHPMEVENT_BIT_MINH; inh_avail_mask |=3D riscv_has_ext(env, RVU) ? MHPMEVENT_BIT_UINH := 0; @@ -1193,9 +1192,9 @@ static RISCVException write_mhpmevent(CPURISCVState *= env, int csrno, inh_avail_mask |=3D (riscv_has_ext(env, RVH) && riscv_has_ext(env, RVS)) ? MHPMEVENT_BIT_VSINH = : 0; mhpmevt_val =3D val & inh_avail_mask; - env->mhpmevent_val[evt_index] =3D mhpmevt_val; } =20 + env->mhpmevent_val[evt_index] =3D mhpmevt_val; riscv_pmu_update_event_map(env, mhpmevt_val, evt_index); =20 return RISCV_EXCP_NONE; @@ -1206,7 +1205,7 @@ static RISCVException read_mhpmeventh(CPURISCVState *= env, int csrno, { int evt_index =3D csrno - CSR_MHPMEVENT3H + 3; =20 - *val =3D env->mhpmeventh_val[evt_index]; + *val =3D extract64(env->mhpmevent_val[evt_index], 32, 32); =20 return RISCV_EXCP_NONE; } @@ -1215,8 +1214,6 @@ static RISCVException write_mhpmeventh(CPURISCVState = *env, int csrno, target_ulong val, uintptr_t ra) { int evt_index =3D csrno - CSR_MHPMEVENT3H + 3; - uint64_t mhpmevth_val; - uint64_t mhpmevt_val =3D env->mhpmevent_val[evt_index]; target_ulong inh_avail_mask =3D (target_ulong)(~MHPMEVENTH_FILTER_MASK= | MHPMEVENTH_BIT_MINH); =20 @@ -1227,11 +1224,10 @@ static RISCVException write_mhpmeventh(CPURISCVStat= e *env, int csrno, inh_avail_mask |=3D (riscv_has_ext(env, RVH) && riscv_has_ext(env, RVS)) ? MHPMEVENTH_BIT_VSINH : 0; =20 - mhpmevth_val =3D val & inh_avail_mask; - mhpmevt_val =3D mhpmevt_val | (mhpmevth_val << 32); - env->mhpmeventh_val[evt_index] =3D mhpmevth_val; + env->mhpmevent_val[evt_index] =3D deposit64(env->mhpmevent_val[evt_ind= ex], + 32, 32, val & inh_avail_mask= ); =20 - riscv_pmu_update_event_map(env, mhpmevt_val, evt_index); + riscv_pmu_update_event_map(env, env->mhpmevent_val[evt_index], evt_ind= ex); =20 return RISCV_EXCP_NONE; } @@ -1254,9 +1250,7 @@ static target_ulong riscv_pmu_ctr_get_fixed_counters_= val(CPURISCVState *env, cfg_val =3D upper_half ? ((uint64_t)env->minstretcfgh << 32) : env->minstretcfg; } else { - cfg_val =3D upper_half ? - ((uint64_t)env->mhpmeventh_val[counter_idx] << 32) : - env->mhpmevent_val[counter_idx]; + cfg_val =3D env->mhpmevent_val[counter_idx]; cfg_val &=3D MHPMEVENT_FILTER_MASK; } =20 @@ -1475,27 +1469,23 @@ static int rmw_cd_mhpmcounterh(CPURISCVState *env, = int ctr_idx, =20 static int rmw_cd_mhpmevent(CPURISCVState *env, int evt_index, target_ulong *val, target_ulong new_val, - target_ulong wr_mask) + uint64_t wr_mask) { - uint64_t mhpmevt_val =3D new_val; + uint64_t mhpmevt_val =3D env->mhpmevent_val[evt_index]; =20 if (wr_mask !=3D 0 && wr_mask !=3D -1) { return -EINVAL; } =20 if (!wr_mask && val) { - *val =3D env->mhpmevent_val[evt_index]; + *val =3D mhpmevt_val; if (riscv_cpu_cfg(env)->ext_sscofpmf) { *val &=3D ~MHPMEVENT_BIT_MINH; } } else if (wr_mask) { wr_mask &=3D ~MHPMEVENT_BIT_MINH; - mhpmevt_val =3D (new_val & wr_mask) | - (env->mhpmevent_val[evt_index] & ~wr_mask); - if (riscv_cpu_mxl(env) =3D=3D MXL_RV32) { - mhpmevt_val =3D mhpmevt_val | - ((uint64_t)env->mhpmeventh_val[evt_index] << 32); - } + /* wr_mask is 64-bit so upper 32 bits of mhpmevt_val are retained = */ + mhpmevt_val =3D (new_val & wr_mask) | (mhpmevt_val & ~wr_mask); env->mhpmevent_val[evt_index] =3D mhpmevt_val; riscv_pmu_update_event_map(env, mhpmevt_val, evt_index); } else { @@ -1509,24 +1499,23 @@ static int rmw_cd_mhpmeventh(CPURISCVState *env, in= t evt_index, target_ulong *val, target_ulong new_val, target_ulong wr_mask) { - uint64_t mhpmevth_val; uint64_t mhpmevt_val =3D env->mhpmevent_val[evt_index]; + uint32_t mhpmevth_val =3D extract64(mhpmevt_val, 32, 32); =20 if (wr_mask !=3D 0 && wr_mask !=3D -1) { return -EINVAL; } =20 if (!wr_mask && val) { - *val =3D env->mhpmeventh_val[evt_index]; + *val =3D mhpmevth_val; if (riscv_cpu_cfg(env)->ext_sscofpmf) { *val &=3D ~MHPMEVENTH_BIT_MINH; } } else if (wr_mask) { wr_mask &=3D ~MHPMEVENTH_BIT_MINH; - env->mhpmeventh_val[evt_index] =3D - (new_val & wr_mask) | (env->mhpmeventh_val[evt_index] & ~wr_ma= sk); - mhpmevth_val =3D env->mhpmeventh_val[evt_index]; - mhpmevt_val =3D mhpmevt_val | (mhpmevth_val << 32); + mhpmevth_val =3D (new_val & wr_mask) | (mhpmevth_val & ~wr_mask); + mhpmevt_val =3D deposit64(mhpmevt_val, 32, 32, mhpmevth_val); + env->mhpmevent_val[evt_index] =3D mhpmevt_val; riscv_pmu_update_event_map(env, mhpmevt_val, evt_index); } else { return -EINVAL; @@ -1602,8 +1591,6 @@ static RISCVException read_scountovf(CPURISCVState *e= nv, int csrno, int mhpmevt_start =3D CSR_MHPMEVENT3 - CSR_MCOUNTINHIBIT; int i; *val =3D 0; - target_ulong *mhpm_evt_val; - uint64_t of_bit_mask; =20 /* Virtualize scountovf for counter delegation */ if (riscv_cpu_cfg(env)->ext_sscofpmf && @@ -1613,19 +1600,11 @@ static RISCVException read_scountovf(CPURISCVState = *env, int csrno, return RISCV_EXCP_VIRT_INSTRUCTION_FAULT; } =20 - if (riscv_cpu_mxl(env) =3D=3D MXL_RV32) { - mhpm_evt_val =3D env->mhpmeventh_val; - of_bit_mask =3D MHPMEVENTH_BIT_OF; - } else { - mhpm_evt_val =3D env->mhpmevent_val; - of_bit_mask =3D MHPMEVENT_BIT_OF; - } - for (i =3D mhpmevt_start; i < RV_MAX_MHPMEVENTS; i++) { if ((get_field(env->mcounteren, BIT(i))) && - (mhpm_evt_val[i] & of_bit_mask)) { - *val |=3D BIT(i); - } + (env->mhpmevent_val[i] & MHPMEVENT_BIT_OF)) { + *val |=3D BIT(i); + } } =20 return RISCV_EXCP_NONE; diff --git a/target/riscv/machine.c b/target/riscv/machine.c index ab0bc32e1f..6146124229 100644 --- a/target/riscv/machine.c +++ b/target/riscv/machine.c @@ -477,8 +477,7 @@ const VMStateDescription vmstate_riscv_cpu =3D { VMSTATE_UINT32(env.mcountinhibit, RISCVCPU), VMSTATE_STRUCT_ARRAY(env.pmu_ctrs, RISCVCPU, RV_MAX_MHPMCOUNTERS, = 0, vmstate_pmu_ctr_state, PMUCTRState), - VMSTATE_UINTTL_ARRAY(env.mhpmevent_val, RISCVCPU, RV_MAX_MHPMEVENT= S), - VMSTATE_UINTTL_ARRAY(env.mhpmeventh_val, RISCVCPU, RV_MAX_MHPMEVEN= TS), + VMSTATE_UINT64_ARRAY(env.mhpmevent_val, RISCVCPU, RV_MAX_MHPMEVENT= S), VMSTATE_UINT64(env.sscratch, RISCVCPU), VMSTATE_UINT64(env.mscratch, RISCVCPU), VMSTATE_UINT64(env.stimecmp, RISCVCPU), diff --git a/target/riscv/pmu.c b/target/riscv/pmu.c index a68809eef3..273822e921 100644 --- a/target/riscv/pmu.c +++ b/target/riscv/pmu.c @@ -110,15 +110,15 @@ static int riscv_pmu_incr_ctr_rv32(RISCVCPU *cpu, uin= t32_t ctr_idx) =20 /* Privilege mode filtering */ if ((env->priv =3D=3D PRV_M && - (env->mhpmeventh_val[ctr_idx] & MHPMEVENTH_BIT_MINH)) || + (env->mhpmevent_val[ctr_idx] & MHPMEVENT_BIT_MINH)) || (env->priv =3D=3D PRV_S && virt_on && - (env->mhpmeventh_val[ctr_idx] & MHPMEVENTH_BIT_VSINH)) || + (env->mhpmevent_val[ctr_idx] & MHPMEVENT_BIT_VSINH)) || (env->priv =3D=3D PRV_U && virt_on && - (env->mhpmeventh_val[ctr_idx] & MHPMEVENTH_BIT_VUINH)) || + (env->mhpmevent_val[ctr_idx] & MHPMEVENT_BIT_VUINH)) || (env->priv =3D=3D PRV_S && !virt_on && - (env->mhpmeventh_val[ctr_idx] & MHPMEVENTH_BIT_SINH)) || + (env->mhpmevent_val[ctr_idx] & MHPMEVENT_BIT_SINH)) || (env->priv =3D=3D PRV_U && !virt_on && - (env->mhpmeventh_val[ctr_idx] & MHPMEVENTH_BIT_UINH))) { + (env->mhpmevent_val[ctr_idx] & MHPMEVENT_BIT_UINH))) { return 0; } =20 @@ -128,8 +128,8 @@ static int riscv_pmu_incr_ctr_rv32(RISCVCPU *cpu, uint3= 2_t ctr_idx) counter->mhpmcounter_val =3D 0; counter->mhpmcounterh_val =3D 0; /* Generate interrupt only if OF bit is clear */ - if (!(env->mhpmeventh_val[ctr_idx] & MHPMEVENTH_BIT_OF)) { - env->mhpmeventh_val[ctr_idx] |=3D MHPMEVENTH_BIT_OF; + if (!(env->mhpmevent_val[ctr_idx] & MHPMEVENT_BIT_OF)) { + env->mhpmevent_val[ctr_idx] |=3D MHPMEVENT_BIT_OF; riscv_cpu_update_mip(env, MIP_LCOFIP, BOOL_TO_MASK(1)); } } else { @@ -420,41 +420,14 @@ int riscv_pmu_update_event_map(CPURISCVState *env, ui= nt64_t value, return 0; } =20 -static bool pmu_hpmevent_is_of_set(CPURISCVState *env, uint32_t ctr_idx) -{ - target_ulong mhpmevent_val; - uint64_t of_bit_mask; - - if (riscv_cpu_mxl(env) =3D=3D MXL_RV32) { - mhpmevent_val =3D env->mhpmeventh_val[ctr_idx]; - of_bit_mask =3D MHPMEVENTH_BIT_OF; - } else { - mhpmevent_val =3D env->mhpmevent_val[ctr_idx]; - of_bit_mask =3D MHPMEVENT_BIT_OF; - } - - return get_field(mhpmevent_val, of_bit_mask); -} - static bool pmu_hpmevent_set_of_if_clear(CPURISCVState *env, uint32_t ctr_= idx) { - target_ulong *mhpmevent_val; - uint64_t of_bit_mask; - - if (riscv_cpu_mxl(env) =3D=3D MXL_RV32) { - mhpmevent_val =3D &env->mhpmeventh_val[ctr_idx]; - of_bit_mask =3D MHPMEVENTH_BIT_OF; - } else { - mhpmevent_val =3D &env->mhpmevent_val[ctr_idx]; - of_bit_mask =3D MHPMEVENT_BIT_OF; - } - - if (!get_field(*mhpmevent_val, of_bit_mask)) { - *mhpmevent_val |=3D of_bit_mask; + if (!get_field(env->mhpmevent_val[ctr_idx], MHPMEVENT_BIT_OF)) { + env->mhpmevent_val[ctr_idx] |=3D MHPMEVENT_BIT_OF; return true; + } else { + return false; } - - return false; } =20 static void pmu_timer_trigger_irq(RISCVCPU *cpu, @@ -479,7 +452,7 @@ static void pmu_timer_trigger_irq(RISCVCPU *cpu, } =20 /* Generate interrupt only if OF bit is clear */ - if (pmu_hpmevent_is_of_set(env, ctr_idx)) { + if (get_field(env->mhpmevent_val[ctr_idx], MHPMEVENT_BIT_OF)) { return; } =20 @@ -538,7 +511,7 @@ int riscv_pmu_setup_timer(CPURISCVState *env, uint64_t = value, uint32_t ctr_idx) =20 /* No need to setup a timer if LCOFI is disabled when OF is set */ if (!riscv_pmu_counter_valid(cpu, ctr_idx) || !cpu->cfg.ext_sscofpmf || - pmu_hpmevent_is_of_set(env, ctr_idx)) { + get_field(env->mhpmevent_val[ctr_idx], MHPMEVENT_BIT_OF)) { return -1; } =20 --=20 2.52.0