From nobody Sun Sep 28 15:27:17 2025 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass(p=quarantine dis=none) header.from=redhat.com ARC-Seal: i=1; a=rsa-sha256; t=1758896109; cv=none; d=zohomail.com; s=zohoarc; b=cEn9/HfymcPeuwyUbCK5QvIIqWysHDjZD/LcD6ishK6bICf8BS4CaEgE7+Na0fabYD/1H1hXH+jQ+g729wJMr82lHqrT3/jy4h6A4409aVW926FZKaL3fgyg1GbM6ixM098Y1jd+ETvw2M20aa18ooXcNmSWAhw2g0/M4r2oHwY= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1758896109; h=Content-Type:Content-Transfer-Encoding:Cc:Cc:Date:Date:From:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:Subject:To:To:Message-Id:Reply-To; bh=AdEZfBJzVpy7Ad5MzBbnijgJmMQ8cW6ZTpvVSOCIqvU=; b=bqUoHhv1PJqtITgLtbw384uvdU9y3dM3cgnGOtY69wod262XvgZ3eXaE8oGv7kFoWSG7d9Q49b2OhVBw0amvooXllWfHo5HBEbOA7csCSqTcmv5bDR5GoIkKCFoLcQLkbXXTyWfOEGqBbM0L6hFY6vQcaIiRrfcb34eeF/1Xh24= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass header.from= (p=quarantine dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1758896109955837.4778807356907; Fri, 26 Sep 2025 07:15:09 -0700 (PDT) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1v294D-000880-7v; Fri, 26 Sep 2025 10:04:59 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1v2946-0007g7-44 for qemu-devel@nongnu.org; Fri, 26 Sep 2025 10:04:52 -0400 Received: from us-smtp-delivery-124.mimecast.com ([170.10.133.124]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1v293x-0004y6-9N for qemu-devel@nongnu.org; Fri, 26 Sep 2025 10:04:48 -0400 Received: from mx-prod-mc-06.mail-002.prod.us-west-2.aws.redhat.com (ec2-35-165-154-97.us-west-2.compute.amazonaws.com [35.165.154.97]) by relay.mimecast.com with ESMTP with STARTTLS (version=TLSv1.3, cipher=TLS_AES_256_GCM_SHA384) id us-mta-82-ezbyWXSDPZez-YOS7vp0aA-1; Fri, 26 Sep 2025 10:04:30 -0400 Received: from mx-prod-int-05.mail-002.prod.us-west-2.aws.redhat.com (mx-prod-int-05.mail-002.prod.us-west-2.aws.redhat.com [10.30.177.17]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (2048 bits) server-digest SHA256) (No client certificate requested) by mx-prod-mc-06.mail-002.prod.us-west-2.aws.redhat.com (Postfix) with ESMTPS id 8BE621800577; Fri, 26 Sep 2025 14:04:29 +0000 (UTC) Received: from toolbx.redhat.com (unknown [10.42.28.175]) by mx-prod-int-05.mail-002.prod.us-west-2.aws.redhat.com (Postfix) with ESMTP id 5A1C51956095; Fri, 26 Sep 2025 14:04:26 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=redhat.com; s=mimecast20190719; t=1758895472; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version:content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=AdEZfBJzVpy7Ad5MzBbnijgJmMQ8cW6ZTpvVSOCIqvU=; b=FkaZA8o0moqqc5idqD/EQut27kpuVrfE3vVZE2WvlwSyEw6aQAPSL8eH9edSaDC7ApKLmy oHryeAWFRoRPYjlqPcCbjPZAbZbtNHJeIDEAw10DU9LmtGySdZrKqJ2J0IVVPp6vMs1tWN lfQ9Ssp9mJg6WvbaPUfEqe/YXeb400s= X-MC-Unique: ezbyWXSDPZez-YOS7vp0aA-1 X-Mimecast-MFC-AGG-ID: ezbyWXSDPZez-YOS7vp0aA_1758895469 From: =?UTF-8?q?Daniel=20P=2E=20Berrang=C3=A9?= To: qemu-devel@nongnu.org Cc: Thomas Huth , Stefan Hajnoczi , =?UTF-8?q?Philippe=20Mathieu-Daud=C3=A9?= , Peter Maydell , Markus Armbruster , Paolo Bonzini , "Michael S. Tsirkin" , =?UTF-8?q?Daniel=20P=2E=20Berrang=C3=A9?= Subject: [PATCH v2 30/32] hw: define most common PCI types as secure Date: Fri, 26 Sep 2025 15:01:41 +0100 Message-ID: <20250926140144.1998694-31-berrange@redhat.com> In-Reply-To: <20250926140144.1998694-1-berrange@redhat.com> References: <20250926140144.1998694-1-berrange@redhat.com> MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable X-Scanned-By: MIMEDefang 3.0 on 10.30.177.17 Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=170.10.133.124; envelope-from=berrange@redhat.com; helo=us-smtp-delivery-124.mimecast.com X-Spam_score_int: -24 X-Spam_score: -2.5 X-Spam_bar: -- X-Spam_report: (-2.5 / 5.0 requ) BAYES_00=-1.9, DKIMWL_WL_HIGH=-0.446, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H5=0.001, RCVD_IN_MSPIKE_WL=0.001, RCVD_IN_VALIDITY_RPBL_BLOCKED=0.001, RCVD_IN_VALIDITY_SAFE_BLOCKED=0.001, SPF_HELO_PASS=-0.001, T_SPF_TEMPERROR=0.01 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZohoMail-DKIM: pass (identity @redhat.com) X-ZM-MESSAGEID: 1758896110814116600 Everything except for the simba pci-bridge is relevant to use in a virtualization use case, so must be considered secure. Signed-off-by: Daniel P. Berrang=C3=A9 --- hw/pci-bridge/cxl_downstream.c | 1 + hw/pci-bridge/cxl_root_port.c | 1 + hw/pci-bridge/cxl_upstream.c | 1 + hw/pci-bridge/gen_pcie_root_port.c | 1 + hw/pci-bridge/i82801b11.c | 1 + hw/pci-bridge/ioh3420.c | 1 + hw/pci-bridge/pci_bridge_dev.c | 2 ++ hw/pci-bridge/pci_expander_bridge.c | 8 ++++++++ hw/pci-bridge/pcie_pci_bridge.c | 1 + hw/pci-bridge/pcie_root_port.c | 1 + hw/pci-bridge/simba.c | 1 + hw/pci-bridge/xio3130_downstream.c | 1 + hw/pci-bridge/xio3130_upstream.c | 1 + hw/pci/pci.c | 7 +++++++ hw/pci/pci_bridge.c | 1 + hw/pci/pci_host.c | 1 + hw/pci/pcie_host.c | 1 + hw/pci/pcie_port.c | 1 + 18 files changed, 32 insertions(+) diff --git a/hw/pci-bridge/cxl_downstream.c b/hw/pci-bridge/cxl_downstream.c index 1065245a8b..23f6ece002 100644 --- a/hw/pci-bridge/cxl_downstream.c +++ b/hw/pci-bridge/cxl_downstream.c @@ -241,6 +241,7 @@ static const TypeInfo cxl_dsp_info =3D { .instance_size =3D sizeof(CXLDownstreamPort), .parent =3D TYPE_PCIE_SLOT, .class_init =3D cxl_dsp_class_init, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]) { { INTERFACE_PCIE_DEVICE }, { INTERFACE_CXL_DEVICE }, diff --git a/hw/pci-bridge/cxl_root_port.c b/hw/pci-bridge/cxl_root_port.c index e6a4035d26..83b34330bc 100644 --- a/hw/pci-bridge/cxl_root_port.c +++ b/hw/pci-bridge/cxl_root_port.c @@ -294,6 +294,7 @@ static const TypeInfo cxl_root_port_info =3D { .parent =3D TYPE_PCIE_ROOT_PORT, .instance_size =3D sizeof(CXLRootPort), .class_init =3D cxl_root_port_class_init, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]) { { INTERFACE_CXL_DEVICE }, { } diff --git a/hw/pci-bridge/cxl_upstream.c b/hw/pci-bridge/cxl_upstream.c index 208e0c6172..eba6fe2482 100644 --- a/hw/pci-bridge/cxl_upstream.c +++ b/hw/pci-bridge/cxl_upstream.c @@ -394,6 +394,7 @@ static const TypeInfo cxl_usp_info =3D { .parent =3D TYPE_PCIE_PORT, .instance_size =3D sizeof(CXLUpstreamPort), .class_init =3D cxl_upstream_class_init, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]) { { INTERFACE_PCIE_DEVICE }, { INTERFACE_CXL_DEVICE }, diff --git a/hw/pci-bridge/gen_pcie_root_port.c b/hw/pci-bridge/gen_pcie_ro= ot_port.c index d9078e783b..d9e1ce8d90 100644 --- a/hw/pci-bridge/gen_pcie_root_port.c +++ b/hw/pci-bridge/gen_pcie_root_port.c @@ -173,6 +173,7 @@ static const TypeInfo gen_rp_dev_info =3D { .parent =3D TYPE_PCIE_ROOT_PORT, .instance_size =3D sizeof(GenPCIERootPort), .class_init =3D gen_rp_dev_class_init, + .secure =3D true, }; =20 static void gen_rp_register_types(void) diff --git a/hw/pci-bridge/i82801b11.c b/hw/pci-bridge/i82801b11.c index 1d73c14c1f..f702b20bcd 100644 --- a/hw/pci-bridge/i82801b11.c +++ b/hw/pci-bridge/i82801b11.c @@ -107,6 +107,7 @@ static const TypeInfo i82801b11_bridge_info =3D { .parent =3D TYPE_PCI_BRIDGE, .instance_size =3D sizeof(I82801b11Bridge), .class_init =3D i82801b11_bridge_class_init, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]) { { INTERFACE_CONVENTIONAL_PCI_DEVICE }, { }, diff --git a/hw/pci-bridge/ioh3420.c b/hw/pci-bridge/ioh3420.c index bba640f495..2c4882c4cf 100644 --- a/hw/pci-bridge/ioh3420.c +++ b/hw/pci-bridge/ioh3420.c @@ -120,6 +120,7 @@ static const TypeInfo ioh3420_info =3D { .name =3D "ioh3420", .parent =3D TYPE_PCIE_ROOT_PORT, .class_init =3D ioh3420_class_init, + .secure =3D true, }; =20 static void ioh3420_register_types(void) diff --git a/hw/pci-bridge/pci_bridge_dev.c b/hw/pci-bridge/pci_bridge_dev.c index b328e50ab3..04af66cc35 100644 --- a/hw/pci-bridge/pci_bridge_dev.c +++ b/hw/pci-bridge/pci_bridge_dev.c @@ -268,6 +268,7 @@ static const TypeInfo pci_bridge_dev_info =3D { .instance_size =3D sizeof(PCIBridgeDev), .class_init =3D pci_bridge_dev_class_init, .instance_finalize =3D pci_bridge_dev_instance_finalize, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]) { { TYPE_HOTPLUG_HANDLER }, { INTERFACE_CONVENTIONAL_PCI_DEVICE }, @@ -294,6 +295,7 @@ static const TypeInfo pci_bridge_dev_seat_info =3D { .parent =3D TYPE_PCI_BRIDGE_DEV, .instance_size =3D sizeof(PCIBridgeDev), .class_init =3D pci_bridge_dev_seat_class_init, + .secure =3D true, }; =20 static void pci_bridge_dev_register(void) diff --git a/hw/pci-bridge/pci_expander_bridge.c b/hw/pci-bridge/pci_expand= er_bridge.c index 1bcceddbc4..4a85f62be0 100644 --- a/hw/pci-bridge/pci_expander_bridge.c +++ b/hw/pci-bridge/pci_expander_bridge.c @@ -109,6 +109,7 @@ static const TypeInfo pxb_bus_info =3D { .parent =3D TYPE_PCI_BUS, .instance_size =3D sizeof(PXBBus), .class_init =3D pxb_bus_class_init, + .secure =3D true, }; =20 static const TypeInfo pxb_pcie_bus_info =3D { @@ -116,6 +117,7 @@ static const TypeInfo pxb_pcie_bus_info =3D { .parent =3D TYPE_PCIE_BUS, .instance_size =3D sizeof(PXBBus), .class_init =3D pxb_bus_class_init, + .secure =3D true, }; =20 static const TypeInfo pxb_cxl_bus_info =3D { @@ -123,6 +125,7 @@ static const TypeInfo pxb_cxl_bus_info =3D { .parent =3D TYPE_CXL_BUS, .instance_size =3D sizeof(PXBBus), .class_init =3D pxb_bus_class_init, + .secure =3D true, }; =20 static const char *pxb_host_root_bus_path(PCIHostState *host_bridge, @@ -185,6 +188,7 @@ static const TypeInfo pxb_host_info =3D { .name =3D TYPE_PXB_HOST, .parent =3D TYPE_PCI_HOST_BRIDGE, .class_init =3D pxb_host_class_init, + .secure =3D true, }; =20 static void pxb_cxl_realize(DeviceState *dev, Error **errp) @@ -244,6 +248,7 @@ static const TypeInfo cxl_host_info =3D { .parent =3D TYPE_PCI_HOST_BRIDGE, .instance_size =3D sizeof(CXLHost), .class_init =3D pxb_cxl_host_class_init, + .secure =3D true, }; =20 /* @@ -448,6 +453,7 @@ static const TypeInfo pxb_dev_info =3D { .parent =3D TYPE_PCI_DEVICE, .instance_size =3D sizeof(PXBDev), .class_init =3D pxb_dev_class_init, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]) { { INTERFACE_CONVENTIONAL_PCI_DEVICE }, { }, @@ -485,6 +491,7 @@ static const TypeInfo pxb_pcie_dev_info =3D { .parent =3D TYPE_PXB_DEV, .instance_size =3D sizeof(PXBPCIEDev), .class_init =3D pxb_pcie_dev_class_init, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]) { { INTERFACE_CONVENTIONAL_PCI_DEVICE }, { }, @@ -535,6 +542,7 @@ static const TypeInfo pxb_cxl_dev_info =3D { .parent =3D TYPE_PXB_PCIE_DEV, .instance_size =3D sizeof(PXBCXLDev), .class_init =3D pxb_cxl_dev_class_init, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]){ { INTERFACE_CONVENTIONAL_PCI_DEVICE }, diff --git a/hw/pci-bridge/pcie_pci_bridge.c b/hw/pci-bridge/pcie_pci_bridg= e.c index fce292a519..620eb12a64 100644 --- a/hw/pci-bridge/pcie_pci_bridge.c +++ b/hw/pci-bridge/pcie_pci_bridge.c @@ -162,6 +162,7 @@ static const TypeInfo pcie_pci_bridge_info =3D { .parent =3D TYPE_PCI_BRIDGE, .instance_size =3D sizeof(PCIEPCIBridge), .class_init =3D pcie_pci_bridge_class_init, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]) { { TYPE_HOTPLUG_HANDLER }, { INTERFACE_PCIE_DEVICE }, diff --git a/hw/pci-bridge/pcie_root_port.c b/hw/pci-bridge/pcie_root_port.c index 22c2fdb71e..c87fb91e5c 100644 --- a/hw/pci-bridge/pcie_root_port.c +++ b/hw/pci-bridge/pcie_root_port.c @@ -187,6 +187,7 @@ static const TypeInfo rp_info =3D { .instance_post_init =3D rp_instance_post_init, .class_init =3D rp_class_init, .abstract =3D true, + .secure =3D true, .class_size =3D sizeof(PCIERootPortClass), .interfaces =3D (const InterfaceInfo[]) { { INTERFACE_PCIE_DEVICE }, diff --git a/hw/pci-bridge/simba.c b/hw/pci-bridge/simba.c index bbae594e11..3dbb5bd9c9 100644 --- a/hw/pci-bridge/simba.c +++ b/hw/pci-bridge/simba.c @@ -87,6 +87,7 @@ static const TypeInfo simba_pci_bridge_info =3D { .parent =3D TYPE_PCI_BRIDGE, .class_init =3D simba_pci_bridge_class_init, .instance_size =3D sizeof(SimbaPCIBridge), + .secure =3D false, .interfaces =3D (const InterfaceInfo[]) { { INTERFACE_CONVENTIONAL_PCI_DEVICE }, { }, diff --git a/hw/pci-bridge/xio3130_downstream.c b/hw/pci-bridge/xio3130_dow= nstream.c index dc7d1aa7d7..eb217dc7d9 100644 --- a/hw/pci-bridge/xio3130_downstream.c +++ b/hw/pci-bridge/xio3130_downstream.c @@ -175,6 +175,7 @@ static const TypeInfo xio3130_downstream_info =3D { .name =3D TYPE_XIO3130_DOWNSTREAM, .parent =3D TYPE_PCIE_SLOT, .class_init =3D xio3130_downstream_class_init, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]) { { INTERFACE_PCIE_DEVICE }, { } diff --git a/hw/pci-bridge/xio3130_upstream.c b/hw/pci-bridge/xio3130_upstr= eam.c index 40057b749b..9d58105f8b 100644 --- a/hw/pci-bridge/xio3130_upstream.c +++ b/hw/pci-bridge/xio3130_upstream.c @@ -144,6 +144,7 @@ static const TypeInfo xio3130_upstream_info =3D { .name =3D "x3130-upstream", .parent =3D TYPE_PCIE_PORT, .class_init =3D xio3130_upstream_class_init, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]) { { INTERFACE_PCIE_DEVICE }, { } diff --git a/hw/pci/pci.c b/hw/pci/pci.c index c3df9d6656..6ab03074b9 100644 --- a/hw/pci/pci.c +++ b/hw/pci/pci.c @@ -289,6 +289,7 @@ static const TypeInfo pci_bus_info =3D { .instance_size =3D sizeof(PCIBus), .class_size =3D sizeof(PCIBusClass), .class_init =3D pci_bus_class_init, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]) { { TYPE_FW_CFG_DATA_GENERATOR_INTERFACE }, { } @@ -298,16 +299,19 @@ static const TypeInfo pci_bus_info =3D { static const TypeInfo cxl_interface_info =3D { .name =3D INTERFACE_CXL_DEVICE, .parent =3D TYPE_INTERFACE, + .secure =3D true, }; =20 static const TypeInfo pcie_interface_info =3D { .name =3D INTERFACE_PCIE_DEVICE, .parent =3D TYPE_INTERFACE, + .secure =3D true, }; =20 static const TypeInfo conventional_pci_interface_info =3D { .name =3D INTERFACE_CONVENTIONAL_PCI_DEVICE, .parent =3D TYPE_INTERFACE, + .secure =3D true, }; =20 static void pcie_bus_class_init(ObjectClass *klass, const void *data) @@ -321,12 +325,14 @@ static const TypeInfo pcie_bus_info =3D { .name =3D TYPE_PCIE_BUS, .parent =3D TYPE_PCI_BUS, .class_init =3D pcie_bus_class_init, + .secure =3D true, }; =20 static const TypeInfo cxl_bus_info =3D { .name =3D TYPE_CXL_BUS, .parent =3D TYPE_PCIE_BUS, .class_init =3D pcie_bus_class_init, + .secure =3D true, }; =20 static void pci_update_mappings(PCIDevice *d); @@ -3336,6 +3342,7 @@ static const TypeInfo pci_device_type_info =3D { .parent =3D TYPE_DEVICE, .instance_size =3D sizeof(PCIDevice), .abstract =3D true, + .secure =3D true, .class_size =3D sizeof(PCIDeviceClass), .class_init =3D pci_device_class_init, .class_base_init =3D pci_device_class_base_init, diff --git a/hw/pci/pci_bridge.c b/hw/pci/pci_bridge.c index 76255c4cd8..703160a338 100644 --- a/hw/pci/pci_bridge.c +++ b/hw/pci/pci_bridge.c @@ -497,6 +497,7 @@ static const TypeInfo pci_bridge_type_info =3D { .instance_size =3D sizeof(PCIBridge), .class_init =3D pci_bridge_class_init, .abstract =3D true, + .secure =3D true, .interfaces =3D (const InterfaceInfo[]) { { TYPE_ACPI_DEV_AML_IF }, { }, diff --git a/hw/pci/pci_host.c b/hw/pci/pci_host.c index 7179d99178..b3bbba3799 100644 --- a/hw/pci/pci_host.c +++ b/hw/pci/pci_host.c @@ -251,6 +251,7 @@ static const TypeInfo pci_host_type_info =3D { .name =3D TYPE_PCI_HOST_BRIDGE, .parent =3D TYPE_SYS_BUS_DEVICE, .abstract =3D true, + .secure =3D true, .class_size =3D sizeof(PCIHostBridgeClass), .instance_size =3D sizeof(PCIHostState), .class_init =3D pci_host_class_init, diff --git a/hw/pci/pcie_host.c b/hw/pci/pcie_host.c index 3717e1a086..3cf0769d2a 100644 --- a/hw/pci/pcie_host.c +++ b/hw/pci/pcie_host.c @@ -124,6 +124,7 @@ static const TypeInfo pcie_host_type_info =3D { .name =3D TYPE_PCIE_HOST_BRIDGE, .parent =3D TYPE_PCI_HOST_BRIDGE, .abstract =3D true, + .secure =3D true, .instance_size =3D sizeof(PCIExpressHost), .instance_init =3D pcie_host_init, }; diff --git a/hw/pci/pcie_port.c b/hw/pci/pcie_port.c index f3841a2656..abc1dbd470 100644 --- a/hw/pci/pcie_port.c +++ b/hw/pci/pcie_port.c @@ -200,6 +200,7 @@ static const TypeInfo pcie_port_type_info =3D { .parent =3D TYPE_PCI_BRIDGE, .instance_size =3D sizeof(PCIEPort), .abstract =3D true, + .secure =3D true, .class_init =3D pcie_port_class_init, }; =20 --=20 2.50.1