From nobody Sun Sep 28 17:11:18 2025 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass(p=reject dis=none) header.from=sifive.com ARC-Seal: i=1; a=rsa-sha256; t=1757300067; cv=none; d=zohomail.com; s=zohoarc; b=FaZVDKNRJm/ghQtLaANLx2ikYyCDNIBcJDUdAekd55DwVt90l3lD9wD3nVnwv64ZWQrcD1Ll2A6VrRLayEXJ7D5gL+12gwuUelSGEnk11REaar/2Qt1Kqw1SERHbI8ieFuSXLLB5V1SdJkBSLWnEYp7/IMLgodAl8kOhQbHwcR0= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1757300067; h=Content-Transfer-Encoding:Cc:Cc:Date:Date:From:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:Subject:To:To:Message-Id:Reply-To; bh=nqAwKmltmiI7r/nUnFfBQ+cYPc/avcq0j+oCHbJPWtQ=; b=jSxBqWQeMXaUYXo+XFtRhMu0087bL3JF0/CuL1GgQLEL2eBsCU53/bpqobdod9CEFJP2Jc9YDPIRavJKxBvybubnu/Qs+Cn6rsWOVDirgaYZONwjY9reqKEVdVtTysYO5BKpeaz+wCsVwWtPOxQ5lXqsrWxkfQHUGyWmE894lzI= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass header.from= (p=reject dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1757300067093665.8759232821028; Sun, 7 Sep 2025 19:54:27 -0700 (PDT) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1uvRz3-0004p0-07; Sun, 07 Sep 2025 22:51:58 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1uvRyx-0004o2-EF for qemu-devel@nongnu.org; Sun, 07 Sep 2025 22:51:51 -0400 Received: from mail-pf1-x42f.google.com ([2607:f8b0:4864:20::42f]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1uvRyi-0003jq-EK for qemu-devel@nongnu.org; Sun, 07 Sep 2025 22:51:50 -0400 Received: by mail-pf1-x42f.google.com with SMTP id d2e1a72fcca58-77281ea2dc7so3061765b3a.2 for ; Sun, 07 Sep 2025 19:51:32 -0700 (PDT) Received: from duncan.localdomain (114-35-142-126.hinet-ip.hinet.net. [114.35.142.126]) by smtp.gmail.com with ESMTPSA id d2e1a72fcca58-772306a1870sm26823834b3a.75.2025.09.07.19.51.28 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 07 Sep 2025 19:51:29 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; t=1757299890; x=1757904690; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=nqAwKmltmiI7r/nUnFfBQ+cYPc/avcq0j+oCHbJPWtQ=; b=MTB8+hcp7+PplU+cX52DVxh1/e6TMTtKs41nu/jZto9v0vdpEhPLx1M5Cv6vUpoSCv My7BUJUKore1wfIBbZqDsCLpOEmrY38aXNyAkOuKhVMbLqFtj822MESWY7g3v+9zy1C9 LOPnJroAo/s83cUIT7tMrF6APMVGQVihMn0S/u0m/7fpw3QonIQsEr8PG6o4GNKOL2SG zf9pkYSD8ymO572zAd/iH/uYXF5rULsg82u9CGeDxc8MxUU0mY5qvmP4SBwIBx1GcjcT MaPuLef9J328IB3u2COOYrCgZQ/BQ0LcnWWTkrWUeaUTwrUK6k09pxN4zYJFyYQr/1wZ a1Pg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1757299890; x=1757904690; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=nqAwKmltmiI7r/nUnFfBQ+cYPc/avcq0j+oCHbJPWtQ=; b=aQ2XkqynTW4x2gDQQTI/7K8yapGJM6PMiEqz6mIJdXaDoSSthDmO4d3YMzTwM3I5NK 6HUR+08WAMTkFdVEPyeseCkCEOuPM1C4bobGZ1AsfwSYgicMR5rpV2Ip22EMcgerUGDT wDx6HG0Y22ewIkvk2rG6UfT4JUAaue3jAQIpwNuaI1CRh+SxbIq11tdB11wygHvIeiCN kA39JdlvjpzHj6+rIcV+XJTFKIZ47XVTdGejr6eWZkL3n4p94SU36vfgzUX0FULqKKVu F57Kci3cV4ZM7mn7/pCfF/4Dipdwhz0md3qftR73VC3xqueQH2qRJMrgodh4j8eVgMaJ 1jpw== X-Gm-Message-State: AOJu0YxLiin2/DwxAvfvMOtXSe1B8QdcTW33ChvNvTNVytZMZZ4+2P1n XyifKi5U2bycly5eAkhPdn2jZwb6IUhV4kUVvXv843WJEPjx9U//BAY4CH3fmsg3a5TOHuqTdOv o4Cjq2Ag+qAo6B9bGnisObFCMAAcNNRvs/7wN3OfPBjoRi+ULVcMFH6pm7eKooXzi23MVDlhZfF wJYZyiC37OVzuxFzLubzVTNdwbTN5G9tiVIpYNKk6HFQ== X-Gm-Gg: ASbGncu/3xjUdnqHcqLghsdOQ0qT07J2r3+sYwy+Yg7zEo3V+RE/OFdM5SbmS5do6iE 4zWISrISfIigsNEnl+9aI5IHeD+bwIBzoq8+4A8ABUEEFrWWcYr55vcEg/3XfKanfMoc5Mu6Kgs QGS5bi5OB0ERgihh86WRVxeYtfb/PIt8riwJv1jnn2xHRi0CR8nAZNVEo/bim3QJ6uvB3twnpP6 M5gIyKr8a2Mb8pN9xmBoU7Bh6wysLhO6ihmnXWB4629rKFZZym73bByrKlGKQJ2zKyhhQLl5OG+ DRmEeFd/gbknp+XfUKUl9O9/BeSwSMz1SvFhv79alXPLBDkSAxf9HPiAl0V/4Q3VsZ3K8VrpH76 UeRq1FE8A6EHrmwAUkQXCTfIiiDcm4rZ9mxfh+Ia9mRDQYEdSLiNydp7CzSwgoOH+4XM= X-Google-Smtp-Source: AGHT+IEC6NKjraz1tesWXvI0LleraqbCKTYjkprfbRnLaKTwUF6V3GDKh09ClOqIx5SmXpxmuLDSPg== X-Received: by 2002:a05:6a00:23d4:b0:76b:d75c:8a76 with SMTP id d2e1a72fcca58-7742dc9f446mr8484594b3a.1.1757299889828; Sun, 07 Sep 2025 19:51:29 -0700 (PDT) From: Max Chou To: qemu-devel@nongnu.org, qemu-riscv@nongnu.org Cc: Palmer Dabbelt , Alistair Francis , Weiwei Li , Daniel Henrique Barboza , Liu Zhiwei , richard.henderson@linaro.org, Max Chou Subject: [RFC PATCH v4 2/3] target/riscv: rvv: Add Zvqdotq support Date: Mon, 8 Sep 2025 10:51:16 +0800 Message-ID: <20250908025117.1728895-3-max.chou@sifive.com> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20250908025117.1728895-1-max.chou@sifive.com> References: <20250908025117.1728895-1-max.chou@sifive.com> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=2607:f8b0:4864:20::42f; envelope-from=max.chou@sifive.com; helo=mail-pf1-x42f.google.com X-Spam_score_int: -20 X-Spam_score: -2.1 X-Spam_bar: -- X-Spam_report: (-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, T_SPF_TEMPERROR=0.01 autolearn=unavailable autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZohoMail-DKIM: pass (identity @sifive.com) X-ZM-MESSAGEID: 1757300067682116600 Content-Type: text/plain; charset="utf-8" Support instructions for vector dot-product extension (Zvqdotq) - vqdot.[vv,vx] - vqdotu.[vv,vx] - vqdotsu.[vv,vx] - vqdotus.vx Signed-off-by: Max Chou Reviewed-by: Richard Henderson --- target/riscv/helper.h | 10 +++ target/riscv/insn32.decode | 9 +++ target/riscv/insn_trans/trans_rvzvqdotq.c.inc | 61 +++++++++++++++++++ target/riscv/translate.c | 1 + target/riscv/vector_helper.c | 57 +++++++++++++++++ 5 files changed, 138 insertions(+) create mode 100644 target/riscv/insn_trans/trans_rvzvqdotq.c.inc diff --git a/target/riscv/helper.h b/target/riscv/helper.h index f712b1c368..80274f1dad 100644 --- a/target/riscv/helper.h +++ b/target/riscv/helper.h @@ -1284,3 +1284,13 @@ DEF_HELPER_4(vgmul_vv, void, ptr, ptr, env, i32) DEF_HELPER_5(vsm4k_vi, void, ptr, ptr, i32, env, i32) DEF_HELPER_4(vsm4r_vv, void, ptr, ptr, env, i32) DEF_HELPER_4(vsm4r_vs, void, ptr, ptr, env, i32) + +/* Vector dot-product functions */ +DEF_HELPER_6(vqdot_vv, void, ptr, ptr, ptr, ptr, env, i32) +DEF_HELPER_6(vqdotu_vv, void, ptr, ptr, ptr, ptr, env, i32) +DEF_HELPER_6(vqdotsu_vv, void, ptr, ptr, ptr, ptr, env, i32) + +DEF_HELPER_6(vqdot_vx, void, ptr, ptr, tl, ptr, env, i32) +DEF_HELPER_6(vqdotu_vx, void, ptr, ptr, tl, ptr, env, i32) +DEF_HELPER_6(vqdotsu_vx, void, ptr, ptr, tl, ptr, env, i32) +DEF_HELPER_6(vqdotus_vx, void, ptr, ptr, tl, ptr, env, i32) diff --git a/target/riscv/insn32.decode b/target/riscv/insn32.decode index cd23b1f3a9..50a6156667 100644 --- a/target/riscv/insn32.decode +++ b/target/riscv/insn32.decode @@ -1066,3 +1066,12 @@ amominu_h 11000 . . ..... ..... 001 ..... 0101111 @= atom_st amomaxu_h 11100 . . ..... ..... 001 ..... 0101111 @atom_st amocas_b 00101 . . ..... ..... 000 ..... 0101111 @atom_st amocas_h 00101 . . ..... ..... 001 ..... 0101111 @atom_st + +# *** Zvqdotq Vector Dot-Product Extension *** +vqdot_vv 101100 . ..... ..... 010 ..... 1010111 @r_vm +vqdot_vx 101100 . ..... ..... 110 ..... 1010111 @r_vm +vqdotu_vv 101000 . ..... ..... 010 ..... 1010111 @r_vm +vqdotu_vx 101000 . ..... ..... 110 ..... 1010111 @r_vm +vqdotsu_vv 101010 . ..... ..... 010 ..... 1010111 @r_vm +vqdotsu_vx 101010 . ..... ..... 110 ..... 1010111 @r_vm +vqdotus_vx 101110 . ..... ..... 110 ..... 1010111 @r_vm diff --git a/target/riscv/insn_trans/trans_rvzvqdotq.c.inc b/target/riscv/i= nsn_trans/trans_rvzvqdotq.c.inc new file mode 100644 index 0000000000..80134874e9 --- /dev/null +++ b/target/riscv/insn_trans/trans_rvzvqdotq.c.inc @@ -0,0 +1,61 @@ +/* + * RISC-V translation routines for the Zvqdotq vector dot-product extension + * + * Copyright (C) 2025 SiFive, Inc. + * + * This program is free software; you can redistribute it and/or modify it + * under the terms and conditions of the GNU General Public License, + * version 2 or later, as published by the Free Software Foundation. + * + * This program is distributed in the hope it will be useful, but WITHOUT + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License f= or + * more details. + * + * You should have received a copy of the GNU General Public License along= with + * this program. If not, see . + */ + +static bool vext_zvqdotq_base_check(DisasContext *s) +{ + return s->cfg_ptr->ext_zvqdotq && s->sew =3D=3D MO_32; +} + +static bool vext_vqdotq_opivv_check(DisasContext *s, arg_rmrr *a) +{ + return vext_zvqdotq_base_check(s) && opivv_check(s, a); +} + +#define GEN_VQDOTQ_OPIVV_TRANS(NAME, CHECK) \ +static bool trans_##NAME(DisasContext *s, arg_rmrr *a) \ +{ \ + if (CHECK(s, a)) { \ + return opivv_trans(a->rd, a->rs1, a->rs2, a->vm, \ + gen_helper_##NAME, s); \ + } \ + return false; \ +} + +GEN_VQDOTQ_OPIVV_TRANS(vqdot_vv, vext_vqdotq_opivv_check) +GEN_VQDOTQ_OPIVV_TRANS(vqdotu_vv, vext_vqdotq_opivv_check) +GEN_VQDOTQ_OPIVV_TRANS(vqdotsu_vv, vext_vqdotq_opivv_check) + +static bool vext_vqdotq_opivx_check(DisasContext *s, arg_rmrr *a) +{ + return vext_zvqdotq_base_check(s) && opivx_check(s, a); +} + +#define GEN_VQDOTQ_OPIVX_TRANS(NAME, CHECK) \ +static bool trans_##NAME(DisasContext *s, arg_rmrr *a) \ +{ \ + if (CHECK(s, a)) { \ + return opivx_trans(a->rd, a->rs1, a->rs2, a->vm, \ + gen_helper_##NAME, s); \ + } \ + return false; \ +} + +GEN_VQDOTQ_OPIVX_TRANS(vqdot_vx, vext_vqdotq_opivx_check) +GEN_VQDOTQ_OPIVX_TRANS(vqdotu_vx, vext_vqdotq_opivx_check) +GEN_VQDOTQ_OPIVX_TRANS(vqdotsu_vx, vext_vqdotq_opivx_check) +GEN_VQDOTQ_OPIVX_TRANS(vqdotus_vx, vext_vqdotq_opivx_check) diff --git a/target/riscv/translate.c b/target/riscv/translate.c index 9ddef2d6e2..6f43ed1ffd 100644 --- a/target/riscv/translate.c +++ b/target/riscv/translate.c @@ -1190,6 +1190,7 @@ static uint32_t opcode_at(DisasContextBase *dcbase, t= arget_ulong pc) #include "insn_trans/trans_rvzfh.c.inc" #include "insn_trans/trans_rvk.c.inc" #include "insn_trans/trans_rvvk.c.inc" +#include "insn_trans/trans_rvzvqdotq.c.inc" #include "insn_trans/trans_privileged.c.inc" #include "insn_trans/trans_svinval.c.inc" #include "insn_trans/trans_rvbf16.c.inc" diff --git a/target/riscv/vector_helper.c b/target/riscv/vector_helper.c index 7c67d67a13..9d32fe0acc 100644 --- a/target/riscv/vector_helper.c +++ b/target/riscv/vector_helper.c @@ -921,6 +921,10 @@ GEN_VEXT_ST_WHOLE(vs8r_v, int8_t, ste_b_tlb, ste_b_hos= t) #define WOP_SSU_B int16_t, int8_t, uint8_t, int16_t, uint16_t #define WOP_SSU_H int32_t, int16_t, uint16_t, int32_t, uint32_t #define WOP_SSU_W int64_t, int32_t, uint32_t, int64_t, uint64_t +#define QOP_SSS_B int32_t, int8_t, int8_t, int32_t, int32_t +#define QOP_SUS_B int32_t, uint8_t, int8_t, uint32_t, int32_t +#define QOP_SSU_B int32_t, int8_t, uint8_t, int32_t, uint32_t +#define QOP_UUU_B uint32_t, uint8_t, uint8_t, uint32_t, uint32_t #define NOP_SSS_B int8_t, int8_t, int16_t, int8_t, int16_t #define NOP_SSS_H int16_t, int16_t, int32_t, int16_t, int32_t #define NOP_SSS_W int32_t, int32_t, int64_t, int32_t, int64_t @@ -5473,3 +5477,56 @@ GEN_VEXT_INT_EXT(vsext_vf2_d, int64_t, int32_t, H8, = H4) GEN_VEXT_INT_EXT(vsext_vf4_w, int32_t, int8_t, H4, H1) GEN_VEXT_INT_EXT(vsext_vf4_d, int64_t, int16_t, H8, H2) GEN_VEXT_INT_EXT(vsext_vf8_d, int64_t, int8_t, H8, H1) + + +/* Vector dot-product instructions. */ + +#define OPMVV_VQDOTQ(NAME, TD, T1, T2, TX1, TX2, HD, HS1, HS2) \ +static void do_##NAME(void *vd, void *vs1, void *vs2, int i) \ +{ \ + int idx; \ + TX1 *r1_buf =3D (TX1 *)vs1 + HD(i); \ + TX2 *r2_buf =3D (TX2 *)vs2 + HD(i); \ + TD acc =3D ((TD *)vd)[HD(i)]; \ + \ + for (idx =3D 0; idx < 4; ++idx) { \ + T1 r1 =3D ((T1 *)r1_buf)[HS1(idx)]; \ + T2 r2 =3D ((T2 *)r2_buf)[HS2(idx)]; \ + acc +=3D (TD)r1 * (TD)r2; \ + } \ + ((TD *)vd)[HD(i)] =3D acc; \ +} + +RVVCALL(OPMVV_VQDOTQ, vqdot_vv, QOP_SSS_B, H4, H1, H1) +RVVCALL(OPMVV_VQDOTQ, vqdotu_vv, QOP_UUU_B, H4, H1, H1) +RVVCALL(OPMVV_VQDOTQ, vqdotsu_vv, QOP_SUS_B, H4, H1, H1) + +GEN_VEXT_VV(vqdot_vv, 4) +GEN_VEXT_VV(vqdotu_vv, 4) +GEN_VEXT_VV(vqdotsu_vv, 4) + +#define OPMVX_VQDOTQ(NAME, TD, T1, T2, TX1, TX2, HD, HS1, HS2) \ +static void do_##NAME(void *vd, target_long s1, void *vs2, int i) \ +{ \ + int idx; \ + TX1 *r1_buf =3D (TX1 *)&s1; \ + TX2 *r2_buf =3D (TX2 *)vs2 + HD(i); \ + TD acc =3D ((TD *)vd)[HD(i)]; \ + \ + for (idx =3D 0; idx < 4; ++idx) { \ + T1 r1 =3D ((T1 *)r1_buf)[HS1(idx)]; \ + T2 r2 =3D ((T2 *)r2_buf)[HS2(idx)]; \ + acc +=3D (TD)r1 * (TD)r2; \ + } \ + ((TD *)vd)[HD(i)] =3D acc; \ +} + +RVVCALL(OPMVX_VQDOTQ, vqdot_vx, QOP_SSS_B, H4, H1, H1) +RVVCALL(OPMVX_VQDOTQ, vqdotu_vx, QOP_UUU_B, H4, H1, H1) +RVVCALL(OPMVX_VQDOTQ, vqdotsu_vx, QOP_SUS_B, H4, H1, H1) +RVVCALL(OPMVX_VQDOTQ, vqdotus_vx, QOP_SSU_B, H4, H1, H1) + +GEN_VEXT_VX(vqdot_vx, 4) +GEN_VEXT_VX(vqdotu_vx, 4) +GEN_VEXT_VX(vqdotsu_vx, 4) +GEN_VEXT_VX(vqdotus_vx, 4) --=20 2.39.3