From nobody Tue Sep 9 01:17:34 2025 Delivered-To: importer@patchew.org Authentication-Results: mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass(p=none dis=none) header.from=gmail.com ARC-Seal: i=1; a=rsa-sha256; t=1756868545; cv=none; d=zohomail.com; s=zohoarc; b=cRCKOElVpR4z45rHlawfpf8I83reBsEieMpeY/G+8mqpaGxzril9WsW3JjJs94IlEgZOyIGjYfFI2fOo1DaCAn5PCVyhCAXX7I/hLhFdPR/6KNnkIjfbwge07XmN1vFc1dmIWvXqoUIys5pqUbwBuQVrElssPSAjkaQ0zPsBaX8= ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=zohomail.com; s=zohoarc; t=1756868545; h=Content-Type:Content-Transfer-Encoding:Cc:Cc:Date:Date:From:From:In-Reply-To:List-Subscribe:List-Post:List-Id:List-Archive:List-Help:List-Unsubscribe:MIME-Version:Message-ID:References:Sender:Subject:Subject:To:To:Message-Id:Reply-To; bh=r9fobgHF8BPoZ4YDoGnftfY3pCQ30cooqytFfFW2iyM=; b=aBhp9JHDmepUdLks2BG6dO+F51EX+T/ULs5DNIpUTElxgPFOS0zHRHqP4GXOnQPpBZFzwCsNHk2jACasGz8tUVsooBeFN1rkrvvfPrPdbW1rNRRFQG+zw6KJxgECj0PJDagBCmXbzFcyzMCggLAuqJPxuYbVT3ro+Q1PgDLS2Qg= ARC-Authentication-Results: i=1; mx.zohomail.com; dkim=pass; spf=pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) smtp.mailfrom=qemu-devel-bounces+importer=patchew.org@nongnu.org; dmarc=pass header.from= (p=none dis=none) Return-Path: Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) by mx.zohomail.com with SMTPS id 1756868545268121.72032585026398; Tue, 2 Sep 2025 20:02:25 -0700 (PDT) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1utdlI-0000G5-Jy; Tue, 02 Sep 2025 23:02:16 -0400 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1utdkn-0008LQ-Pq; Tue, 02 Sep 2025 23:01:49 -0400 Received: from mail-pf1-x435.google.com ([2607:f8b0:4864:20::435]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_128_GCM_SHA256:128) (Exim 4.90_1) (envelope-from ) id 1utdkl-0006qQ-QL; Tue, 02 Sep 2025 23:01:45 -0400 Received: by mail-pf1-x435.google.com with SMTP id d2e1a72fcca58-76e4f2e4c40so5036525b3a.2; Tue, 02 Sep 2025 20:01:42 -0700 (PDT) Received: from lima-default (123.253.189.97.qld.leaptel.network. [123.253.189.97]) by smtp.gmail.com with ESMTPSA id d2e1a72fcca58-7725e419913sm6971760b3a.55.2025.09.02.20.01.36 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 02 Sep 2025 20:01:40 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1756868501; x=1757473301; darn=nongnu.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=r9fobgHF8BPoZ4YDoGnftfY3pCQ30cooqytFfFW2iyM=; b=cmKReeEIzc/4heY4efv/00d5+g/TOCx2KjigfoxBNFmkFjxe2VpkHIEhYzRQrSgzz9 /5Eqdg/rXnWDk9VlOv1AtyBhmSKKczcVoRF1NSbSuR0BwQIHpkx/qFvp42liFTZb1k9F HC/lFB5ryf23CDfKN0+JSBiTg76VYQ0CoLiozhxb1Dk4fG/vktwo/JPk3sQN+vC/KeHA UivsLJUAJOabIDH6EhKsgZuqY3WTIZxGWTkVNVrhD+d7kWfF1dzjhVLVVaE/ilc95D+i xU+BW7kt9vYZ2zQ1znziBPwtsLjz+9kXOajLSbQiKaIWAX1Ue2oUus8fJ3sF/GQxwVd6 8kUQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1756868501; x=1757473301; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=r9fobgHF8BPoZ4YDoGnftfY3pCQ30cooqytFfFW2iyM=; b=sXWy+ITgTlMGJTDCwLuTqMHGodxvXcq6LZSNEGfA6pnc108Fyw8x+Nw9l0jqK+Hi2h V4/s55rNQQ+Wtc1ujm1HQR6EKAIMm78xsWqSLScVSSdylrNFu54230GvHTS+3y8lXWs0 OMLBfbYSzmwM7Vy3zndajvY12SAk9aEoTENy0PexnrUvtou02QAfQLtzPFdhAzYvQdIR nS4cyhcxeovjRjtU9e2CpW64RLay5tZDiMqaRWTfuQMdU+A1Ei6IABEyrWr/zELTbVoc ll2BSOtaA+uJOlanCufGtWHltJQ6EIisiyxgi1IOKjFBTMb87sbiNbPwkXFRA0Cfqp81 yQvw== X-Forwarded-Encrypted: i=1; AJvYcCXocAAkyCmDbNG23Wbev1J6RQHbhFBZ463bMAzAn20+Tom7ByEDBNyfsrNqrkDCyZ6R8c6LHEOGItBZ@nongnu.org X-Gm-Message-State: AOJu0YzRco4UtvT7IJqAUTDRmdaxrMek1QNMabQ9/PsM7Fhr6V8AhTwP 1j0Wyf+3NDVZ61u+a3GsPxhI0UCsqn7GCF2puPygt7BO4m7T+ggT2uyQVLRB7w== X-Gm-Gg: ASbGnctHQA4s2LI4+gIj5qp9EUZutVrf+SO6bvjJ73ghzJECYEVVSNXNFNwrUCROnAC 4Z9koKcg3gCB0rI0vkozqGlJK2IMWa319i/7NQAXJJzGZ5ogWNyNxBlsv3SGQDzR5+7y/sHHU+Z ipYxkkJ+zqxz1Hn6U6fSrt6ZFRbS+znrbVUKOIEuUzbTOYP/5AromYUZ0ilhsjzL70lEANKn1XK eERPwL7enEKkq17oeTT6g5Vxf47n0UQD/612NMJe7OgWgcxWvwgr3TYbTpDobX2U8O3cuOyeqr/ 2n+T+yFSwB+yKzjsRmJDHmRhdSX//04uv9avYkii8qyoaWzQuWrzX+oyUrSWxN+a+BbWJdXBhCo DiIiFqYaC+W5gwPyZsQkaTV/PSWaiHz6l+Nko0AZzxo0MUC/6cGgAi4JuD5C/tzuMM1vwr5mjir okrbmr8ECQX9optrz8OqM= X-Google-Smtp-Source: AGHT+IG8OnK7/aOpVNZmhIhVKGjpj/I0cKLRAcRu13mdMoN5Quvfw+RztT43aPCuV48sOd8W0nJF9w== X-Received: by 2002:a05:6a00:ae10:b0:772:4319:e7f0 with SMTP id d2e1a72fcca58-7724319ecc4mr16866773b3a.32.1756868500965; Tue, 02 Sep 2025 20:01:40 -0700 (PDT) From: Nicholas Piggin To: qemu-riscv@nongnu.org Cc: Nicholas Piggin , Palmer Dabbelt , Alistair Francis , Weiwei Li , Daniel Henrique Barboza , Liu Zhiwei , qemu-devel@nongnu.org, Chao Liu , Nicholas Joaquin , Ganesh Valliappan Subject: [PATCH 1/3] target/riscv: Fix IALIGN check in misa write Date: Wed, 3 Sep 2025 13:01:11 +1000 Message-ID: <20250903030114.274535-2-npiggin@gmail.com> X-Mailer: git-send-email 2.51.0 In-Reply-To: <20250903030114.274535-1-npiggin@gmail.com> References: <20250903030114.274535-1-npiggin@gmail.com> MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: quoted-printable Received-SPF: pass (zohomail.com: domain of gnu.org designates 209.51.188.17 as permitted sender) client-ip=209.51.188.17; envelope-from=qemu-devel-bounces+importer=patchew.org@nongnu.org; helo=lists.gnu.org; Received-SPF: pass client-ip=2607:f8b0:4864:20::435; envelope-from=npiggin@gmail.com; helo=mail-pf1-x435.google.com X-Spam_score_int: -20 X-Spam_score: -2.1 X-Spam_bar: -- X-Spam_report: (-2.1 / 5.0 requ) BAYES_00=-1.9, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, FREEMAIL_FROM=0.001, RCVD_IN_DNSWL_NONE=-0.0001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: qemu-devel-bounces+importer=patchew.org@nongnu.org Sender: qemu-devel-bounces+importer=patchew.org@nongnu.org X-ZohoMail-DKIM: pass (identity @gmail.com) X-ZM-MESSAGEID: 1756868547778116600 The instruction alignment check for the C extension was inverted. The new value should be checked for C bit clear (thus increasing IALIGN). If IALIGN is incompatible, then the write to misa should be suppressed, not just ignoring the update to the C bit. From the ISA: Writing misa may increase IALIGN, e.g., by disabling the "C" extension. If an instruction that would write misa increases IALIGN, and the subsequent instruction=E2=80=99s address is not IALIGN-bit aligne= d, the write to misa is suppressed, leaving misa unchanged. This was found with a verification test generator based on RiESCUE. Reported-by: Nicholas Joaquin Reported-by: Ganesh Valliappan Signed-off-by: Nicholas Piggin Reviewed-by: Daniel Henrique Barboza --- target/riscv/csr.c | 16 ++++- tests/tcg/riscv64/Makefile.softmmu-target | 5 ++ tests/tcg/riscv64/misa-ialign.S | 88 +++++++++++++++++++++++ 3 files changed, 106 insertions(+), 3 deletions(-) create mode 100644 tests/tcg/riscv64/misa-ialign.S diff --git a/target/riscv/csr.c b/target/riscv/csr.c index 8842e07a73..64b55b7add 100644 --- a/target/riscv/csr.c +++ b/target/riscv/csr.c @@ -2140,9 +2140,19 @@ static RISCVException write_misa(CPURISCVState *env,= int csrno, /* Mask extensions that are not supported by this hart */ val &=3D env->misa_ext_mask; =20 - /* Suppress 'C' if next instruction is not aligned. */ - if ((val & RVC) && (get_next_pc(env, ra) & 3) !=3D 0) { - val &=3D ~RVC; + /* + * misa writes that increase IALIGN beyond alignment of the next + * instruction cause the write to misa to be suppressed. Clearing + * "C" extension increases IALIGN. + */ + if (!(val & RVC) && (get_next_pc(env, ra) & 3) !=3D 0) { + /* + * If the next instruction is unaligned mod 4 then "C" must be + * set or this instruction could not be executing, so we know + * this is is clearing "C" (and not just keeping it clear). + */ + g_assert(env->misa_ext & RVC); + return RISCV_EXCP_NONE; } =20 /* Disable RVG if any of its dependencies are disabled */ diff --git a/tests/tcg/riscv64/Makefile.softmmu-target b/tests/tcg/riscv64/= Makefile.softmmu-target index 3ca595335d..6e470a028f 100644 --- a/tests/tcg/riscv64/Makefile.softmmu-target +++ b/tests/tcg/riscv64/Makefile.softmmu-target @@ -24,5 +24,10 @@ EXTRA_RUNS +=3D run-test-mepc-masking run-test-mepc-masking: test-mepc-masking $(call run-test, $<, $(QEMU) $(QEMU_OPTS)$<) =20 +EXTRA_RUNS +=3D run-misa-ialign +run-misa-ialign: QEMU_OPTS :=3D -cpu rv64,c=3Dtrue,v=3Dtrue,x-misa-w=3Don = $(QEMU_OPTS) +run-misa-ialign: misa-ialign + $(call run-test, $<, $(QEMU) $(QEMU_OPTS)$<) + # We don't currently support the multiarch system tests undefine MULTIARCH_TESTS diff --git a/tests/tcg/riscv64/misa-ialign.S b/tests/tcg/riscv64/misa-ialig= n.S new file mode 100644 index 0000000000..7f1eb30023 --- /dev/null +++ b/tests/tcg/riscv64/misa-ialign.S @@ -0,0 +1,88 @@ +/* + * Test for MISA changing C and related IALIGN alignment cases + * + * This test verifies that the "C" extension can be cleared and set in MIS= A, + * that a branch to 2-byte aligned instructions can be executed when "C" is + * enabled, and that a write to MISA which would increase IALIGN and cause + * the next instruction to be unaligned is ignored. + * + * SPDX-License-Identifier: GPL-2.0-or-later + */ + +#define RVC (1 << ('C'-'A')) +#define RVV (1 << ('V'-'A')) + +.option norvc + .text + .global _start +_start: + lla t0, trap + csrw mtvec, t0 + + csrr t0, misa + li t1, RVC + not t1, t1 + and t0, t0, t1 + csrw misa, t0 + csrr t1, misa + li a0, 2 # fail code + bne t0, t1, _exit # Could not clear RVC in MISA + + li t1, RVC + or t0, t0, t1 + csrw misa, t0 + csrr t1, misa + li a0, 3 # fail code + bne t0, t1, _exit # Could not set RVC in MISA + + j unalign +. =3D . + 2 +unalign: + + li t1, RVC + not t1, t1 + and t0, t0, t1 + csrw misa, t0 + csrr t1, misa + li a0, 4 # fail code + beq t0, t1, _exit # Was able to clear RVC in MISA + + li t0, (RVC|RVV) + not t0, t0 + and t0, t0, t1 + csrw misa, t0 + csrr t0, misa + li a0, 5 # fail code + bne t0, t1, _exit # MISA write was not ignored (RVV was cleared) + + j realign +. =3D . + 2 +realign: + + # Success! + li a0, 0 + j _exit + +trap: + # Any trap is a fail code 1 + li a0, 1 + +# Exit code in a0 +_exit: + lla a1, semiargs + li t0, 0x20026 # ADP_Stopped_ApplicationExit + sd t0, 0(a1) + sd a0, 8(a1) + li a0, 0x20 # TARGET_SYS_EXIT_EXTENDED + + # Semihosting call sequence + .balign 16 + slli zero, zero, 0x1f + ebreak + srai zero, zero, 0x7 + j . + + .data + .balign 16 +semiargs: + .space 16 --=20 2.51.0